blob: aa78de8bfdd3b86e6b34d7cbecd2de3393e50ba5 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010019
Russell King15d07dc2012-03-28 18:30:01 +010020#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010021#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000022#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050023#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010024#include <asm/setup.h>
25#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010026#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040028#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010029#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010030#include <asm/traps.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010031
32#include <asm/mach/arch.h>
33#include <asm/mach/map.h>
34
35#include "mm.h"
36
Russell Kingd111e8f2006-09-27 15:27:33 +010037/*
38 * empty_zero_page is a special page that is used for
39 * zero-initialized data and COW.
40 */
41struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040042EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010043
44/*
45 * The pmd table for the upper-most set of pages.
46 */
47pmd_t *top_pmd;
48
Russell Kingae8f1542006-09-27 15:38:34 +010049#define CPOLICY_UNCACHED 0
50#define CPOLICY_BUFFERED 1
51#define CPOLICY_WRITETHROUGH 2
52#define CPOLICY_WRITEBACK 3
53#define CPOLICY_WRITEALLOC 4
54
55static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
56static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010057pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010058pgprot_t pgprot_kernel;
59
Imre_Deak44b18692007-02-11 13:45:13 +010060EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010061EXPORT_SYMBOL(pgprot_kernel);
62
63struct cachepolicy {
64 const char policy[16];
65 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010066 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000067 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010068};
69
70static struct cachepolicy cache_policies[] __initdata = {
71 {
72 .policy = "uncached",
73 .cr_mask = CR_W|CR_C,
74 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010075 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010076 }, {
77 .policy = "buffered",
78 .cr_mask = CR_C,
79 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010080 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010081 }, {
82 .policy = "writethrough",
83 .cr_mask = 0,
84 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010085 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010086 }, {
87 .policy = "writeback",
88 .cr_mask = 0,
89 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010090 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010091 }, {
92 .policy = "writealloc",
93 .cr_mask = 0,
94 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010095 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010096 }
97};
98
99/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100100 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100101 * problems by allowing the cache or the cache and
102 * writebuffer to be turned off. (Note: the write
103 * buffer should not be on and the cache off).
104 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100105static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100106{
107 int i;
108
109 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
110 int len = strlen(cache_policies[i].policy);
111
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100112 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100113 cachepolicy = i;
114 cr_alignment &= ~cache_policies[i].cr_mask;
115 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100116 break;
117 }
118 }
119 if (i == ARRAY_SIZE(cache_policies))
120 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000121 /*
122 * This restriction is partly to do with the way we boot; it is
123 * unpredictable to have memory mapped using two different sets of
124 * memory attributes (shared, type, and cache attribs). We can not
125 * change these attributes once the initial assembly has setup the
126 * page tables.
127 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100128 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
129 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
130 cachepolicy = CPOLICY_WRITEBACK;
131 }
Russell Kingae8f1542006-09-27 15:38:34 +0100132 flush_cache_all();
133 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100134 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100135}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100136early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100137
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100138static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100139{
140 char *p = "buffered";
141 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100142 early_cachepolicy(p);
143 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100144}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100145early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100146
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100147static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100148{
149 char *p = "uncached";
150 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100151 early_cachepolicy(p);
152 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100153}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100154early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100155
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000156#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100158{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100160 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100161 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100162 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100164}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100165early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000166#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100167
168static int __init noalign_setup(char *__unused)
169{
170 cr_alignment &= ~CR_A;
171 cr_no_alignment &= ~CR_A;
172 set_cr(cr_alignment);
173 return 1;
174}
175__setup("noalign", noalign_setup);
176
Russell King255d1f82006-12-18 00:12:47 +0000177#ifndef CONFIG_SMP
178void adjust_cr(unsigned long mask, unsigned long set)
179{
180 unsigned long flags;
181
182 mask &= ~CR_A;
183
184 set &= mask;
185
186 local_irq_save(flags);
187
188 cr_no_alignment = (cr_no_alignment & ~mask) | set;
189 cr_alignment = (cr_alignment & ~mask) | set;
190
191 set_cr((get_cr() & ~mask) | set);
192
193 local_irq_restore(flags);
194}
195#endif
196
Russell King36bb94b2010-11-16 08:40:36 +0000197#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000198#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100199
Russell Kingb29e9f52007-04-21 10:47:29 +0100200static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100201 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100202 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
203 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100204 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000205 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100206 .domain = DOMAIN_IO,
207 },
208 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100209 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100210 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000211 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100212 .domain = DOMAIN_IO,
213 },
214 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100215 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100216 .prot_l1 = PMD_TYPE_TABLE,
217 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
218 .domain = DOMAIN_IO,
219 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100220 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100221 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100222 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000223 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100224 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100225 },
Russell Kingebb4c652008-11-09 11:18:36 +0000226 [MT_UNCACHED] = {
227 .prot_pte = PROT_PTE_DEVICE,
228 .prot_l1 = PMD_TYPE_TABLE,
229 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
230 .domain = DOMAIN_IO,
231 },
Russell Kingae8f1542006-09-27 15:38:34 +0100232 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100233 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100234 .domain = DOMAIN_KERNEL,
235 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000236#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100237 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100238 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100239 .domain = DOMAIN_KERNEL,
240 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000241#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100242 [MT_LOW_VECTORS] = {
243 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000244 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100245 .prot_l1 = PMD_TYPE_TABLE,
246 .domain = DOMAIN_USER,
247 },
248 [MT_HIGH_VECTORS] = {
249 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000250 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100251 .prot_l1 = PMD_TYPE_TABLE,
252 .domain = DOMAIN_USER,
253 },
254 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000255 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100256 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100257 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100258 .domain = DOMAIN_KERNEL,
259 },
260 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100261 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100262 .domain = DOMAIN_KERNEL,
263 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100264 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100265 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000266 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100267 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100268 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
269 .domain = DOMAIN_KERNEL,
270 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100271 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100272 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000273 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100274 .prot_l1 = PMD_TYPE_TABLE,
275 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
276 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100277 },
278 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000279 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100280 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100281 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100282 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700283 [MT_MEMORY_SO] = {
284 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
285 L_PTE_MT_UNCACHED,
286 .prot_l1 = PMD_TYPE_TABLE,
287 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
288 PMD_SECT_UNCACHED | PMD_SECT_XN,
289 .domain = DOMAIN_KERNEL,
290 },
Russell Kingae8f1542006-09-27 15:38:34 +0100291};
292
Russell Kingb29e9f52007-04-21 10:47:29 +0100293const struct mem_type *get_mem_type(unsigned int type)
294{
295 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
296}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200297EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100298
Russell Kingae8f1542006-09-27 15:38:34 +0100299/*
300 * Adjust the PMD section entries according to the CPU in use.
301 */
302static void __init build_mem_type_table(void)
303{
304 struct cachepolicy *cp;
305 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100306 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100307 int cpu_arch = cpu_architecture();
308 int i;
309
Catalin Marinas11179d82007-07-20 11:42:24 +0100310 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100311#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100312 if (cachepolicy > CPOLICY_BUFFERED)
313 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100314#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100315 if (cachepolicy > CPOLICY_WRITETHROUGH)
316 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100317#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100318 }
Russell Kingae8f1542006-09-27 15:38:34 +0100319 if (cpu_arch < CPU_ARCH_ARMv5) {
320 if (cachepolicy >= CPOLICY_WRITEALLOC)
321 cachepolicy = CPOLICY_WRITEBACK;
322 ecc_mask = 0;
323 }
Russell Kingf00ec482010-09-04 10:47:48 +0100324 if (is_smp())
325 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100326
327 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000328 * Strip out features not present on earlier architectures.
329 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
330 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100331 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000332 if (cpu_arch < CPU_ARCH_ARMv5)
333 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
334 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
335 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
336 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
337 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100338
339 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000340 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
341 * "update-able on write" bit on ARM610). However, Xscale and
342 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100343 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000344 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100345 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100346 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100347 mem_types[i].prot_l1 &= ~PMD_BIT4;
348 }
349 } else if (cpu_arch < CPU_ARCH_ARMv6) {
350 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100351 if (mem_types[i].prot_l1)
352 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100353 if (mem_types[i].prot_sect)
354 mem_types[i].prot_sect |= PMD_BIT4;
355 }
356 }
Russell Kingae8f1542006-09-27 15:38:34 +0100357
Russell Kingb1cce6b2008-11-04 10:52:28 +0000358 /*
359 * Mark the device areas according to the CPU/architecture.
360 */
361 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
362 if (!cpu_is_xsc3()) {
363 /*
364 * Mark device regions on ARMv6+ as execute-never
365 * to prevent speculative instruction fetches.
366 */
367 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
368 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
369 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
370 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
371 }
372 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
373 /*
374 * For ARMv7 with TEX remapping,
375 * - shared device is SXCB=1100
376 * - nonshared device is SXCB=0100
377 * - write combine device mem is SXCB=0001
378 * (Uncached Normal memory)
379 */
380 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
381 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
382 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
383 } else if (cpu_is_xsc3()) {
384 /*
385 * For Xscale3,
386 * - shared device is TEXCB=00101
387 * - nonshared device is TEXCB=01000
388 * - write combine device mem is TEXCB=00100
389 * (Inner/Outer Uncacheable in xsc3 parlance)
390 */
391 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
392 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
393 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
394 } else {
395 /*
396 * For ARMv6 and ARMv7 without TEX remapping,
397 * - shared device is TEXCB=00001
398 * - nonshared device is TEXCB=01000
399 * - write combine device mem is TEXCB=00100
400 * (Uncached Normal in ARMv6 parlance).
401 */
402 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
403 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
404 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
405 }
406 } else {
407 /*
408 * On others, write combining is "Uncached/Buffered"
409 */
410 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
411 }
412
413 /*
414 * Now deal with the memory-type mappings
415 */
Russell Kingae8f1542006-09-27 15:38:34 +0100416 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100417 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
418
Russell Kingbb30f362008-09-06 20:04:59 +0100419 /*
420 * Only use write-through for non-SMP systems
421 */
Russell Kingf00ec482010-09-04 10:47:48 +0100422 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100423 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100424
425 /*
426 * Enable CPU-specific coherency if supported.
427 * (Only available on XSC3 at the moment.)
428 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100429 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000430 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100431 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
432 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
433 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
434 }
Russell Kingae8f1542006-09-27 15:38:34 +0100435 /*
436 * ARMv6 and above have extended page tables.
437 */
438 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000439#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100440 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100441 * Mark cache clean areas and XIP ROM read only
442 * from SVC mode and no access from userspace.
443 */
444 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
445 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
446 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000447#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100448
Russell Kingf00ec482010-09-04 10:47:48 +0100449 if (is_smp()) {
450 /*
451 * Mark memory with the "shared" attribute
452 * for SMP systems
453 */
454 user_pgprot |= L_PTE_SHARED;
455 kern_pgprot |= L_PTE_SHARED;
456 vecs_pgprot |= L_PTE_SHARED;
457 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
458 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
459 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
460 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
461 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
462 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
463 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
464 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
465 }
Russell Kingae8f1542006-09-27 15:38:34 +0100466 }
467
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100468 /*
469 * Non-cacheable Normal - intended for memory areas that must
470 * not cause dirty cache line writebacks when used
471 */
472 if (cpu_arch >= CPU_ARCH_ARMv6) {
473 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
474 /* Non-cacheable Normal is XCB = 001 */
475 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
476 PMD_SECT_BUFFERED;
477 } else {
478 /* For both ARMv6 and non-TEX-remapping ARMv7 */
479 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
480 PMD_SECT_TEX(1);
481 }
482 } else {
483 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
484 }
485
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000486#ifdef CONFIG_ARM_LPAE
487 /*
488 * Do not generate access flag faults for the kernel mappings.
489 */
490 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
491 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100492 if (mem_types[i].prot_sect)
493 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000494 }
495 kern_pgprot |= PTE_EXT_AF;
496 vecs_pgprot |= PTE_EXT_AF;
497#endif
498
Russell Kingae8f1542006-09-27 15:38:34 +0100499 for (i = 0; i < 16; i++) {
500 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100501 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100502 }
503
Russell Kingbb30f362008-09-06 20:04:59 +0100504 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
505 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100506
Imre_Deak44b18692007-02-11 13:45:13 +0100507 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100508 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000509 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100510
511 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
512 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
513 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100514 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
515 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100516 mem_types[MT_ROM].prot_sect |= cp->pmd;
517
518 switch (cp->pmd) {
519 case PMD_SECT_WT:
520 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
521 break;
522 case PMD_SECT_WB:
523 case PMD_SECT_WBWA:
524 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
525 break;
526 }
527 printk("Memory policy: ECC %sabled, Data cache %s\n",
528 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100529
530 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
531 struct mem_type *t = &mem_types[i];
532 if (t->prot_l1)
533 t->prot_l1 |= PMD_DOMAIN(t->domain);
534 if (t->prot_sect)
535 t->prot_sect |= PMD_DOMAIN(t->domain);
536 }
Russell Kingae8f1542006-09-27 15:38:34 +0100537}
538
Catalin Marinasd9073872010-09-13 16:01:24 +0100539#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
540pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
541 unsigned long size, pgprot_t vma_prot)
542{
543 if (!pfn_valid(pfn))
544 return pgprot_noncached(vma_prot);
545 else if (file->f_flags & O_SYNC)
546 return pgprot_writecombine(vma_prot);
547 return vma_prot;
548}
549EXPORT_SYMBOL(phys_mem_access_prot);
550#endif
551
Russell Kingae8f1542006-09-27 15:38:34 +0100552#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
553
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400554static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000555{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400556 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100557 memset(ptr, 0, sz);
558 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000559}
560
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400561static void __init *early_alloc(unsigned long sz)
562{
563 return early_alloc_aligned(sz, sz);
564}
565
Russell King4bb2e272010-07-01 18:33:29 +0100566static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
567{
568 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100569 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000570 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100571 }
572 BUG_ON(pmd_bad(*pmd));
573 return pte_offset_kernel(pmd, addr);
574}
575
Russell King24e6c692007-04-21 10:21:28 +0100576static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
577 unsigned long end, unsigned long pfn,
578 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100579{
Russell King4bb2e272010-07-01 18:33:29 +0100580 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100581 do {
Russell King40d192b2008-09-06 21:15:56 +0100582 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100583 pfn++;
584 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100585}
586
Russell King516295e2010-11-21 16:27:49 +0000587static void __init alloc_init_section(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000588 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100589 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100590{
Russell King516295e2010-11-21 16:27:49 +0000591 pmd_t *pmd = pmd_offset(pud, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100592
Russell King24e6c692007-04-21 10:21:28 +0100593 /*
594 * Try a section mapping - end, addr and phys must all be aligned
595 * to a section boundary. Note that PMDs refer to the individual
596 * L1 entries, whereas PGDs refer to a group of L1 entries making
597 * up one logical pointer to an L2 table.
598 */
599 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
600 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100601
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000602#ifndef CONFIG_ARM_LPAE
Russell King24e6c692007-04-21 10:21:28 +0100603 if (addr & SECTION_SIZE)
604 pmd++;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000605#endif
Russell King24e6c692007-04-21 10:21:28 +0100606
607 do {
608 *pmd = __pmd(phys | type->prot_sect);
609 phys += SECTION_SIZE;
610 } while (pmd++, addr += SECTION_SIZE, addr != end);
611
612 flush_pmd_entry(p);
613 } else {
614 /*
615 * No need to loop; pte's aren't interested in the
616 * individual L1 entries.
617 */
618 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100619 }
Russell Kingae8f1542006-09-27 15:38:34 +0100620}
621
Stephen Boyd14904922012-04-27 01:40:10 +0100622static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
623 unsigned long end, unsigned long phys, const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000624{
625 pud_t *pud = pud_offset(pgd, addr);
626 unsigned long next;
627
628 do {
629 next = pud_addr_end(addr, end);
630 alloc_init_section(pud, addr, next, phys, type);
631 phys += next - addr;
632 } while (pud++, addr = next, addr != end);
633}
634
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000635#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100636static void __init create_36bit_mapping(struct map_desc *md,
637 const struct mem_type *type)
638{
Russell King97092e02010-11-16 00:16:01 +0000639 unsigned long addr, length, end;
640 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100641 pgd_t *pgd;
642
643 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100644 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100645 length = PAGE_ALIGN(md->length);
646
647 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
648 printk(KERN_ERR "MM: CPU does not support supersection "
649 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100650 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100651 return;
652 }
653
654 /* N.B. ARMv6 supersections are only defined to work with domain 0.
655 * Since domain assignments can in fact be arbitrary, the
656 * 'domain == 0' check below is required to insure that ARMv6
657 * supersections are only allocated for domain 0 regardless
658 * of the actual domain assignments in use.
659 */
660 if (type->domain) {
661 printk(KERN_ERR "MM: invalid domain in supersection "
662 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100663 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100664 return;
665 }
666
667 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100668 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
669 " at 0x%08lx invalid alignment\n",
670 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100671 return;
672 }
673
674 /*
675 * Shift bits [35:32] of address into bits [23:20] of PMD
676 * (See ARMv6 spec).
677 */
678 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
679
680 pgd = pgd_offset_k(addr);
681 end = addr + length;
682 do {
Russell King516295e2010-11-21 16:27:49 +0000683 pud_t *pud = pud_offset(pgd, addr);
684 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100685 int i;
686
687 for (i = 0; i < 16; i++)
688 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
689
690 addr += SUPERSECTION_SIZE;
691 phys += SUPERSECTION_SIZE;
692 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
693 } while (addr != end);
694}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000695#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100696
Russell Kingae8f1542006-09-27 15:38:34 +0100697/*
698 * Create the page directory entries and any necessary
699 * page tables for the mapping specified by `md'. We
700 * are able to cope here with varying sizes and address
701 * offsets, and we take full advantage of sections and
702 * supersections.
703 */
Russell Kinga2227122010-03-25 18:56:05 +0000704static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100705{
Will Deaconcae62922011-02-15 12:42:57 +0100706 unsigned long addr, length, end;
707 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100708 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100709 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100710
711 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100712 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
713 " at 0x%08lx in user region\n",
714 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100715 return;
716 }
717
718 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400719 md->virtual >= PAGE_OFFSET &&
720 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100721 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400722 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100723 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100724 }
725
Russell Kingd5c98172007-04-21 10:05:32 +0100726 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100727
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000728#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100729 /*
730 * Catch 36-bit addresses
731 */
Russell King4a56c1e2007-04-21 10:16:48 +0100732 if (md->pfn >= 0x100000) {
733 create_36bit_mapping(md, type);
734 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100735 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000736#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100737
Russell King7b9c7b42007-07-04 21:16:33 +0100738 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100739 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100740 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100741
Russell King24e6c692007-04-21 10:21:28 +0100742 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100743 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100744 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100745 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100746 return;
747 }
748
Russell King24e6c692007-04-21 10:21:28 +0100749 pgd = pgd_offset_k(addr);
750 end = addr + length;
751 do {
752 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100753
Russell King516295e2010-11-21 16:27:49 +0000754 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100755
Russell King24e6c692007-04-21 10:21:28 +0100756 phys += next - addr;
757 addr = next;
758 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100759}
760
761/*
762 * Create the architecture specific mappings
763 */
764void __init iotable_init(struct map_desc *io_desc, int nr)
765{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400766 struct map_desc *md;
767 struct vm_struct *vm;
Russell Kingae8f1542006-09-27 15:38:34 +0100768
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400769 if (!nr)
770 return;
771
772 vm = early_alloc_aligned(sizeof(*vm) * nr, __alignof__(*vm));
773
774 for (md = io_desc; nr; md++, nr--) {
775 create_mapping(md);
776 vm->addr = (void *)(md->virtual & PAGE_MASK);
777 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
778 vm->phys_addr = __pfn_to_phys(md->pfn);
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400779 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
780 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400781 vm->caller = iotable_init;
782 vm_area_add_early(vm++);
783 }
Russell Kingae8f1542006-09-27 15:38:34 +0100784}
785
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400786static void * __initdata vmalloc_min =
787 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +0100788
789/*
790 * vmalloc=size forces the vmalloc area to be exactly 'size'
791 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400792 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +0100793 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100794static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100795{
Russell King79612392010-05-22 16:20:14 +0100796 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100797
798 if (vmalloc_reserve < SZ_16M) {
799 vmalloc_reserve = SZ_16M;
800 printk(KERN_WARNING
801 "vmalloc area too small, limiting to %luMB\n",
802 vmalloc_reserve >> 20);
803 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400804
805 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
806 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
807 printk(KERN_WARNING
808 "vmalloc area is too big, limiting to %luMB\n",
809 vmalloc_reserve >> 20);
810 }
Russell King79612392010-05-22 16:20:14 +0100811
812 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100813 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100814}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100815early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100816
Russell King8df65162010-10-27 19:57:38 +0100817static phys_addr_t lowmem_limit __initdata = 0;
818
Russell King0371d3f2011-07-05 19:58:29 +0100819void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200820{
Russell Kingdde58282009-08-15 12:36:00 +0100821 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200822
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400823 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400824 struct membank *bank = &meminfo.bank[j];
825 *bank = meminfo.bank[i];
826
Will Deacon77f73a22011-11-22 17:30:32 +0000827 if (bank->start > ULONG_MAX)
828 highmem = 1;
829
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400830#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +0100831 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100832 __va(bank->start) < (void *)PAGE_OFFSET)
833 highmem = 1;
834
835 bank->highmem = highmem;
836
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400837 /*
838 * Split those memory banks which are partially overlapping
839 * the vmalloc area greatly simplifying things later.
840 */
Will Deacon77f73a22011-11-22 17:30:32 +0000841 if (!highmem && __va(bank->start) < vmalloc_min &&
Russell King79612392010-05-22 16:20:14 +0100842 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400843 if (meminfo.nr_banks >= NR_BANKS) {
844 printk(KERN_CRIT "NR_BANKS too low, "
845 "ignoring high memory\n");
846 } else {
847 memmove(bank + 1, bank,
848 (meminfo.nr_banks - i) * sizeof(*bank));
849 meminfo.nr_banks++;
850 i++;
Russell King79612392010-05-22 16:20:14 +0100851 bank[1].size -= vmalloc_min - __va(bank->start);
852 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100853 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400854 j++;
855 }
Russell King79612392010-05-22 16:20:14 +0100856 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400857 }
858#else
Russell King041d7852009-09-27 17:40:42 +0100859 bank->highmem = highmem;
860
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400861 /*
Will Deacon77f73a22011-11-22 17:30:32 +0000862 * Highmem banks not allowed with !CONFIG_HIGHMEM.
863 */
864 if (highmem) {
865 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
866 "(!CONFIG_HIGHMEM).\n",
867 (unsigned long long)bank->start,
868 (unsigned long long)bank->start + bank->size - 1);
869 continue;
870 }
871
872 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400873 * Check whether this memory bank would entirely overlap
874 * the vmalloc area.
875 */
Russell King79612392010-05-22 16:20:14 +0100876 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f92009-03-28 19:18:05 +0100877 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +0000878 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400879 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +0000880 (unsigned long long)bank->start,
881 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400882 continue;
883 }
884
885 /*
886 * Check whether this memory bank would partially overlap
887 * the vmalloc area.
888 */
Russell King79612392010-05-22 16:20:14 +0100889 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400890 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100891 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +0000892 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
893 "to -%.8llx (vmalloc region overlap).\n",
894 (unsigned long long)bank->start,
895 (unsigned long long)bank->start + bank->size - 1,
896 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400897 bank->size = newsize;
898 }
899#endif
Will Deacon40f7bfe2011-05-19 13:22:48 +0100900 if (!bank->highmem && bank->start + bank->size > lowmem_limit)
901 lowmem_limit = bank->start + bank->size;
902
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400903 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200904 }
Russell Kinge616c592009-09-27 20:55:43 +0100905#ifdef CONFIG_HIGHMEM
906 if (highmem) {
907 const char *reason = NULL;
908
909 if (cache_is_vipt_aliasing()) {
910 /*
911 * Interactions between kmap and other mappings
912 * make highmem support with aliasing VIPT caches
913 * rather difficult.
914 */
915 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +0100916 }
917 if (reason) {
918 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
919 reason);
920 while (j > 0 && meminfo.bank[j - 1].highmem)
921 j--;
922 }
923 }
924#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400925 meminfo.nr_banks = j;
Nicolas Pitre55a81732011-09-18 22:40:00 -0400926 high_memory = __va(lowmem_limit - 1) + 1;
Will Deacon40f7bfe2011-05-19 13:22:48 +0100927 memblock_set_current_limit(lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200928}
929
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400930static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100931{
932 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +0100933 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +0100934
935 /*
936 * Clear out all the mappings below the kernel image.
937 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100938 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100939 pmd_clear(pmd_off_k(addr));
940
941#ifdef CONFIG_XIP_KERNEL
942 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +0100943 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100944#endif
Catalin Marinase73fc882011-08-23 14:07:23 +0100945 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100946 pmd_clear(pmd_off_k(addr));
947
948 /*
Russell King8df65162010-10-27 19:57:38 +0100949 * Find the end of the first block of lowmem.
950 */
951 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
952 if (end >= lowmem_limit)
953 end = lowmem_limit;
954
955 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100956 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400957 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +0100958 */
Russell King8df65162010-10-27 19:57:38 +0100959 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400960 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100961 pmd_clear(pmd_off_k(addr));
962}
963
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000964#ifdef CONFIG_ARM_LPAE
965/* the first page is reserved for pgd */
966#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
967 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
968#else
Catalin Marinase73fc882011-08-23 14:07:23 +0100969#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000970#endif
Catalin Marinase73fc882011-08-23 14:07:23 +0100971
Russell Kingd111e8f2006-09-27 15:27:33 +0100972/*
Russell King2778f622010-07-09 16:27:52 +0100973 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +0100974 */
Russell King2778f622010-07-09 16:27:52 +0100975void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100976{
Russell Kingd111e8f2006-09-27 15:27:33 +0100977 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100978 * Reserve the page tables. These are already in use,
979 * and can only be in node 0.
980 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100981 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100982
Russell Kingd111e8f2006-09-27 15:27:33 +0100983#ifdef CONFIG_SA1111
984 /*
985 * Because of the SA1111 DMA bug, we want to preserve our
986 * precious DMA-able memory...
987 */
Russell King2778f622010-07-09 16:27:52 +0100988 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +0100989#endif
Russell Kingd111e8f2006-09-27 15:27:33 +0100990}
991
992/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400993 * Set up the device mappings. Since we clear out the page tables for all
994 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +0100995 * This means you have to be careful how you debug this function, or any
996 * called function. This means you can't use any function or debugging
997 * method which may touch any device, otherwise the kernel _will_ crash.
998 */
999static void __init devicemaps_init(struct machine_desc *mdesc)
1000{
1001 struct map_desc map;
1002 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001003 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001004
1005 /*
1006 * Allocate the vector page early.
1007 */
Russell King94e5a852012-01-18 15:32:49 +00001008 vectors = early_alloc(PAGE_SIZE);
1009
1010 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001011
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001012 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001013 pmd_clear(pmd_off_k(addr));
1014
1015 /*
1016 * Map the kernel if it is XIP.
1017 * It is always first in the modulearea.
1018 */
1019#ifdef CONFIG_XIP_KERNEL
1020 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001021 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001022 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001023 map.type = MT_ROM;
1024 create_mapping(&map);
1025#endif
1026
1027 /*
1028 * Map the cache flushing regions.
1029 */
1030#ifdef FLUSH_BASE
1031 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1032 map.virtual = FLUSH_BASE;
1033 map.length = SZ_1M;
1034 map.type = MT_CACHECLEAN;
1035 create_mapping(&map);
1036#endif
1037#ifdef FLUSH_BASE_MINICACHE
1038 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1039 map.virtual = FLUSH_BASE_MINICACHE;
1040 map.length = SZ_1M;
1041 map.type = MT_MINICLEAN;
1042 create_mapping(&map);
1043#endif
1044
1045 /*
1046 * Create a mapping for the machine vectors at the high-vectors
1047 * location (0xffff0000). If we aren't using high-vectors, also
1048 * create a mapping at the low-vectors virtual address.
1049 */
Russell King94e5a852012-01-18 15:32:49 +00001050 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001051 map.virtual = 0xffff0000;
1052 map.length = PAGE_SIZE;
1053 map.type = MT_HIGH_VECTORS;
1054 create_mapping(&map);
1055
1056 if (!vectors_high()) {
1057 map.virtual = 0;
1058 map.type = MT_LOW_VECTORS;
1059 create_mapping(&map);
1060 }
1061
1062 /*
1063 * Ask the machine support to map in the statically mapped devices.
1064 */
1065 if (mdesc->map_io)
1066 mdesc->map_io();
1067
1068 /*
1069 * Finally flush the caches and tlb to ensure that we're in a
1070 * consistent state wrt the writebuffer. This also ensures that
1071 * any write-allocated cache lines in the vector page are written
1072 * back. After this point, we can start to touch devices again.
1073 */
1074 local_flush_tlb_all();
1075 flush_cache_all();
1076}
1077
Nicolas Pitred73cd422008-09-15 16:44:55 -04001078static void __init kmap_init(void)
1079{
1080#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001081 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1082 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001083#endif
1084}
1085
Russell Kinga2227122010-03-25 18:56:05 +00001086static void __init map_lowmem(void)
1087{
Russell King8df65162010-10-27 19:57:38 +01001088 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001089
1090 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001091 for_each_memblock(memory, reg) {
1092 phys_addr_t start = reg->base;
1093 phys_addr_t end = start + reg->size;
1094 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001095
Russell King8df65162010-10-27 19:57:38 +01001096 if (end > lowmem_limit)
1097 end = lowmem_limit;
1098 if (start >= end)
1099 break;
1100
1101 map.pfn = __phys_to_pfn(start);
1102 map.virtual = __phys_to_virt(start);
1103 map.length = end - start;
1104 map.type = MT_MEMORY;
1105
1106 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001107 }
1108}
1109
Russell Kingd111e8f2006-09-27 15:27:33 +01001110/*
1111 * paging_init() sets up the page tables, initialises the zone memory
1112 * maps, and sets up the zero page, bad page and bad page tables.
1113 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001114void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001115{
1116 void *zero_page;
1117
Russell King0371d3f2011-07-05 19:58:29 +01001118 memblock_set_current_limit(lowmem_limit);
1119
Russell Kingd111e8f2006-09-27 15:27:33 +01001120 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001121 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001122 map_lowmem();
Russell Kingd111e8f2006-09-27 15:27:33 +01001123 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001124 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001125
1126 top_pmd = pmd_off_k(0xffff0000);
1127
Russell King3abe9d32010-03-25 17:02:59 +00001128 /* allocate the zero page. */
1129 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001130
Russell King8d717a52010-05-22 19:47:18 +01001131 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001132
Russell Kingd111e8f2006-09-27 15:27:33 +01001133 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001134 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001135}