blob: 0b4280c925847a79450499556a5be11885ed623d [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070063#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070064#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070065#include <linux/bitops.h>
66#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030068#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070069#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070070#include "iwl-csr.h"
71#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070072#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070074#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030075
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070076static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030077{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078 struct iwl_trans_pcie *trans_pcie =
79 IWL_TRANS_GET_PCIE_TRANS(trans);
80 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
81 struct device *dev = bus(trans)->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030082
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070083 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030084
85 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086
87 if (WARN_ON(rxq->bd || rxq->rb_stts))
88 return -EINVAL;
89
90 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010091 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
92 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093 if (!rxq->bd)
94 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095
96 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +010097 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
98 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030099 if (!rxq->rb_stts)
100 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300101
102 return 0;
103
104err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300105 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
106 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300107 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
108 rxq->bd = NULL;
109err_bd:
110 return -ENOMEM;
111}
112
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700113static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300114{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700115 struct iwl_trans_pcie *trans_pcie =
116 IWL_TRANS_GET_PCIE_TRANS(trans);
117 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300118 int i;
119
120 /* Fill the rx_used queue with _all_ of the Rx buffers */
121 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
122 /* In the reset function, these buffers may have been allocated
123 * to an SKB, so we need to unmap and free potential storage */
124 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700125 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
126 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300127 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700128 __free_pages(rxq->pool[i].page,
129 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300130 rxq->pool[i].page = NULL;
131 }
132 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
133 }
134}
135
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700136static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700137 struct iwl_rx_queue *rxq)
138{
139 u32 rb_size;
140 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700141 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700142
143 if (iwlagn_mod_params.amsdu_size_8K)
144 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
145 else
146 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
147
148 /* Stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700149 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700150
151 /* Reset driver's Rx queue write index */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700152 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700153
154 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700155 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700156 (u32)(rxq->bd_dma >> 8));
157
158 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700159 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160 rxq->rb_stts_dma >> 4);
161
162 /* Enable Rx DMA
163 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
164 * the credit mechanism in 5000 HW RX FIFO
165 * Direct rx interrupts to hosts
166 * Rx buffer size 4 or 8k
167 * RB timeout 0x10
168 * 256 RBDs
169 */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700170 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700171 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
172 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
173 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
174 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
175 rb_size|
176 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
177 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
178
179 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700180 iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181}
182
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700183static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300184{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700185 struct iwl_trans_pcie *trans_pcie =
186 IWL_TRANS_GET_PCIE_TRANS(trans);
187 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
188
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300189 int i, err;
190 unsigned long flags;
191
192 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700193 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300194 if (err)
195 return err;
196 }
197
198 spin_lock_irqsave(&rxq->lock, flags);
199 INIT_LIST_HEAD(&rxq->rx_free);
200 INIT_LIST_HEAD(&rxq->rx_used);
201
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700202 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300203
204 for (i = 0; i < RX_QUEUE_SIZE; i++)
205 rxq->queue[i] = NULL;
206
207 /* Set us so that we have processed and used all buffers, but have
208 * not restocked the Rx queue with fresh buffers */
209 rxq->read = rxq->write = 0;
210 rxq->write_actual = 0;
211 rxq->free_count = 0;
212 spin_unlock_irqrestore(&rxq->lock, flags);
213
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700214 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700215
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700216 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700217
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700218 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700219 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700220 iwl_rx_queue_update_write_ptr(trans, rxq);
221 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300223 return 0;
224}
225
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700226static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300227{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700228 struct iwl_trans_pcie *trans_pcie =
229 IWL_TRANS_GET_PCIE_TRANS(trans);
230 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
231
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300232 unsigned long flags;
233
234 /*if rxq->bd is NULL, it means that nothing has been allocated,
235 * exit now */
236 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700237 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300238 return;
239 }
240
241 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700242 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300243 spin_unlock_irqrestore(&rxq->lock, flags);
244
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300246 rxq->bd, rxq->bd_dma);
247 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
248 rxq->bd = NULL;
249
250 if (rxq->rb_stts)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700251 dma_free_coherent(bus(trans)->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300252 sizeof(struct iwl_rb_status),
253 rxq->rb_stts, rxq->rb_stts_dma);
254 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700255 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300256 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
257 rxq->rb_stts = NULL;
258}
259
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700260static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700261{
262
263 /* stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700264 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
265 return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700266 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
267}
268
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700269static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700270 struct iwl_dma_ptr *ptr, size_t size)
271{
272 if (WARN_ON(ptr->addr))
273 return -EINVAL;
274
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700275 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700276 &ptr->dma, GFP_KERNEL);
277 if (!ptr->addr)
278 return -ENOMEM;
279 ptr->size = size;
280 return 0;
281}
282
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700283static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700284 struct iwl_dma_ptr *ptr)
285{
286 if (unlikely(!ptr->addr))
287 return;
288
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700289 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700290 memset(ptr, 0, sizeof(*ptr));
291}
292
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700293static int iwl_trans_txq_alloc(struct iwl_trans *trans,
294 struct iwl_tx_queue *txq, int slots_num,
295 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700296{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700297 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700298 int i;
299
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700300 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700301 return -EINVAL;
302
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700303 txq->q.n_window = slots_num;
304
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700305 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
306 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700307
308 if (!txq->meta || !txq->cmd)
309 goto error;
310
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700311 if (txq_id == trans->shrd->cmd_queue)
312 for (i = 0; i < slots_num; i++) {
313 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
314 GFP_KERNEL);
315 if (!txq->cmd[i])
316 goto error;
317 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700318
319 /* Alloc driver data array and TFD circular buffer */
320 /* Driver private data, only for Tx (not command) queues,
321 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700322 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700323 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
324 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700325 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700326 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700327 "structures failed\n");
328 goto error;
329 }
330 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700331 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332 }
333
334 /* Circular buffer of transmit frame descriptors (TFDs),
335 * shared with device */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700336 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
337 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700338 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700339 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700340 goto error;
341 }
342 txq->q.id = txq_id;
343
344 return 0;
345error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700346 kfree(txq->skbs);
347 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700348 /* since txq->cmd has been zeroed,
349 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700350 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700351 for (i = 0; i < slots_num; i++)
352 kfree(txq->cmd[i]);
353 kfree(txq->meta);
354 kfree(txq->cmd);
355 txq->meta = NULL;
356 txq->cmd = NULL;
357
358 return -ENOMEM;
359
360}
361
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700362static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700363 int slots_num, u32 txq_id)
364{
365 int ret;
366
367 txq->need_update = 0;
368 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
369
370 /*
371 * For the default queues 0-3, set up the swq_id
372 * already -- all others need to get one later
373 * (if they need one at all).
374 */
375 if (txq_id < 4)
376 iwl_set_swq_id(txq, txq_id, txq_id);
377
378 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
379 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
380 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
381
382 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700383 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700384 txq_id);
385 if (ret)
386 return ret;
387
388 /*
389 * Tell nic where to find circular buffer of Tx Frame Descriptors for
390 * given Tx queue, and enable the DMA channel used for that queue.
391 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700392 iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700393 txq->q.dma_addr >> 8);
394
395 return 0;
396}
397
398/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700399 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
400 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700401static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700402{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700403 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
404 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700405 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700406 enum dma_data_direction dma_dir;
Emmanuel Grumbach984ecb92011-10-10 07:27:02 -0700407 unsigned long flags;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700408 spinlock_t *lock;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700409
410 if (!q->n_bd)
411 return;
412
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700413 /* In the command queue, all the TBs are mapped as BIDI
414 * so unmap them as such.
415 */
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700416 if (txq_id == trans->shrd->cmd_queue) {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700417 dma_dir = DMA_BIDIRECTIONAL;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700418 lock = &trans->hcmd_lock;
419 } else {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700420 dma_dir = DMA_TO_DEVICE;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700421 lock = &trans->shrd->sta_lock;
422 }
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700423
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700424 spin_lock_irqsave(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700425 while (q->write_ptr != q->read_ptr) {
426 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700427 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
428 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700429 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
430 }
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700431 spin_unlock_irqrestore(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700432}
433
434/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700435 * iwl_tx_queue_free - Deallocate DMA queue.
436 * @txq: Transmit queue to deallocate.
437 *
438 * Empty queue by removing and destroying all BD's.
439 * Free all buffers.
440 * 0-fill, but do not free "txq" descriptor structure.
441 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700442static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700443{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700444 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
445 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700446 struct device *dev = bus(trans)->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700447 int i;
448 if (WARN_ON(!txq))
449 return;
450
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700451 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700452
453 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700454
455 if (txq_id == trans->shrd->cmd_queue)
456 for (i = 0; i < txq->q.n_window; i++)
457 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700458
459 /* De-alloc circular buffer of TFDs */
460 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700461 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700462 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
463 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
464 }
465
466 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700467 kfree(txq->skbs);
468 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700469
470 /* deallocate arrays */
471 kfree(txq->cmd);
472 kfree(txq->meta);
473 txq->cmd = NULL;
474 txq->meta = NULL;
475
476 /* 0-fill queue descriptor structure */
477 memset(txq, 0, sizeof(*txq));
478}
479
480/**
481 * iwl_trans_tx_free - Free TXQ Context
482 *
483 * Destroy all TX DMA queues and structures
484 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700485static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700486{
487 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700488 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700489
490 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700491 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700492 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700493 txq_id < hw_params(trans).max_txq_num; txq_id++)
494 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700495 }
496
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700497 kfree(trans_pcie->txq);
498 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700499
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700500 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700501
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700502 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700503}
504
505/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700506 * iwl_trans_tx_alloc - allocate TX context
507 * Allocate all Tx DMA structures and initialize them
508 *
509 * @param priv
510 * @return error code
511 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700512static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700513{
514 int ret;
515 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700516 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700517
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700518 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700519 sizeof(struct iwlagn_scd_bc_tbl);
520
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700521 /*It is not allowed to alloc twice, so warn when this happens.
522 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700523 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700524 ret = -EINVAL;
525 goto error;
526 }
527
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700528 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700529 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700530 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700531 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700532 goto error;
533 }
534
535 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700536 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700537 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700538 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700539 goto error;
540 }
541
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700542 trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
543 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700544 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700545 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700546 ret = ENOMEM;
547 goto error;
548 }
549
550 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700551 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
552 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700553 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700554 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
555 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700556 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700557 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 goto error;
559 }
560 }
561
562 return 0;
563
564error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700565 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566
567 return ret;
568}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700569static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700570{
571 int ret;
572 int txq_id, slots_num;
573 unsigned long flags;
574 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700575 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700576
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700578 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700579 if (ret)
580 goto error;
581 alloc = true;
582 }
583
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700584 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700585
586 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700587 iwl_write_prph(bus(trans), SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700588
589 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700590 iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
591 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700592
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700593 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
595 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700596 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
597 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700599 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
600 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700601 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700602 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 goto error;
604 }
605 }
606
607 return 0;
608error:
609 /*Upon error, free only if we allocated something */
610 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700611 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700612 return ret;
613}
614
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700615static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300616{
617/*
618 * (for documentation purposes)
619 * to set power to V_AUX, do:
620
621 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700622 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300623 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
624 ~APMG_PS_CTRL_MSK_PWR_SRC);
625 */
626
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700627 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300628 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
629 ~APMG_PS_CTRL_MSK_PWR_SRC);
630}
631
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700632static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300633{
634 unsigned long flags;
635
636 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700637 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700638 iwl_apm_init(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300639
640 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700641 iwl_write8(bus(trans), CSR_INT_COALESCING,
642 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300643
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700644 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700646 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300647
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700648 iwl_nic_config(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300649
Gregory Greenmana5916972012-01-10 19:22:56 +0200650#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300651 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700652 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200653#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300654
655 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700656 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300657 return -ENOMEM;
658
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700659 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300660 /* enable shadow regs in HW */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700661 iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300662 0x800FFFFF);
663 }
664
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700665 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300666
667 return 0;
668}
669
670#define HW_READY_TIMEOUT (50)
671
672/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700673static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300674{
675 int ret;
676
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700677 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300678 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
679
680 /* See if we got it */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700681 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300682 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
683 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
684 HW_READY_TIMEOUT);
685
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700686 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300687 return ret;
688}
689
690/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700691static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300692{
693 int ret;
694
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700695 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300696
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700697 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300698 if (ret >= 0)
699 return 0;
700
701 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700702 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300703 CSR_HW_IF_CONFIG_REG_PREPARE);
704
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700705 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300706 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
707 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
708
709 if (ret < 0)
710 return ret;
711
712 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700713 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300714 if (ret >= 0)
715 return 0;
716 return ret;
717}
718
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700719#define IWL_AC_UNSET -1
720
721struct queue_to_fifo_ac {
722 s8 fifo, ac;
723};
724
725static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
726 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
727 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
728 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
729 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
730 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
731 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
732 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
733 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
734 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
735 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
736 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
737};
738
739static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
740 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
741 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
742 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
743 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
744 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
745 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
746 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
747 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
748 { IWL_TX_FIFO_BE_IPAN, 2, },
749 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
750 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
751};
752
753static const u8 iwlagn_bss_ac_to_fifo[] = {
754 IWL_TX_FIFO_VO,
755 IWL_TX_FIFO_VI,
756 IWL_TX_FIFO_BE,
757 IWL_TX_FIFO_BK,
758};
759static const u8 iwlagn_bss_ac_to_queue[] = {
760 0, 1, 2, 3,
761};
762static const u8 iwlagn_pan_ac_to_fifo[] = {
763 IWL_TX_FIFO_VO_IPAN,
764 IWL_TX_FIFO_VI_IPAN,
765 IWL_TX_FIFO_BE_IPAN,
766 IWL_TX_FIFO_BK_IPAN,
767};
768static const u8 iwlagn_pan_ac_to_queue[] = {
769 7, 6, 5, 4,
770};
771
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700772static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300773{
774 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700775 struct iwl_trans_pcie *trans_pcie =
776 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300777
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700778 trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700779 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
780 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
781
782 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
783 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
784
785 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
786 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300787
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700788 if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700789 iwl_trans_pcie_prepare_card_hw(trans)) {
790 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300791 return -EIO;
792 }
793
794 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700795 if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300796 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700797 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300798 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700799 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300800
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700801 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700802 iwl_set_hw_rfkill_state(priv(trans), true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700803 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300804 return -ERFKILL;
805 }
806
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700807 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300808
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700809 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300810 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700811 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300812 return ret;
813 }
814
815 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700816 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
817 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300818 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
819
820 /* clear (again), then enable host interrupts */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700821 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700822 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300823
824 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700825 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
826 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300827
828 return 0;
829}
830
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300831/*
832 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700833 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300834 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700835static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300836{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700837 iwl_write_prph(bus(trans), SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300838}
839
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200840static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300841{
842 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700843 struct iwl_trans_pcie *trans_pcie =
844 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300845 u32 a;
846 unsigned long flags;
847 int i, chan;
848 u32 reg_val;
849
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700850 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300851
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700852 trans_pcie->scd_base_addr =
853 iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700854 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300855 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700856 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300857 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700858 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300859 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700860 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300861 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700862 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700863 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700864 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700865 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700866 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300867
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700868 iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700869 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300870
871 /* Enable DMA channel */
872 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700873 iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300874 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
875 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
876
877 /* Update FH chicken bits */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700878 reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
879 iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300880 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
881
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700882 iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700883 SCD_QUEUECHAIN_SEL_ALL(trans));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700884 iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300885
886 /* initiate the queues */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700887 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700888 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
889 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
890 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300891 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700892 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300893 SCD_CONTEXT_QUEUE_OFFSET(i) +
894 sizeof(u32),
895 ((SCD_WIN_SIZE <<
896 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
897 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
898 ((SCD_FRAME_LIMIT <<
899 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
900 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
901 }
902
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700903 iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700904 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300905
906 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700907 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300908
909 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700910 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300911 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
912 else
913 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
914
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700915 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300916
917 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700918 memset(&trans_pcie->queue_stopped[0], 0,
919 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300920 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700921 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300922
923 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700924 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300925
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700926 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700927 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700928 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700929 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300930
Johannes Berg72c04ce2011-07-23 10:24:40 -0700931 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300932 int fifo = queue_to_fifo[i].fifo;
933 int ac = queue_to_fifo[i].ac;
934
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700935 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300936
937 if (fifo == IWL_TX_FIFO_UNUSED)
938 continue;
939
940 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700941 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
942 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
943 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300944 }
945
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700946 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300947
948 /* Enable L1-Active */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700949 iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300950 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
951}
952
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200953static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
954{
955 iwl_reset_ict(trans);
956 iwl_tx_start(trans);
957}
958
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700959/**
960 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
961 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700962static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700963{
964 int ch, txq_id;
965 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700966 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700967
968 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700969 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700970
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700971 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700972
973 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700974 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700975 iwl_write_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700976 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700977 if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700978 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
979 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700980 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700981 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700982 iwl_read_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700983 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700984 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700985 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700986
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700987 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700988 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700989 return 0;
990 }
991
992 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700993 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
994 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700995
996 return 0;
997}
998
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800999static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001000{
1001 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001002 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001003
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001004 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001005 spin_lock_irqsave(&trans->shrd->lock, flags);
1006 iwl_disable_interrupts(trans);
1007 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1008
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001009 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001010 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001011
1012 /*
1013 * If a HW restart happens during firmware loading,
1014 * then the firmware loading might call this function
1015 * and later it might be called again due to the
1016 * restart. So don't process again if the device is
1017 * already dead.
1018 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001019 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1020 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001021#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001022 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001023#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001024 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001025 iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001026 APMG_CLK_VAL_DMA_CLK_RQT);
1027 udelay(5);
1028 }
1029
1030 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001031 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001032 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001033
1034 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001035 iwl_apm_stop(priv(trans));
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001036
1037 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1038 * Clean again the interrupt here
1039 */
1040 spin_lock_irqsave(&trans->shrd->lock, flags);
1041 iwl_disable_interrupts(trans);
1042 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1043
1044 /* wait to make sure we flush pending tasklet*/
1045 synchronize_irq(bus(trans)->irq);
1046 tasklet_kill(&trans_pcie->irq_tasklet);
1047
1048 /* stop and reset the on-board processor */
1049 iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001050}
1051
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001052static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001053 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
Emmanuel Grumbach34b53212011-11-21 13:25:31 +02001054 u8 sta_id, u8 tid)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001055{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001056 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1057 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1058 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001059 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001060 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001061 struct iwl_tx_queue *txq;
1062 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001063
1064 dma_addr_t phys_addr = 0;
1065 dma_addr_t txcmd_phys;
1066 dma_addr_t scratch_phys;
1067 u16 len, firstlen, secondlen;
1068 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001069 u8 txq_id;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001070 bool is_agg = false;
1071 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001072 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001073 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001074
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001075 /*
1076 * Send this frame after DTIM -- there's a special queue
1077 * reserved for this for contexts that support AP mode.
1078 */
1079 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1080 txq_id = trans_pcie->mcast_queue[ctx];
1081
1082 /*
1083 * The microcode will clear the more data
1084 * bit in the last frame it transmits.
1085 */
1086 hdr->frame_control |=
1087 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1088 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1089 txq_id = IWL_AUX_QUEUE;
1090 else
1091 txq_id =
1092 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1093
Emmanuel Grumbach97756fb2011-11-23 10:52:20 +02001094 /* aggregation is on for this <sta,tid> */
1095 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
1096 WARN_ON(tid >= IWL_MAX_TID_COUNT);
1097 txq_id = trans_pcie->agg_txq[sta_id][tid];
1098 is_agg = true;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001099 }
1100
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001101 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001102 q = &txq->q;
1103
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001104 /* In AGG mode, the index in the ring must correspond to the WiFi
1105 * sequence number. This is a HW requirements to help the SCD to parse
1106 * the BA.
1107 * Check here that the packets are in the right place on the ring.
1108 */
1109#ifdef CONFIG_IWLWIFI_DEBUG
1110 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1111 WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
1112 "Q: %d WiFi Seq %d tfdNum %d",
1113 txq_id, wifi_seq, q->write_ptr);
1114#endif
1115
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001116 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001117 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001118 txq->cmd[q->write_ptr] = dev_cmd;
1119
1120 dev_cmd->hdr.cmd = REPLY_TX;
1121 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1122 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001123
1124 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1125 out_meta = &txq->meta[q->write_ptr];
1126
1127 /*
1128 * Use the first empty entry in this queue's command buffer array
1129 * to contain the Tx command and MAC header concatenated together
1130 * (payload data will be in another buffer).
1131 * Size of this varies, due to varying MAC header length.
1132 * If end is not dword aligned, we'll have 2 extra bytes at the end
1133 * of the MAC header (device reads on dword boundaries).
1134 * We'll tell device about this padding later.
1135 */
1136 len = sizeof(struct iwl_tx_cmd) +
1137 sizeof(struct iwl_cmd_header) + hdr_len;
1138 firstlen = (len + 3) & ~3;
1139
1140 /* Tell NIC about any 2-byte padding after MAC header */
1141 if (firstlen != len)
1142 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1143
1144 /* Physical address of this Tx command's header (not MAC header!),
1145 * within command buffer array. */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001146 txcmd_phys = dma_map_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001147 &dev_cmd->hdr, firstlen,
1148 DMA_BIDIRECTIONAL);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001149 if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001150 return -1;
1151 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1152 dma_unmap_len_set(out_meta, len, firstlen);
1153
1154 if (!ieee80211_has_morefrags(fc)) {
1155 txq->need_update = 1;
1156 } else {
1157 wait_write_ptr = 1;
1158 txq->need_update = 0;
1159 }
1160
1161 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1162 * if any (802.11 null frames have no payload). */
1163 secondlen = skb->len - hdr_len;
1164 if (secondlen > 0) {
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001165 phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001166 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001167 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
1168 dma_unmap_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001169 dma_unmap_addr(out_meta, mapping),
1170 dma_unmap_len(out_meta, len),
1171 DMA_BIDIRECTIONAL);
1172 return -1;
1173 }
1174 }
1175
1176 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001177 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001178 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001179 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001180 secondlen, 0);
1181
1182 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1183 offsetof(struct iwl_tx_cmd, scratch);
1184
1185 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001186 dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001187 DMA_BIDIRECTIONAL);
1188 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1189 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1190
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001191 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001192 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001193 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1194 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1195 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001196
1197 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001198 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001199
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001200 dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001201 DMA_BIDIRECTIONAL);
1202
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001203 trace_iwlwifi_dev_tx(priv(trans),
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001204 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1205 sizeof(struct iwl_tfd),
1206 &dev_cmd->hdr, firstlen,
1207 skb->data + hdr_len, secondlen);
1208
1209 /* Tell device the write index *just past* this latest filled TFD */
1210 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001211 iwl_txq_update_write_ptr(trans, txq);
1212
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001213 /*
1214 * At this point the frame is "transmitted" successfully
1215 * and we will get a TX status notification eventually,
1216 * regardless of the value of ret. "ret" only indicates
1217 * whether or not we should update the write pointer.
1218 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001219 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001220 if (wait_write_ptr) {
1221 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001222 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001223 } else {
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001224 iwl_stop_queue(trans, txq, "Queue is full");
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001225 }
1226 }
1227 return 0;
1228}
1229
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001230static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001231{
1232 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001233 iwl_write32(bus(trans), CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001234}
1235
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001236static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001237{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001238 struct iwl_trans_pcie *trans_pcie =
1239 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001240 int err;
1241
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001242 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001243
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001244 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1245 iwl_irq_tasklet, (unsigned long)trans);
1246
1247 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001248
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001249 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001250 DRV_NAME, trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001251 if (err) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001252 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1253 iwl_free_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001254 return err;
1255 }
1256
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001257 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001258 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001259}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001260
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001261static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001262 int txq_id, int ssn, u32 status,
1263 struct sk_buff_head *skbs)
1264{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001265 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1266 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001267 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1268 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001269 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001270
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001271 txq->time_stamp = jiffies;
1272
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001273 if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
1274 txq_id != trans_pcie->agg_txq[sta_id][tid])) {
1275 /*
1276 * FIXME: this is a uCode bug which need to be addressed,
1277 * log the information and return for now.
1278 * Since it is can possibly happen very often and in order
1279 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
1280 */
1281 IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
1282 "agg_txq[sta_id[tid] %d", txq_id,
1283 trans_pcie->agg_txq[sta_id][tid]);
1284 return 1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001285 }
1286
1287 if (txq->q.read_ptr != tfd_num) {
Emmanuel Grumbach1daf04b2011-11-17 16:05:10 -08001288 IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
1289 txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
1290 tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001291 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Emmanuel Grumbach1ba42da2011-11-21 22:31:54 +02001292 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
1293 (!txq->sched_retry ||
1294 status != TX_STATUS_FAIL_PASSIVE_NO_RX))
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001295 iwl_wake_queue(trans, txq, "Packets reclaimed");
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001296 }
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001297 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001298}
1299
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001300static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001301{
Don Fry45c30db2011-11-30 16:58:39 -08001302 iwl_calib_free_results(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001303 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001304#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001305 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001306#endif
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001307 free_irq(bus(trans)->irq, trans);
1308 iwl_free_isr_ict(trans);
1309 trans->shrd->trans = NULL;
1310 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001311}
1312
Johannes Bergc01a4042011-09-15 11:46:45 -07001313#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001314static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1315{
1316 /*
1317 * This function is called when system goes into suspend state
Wey-Yi Guyade4c642011-10-10 07:27:11 -07001318 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
1319 * function first but since iwlagn_mac_stop() has no knowledge of
1320 * who the caller is,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001321 * it will not call apm_ops.stop() to stop the DMA operation.
1322 * Calling apm_ops.stop here to make sure we stop the DMA.
1323 *
1324 * But of course ... if we have configured WoWLAN then we did other
1325 * things already :-)
1326 */
Johannes Bergd36120c2011-10-10 07:26:57 -07001327 if (!trans->shrd->wowlan) {
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001328 iwl_apm_stop(priv(trans));
Johannes Bergd36120c2011-10-10 07:26:57 -07001329 } else {
1330 iwl_disable_interrupts(trans);
1331 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
1332 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1333 }
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001334
1335 return 0;
1336}
1337
1338static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1339{
1340 bool hw_rfkill = false;
1341
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001342 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001343
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001344 if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001345 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1346 hw_rfkill = true;
1347
1348 if (hw_rfkill)
1349 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1350 else
1351 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1352
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001353 iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001354
1355 return 0;
1356}
Johannes Bergc01a4042011-09-15 11:46:45 -07001357#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001358
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001359static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001360 enum iwl_rxon_context_id ctx,
1361 const char *msg)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001362{
1363 u8 ac, txq_id;
1364 struct iwl_trans_pcie *trans_pcie =
1365 IWL_TRANS_GET_PCIE_TRANS(trans);
1366
1367 for (ac = 0; ac < AC_NUM; ac++) {
1368 txq_id = trans_pcie->ac_to_queue[ctx][ac];
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001369 IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001370 ac,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001371 (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001372 ? "stopped" : "awake");
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001373 iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001374 }
1375}
1376
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001377const struct iwl_trans_ops trans_ops_pcie;
1378
1379static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1380{
1381 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1382 sizeof(struct iwl_trans_pcie),
1383 GFP_KERNEL);
1384 if (iwl_trans) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001385 struct iwl_trans_pcie *trans_pcie =
1386 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001387 iwl_trans->ops = &trans_ops_pcie;
1388 iwl_trans->shrd = shrd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001389 trans_pcie->trans = iwl_trans;
Emmanuel Grumbach72012472011-08-25 23:11:07 -07001390 spin_lock_init(&iwl_trans->hcmd_lock);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001391 }
1392
1393 return iwl_trans;
1394}
1395
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001396static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
1397 const char *msg)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001398{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001399 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1400
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001401 iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001402}
1403
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001404#define IWL_FLUSH_WAIT_MS 2000
1405
1406static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1407{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001408 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001409 struct iwl_tx_queue *txq;
1410 struct iwl_queue *q;
1411 int cnt;
1412 unsigned long now = jiffies;
1413 int ret = 0;
1414
1415 /* waiting for all the tx frames complete might take a while */
1416 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1417 if (cnt == trans->shrd->cmd_queue)
1418 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001419 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001420 q = &txq->q;
1421 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1422 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1423 msleep(1);
1424
1425 if (q->read_ptr != q->write_ptr) {
1426 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1427 ret = -ETIMEDOUT;
1428 break;
1429 }
1430 }
1431 return ret;
1432}
1433
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001434/*
1435 * On every watchdog tick we check (latest) time stamp. If it does not
1436 * change during timeout period and queue is not empty we reset firmware.
1437 */
1438static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1439{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001440 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1441 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001442 struct iwl_queue *q = &txq->q;
1443 unsigned long timeout;
1444
1445 if (q->read_ptr == q->write_ptr) {
1446 txq->time_stamp = jiffies;
1447 return 0;
1448 }
1449
1450 timeout = txq->time_stamp +
1451 msecs_to_jiffies(hw_params(trans).wd_timeout);
1452
1453 if (time_after(jiffies, timeout)) {
1454 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1455 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001456 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001457 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001458 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
1459 iwl_read_prph(bus(trans), SCD_QUEUE_RDPTR(cnt))
1460 & (TFD_QUEUE_SIZE_MAX - 1),
1461 iwl_read_prph(bus(trans), SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001462 return 1;
1463 }
1464
1465 return 0;
1466}
1467
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001468static const char *get_fh_string(int cmd)
1469{
1470 switch (cmd) {
1471 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1472 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1473 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1474 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1475 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1476 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1477 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1478 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1479 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1480 default:
1481 return "UNKNOWN";
1482 }
1483}
1484
1485int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1486{
1487 int i;
1488#ifdef CONFIG_IWLWIFI_DEBUG
1489 int pos = 0;
1490 size_t bufsz = 0;
1491#endif
1492 static const u32 fh_tbl[] = {
1493 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1494 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1495 FH_RSCSR_CHNL0_WPTR,
1496 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1497 FH_MEM_RSSR_SHARED_CTRL_REG,
1498 FH_MEM_RSSR_RX_STATUS_REG,
1499 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1500 FH_TSSR_TX_STATUS_REG,
1501 FH_TSSR_TX_ERROR_REG
1502 };
1503#ifdef CONFIG_IWLWIFI_DEBUG
1504 if (display) {
1505 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1506 *buf = kmalloc(bufsz, GFP_KERNEL);
1507 if (!*buf)
1508 return -ENOMEM;
1509 pos += scnprintf(*buf + pos, bufsz - pos,
1510 "FH register values:\n");
1511 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1512 pos += scnprintf(*buf + pos, bufsz - pos,
1513 " %34s: 0X%08x\n",
1514 get_fh_string(fh_tbl[i]),
1515 iwl_read_direct32(bus(trans), fh_tbl[i]));
1516 }
1517 return pos;
1518 }
1519#endif
1520 IWL_ERR(trans, "FH register values:\n");
1521 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1522 IWL_ERR(trans, " %34s: 0X%08x\n",
1523 get_fh_string(fh_tbl[i]),
1524 iwl_read_direct32(bus(trans), fh_tbl[i]));
1525 }
1526 return 0;
1527}
1528
1529static const char *get_csr_string(int cmd)
1530{
1531 switch (cmd) {
1532 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1533 IWL_CMD(CSR_INT_COALESCING);
1534 IWL_CMD(CSR_INT);
1535 IWL_CMD(CSR_INT_MASK);
1536 IWL_CMD(CSR_FH_INT_STATUS);
1537 IWL_CMD(CSR_GPIO_IN);
1538 IWL_CMD(CSR_RESET);
1539 IWL_CMD(CSR_GP_CNTRL);
1540 IWL_CMD(CSR_HW_REV);
1541 IWL_CMD(CSR_EEPROM_REG);
1542 IWL_CMD(CSR_EEPROM_GP);
1543 IWL_CMD(CSR_OTP_GP_REG);
1544 IWL_CMD(CSR_GIO_REG);
1545 IWL_CMD(CSR_GP_UCODE_REG);
1546 IWL_CMD(CSR_GP_DRIVER_REG);
1547 IWL_CMD(CSR_UCODE_DRV_GP1);
1548 IWL_CMD(CSR_UCODE_DRV_GP2);
1549 IWL_CMD(CSR_LED_REG);
1550 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1551 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1552 IWL_CMD(CSR_ANA_PLL_CFG);
1553 IWL_CMD(CSR_HW_REV_WA_REG);
1554 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1555 default:
1556 return "UNKNOWN";
1557 }
1558}
1559
1560void iwl_dump_csr(struct iwl_trans *trans)
1561{
1562 int i;
1563 static const u32 csr_tbl[] = {
1564 CSR_HW_IF_CONFIG_REG,
1565 CSR_INT_COALESCING,
1566 CSR_INT,
1567 CSR_INT_MASK,
1568 CSR_FH_INT_STATUS,
1569 CSR_GPIO_IN,
1570 CSR_RESET,
1571 CSR_GP_CNTRL,
1572 CSR_HW_REV,
1573 CSR_EEPROM_REG,
1574 CSR_EEPROM_GP,
1575 CSR_OTP_GP_REG,
1576 CSR_GIO_REG,
1577 CSR_GP_UCODE_REG,
1578 CSR_GP_DRIVER_REG,
1579 CSR_UCODE_DRV_GP1,
1580 CSR_UCODE_DRV_GP2,
1581 CSR_LED_REG,
1582 CSR_DRAM_INT_TBL_REG,
1583 CSR_GIO_CHICKEN_BITS,
1584 CSR_ANA_PLL_CFG,
1585 CSR_HW_REV_WA_REG,
1586 CSR_DBG_HPET_MEM_REG
1587 };
1588 IWL_ERR(trans, "CSR values:\n");
1589 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1590 "CSR_INT_PERIODIC_REG)\n");
1591 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1592 IWL_ERR(trans, " %25s: 0X%08x\n",
1593 get_csr_string(csr_tbl[i]),
1594 iwl_read32(bus(trans), csr_tbl[i]));
1595 }
1596}
1597
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001598#ifdef CONFIG_IWLWIFI_DEBUGFS
1599/* create and remove of files */
1600#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001601 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001602 &iwl_dbgfs_##name##_ops)) \
1603 return -ENOMEM; \
1604} while (0)
1605
1606/* file operation */
1607#define DEBUGFS_READ_FUNC(name) \
1608static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1609 char __user *user_buf, \
1610 size_t count, loff_t *ppos);
1611
1612#define DEBUGFS_WRITE_FUNC(name) \
1613static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1614 const char __user *user_buf, \
1615 size_t count, loff_t *ppos);
1616
1617
1618static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1619{
1620 file->private_data = inode->i_private;
1621 return 0;
1622}
1623
1624#define DEBUGFS_READ_FILE_OPS(name) \
1625 DEBUGFS_READ_FUNC(name); \
1626static const struct file_operations iwl_dbgfs_##name##_ops = { \
1627 .read = iwl_dbgfs_##name##_read, \
1628 .open = iwl_dbgfs_open_file_generic, \
1629 .llseek = generic_file_llseek, \
1630};
1631
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001632#define DEBUGFS_WRITE_FILE_OPS(name) \
1633 DEBUGFS_WRITE_FUNC(name); \
1634static const struct file_operations iwl_dbgfs_##name##_ops = { \
1635 .write = iwl_dbgfs_##name##_write, \
1636 .open = iwl_dbgfs_open_file_generic, \
1637 .llseek = generic_file_llseek, \
1638};
1639
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001640#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1641 DEBUGFS_READ_FUNC(name); \
1642 DEBUGFS_WRITE_FUNC(name); \
1643static const struct file_operations iwl_dbgfs_##name##_ops = { \
1644 .write = iwl_dbgfs_##name##_write, \
1645 .read = iwl_dbgfs_##name##_read, \
1646 .open = iwl_dbgfs_open_file_generic, \
1647 .llseek = generic_file_llseek, \
1648};
1649
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001650static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1651 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001652 size_t count, loff_t *ppos)
1653{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001654 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001655 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001656 struct iwl_tx_queue *txq;
1657 struct iwl_queue *q;
1658 char *buf;
1659 int pos = 0;
1660 int cnt;
1661 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001662 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001663
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001664 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001665 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001666 return -EAGAIN;
1667 }
1668 buf = kzalloc(bufsz, GFP_KERNEL);
1669 if (!buf)
1670 return -ENOMEM;
1671
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001672 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001673 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001674 q = &txq->q;
1675 pos += scnprintf(buf + pos, bufsz - pos,
1676 "hwq %.2d: read=%u write=%u stop=%d"
1677 " swq_id=%#.2x (ac %d/hwq %d)\n",
1678 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001679 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001680 txq->swq_id, txq->swq_id & 3,
1681 (txq->swq_id >> 2) & 0x1f);
1682 if (cnt >= 4)
1683 continue;
1684 /* for the ACs, display the stop count too */
1685 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001686 " stop-count: %d\n",
1687 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001688 }
1689 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1690 kfree(buf);
1691 return ret;
1692}
1693
1694static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1695 char __user *user_buf,
1696 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001697 struct iwl_trans *trans = file->private_data;
1698 struct iwl_trans_pcie *trans_pcie =
1699 IWL_TRANS_GET_PCIE_TRANS(trans);
1700 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001701 char buf[256];
1702 int pos = 0;
1703 const size_t bufsz = sizeof(buf);
1704
1705 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1706 rxq->read);
1707 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1708 rxq->write);
1709 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1710 rxq->free_count);
1711 if (rxq->rb_stts) {
1712 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1713 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1714 } else {
1715 pos += scnprintf(buf + pos, bufsz - pos,
1716 "closed_rb_num: Not Allocated\n");
1717 }
1718 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1719}
1720
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001721static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1722 char __user *user_buf,
1723 size_t count, loff_t *ppos)
1724{
1725 struct iwl_trans *trans = file->private_data;
1726 char *buf;
1727 int pos = 0;
1728 ssize_t ret = -ENOMEM;
1729
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001730 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001731 if (buf) {
1732 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1733 kfree(buf);
1734 }
1735 return ret;
1736}
1737
1738static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1739 const char __user *user_buf,
1740 size_t count, loff_t *ppos)
1741{
1742 struct iwl_trans *trans = file->private_data;
1743 u32 event_log_flag;
1744 char buf[8];
1745 int buf_size;
1746
1747 memset(buf, 0, sizeof(buf));
1748 buf_size = min(count, sizeof(buf) - 1);
1749 if (copy_from_user(buf, user_buf, buf_size))
1750 return -EFAULT;
1751 if (sscanf(buf, "%d", &event_log_flag) != 1)
1752 return -EFAULT;
1753 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001754 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001755
1756 return count;
1757}
1758
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001759static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1760 char __user *user_buf,
1761 size_t count, loff_t *ppos) {
1762
1763 struct iwl_trans *trans = file->private_data;
1764 struct iwl_trans_pcie *trans_pcie =
1765 IWL_TRANS_GET_PCIE_TRANS(trans);
1766 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1767
1768 int pos = 0;
1769 char *buf;
1770 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1771 ssize_t ret;
1772
1773 buf = kzalloc(bufsz, GFP_KERNEL);
1774 if (!buf) {
1775 IWL_ERR(trans, "Can not allocate Buffer\n");
1776 return -ENOMEM;
1777 }
1778
1779 pos += scnprintf(buf + pos, bufsz - pos,
1780 "Interrupt Statistics Report:\n");
1781
1782 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1783 isr_stats->hw);
1784 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1785 isr_stats->sw);
1786 if (isr_stats->sw || isr_stats->hw) {
1787 pos += scnprintf(buf + pos, bufsz - pos,
1788 "\tLast Restarting Code: 0x%X\n",
1789 isr_stats->err_code);
1790 }
1791#ifdef CONFIG_IWLWIFI_DEBUG
1792 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1793 isr_stats->sch);
1794 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1795 isr_stats->alive);
1796#endif
1797 pos += scnprintf(buf + pos, bufsz - pos,
1798 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1799
1800 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1801 isr_stats->ctkill);
1802
1803 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1804 isr_stats->wakeup);
1805
1806 pos += scnprintf(buf + pos, bufsz - pos,
1807 "Rx command responses:\t\t %u\n", isr_stats->rx);
1808
1809 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1810 isr_stats->tx);
1811
1812 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1813 isr_stats->unhandled);
1814
1815 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1816 kfree(buf);
1817 return ret;
1818}
1819
1820static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1821 const char __user *user_buf,
1822 size_t count, loff_t *ppos)
1823{
1824 struct iwl_trans *trans = file->private_data;
1825 struct iwl_trans_pcie *trans_pcie =
1826 IWL_TRANS_GET_PCIE_TRANS(trans);
1827 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1828
1829 char buf[8];
1830 int buf_size;
1831 u32 reset_flag;
1832
1833 memset(buf, 0, sizeof(buf));
1834 buf_size = min(count, sizeof(buf) - 1);
1835 if (copy_from_user(buf, user_buf, buf_size))
1836 return -EFAULT;
1837 if (sscanf(buf, "%x", &reset_flag) != 1)
1838 return -EFAULT;
1839 if (reset_flag == 0)
1840 memset(isr_stats, 0, sizeof(*isr_stats));
1841
1842 return count;
1843}
1844
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001845static ssize_t iwl_dbgfs_csr_write(struct file *file,
1846 const char __user *user_buf,
1847 size_t count, loff_t *ppos)
1848{
1849 struct iwl_trans *trans = file->private_data;
1850 char buf[8];
1851 int buf_size;
1852 int csr;
1853
1854 memset(buf, 0, sizeof(buf));
1855 buf_size = min(count, sizeof(buf) - 1);
1856 if (copy_from_user(buf, user_buf, buf_size))
1857 return -EFAULT;
1858 if (sscanf(buf, "%d", &csr) != 1)
1859 return -EFAULT;
1860
1861 iwl_dump_csr(trans);
1862
1863 return count;
1864}
1865
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001866static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1867 char __user *user_buf,
1868 size_t count, loff_t *ppos)
1869{
1870 struct iwl_trans *trans = file->private_data;
1871 char *buf;
1872 int pos = 0;
1873 ssize_t ret = -EFAULT;
1874
1875 ret = pos = iwl_dump_fh(trans, &buf, true);
1876 if (buf) {
1877 ret = simple_read_from_buffer(user_buf,
1878 count, ppos, buf, pos);
1879 kfree(buf);
1880 }
1881
1882 return ret;
1883}
1884
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001885DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001886DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001887DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001888DEBUGFS_READ_FILE_OPS(rx_queue);
1889DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001890DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001891
1892/*
1893 * Create the debugfs files and directories
1894 *
1895 */
1896static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1897 struct dentry *dir)
1898{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001899 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1900 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001901 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001902 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001903 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1904 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001905 return 0;
1906}
1907#else
1908static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1909 struct dentry *dir)
1910{ return 0; }
1911
1912#endif /*CONFIG_IWLWIFI_DEBUGFS */
1913
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001914const struct iwl_trans_ops trans_ops_pcie = {
1915 .alloc = iwl_trans_pcie_alloc,
1916 .request_irq = iwl_trans_pcie_request_irq,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001917 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001918 .start_device = iwl_trans_pcie_start_device,
1919 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1920 .stop_device = iwl_trans_pcie_stop_device,
1921
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001922 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001923
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001924 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001925
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001926 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001927 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001928
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07001929 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001930 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001931 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001932
1933 .kick_nic = iwl_trans_pcie_kick_nic,
1934
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001935 .free = iwl_trans_pcie_free,
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001936 .stop_queue = iwl_trans_pcie_stop_queue,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001937
1938 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001939
1940 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001941 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001942
Johannes Bergc01a4042011-09-15 11:46:45 -07001943#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001944 .suspend = iwl_trans_pcie_suspend,
1945 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07001946#endif
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001947};