blob: bb9de2f6e695fbc4615ea97dcaf7609df3c397a8 [file] [log] [blame]
Larry Fingerc592e632012-10-25 13:46:32 -05001/******************************************************************************
2 *
3 * Copyright(c) 2009-2012 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Larry Fingerc592e632012-10-25 13:46:32 -050014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#include "../wifi.h"
27#include "../efuse.h"
28#include "../base.h"
29#include "../regd.h"
30#include "../cam.h"
31#include "../ps.h"
32#include "../pci.h"
33#include "reg.h"
34#include "def.h"
35#include "phy.h"
Larry Finger0529c6b2014-09-26 16:40:24 -050036#include "../rtl8723com/phy_common.h"
Larry Fingerc592e632012-10-25 13:46:32 -050037#include "dm.h"
Larry Finger57d9d9632014-02-28 15:16:49 -060038#include "../rtl8723com/dm_common.h"
Larry Fingerc592e632012-10-25 13:46:32 -050039#include "fw.h"
Larry Fingercbd0c852014-02-28 15:16:48 -060040#include "../rtl8723com/fw_common.h"
Larry Fingerc592e632012-10-25 13:46:32 -050041#include "led.h"
42#include "hw.h"
Larry Finger34ed7802014-09-22 09:39:27 -050043#include "../pwrseqcmd.h"
Larry Fingerc592e632012-10-25 13:46:32 -050044#include "pwrseq.h"
45#include "btc.h"
46
Larry Finger0529c6b2014-09-26 16:40:24 -050047#define LLT_CONFIG 5
48
49static void _rtl8723e_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
50 u8 set_bits, u8 clear_bits)
Larry Fingerc592e632012-10-25 13:46:32 -050051{
52 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
53 struct rtl_priv *rtlpriv = rtl_priv(hw);
54
55 rtlpci->reg_bcn_ctrl_val |= set_bits;
56 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
57
58 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
59}
60
Larry Finger0529c6b2014-09-26 16:40:24 -050061static void _rtl8723e_stop_tx_beacon(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -050062{
63 struct rtl_priv *rtlpriv = rtl_priv(hw);
64 u8 tmp1byte;
65
66 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
67 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
68 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
69 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
70 tmp1byte &= ~(BIT(0));
71 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
72}
73
Larry Finger0529c6b2014-09-26 16:40:24 -050074static void _rtl8723e_resume_tx_beacon(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -050075{
76 struct rtl_priv *rtlpriv = rtl_priv(hw);
77 u8 tmp1byte;
78
79 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
80 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
81 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
82 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
83 tmp1byte |= BIT(1);
84 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
85}
86
Larry Finger0529c6b2014-09-26 16:40:24 -050087static void _rtl8723e_enable_bcn_sub_func(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -050088{
Larry Finger0529c6b2014-09-26 16:40:24 -050089 _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(1));
Larry Fingerc592e632012-10-25 13:46:32 -050090}
91
Larry Finger0529c6b2014-09-26 16:40:24 -050092static void _rtl8723e_disable_bcn_sub_func(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -050093{
Larry Finger0529c6b2014-09-26 16:40:24 -050094 _rtl8723e_set_bcn_ctrl_reg(hw, BIT(1), 0);
Larry Fingerc592e632012-10-25 13:46:32 -050095}
96
Larry Finger0529c6b2014-09-26 16:40:24 -050097void rtl8723e_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
Larry Fingerc592e632012-10-25 13:46:32 -050098{
99 struct rtl_priv *rtlpriv = rtl_priv(hw);
100 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
101 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
102
103 switch (variable) {
104 case HW_VAR_RCR:
Larry Finger0529c6b2014-09-26 16:40:24 -0500105 *((u32 *)(val)) = rtlpci->receive_config;
Larry Fingerc592e632012-10-25 13:46:32 -0500106 break;
107 case HW_VAR_RF_STATE:
108 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
109 break;
110 case HW_VAR_FWLPS_RF_ON:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500111 enum rf_pwrstate rfstate;
112 u32 val_rcr;
Larry Fingerc592e632012-10-25 13:46:32 -0500113
Larry Finger0529c6b2014-09-26 16:40:24 -0500114 rtlpriv->cfg->ops->get_hw_reg(hw,
115 HW_VAR_RF_STATE,
116 (u8 *)(&rfstate));
117 if (rfstate == ERFOFF) {
118 *((bool *)(val)) = true;
119 } else {
120 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
121 val_rcr &= 0x00070000;
122 if (val_rcr)
123 *((bool *)(val)) = false;
124 else
125 *((bool *)(val)) = true;
126 }
127 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500128 }
Larry Fingerc592e632012-10-25 13:46:32 -0500129 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger0529c6b2014-09-26 16:40:24 -0500130 *((bool *)(val)) = ppsc->fw_current_inpsmode;
Larry Fingerc592e632012-10-25 13:46:32 -0500131 break;
132 case HW_VAR_CORRECT_TSF:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500133 u64 tsf;
134 u32 *ptsf_low = (u32 *)&tsf;
135 u32 *ptsf_high = ((u32 *)&tsf) + 1;
Larry Fingerc592e632012-10-25 13:46:32 -0500136
Larry Finger0529c6b2014-09-26 16:40:24 -0500137 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
138 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
Larry Fingerc592e632012-10-25 13:46:32 -0500139
Larry Finger0529c6b2014-09-26 16:40:24 -0500140 *((u64 *)(val)) = tsf;
Larry Fingerc592e632012-10-25 13:46:32 -0500141
Larry Finger0529c6b2014-09-26 16:40:24 -0500142 break;
143 }
Larry Finger1cc49a52016-09-24 11:57:18 -0500144 case HAL_DEF_WOWLAN:
145 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500146 default:
Larry Finger0529c6b2014-09-26 16:40:24 -0500147 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
Joe Perchesad574882016-09-23 11:27:19 -0700148 "switch case %#x not processed\n", variable);
Larry Fingerc592e632012-10-25 13:46:32 -0500149 break;
150 }
151}
152
Larry Finger0529c6b2014-09-26 16:40:24 -0500153void rtl8723e_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
Larry Fingerc592e632012-10-25 13:46:32 -0500154{
155 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Fingerc592e632012-10-25 13:46:32 -0500156 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
157 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
158 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
159 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
160 u8 idx;
161
162 switch (variable) {
Larry Finger0529c6b2014-09-26 16:40:24 -0500163 case HW_VAR_ETHER_ADDR:{
164 for (idx = 0; idx < ETH_ALEN; idx++) {
165 rtl_write_byte(rtlpriv, (REG_MACID + idx),
166 val[idx]);
167 }
168 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500169 }
Larry Fingerc592e632012-10-25 13:46:32 -0500170 case HW_VAR_BASIC_RATE:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500171 u16 b_rate_cfg = ((u16 *)val)[0];
172 u8 rate_index = 0;
Larry Fingerc592e632012-10-25 13:46:32 -0500173
Larry Finger0529c6b2014-09-26 16:40:24 -0500174 b_rate_cfg = b_rate_cfg & 0x15f;
175 b_rate_cfg |= 0x01;
176 rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
177 rtl_write_byte(rtlpriv, REG_RRSR + 1,
178 (b_rate_cfg >> 8) & 0xff);
179 while (b_rate_cfg > 0x1) {
180 b_rate_cfg = (b_rate_cfg >> 1);
181 rate_index++;
182 }
183 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
184 rate_index);
185 break;
186 }
187 case HW_VAR_BSSID:{
188 for (idx = 0; idx < ETH_ALEN; idx++) {
189 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
190 val[idx]);
191 }
192 break;
193 }
194 case HW_VAR_SIFS:{
195 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
196 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
Larry Fingerc592e632012-10-25 13:46:32 -0500197
Larry Finger0529c6b2014-09-26 16:40:24 -0500198 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
199 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
200
201 if (!mac->ht_enable)
202 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
203 0x0e0e);
204 else
205 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
206 *((u16 *)val));
207 break;
208 }
Larry Fingerc592e632012-10-25 13:46:32 -0500209 case HW_VAR_SLOT_TIME:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500210 u8 e_aci;
Larry Fingerc592e632012-10-25 13:46:32 -0500211
212 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Larry Finger0529c6b2014-09-26 16:40:24 -0500213 "HW_VAR_SLOT_TIME %x\n", val[0]);
214
215 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
216
217 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
218 rtlpriv->cfg->ops->set_hw_reg(hw,
219 HW_VAR_AC_PARAM,
220 (u8 *)(&e_aci));
221 }
222 break;
223 }
224 case HW_VAR_ACK_PREAMBLE:{
225 u8 reg_tmp;
226 u8 short_preamble = (bool)(*(u8 *)val);
227
228 reg_tmp = (mac->cur_40_prime_sc) << 5;
229 if (short_preamble)
230 reg_tmp |= 0x80;
231
232 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
233 break;
234 }
235 case HW_VAR_AMPDU_MIN_SPACE:{
236 u8 min_spacing_to_set;
237 u8 sec_min_space;
238
239 min_spacing_to_set = *((u8 *)val);
240 if (min_spacing_to_set <= 7) {
241 sec_min_space = 0;
242
243 if (min_spacing_to_set < sec_min_space)
244 min_spacing_to_set = sec_min_space;
245
246 mac->min_space_cfg = ((mac->min_space_cfg &
247 0xf8) |
248 min_spacing_to_set);
249
250 *val = min_spacing_to_set;
251
252 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
253 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
254 mac->min_space_cfg);
255
256 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
257 mac->min_space_cfg);
258 }
259 break;
260 }
261 case HW_VAR_SHORTGI_DENSITY:{
262 u8 density_to_set;
263
264 density_to_set = *((u8 *)val);
265 mac->min_space_cfg |= (density_to_set << 3);
266
267 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
268 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
Larry Fingerc592e632012-10-25 13:46:32 -0500269 mac->min_space_cfg);
270
271 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
272 mac->min_space_cfg);
Larry Finger0529c6b2014-09-26 16:40:24 -0500273
274 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500275 }
Larry Fingerc592e632012-10-25 13:46:32 -0500276 case HW_VAR_AMPDU_FACTOR:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500277 u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
278 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
279 u8 factor_toset;
280 u8 *p_regtoset = NULL;
281 u8 index = 0;
Larry Fingerc592e632012-10-25 13:46:32 -0500282
Larry Finger0529c6b2014-09-26 16:40:24 -0500283 if ((rtlpriv->btcoexist.bt_coexistence) &&
284 (rtlpriv->btcoexist.bt_coexist_type ==
285 BT_CSR_BC4))
286 p_regtoset = regtoset_bt;
287 else
288 p_regtoset = regtoset_normal;
Larry Fingerc592e632012-10-25 13:46:32 -0500289
Larry Finger0529c6b2014-09-26 16:40:24 -0500290 factor_toset = *((u8 *)val);
291 if (factor_toset <= 3) {
292 factor_toset = (1 << (factor_toset + 2));
293 if (factor_toset > 0xf)
294 factor_toset = 0xf;
Larry Fingerc592e632012-10-25 13:46:32 -0500295
Larry Finger0529c6b2014-09-26 16:40:24 -0500296 for (index = 0; index < 4; index++) {
297 if ((p_regtoset[index] & 0xf0) >
298 (factor_toset << 4))
299 p_regtoset[index] =
300 (p_regtoset[index] & 0x0f) |
301 (factor_toset << 4);
Larry Fingerc592e632012-10-25 13:46:32 -0500302
Larry Finger0529c6b2014-09-26 16:40:24 -0500303 if ((p_regtoset[index] & 0x0f) >
304 factor_toset)
305 p_regtoset[index] =
306 (p_regtoset[index] & 0xf0) |
307 (factor_toset);
Larry Fingerc592e632012-10-25 13:46:32 -0500308
Larry Finger0529c6b2014-09-26 16:40:24 -0500309 rtl_write_byte(rtlpriv,
310 (REG_AGGLEN_LMT + index),
311 p_regtoset[index]);
312 }
Larry Fingerc592e632012-10-25 13:46:32 -0500313
Larry Finger0529c6b2014-09-26 16:40:24 -0500314 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
315 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
316 factor_toset);
Larry Fingerc592e632012-10-25 13:46:32 -0500317 }
Larry Finger0529c6b2014-09-26 16:40:24 -0500318 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500319 }
Larry Fingerc592e632012-10-25 13:46:32 -0500320 case HW_VAR_AC_PARAM:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500321 u8 e_aci = *((u8 *)val);
Larry Fingerc592e632012-10-25 13:46:32 -0500322
Larry Finger0529c6b2014-09-26 16:40:24 -0500323 rtl8723_dm_init_edca_turbo(hw);
Larry Fingerc592e632012-10-25 13:46:32 -0500324
Larry Finger0529c6b2014-09-26 16:40:24 -0500325 if (rtlpci->acm_method != EACMWAY2_SW)
326 rtlpriv->cfg->ops->set_hw_reg(hw,
327 HW_VAR_ACM_CTRL,
328 (u8 *)(&e_aci));
329 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500330 }
Larry Finger0529c6b2014-09-26 16:40:24 -0500331 case HW_VAR_ACM_CTRL:{
332 u8 e_aci = *((u8 *)val);
333 union aci_aifsn *p_aci_aifsn =
334 (union aci_aifsn *)(&mac->ac[0].aifs);
335 u8 acm = p_aci_aifsn->f.acm;
336 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
Larry Fingerc592e632012-10-25 13:46:32 -0500337
Larry Finger0529c6b2014-09-26 16:40:24 -0500338 acm_ctrl =
339 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
340
341 if (acm) {
342 switch (e_aci) {
343 case AC0_BE:
344 acm_ctrl |= ACMHW_BEQEN;
345 break;
346 case AC2_VI:
347 acm_ctrl |= ACMHW_VIQEN;
348 break;
349 case AC3_VO:
350 acm_ctrl |= ACMHW_VOQEN;
351 break;
352 default:
353 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
354 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
355 acm);
356 break;
357 }
358 } else {
359 switch (e_aci) {
360 case AC0_BE:
361 acm_ctrl &= (~ACMHW_BEQEN);
362 break;
363 case AC2_VI:
364 acm_ctrl &= (~ACMHW_VIQEN);
365 break;
366 case AC3_VO:
Jes Sorensen52f57802015-02-06 17:24:32 -0500367 acm_ctrl &= (~ACMHW_VOQEN);
Larry Finger0529c6b2014-09-26 16:40:24 -0500368 break;
369 default:
370 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
Joe Perchesad574882016-09-23 11:27:19 -0700371 "switch case %#x not processed\n",
372 e_aci);
Larry Finger0529c6b2014-09-26 16:40:24 -0500373 break;
374 }
375 }
376
377 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
378 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
379 acm_ctrl);
380 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
381 break;
382 }
383 case HW_VAR_RCR:{
384 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
385 rtlpci->receive_config = ((u32 *)(val))[0];
386 break;
387 }
Larry Fingerc592e632012-10-25 13:46:32 -0500388 case HW_VAR_RETRY_LIMIT:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500389 u8 retry_limit = ((u8 *)(val))[0];
Larry Fingerc592e632012-10-25 13:46:32 -0500390
Larry Finger0529c6b2014-09-26 16:40:24 -0500391 rtl_write_word(rtlpriv, REG_RL,
392 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
393 retry_limit << RETRY_LIMIT_LONG_SHIFT);
394 break;
395 }
Larry Fingerc592e632012-10-25 13:46:32 -0500396 case HW_VAR_DUAL_TSF_RST:
397 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
398 break;
399 case HW_VAR_EFUSE_BYTES:
Larry Finger0529c6b2014-09-26 16:40:24 -0500400 rtlefuse->efuse_usedbytes = *((u16 *)val);
Larry Fingerc592e632012-10-25 13:46:32 -0500401 break;
402 case HW_VAR_EFUSE_USAGE:
Larry Finger0529c6b2014-09-26 16:40:24 -0500403 rtlefuse->efuse_usedpercentage = *((u8 *)val);
Larry Fingerc592e632012-10-25 13:46:32 -0500404 break;
405 case HW_VAR_IO_CMD:
Larry Finger0529c6b2014-09-26 16:40:24 -0500406 rtl8723e_phy_set_io_cmd(hw, (*(enum io_type *)val));
Larry Fingerc592e632012-10-25 13:46:32 -0500407 break;
408 case HW_VAR_WPA_CONFIG:
Larry Finger0529c6b2014-09-26 16:40:24 -0500409 rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
Larry Fingerc592e632012-10-25 13:46:32 -0500410 break;
411 case HW_VAR_SET_RPWM:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500412 u8 rpwm_val;
Larry Fingerc592e632012-10-25 13:46:32 -0500413
Larry Finger0529c6b2014-09-26 16:40:24 -0500414 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
415 udelay(1);
Larry Fingerc592e632012-10-25 13:46:32 -0500416
Larry Finger0529c6b2014-09-26 16:40:24 -0500417 if (rpwm_val & BIT(7)) {
418 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
419 (*(u8 *)val));
420 } else {
421 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
422 ((*(u8 *)val) | BIT(7)));
423 }
424
425 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500426 }
Larry Fingerc592e632012-10-25 13:46:32 -0500427 case HW_VAR_H2C_FW_PWRMODE:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500428 u8 psmode = (*(u8 *)val);
Larry Fingerc592e632012-10-25 13:46:32 -0500429
Larry Finger0529c6b2014-09-26 16:40:24 -0500430 if (psmode != FW_PS_ACTIVE_MODE)
431 rtl8723e_dm_rf_saving(hw, true);
Larry Fingerc592e632012-10-25 13:46:32 -0500432
Larry Finger0529c6b2014-09-26 16:40:24 -0500433 rtl8723e_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
434 break;
435 }
Larry Fingerc592e632012-10-25 13:46:32 -0500436 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger0529c6b2014-09-26 16:40:24 -0500437 ppsc->fw_current_inpsmode = *((bool *)val);
Larry Fingerc592e632012-10-25 13:46:32 -0500438 break;
439 case HW_VAR_H2C_FW_JOINBSSRPT:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500440 u8 mstatus = (*(u8 *)val);
441 u8 tmp_regcr, tmp_reg422;
442 bool b_recover = false;
Larry Fingerc592e632012-10-25 13:46:32 -0500443
Larry Finger0529c6b2014-09-26 16:40:24 -0500444 if (mstatus == RT_MEDIA_CONNECT) {
445 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
446 NULL);
Larry Fingerc592e632012-10-25 13:46:32 -0500447
Larry Finger0529c6b2014-09-26 16:40:24 -0500448 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
449 rtl_write_byte(rtlpriv, REG_CR + 1,
450 (tmp_regcr | BIT(0)));
Larry Fingerc592e632012-10-25 13:46:32 -0500451
Larry Finger0529c6b2014-09-26 16:40:24 -0500452 _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(3));
453 _rtl8723e_set_bcn_ctrl_reg(hw, BIT(4), 0);
Larry Fingerc592e632012-10-25 13:46:32 -0500454
Larry Finger0529c6b2014-09-26 16:40:24 -0500455 tmp_reg422 =
456 rtl_read_byte(rtlpriv,
457 REG_FWHW_TXQ_CTRL + 2);
458 if (tmp_reg422 & BIT(6))
459 b_recover = true;
Larry Fingerc592e632012-10-25 13:46:32 -0500460 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
Larry Finger0529c6b2014-09-26 16:40:24 -0500461 tmp_reg422 & (~BIT(6)));
Larry Fingerc592e632012-10-25 13:46:32 -0500462
Larry Finger0529c6b2014-09-26 16:40:24 -0500463 rtl8723e_set_fw_rsvdpagepkt(hw, 0);
464
465 _rtl8723e_set_bcn_ctrl_reg(hw, BIT(3), 0);
466 _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(4));
467
468 if (b_recover) {
469 rtl_write_byte(rtlpriv,
470 REG_FWHW_TXQ_CTRL + 2,
471 tmp_reg422);
472 }
473
474 rtl_write_byte(rtlpriv, REG_CR + 1,
475 (tmp_regcr & ~(BIT(0))));
476 }
477 rtl8723e_set_fw_joinbss_report_cmd(hw, (*(u8 *)val));
478
479 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500480 }
Larry Finger0529c6b2014-09-26 16:40:24 -0500481 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:{
482 rtl8723e_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
Larry Finger4b04edc2013-03-24 22:06:39 -0500483 break;
Larry Finger0529c6b2014-09-26 16:40:24 -0500484 }
Larry Fingerc592e632012-10-25 13:46:32 -0500485 case HW_VAR_AID:{
Larry Finger0529c6b2014-09-26 16:40:24 -0500486 u16 u2btmp;
Larry Fingerc592e632012-10-25 13:46:32 -0500487
Larry Finger0529c6b2014-09-26 16:40:24 -0500488 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
489 u2btmp &= 0xC000;
490 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
491 (u2btmp | mac->assoc_id));
Larry Fingerc592e632012-10-25 13:46:32 -0500492
Larry Finger0529c6b2014-09-26 16:40:24 -0500493 break;
Larry Finger4b04edc2013-03-24 22:06:39 -0500494 }
Larry Finger0529c6b2014-09-26 16:40:24 -0500495 case HW_VAR_CORRECT_TSF:{
496 u8 btype_ibss = ((u8 *)(val))[0];
497
498 if (btype_ibss)
499 _rtl8723e_stop_tx_beacon(hw);
500
501 _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(3));
502
503 rtl_write_dword(rtlpriv, REG_TSFTR,
504 (u32)(mac->tsf & 0xffffffff));
505 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
506 (u32)((mac->tsf >> 32) & 0xffffffff));
507
508 _rtl8723e_set_bcn_ctrl_reg(hw, BIT(3), 0);
509
510 if (btype_ibss)
511 _rtl8723e_resume_tx_beacon(hw);
512
513 break;
514 }
515 case HW_VAR_FW_LPS_ACTION:{
516 bool b_enter_fwlps = *((bool *)val);
517 u8 rpwm_val, fw_pwrmode;
518 bool fw_current_inps;
519
520 if (b_enter_fwlps) {
521 rpwm_val = 0x02; /* RF off */
522 fw_current_inps = true;
523 rtlpriv->cfg->ops->set_hw_reg(hw,
524 HW_VAR_FW_PSMODE_STATUS,
525 (u8 *)(&fw_current_inps));
526 rtlpriv->cfg->ops->set_hw_reg(hw,
527 HW_VAR_H2C_FW_PWRMODE,
528 (u8 *)(&ppsc->fwctrl_psmode));
529
530 rtlpriv->cfg->ops->set_hw_reg(hw,
531 HW_VAR_SET_RPWM,
532 (u8 *)(&rpwm_val));
533 } else {
534 rpwm_val = 0x0C; /* RF on */
535 fw_pwrmode = FW_PS_ACTIVE_MODE;
536 fw_current_inps = false;
537 rtlpriv->cfg->ops->set_hw_reg(hw,
538 HW_VAR_SET_RPWM,
539 (u8 *)(&rpwm_val));
540 rtlpriv->cfg->ops->set_hw_reg(hw,
541 HW_VAR_H2C_FW_PWRMODE,
542 (u8 *)(&fw_pwrmode));
543
544 rtlpriv->cfg->ops->set_hw_reg(hw,
545 HW_VAR_FW_PSMODE_STATUS,
546 (u8 *)(&fw_current_inps));
547 }
548 break;
549 }
Larry Fingerc592e632012-10-25 13:46:32 -0500550 default:
Larry Finger0529c6b2014-09-26 16:40:24 -0500551 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
Joe Perchesad574882016-09-23 11:27:19 -0700552 "switch case %#x not processed\n", variable);
Larry Fingerc592e632012-10-25 13:46:32 -0500553 break;
554 }
555}
556
Larry Finger0529c6b2014-09-26 16:40:24 -0500557static bool _rtl8723e_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
Larry Fingerc592e632012-10-25 13:46:32 -0500558{
559 struct rtl_priv *rtlpriv = rtl_priv(hw);
560 bool status = true;
561 long count = 0;
562 u32 value = _LLT_INIT_ADDR(address) |
563 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
564
565 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
566
567 do {
568 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
569 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
570 break;
571
572 if (count > POLLING_LLT_THRESHOLD) {
Larry Fingera67005b2016-12-15 12:23:01 -0600573 pr_err("Failed to polling write LLT done at address %d!\n",
574 address);
Larry Fingerc592e632012-10-25 13:46:32 -0500575 status = false;
576 break;
577 }
578 } while (++count);
579
580 return status;
581}
582
Larry Finger0529c6b2014-09-26 16:40:24 -0500583static bool _rtl8723e_llt_table_init(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -0500584{
585 struct rtl_priv *rtlpriv = rtl_priv(hw);
586 unsigned short i;
587 u8 txpktbuf_bndy;
Larry Finger0529c6b2014-09-26 16:40:24 -0500588 u8 maxpage;
Larry Fingerc592e632012-10-25 13:46:32 -0500589 bool status;
590 u8 ubyte;
591
Larry Finger0529c6b2014-09-26 16:40:24 -0500592#if LLT_CONFIG == 1
593 maxpage = 255;
594 txpktbuf_bndy = 252;
595#elif LLT_CONFIG == 2
596 maxpage = 127;
597 txpktbuf_bndy = 124;
598#elif LLT_CONFIG == 3
599 maxpage = 255;
600 txpktbuf_bndy = 174;
601#elif LLT_CONFIG == 4
602 maxpage = 255;
Larry Fingerc592e632012-10-25 13:46:32 -0500603 txpktbuf_bndy = 246;
Larry Finger0529c6b2014-09-26 16:40:24 -0500604#elif LLT_CONFIG == 5
605 maxpage = 255;
606 txpktbuf_bndy = 246;
607#endif
Larry Fingerc592e632012-10-25 13:46:32 -0500608
609 rtl_write_byte(rtlpriv, REG_CR, 0x8B);
610
Larry Finger0529c6b2014-09-26 16:40:24 -0500611#if LLT_CONFIG == 1
612 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
613 rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
614#elif LLT_CONFIG == 2
615 rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
616#elif LLT_CONFIG == 3
617 rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
618#elif LLT_CONFIG == 4
619 rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
620#elif LLT_CONFIG == 5
Larry Fingerc592e632012-10-25 13:46:32 -0500621 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
622
623 rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
624 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
Larry Finger0529c6b2014-09-26 16:40:24 -0500625#endif
Larry Fingerc592e632012-10-25 13:46:32 -0500626
627 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
628 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
629
630 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
631 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
632
633 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
634 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
635 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
636
637 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
Larry Finger0529c6b2014-09-26 16:40:24 -0500638 status = _rtl8723e_llt_write(hw, i, i + 1);
Larry Fingerc592e632012-10-25 13:46:32 -0500639 if (true != status)
640 return status;
641 }
642
Larry Finger0529c6b2014-09-26 16:40:24 -0500643 status = _rtl8723e_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
Larry Fingerc592e632012-10-25 13:46:32 -0500644 if (true != status)
645 return status;
646
Larry Finger0529c6b2014-09-26 16:40:24 -0500647 for (i = txpktbuf_bndy; i < maxpage; i++) {
648 status = _rtl8723e_llt_write(hw, i, (i + 1));
Larry Fingerc592e632012-10-25 13:46:32 -0500649 if (true != status)
650 return status;
651 }
652
Larry Finger0529c6b2014-09-26 16:40:24 -0500653 status = _rtl8723e_llt_write(hw, maxpage, txpktbuf_bndy);
Larry Fingerc592e632012-10-25 13:46:32 -0500654 if (true != status)
655 return status;
656
657 rtl_write_byte(rtlpriv, REG_CR, 0xff);
658 ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
659 rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
660
661 return true;
662}
663
Larry Finger0529c6b2014-09-26 16:40:24 -0500664static void _rtl8723e_gen_refresh_led_state(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -0500665{
666 struct rtl_priv *rtlpriv = rtl_priv(hw);
667 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
668 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Larry Finger0529c6b2014-09-26 16:40:24 -0500669 struct rtl_led *pled0 = &pcipriv->ledctl.sw_led0;
Larry Fingerc592e632012-10-25 13:46:32 -0500670
671 if (rtlpriv->rtlhal.up_first_time)
672 return;
673
674 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
Larry Finger0529c6b2014-09-26 16:40:24 -0500675 rtl8723e_sw_led_on(hw, pled0);
Larry Fingerc592e632012-10-25 13:46:32 -0500676 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
Larry Finger0529c6b2014-09-26 16:40:24 -0500677 rtl8723e_sw_led_on(hw, pled0);
Larry Fingerc592e632012-10-25 13:46:32 -0500678 else
Larry Finger0529c6b2014-09-26 16:40:24 -0500679 rtl8723e_sw_led_off(hw, pled0);
Larry Fingerc592e632012-10-25 13:46:32 -0500680}
681
682static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
683{
684 struct rtl_priv *rtlpriv = rtl_priv(hw);
685 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger0529c6b2014-09-26 16:40:24 -0500686
Larry Fingerc592e632012-10-25 13:46:32 -0500687 unsigned char bytetmp;
688 unsigned short wordtmp;
689 u16 retry = 0;
690 u16 tmpu2b;
691 bool mac_func_enable;
692
693 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
694 bytetmp = rtl_read_byte(rtlpriv, REG_CR);
695 if (bytetmp == 0xFF)
696 mac_func_enable = true;
697 else
698 mac_func_enable = false;
699
Larry Fingerc592e632012-10-25 13:46:32 -0500700 /* HW Power on sequence */
701 if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
702 PWR_INTF_PCI_MSK, Rtl8723_NIC_ENABLE_FLOW))
703 return false;
704
705 bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
706 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
707
708 /* eMAC time out function enable, 0x369[7]=1 */
709 bytetmp = rtl_read_byte(rtlpriv, 0x369);
710 rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
711
712 /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
713 * we should do this before Enabling ASPM backdoor.
714 */
715 do {
716 rtl_write_word(rtlpriv, 0x358, 0x5e);
717 udelay(100);
718 rtl_write_word(rtlpriv, 0x356, 0xc280);
719 rtl_write_word(rtlpriv, 0x354, 0xc290);
720 rtl_write_word(rtlpriv, 0x358, 0x3e);
721 udelay(100);
722 rtl_write_word(rtlpriv, 0x358, 0x5e);
723 udelay(100);
724 tmpu2b = rtl_read_word(rtlpriv, 0x356);
725 retry++;
726 } while (tmpu2b != 0xc290 && retry < 100);
727
728 if (retry >= 100) {
729 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
730 "InitMAC(): ePHY configure fail!!!\n");
731 return false;
732 }
733
734 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
735 rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
736
737 if (!mac_func_enable) {
Larry Finger0529c6b2014-09-26 16:40:24 -0500738 if (!_rtl8723e_llt_table_init(hw))
Larry Fingerc592e632012-10-25 13:46:32 -0500739 return false;
740 }
741
742 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
743 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
744
745 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
746
Larry Finger0529c6b2014-09-26 16:40:24 -0500747 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
748 wordtmp &= 0xf;
Larry Fingerc592e632012-10-25 13:46:32 -0500749 wordtmp |= 0xF771;
750 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
751
752 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
753 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
754 rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
755 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
756
757 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
758
759 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
760 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
761 DMA_BIT_MASK(32));
762 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
763 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
764 DMA_BIT_MASK(32));
765 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
766 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
767 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
768 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
769 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
770 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
771 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
772 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
773 rtl_write_dword(rtlpriv, REG_HQ_DESA,
774 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
775 DMA_BIT_MASK(32));
776 rtl_write_dword(rtlpriv, REG_RX_DESA,
777 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
778 DMA_BIT_MASK(32));
779
780 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
781
782 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
783
784 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
785 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
786 do {
787 retry++;
788 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
789 } while ((retry < 200) && (bytetmp & BIT(7)));
790
Larry Finger0529c6b2014-09-26 16:40:24 -0500791 _rtl8723e_gen_refresh_led_state(hw);
Larry Fingerc592e632012-10-25 13:46:32 -0500792
793 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
794
795 return true;
796}
797
Larry Finger0529c6b2014-09-26 16:40:24 -0500798static void _rtl8723e_hw_configure(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -0500799{
800 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
801 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Fingerc592e632012-10-25 13:46:32 -0500802 u8 reg_bw_opmode;
Larry Finger0529c6b2014-09-26 16:40:24 -0500803 u32 reg_ratr, reg_prsr;
Larry Fingerc592e632012-10-25 13:46:32 -0500804
805 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Finger0529c6b2014-09-26 16:40:24 -0500806 reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
807 RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
Larry Fingerc592e632012-10-25 13:46:32 -0500808 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
809
810 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
811
812 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
813
814 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
815
816 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
817
818 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
819
820 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
821
822 rtl_write_word(rtlpriv, REG_RL, 0x0707);
823
824 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
825
826 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
827
828 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
829 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
830 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
831 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
832
Larry Finger0529c6b2014-09-26 16:40:24 -0500833 if ((rtlpriv->btcoexist.bt_coexistence) &&
834 (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4))
Larry Fingerc592e632012-10-25 13:46:32 -0500835 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
836 else
837 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
838
839 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
840
841 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
842
843 rtlpci->reg_bcn_ctrl_val = 0x1f;
844 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
845
846 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
847
848 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
849
850 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
851 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
852
Larry Finger0529c6b2014-09-26 16:40:24 -0500853 if ((rtlpriv->btcoexist.bt_coexistence) &&
854 (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4)) {
Larry Fingerc592e632012-10-25 13:46:32 -0500855 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
856 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
857 } else {
858 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
859 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
860 }
861
Larry Finger0529c6b2014-09-26 16:40:24 -0500862 if ((rtlpriv->btcoexist.bt_coexistence) &&
863 (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4))
Larry Fingerc592e632012-10-25 13:46:32 -0500864 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
865 else
866 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
867
868 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
869
870 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
871 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
872
873 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
874
875 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
876
877 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
878 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
879
880 rtl_write_dword(rtlpriv, 0x394, 0x1);
881}
882
Larry Finger0529c6b2014-09-26 16:40:24 -0500883static void _rtl8723e_enable_aspm_back_door(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -0500884{
885 struct rtl_priv *rtlpriv = rtl_priv(hw);
886 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
887
888 rtl_write_byte(rtlpriv, 0x34b, 0x93);
889 rtl_write_word(rtlpriv, 0x350, 0x870c);
890 rtl_write_byte(rtlpriv, 0x352, 0x1);
891
892 if (ppsc->support_backdoor)
893 rtl_write_byte(rtlpriv, 0x349, 0x1b);
894 else
895 rtl_write_byte(rtlpriv, 0x349, 0x03);
896
897 rtl_write_word(rtlpriv, 0x350, 0x2718);
898 rtl_write_byte(rtlpriv, 0x352, 0x1);
899}
900
Larry Finger0529c6b2014-09-26 16:40:24 -0500901void rtl8723e_enable_hw_security_config(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -0500902{
903 struct rtl_priv *rtlpriv = rtl_priv(hw);
904 u8 sec_reg_value;
905
906 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
907 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
Larry Finger0529c6b2014-09-26 16:40:24 -0500908 rtlpriv->sec.pairwise_enc_algorithm,
909 rtlpriv->sec.group_enc_algorithm);
Larry Fingerc592e632012-10-25 13:46:32 -0500910
911 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
912 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
913 "not open hw encryption\n");
914 return;
915 }
916
Larry Finger0529c6b2014-09-26 16:40:24 -0500917 sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
Larry Fingerc592e632012-10-25 13:46:32 -0500918
919 if (rtlpriv->sec.use_defaultkey) {
Larry Finger0529c6b2014-09-26 16:40:24 -0500920 sec_reg_value |= SCR_TXUSEDK;
921 sec_reg_value |= SCR_RXUSEDK;
Larry Fingerc592e632012-10-25 13:46:32 -0500922 }
923
924 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
925
926 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
927
928 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
929 "The SECR-value %x\n", sec_reg_value);
930
931 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
932
933}
934
Larry Finger0529c6b2014-09-26 16:40:24 -0500935int rtl8723e_hw_init(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -0500936{
937 struct rtl_priv *rtlpriv = rtl_priv(hw);
938 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
939 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
940 struct rtl_phy *rtlphy = &(rtlpriv->phy);
941 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
942 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
943 bool rtstatus = true;
944 int err;
945 u8 tmp_u1b;
Larry Fingerbfc10102014-03-04 16:53:53 -0600946 unsigned long flags;
Larry Fingerc592e632012-10-25 13:46:32 -0500947
948 rtlpriv->rtlhal.being_init_adapter = true;
Larry Fingerbfc10102014-03-04 16:53:53 -0600949 /* As this function can take a very long time (up to 350 ms)
950 * and can be called with irqs disabled, reenable the irqs
951 * to let the other devices continue being serviced.
952 *
953 * It is safe doing so since our own interrupts will only be enabled
954 * in a subsequent step.
955 */
956 local_save_flags(flags);
957 local_irq_enable();
Larry Finger0529c6b2014-09-26 16:40:24 -0500958 rtlhal->fw_ready = false;
Larry Fingerbfc10102014-03-04 16:53:53 -0600959
Larry Fingerc592e632012-10-25 13:46:32 -0500960 rtlpriv->intf_ops->disable_aspm(hw);
961 rtstatus = _rtl8712e_init_mac(hw);
962 if (rtstatus != true) {
Larry Fingera67005b2016-12-15 12:23:01 -0600963 pr_err("Init MAC failed\n");
Larry Fingerc592e632012-10-25 13:46:32 -0500964 err = 1;
Larry Fingerbfc10102014-03-04 16:53:53 -0600965 goto exit;
Larry Fingerc592e632012-10-25 13:46:32 -0500966 }
967
Larry Finger5c99f042014-09-26 16:40:25 -0500968 err = rtl8723_download_fw(hw, false, FW_8723A_POLLING_TIMEOUT_COUNT);
Larry Fingerc592e632012-10-25 13:46:32 -0500969 if (err) {
970 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
971 "Failed to download FW. Init HW without FW now..\n");
972 err = 1;
Larry Fingerbfc10102014-03-04 16:53:53 -0600973 goto exit;
Larry Fingerc592e632012-10-25 13:46:32 -0500974 }
Larry Finger0529c6b2014-09-26 16:40:24 -0500975 rtlhal->fw_ready = true;
Larry Fingerc592e632012-10-25 13:46:32 -0500976
977 rtlhal->last_hmeboxnum = 0;
Larry Finger0529c6b2014-09-26 16:40:24 -0500978 rtl8723e_phy_mac_config(hw);
979 /* because last function modify RCR, so we update
980 * rcr var here, or TP will unstable for receive_config
Larry Fingerc592e632012-10-25 13:46:32 -0500981 * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
982 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
983 */
984 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
985 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
986 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
987
Larry Finger0529c6b2014-09-26 16:40:24 -0500988 rtl8723e_phy_bb_config(hw);
Larry Fingerc592e632012-10-25 13:46:32 -0500989 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
Larry Finger0529c6b2014-09-26 16:40:24 -0500990 rtl8723e_phy_rf_config(hw);
Larry Fingerc592e632012-10-25 13:46:32 -0500991 if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
992 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
993 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
994 } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
995 rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
996 rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
997 rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
998 rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
999 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
1000 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
1001 }
1002 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
1003 RF_CHNLBW, RFREG_OFFSET_MASK);
1004 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
1005 RF_CHNLBW, RFREG_OFFSET_MASK);
1006 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
1007 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1008 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
Larry Finger0529c6b2014-09-26 16:40:24 -05001009 _rtl8723e_hw_configure(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001010 rtl_cam_reset_all_entry(hw);
Larry Finger0529c6b2014-09-26 16:40:24 -05001011 rtl8723e_enable_hw_security_config(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001012
1013 ppsc->rfpwr_state = ERFON;
1014
1015 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
Larry Finger0529c6b2014-09-26 16:40:24 -05001016 _rtl8723e_enable_aspm_back_door(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001017 rtlpriv->intf_ops->enable_aspm(hw);
1018
Larry Finger0529c6b2014-09-26 16:40:24 -05001019 rtl8723e_bt_hw_init(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001020
1021 if (ppsc->rfpwr_state == ERFON) {
Larry Finger0529c6b2014-09-26 16:40:24 -05001022 rtl8723e_phy_set_rfpath_switch(hw, 1);
Larry Fingerc592e632012-10-25 13:46:32 -05001023 if (rtlphy->iqk_initialized) {
Larry Finger0529c6b2014-09-26 16:40:24 -05001024 rtl8723e_phy_iq_calibrate(hw, true);
Larry Fingerc592e632012-10-25 13:46:32 -05001025 } else {
Larry Finger0529c6b2014-09-26 16:40:24 -05001026 rtl8723e_phy_iq_calibrate(hw, false);
Larry Fingerc592e632012-10-25 13:46:32 -05001027 rtlphy->iqk_initialized = true;
1028 }
1029
Larry Finger0529c6b2014-09-26 16:40:24 -05001030 rtl8723e_dm_check_txpower_tracking(hw);
1031 rtl8723e_phy_lc_calibrate(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001032 }
1033
1034 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
1035 if (!(tmp_u1b & BIT(0))) {
1036 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
1037 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
1038 }
1039
1040 if (!(tmp_u1b & BIT(4))) {
Larry Finger0529c6b2014-09-26 16:40:24 -05001041 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
1042 tmp_u1b &= 0x0F;
Larry Fingerc592e632012-10-25 13:46:32 -05001043 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
1044 udelay(10);
1045 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
1046 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
1047 }
Larry Finger0529c6b2014-09-26 16:40:24 -05001048 rtl8723e_dm_init(hw);
Larry Fingerbfc10102014-03-04 16:53:53 -06001049exit:
1050 local_irq_restore(flags);
Larry Fingerc592e632012-10-25 13:46:32 -05001051 rtlpriv->rtlhal.being_init_adapter = false;
1052 return err;
1053}
1054
Larry Finger0529c6b2014-09-26 16:40:24 -05001055static enum version_8723e _rtl8723e_read_chip_version(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001056{
1057 struct rtl_priv *rtlpriv = rtl_priv(hw);
1058 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1059 enum version_8723e version = 0x0000;
1060 u32 value32;
1061
1062 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1063 if (value32 & TRP_VAUX_EN) {
1064 version = (enum version_8723e)(version |
Larry Finger0529c6b2014-09-26 16:40:24 -05001065 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
Larry Fingerc592e632012-10-25 13:46:32 -05001066 /* RTL8723 with BT function. */
1067 version = (enum version_8723e)(version |
Larry Finger0529c6b2014-09-26 16:40:24 -05001068 ((value32 & BT_FUNC) ? CHIP_8723 : 0));
Larry Fingerc592e632012-10-25 13:46:32 -05001069
1070 } else {
1071 /* Normal mass production chip. */
1072 version = (enum version_8723e) NORMAL_CHIP;
1073 version = (enum version_8723e)(version |
Larry Finger0529c6b2014-09-26 16:40:24 -05001074 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
Larry Fingerc592e632012-10-25 13:46:32 -05001075 /* RTL8723 with BT function. */
1076 version = (enum version_8723e)(version |
Larry Finger0529c6b2014-09-26 16:40:24 -05001077 ((value32 & BT_FUNC) ? CHIP_8723 : 0));
Larry Fingerc592e632012-10-25 13:46:32 -05001078 if (IS_CHIP_VENDOR_UMC(version))
1079 version = (enum version_8723e)(version |
1080 ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
1081 if (IS_8723_SERIES(version)) {
1082 value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
Larry Finger0529c6b2014-09-26 16:40:24 -05001083 /* ROM code version. */
Larry Fingerc592e632012-10-25 13:46:32 -05001084 version = (enum version_8723e)(version |
Larry Finger0529c6b2014-09-26 16:40:24 -05001085 ((value32 & RF_RL_ID)>>20));
Larry Fingerc592e632012-10-25 13:46:32 -05001086 }
1087 }
1088
1089 if (IS_8723_SERIES(version)) {
1090 value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
1091 rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
Larry Finger0529c6b2014-09-26 16:40:24 -05001092 RT_POLARITY_HIGH_ACT :
1093 RT_POLARITY_LOW_ACT);
Larry Fingerc592e632012-10-25 13:46:32 -05001094 }
1095 switch (version) {
1096 case VERSION_TEST_UMC_CHIP_8723:
1097 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1098 "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
Larry Finger0529c6b2014-09-26 16:40:24 -05001099 break;
Larry Fingerc592e632012-10-25 13:46:32 -05001100 case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
1101 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1102 "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
1103 break;
1104 case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
1105 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1106 "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
1107 break;
1108 default:
Larry Fingera67005b2016-12-15 12:23:01 -06001109 pr_err("Chip Version ID: Unknown. Bug?\n");
Larry Fingerc592e632012-10-25 13:46:32 -05001110 break;
1111 }
1112
1113 if (IS_8723_SERIES(version))
1114 rtlphy->rf_type = RF_1T1R;
1115
1116 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1117 (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
1118
1119 return version;
1120}
1121
Larry Finger0529c6b2014-09-26 16:40:24 -05001122static int _rtl8723e_set_media_status(struct ieee80211_hw *hw,
1123 enum nl80211_iftype type)
Larry Fingerc592e632012-10-25 13:46:32 -05001124{
1125 struct rtl_priv *rtlpriv = rtl_priv(hw);
1126 u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
1127 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
Larry Finger0529c6b2014-09-26 16:40:24 -05001128 u8 mode = MSR_NOLINK;
Larry Fingerc592e632012-10-25 13:46:32 -05001129
1130 rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
1131 RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
Larry Finger0529c6b2014-09-26 16:40:24 -05001132 "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
Larry Fingerc592e632012-10-25 13:46:32 -05001133
1134 switch (type) {
1135 case NL80211_IFTYPE_UNSPECIFIED:
Larry Finger0529c6b2014-09-26 16:40:24 -05001136 mode = MSR_NOLINK;
Larry Fingerc592e632012-10-25 13:46:32 -05001137 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Larry Finger0529c6b2014-09-26 16:40:24 -05001138 "Set Network type to NO LINK!\n");
Larry Fingerc592e632012-10-25 13:46:32 -05001139 break;
1140 case NL80211_IFTYPE_ADHOC:
Larry Finger0529c6b2014-09-26 16:40:24 -05001141 mode = MSR_ADHOC;
Larry Fingerc592e632012-10-25 13:46:32 -05001142 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Larry Finger0529c6b2014-09-26 16:40:24 -05001143 "Set Network type to Ad Hoc!\n");
Larry Fingerc592e632012-10-25 13:46:32 -05001144 break;
1145 case NL80211_IFTYPE_STATION:
Larry Finger0529c6b2014-09-26 16:40:24 -05001146 mode = MSR_INFRA;
Larry Fingerc592e632012-10-25 13:46:32 -05001147 ledaction = LED_CTL_LINK;
1148 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Larry Finger0529c6b2014-09-26 16:40:24 -05001149 "Set Network type to STA!\n");
Larry Fingerc592e632012-10-25 13:46:32 -05001150 break;
1151 case NL80211_IFTYPE_AP:
Larry Finger0529c6b2014-09-26 16:40:24 -05001152 mode = MSR_AP;
1153 ledaction = LED_CTL_LINK;
Larry Fingerc592e632012-10-25 13:46:32 -05001154 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Larry Finger0529c6b2014-09-26 16:40:24 -05001155 "Set Network type to AP!\n");
Larry Fingerc592e632012-10-25 13:46:32 -05001156 break;
1157 default:
Larry Fingera67005b2016-12-15 12:23:01 -06001158 pr_err("Network type %d not support!\n", type);
Larry Fingerc592e632012-10-25 13:46:32 -05001159 return 1;
Larry Finger0529c6b2014-09-26 16:40:24 -05001160 break;
Larry Fingerc592e632012-10-25 13:46:32 -05001161 }
1162
Larry Finger0529c6b2014-09-26 16:40:24 -05001163 /* MSR_INFRA == Link in infrastructure network;
1164 * MSR_ADHOC == Link in ad hoc network;
1165 * Therefore, check link state is necessary.
1166 *
1167 * MSR_AP == AP mode; link state is not cared here.
1168 */
1169 if (mode != MSR_AP &&
1170 rtlpriv->mac80211.link_state < MAC80211_LINKED) {
1171 mode = MSR_NOLINK;
1172 ledaction = LED_CTL_NO_LINK;
1173 }
1174 if (mode == MSR_NOLINK || mode == MSR_INFRA) {
1175 _rtl8723e_stop_tx_beacon(hw);
1176 _rtl8723e_enable_bcn_sub_func(hw);
1177 } else if (mode == MSR_ADHOC || mode == MSR_AP) {
1178 _rtl8723e_resume_tx_beacon(hw);
1179 _rtl8723e_disable_bcn_sub_func(hw);
1180 } else {
1181 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1182 "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1183 mode);
1184 }
1185
Taehee Yooe480e132015-03-20 19:31:33 +09001186 rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
Larry Fingerc592e632012-10-25 13:46:32 -05001187 rtlpriv->cfg->ops->led_control(hw, ledaction);
Larry Finger0529c6b2014-09-26 16:40:24 -05001188 if (mode == MSR_AP)
Larry Fingerc592e632012-10-25 13:46:32 -05001189 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1190 else
1191 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1192 return 0;
1193}
1194
Larry Finger0529c6b2014-09-26 16:40:24 -05001195void rtl8723e_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
Larry Fingerc592e632012-10-25 13:46:32 -05001196{
1197 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0529c6b2014-09-26 16:40:24 -05001198 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1199 u32 reg_rcr = rtlpci->receive_config;
Larry Fingerc592e632012-10-25 13:46:32 -05001200
1201 if (rtlpriv->psc.rfpwr_state != ERFON)
1202 return;
1203
Larry Finger0529c6b2014-09-26 16:40:24 -05001204 if (check_bssid) {
Larry Fingerc592e632012-10-25 13:46:32 -05001205 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1206 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1207 (u8 *)(&reg_rcr));
Larry Finger0529c6b2014-09-26 16:40:24 -05001208 _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(4));
1209 } else if (!check_bssid) {
Larry Fingerc592e632012-10-25 13:46:32 -05001210 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
Larry Finger0529c6b2014-09-26 16:40:24 -05001211 _rtl8723e_set_bcn_ctrl_reg(hw, BIT(4), 0);
Larry Fingerc592e632012-10-25 13:46:32 -05001212 rtlpriv->cfg->ops->set_hw_reg(hw,
Larry Finger0529c6b2014-09-26 16:40:24 -05001213 HW_VAR_RCR, (u8 *)(&reg_rcr));
Larry Fingerc592e632012-10-25 13:46:32 -05001214 }
1215}
1216
Larry Finger0529c6b2014-09-26 16:40:24 -05001217int rtl8723e_set_network_type(struct ieee80211_hw *hw,
1218 enum nl80211_iftype type)
Larry Fingerc592e632012-10-25 13:46:32 -05001219{
1220 struct rtl_priv *rtlpriv = rtl_priv(hw);
1221
Larry Finger0529c6b2014-09-26 16:40:24 -05001222 if (_rtl8723e_set_media_status(hw, type))
Larry Fingerc592e632012-10-25 13:46:32 -05001223 return -EOPNOTSUPP;
1224
1225 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1226 if (type != NL80211_IFTYPE_AP)
Larry Finger0529c6b2014-09-26 16:40:24 -05001227 rtl8723e_set_check_bssid(hw, true);
Larry Fingerc592e632012-10-25 13:46:32 -05001228 } else {
Larry Finger0529c6b2014-09-26 16:40:24 -05001229 rtl8723e_set_check_bssid(hw, false);
Larry Fingerc592e632012-10-25 13:46:32 -05001230 }
Larry Finger0529c6b2014-09-26 16:40:24 -05001231
Larry Fingerc592e632012-10-25 13:46:32 -05001232 return 0;
1233}
1234
Larry Finger0529c6b2014-09-26 16:40:24 -05001235/* don't set REG_EDCA_BE_PARAM here
1236 * because mac80211 will send pkt when scan
1237 */
1238void rtl8723e_set_qos(struct ieee80211_hw *hw, int aci)
Larry Fingerc592e632012-10-25 13:46:32 -05001239{
1240 struct rtl_priv *rtlpriv = rtl_priv(hw);
1241
Larry Finger57d9d9632014-02-28 15:16:49 -06001242 rtl8723_dm_init_edca_turbo(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001243 switch (aci) {
1244 case AC1_BK:
1245 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1246 break;
1247 case AC0_BE:
Larry Fingerc592e632012-10-25 13:46:32 -05001248 break;
1249 case AC2_VI:
1250 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1251 break;
1252 case AC3_VO:
1253 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1254 break;
1255 default:
Larry Finger531940f2016-12-15 12:22:57 -06001256 WARN_ONCE(true, "rtl8723ae: invalid aci: %d !\n", aci);
Larry Fingerc592e632012-10-25 13:46:32 -05001257 break;
1258 }
1259}
1260
Larry Finger0529c6b2014-09-26 16:40:24 -05001261void rtl8723e_enable_interrupt(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001262{
1263 struct rtl_priv *rtlpriv = rtl_priv(hw);
1264 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1265
1266 rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1267 rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1268 rtlpci->irq_enabled = true;
1269}
1270
Larry Finger0529c6b2014-09-26 16:40:24 -05001271void rtl8723e_disable_interrupt(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001272{
1273 struct rtl_priv *rtlpriv = rtl_priv(hw);
1274 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Fingerc592e632012-10-25 13:46:32 -05001275 rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
1276 rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
1277 rtlpci->irq_enabled = false;
Larry Finger0529c6b2014-09-26 16:40:24 -05001278 /*synchronize_irq(rtlpci->pdev->irq);*/
Larry Fingerc592e632012-10-25 13:46:32 -05001279}
1280
Larry Finger0529c6b2014-09-26 16:40:24 -05001281static void _rtl8723e_poweroff_adapter(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001282{
1283 struct rtl_priv *rtlpriv = rtl_priv(hw);
1284 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Finger0529c6b2014-09-26 16:40:24 -05001285 u8 u1b_tmp;
Larry Fingerc592e632012-10-25 13:46:32 -05001286
1287 /* Combo (PCIe + USB) Card and PCIe-MF Card */
1288 /* 1. Run LPS WL RFOFF flow */
1289 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
Larry Finger0529c6b2014-09-26 16:40:24 -05001290 PWR_INTF_PCI_MSK, Rtl8723_NIC_LPS_ENTER_FLOW);
Larry Fingerc592e632012-10-25 13:46:32 -05001291
1292 /* 2. 0x1F[7:0] = 0 */
1293 /* turn off RF */
1294 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
Larry Finger0529c6b2014-09-26 16:40:24 -05001295 if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
1296 rtlhal->fw_ready) {
Larry Fingerc592e632012-10-25 13:46:32 -05001297 rtl8723ae_firmware_selfreset(hw);
Larry Finger0529c6b2014-09-26 16:40:24 -05001298 }
Larry Fingerc592e632012-10-25 13:46:32 -05001299
1300 /* Reset MCU. Suggested by Filen. */
Larry Finger0529c6b2014-09-26 16:40:24 -05001301 u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
1302 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1b_tmp & (~BIT(2))));
Larry Fingerc592e632012-10-25 13:46:32 -05001303
1304 /* g. MCUFWDL 0x80[1:0]=0 */
1305 /* reset MCU ready status */
1306 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1307
1308 /* HW card disable configuration. */
1309 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1310 PWR_INTF_PCI_MSK, Rtl8723_NIC_DISABLE_FLOW);
1311
1312 /* Reset MCU IO Wrapper */
Larry Finger0529c6b2014-09-26 16:40:24 -05001313 u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1314 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
1315 u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1316 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
Larry Fingerc592e632012-10-25 13:46:32 -05001317
1318 /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
1319 /* lock ISO/CLK/Power control register */
1320 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1321}
1322
Larry Finger0529c6b2014-09-26 16:40:24 -05001323void rtl8723e_card_disable(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001324{
1325 struct rtl_priv *rtlpriv = rtl_priv(hw);
1326 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1327 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Larry Fingerc592e632012-10-25 13:46:32 -05001328 enum nl80211_iftype opmode;
1329
1330 mac->link_state = MAC80211_NOLINK;
1331 opmode = NL80211_IFTYPE_UNSPECIFIED;
Larry Finger0529c6b2014-09-26 16:40:24 -05001332 _rtl8723e_set_media_status(hw, opmode);
1333 if (rtlpriv->rtlhal.driver_is_goingto_unload ||
Larry Fingerc592e632012-10-25 13:46:32 -05001334 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1335 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1336 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
Larry Finger0529c6b2014-09-26 16:40:24 -05001337 _rtl8723e_poweroff_adapter(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001338
1339 /* after power off we should do iqk again */
1340 rtlpriv->phy.iqk_initialized = false;
1341}
1342
Larry Finger0529c6b2014-09-26 16:40:24 -05001343void rtl8723e_interrupt_recognized(struct ieee80211_hw *hw,
1344 u32 *p_inta, u32 *p_intb)
Larry Fingerc592e632012-10-25 13:46:32 -05001345{
1346 struct rtl_priv *rtlpriv = rtl_priv(hw);
1347 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1348
1349 *p_inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
1350 rtl_write_dword(rtlpriv, 0x3a0, *p_inta);
1351}
1352
Larry Finger0529c6b2014-09-26 16:40:24 -05001353void rtl8723e_set_beacon_related_registers(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001354{
1355
1356 struct rtl_priv *rtlpriv = rtl_priv(hw);
1357 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1358 u16 bcn_interval, atim_window;
1359
1360 bcn_interval = mac->beacon_interval;
1361 atim_window = 2; /*FIX MERGE */
Larry Finger0529c6b2014-09-26 16:40:24 -05001362 rtl8723e_disable_interrupt(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001363 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1364 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1365 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1366 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1367 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1368 rtl_write_byte(rtlpriv, 0x606, 0x30);
Larry Finger0529c6b2014-09-26 16:40:24 -05001369 rtl8723e_enable_interrupt(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001370}
1371
Larry Finger0529c6b2014-09-26 16:40:24 -05001372void rtl8723e_set_beacon_interval(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001373{
1374 struct rtl_priv *rtlpriv = rtl_priv(hw);
1375 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1376 u16 bcn_interval = mac->beacon_interval;
1377
1378 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
1379 "beacon_interval:%d\n", bcn_interval);
Larry Finger0529c6b2014-09-26 16:40:24 -05001380 rtl8723e_disable_interrupt(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001381 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
Larry Finger0529c6b2014-09-26 16:40:24 -05001382 rtl8723e_enable_interrupt(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001383}
1384
Larry Finger0529c6b2014-09-26 16:40:24 -05001385void rtl8723e_update_interrupt_mask(struct ieee80211_hw *hw,
1386 u32 add_msr, u32 rm_msr)
Larry Fingerc592e632012-10-25 13:46:32 -05001387{
1388 struct rtl_priv *rtlpriv = rtl_priv(hw);
1389 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1390
1391 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
1392 "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1393
1394 if (add_msr)
1395 rtlpci->irq_mask[0] |= add_msr;
1396 if (rm_msr)
1397 rtlpci->irq_mask[0] &= (~rm_msr);
Larry Finger0529c6b2014-09-26 16:40:24 -05001398 rtl8723e_disable_interrupt(hw);
1399 rtl8723e_enable_interrupt(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001400}
1401
Larry Finger0529c6b2014-09-26 16:40:24 -05001402static u8 _rtl8723e_get_chnl_group(u8 chnl)
Larry Fingerc592e632012-10-25 13:46:32 -05001403{
1404 u8 group;
1405
1406 if (chnl < 3)
1407 group = 0;
1408 else if (chnl < 9)
1409 group = 1;
1410 else
1411 group = 2;
1412 return group;
1413}
1414
Larry Finger0529c6b2014-09-26 16:40:24 -05001415static void _rtl8723e_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1416 bool autoload_fail,
1417 u8 *hwinfo)
Larry Fingerc592e632012-10-25 13:46:32 -05001418{
1419 struct rtl_priv *rtlpriv = rtl_priv(hw);
1420 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1421 u8 rf_path, index, tempval;
1422 u16 i;
1423
1424 for (rf_path = 0; rf_path < 1; rf_path++) {
1425 for (i = 0; i < 3; i++) {
1426 if (!autoload_fail) {
Larry Finger0529c6b2014-09-26 16:40:24 -05001427 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][i] =
Larry Fingerc592e632012-10-25 13:46:32 -05001428 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
Larry Finger0529c6b2014-09-26 16:40:24 -05001429 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1430 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 + i];
Larry Fingerc592e632012-10-25 13:46:32 -05001431 } else {
Larry Finger0529c6b2014-09-26 16:40:24 -05001432 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][i] =
Larry Fingerc592e632012-10-25 13:46:32 -05001433 EEPROM_DEFAULT_TXPOWERLEVEL;
Larry Finger0529c6b2014-09-26 16:40:24 -05001434 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
Larry Fingerc592e632012-10-25 13:46:32 -05001435 EEPROM_DEFAULT_TXPOWERLEVEL;
1436 }
1437 }
1438 }
1439
1440 for (i = 0; i < 3; i++) {
1441 if (!autoload_fail)
1442 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1443 else
1444 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
1445 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
1446 (tempval & 0xf);
1447 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
1448 ((tempval & 0xf0) >> 4);
1449 }
1450
1451 for (rf_path = 0; rf_path < 2; rf_path++)
1452 for (i = 0; i < 3; i++)
1453 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1454 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
Larry Finger0529c6b2014-09-26 16:40:24 -05001455 i, rtlefuse->eeprom_chnlarea_txpwr_cck
1456 [rf_path][i]);
Larry Fingerc592e632012-10-25 13:46:32 -05001457 for (rf_path = 0; rf_path < 2; rf_path++)
1458 for (i = 0; i < 3; i++)
1459 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1460 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1461 rf_path, i,
1462 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
Larry Finger0529c6b2014-09-26 16:40:24 -05001463 [rf_path][i]);
Larry Fingerc592e632012-10-25 13:46:32 -05001464 for (rf_path = 0; rf_path < 2; rf_path++)
1465 for (i = 0; i < 3; i++)
1466 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1467 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
Larry Finger0529c6b2014-09-26 16:40:24 -05001468 rf_path, i,
1469 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1470 [rf_path][i]);
Larry Fingerc592e632012-10-25 13:46:32 -05001471
1472 for (rf_path = 0; rf_path < 2; rf_path++) {
1473 for (i = 0; i < 14; i++) {
Larry Finger0529c6b2014-09-26 16:40:24 -05001474 index = _rtl8723e_get_chnl_group((u8)i);
Larry Fingerc592e632012-10-25 13:46:32 -05001475
1476 rtlefuse->txpwrlevel_cck[rf_path][i] =
1477 rtlefuse->eeprom_chnlarea_txpwr_cck
Larry Finger0529c6b2014-09-26 16:40:24 -05001478 [rf_path][index];
Larry Fingerc592e632012-10-25 13:46:32 -05001479 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1480 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
Larry Finger0529c6b2014-09-26 16:40:24 -05001481 [rf_path][index];
Larry Fingerc592e632012-10-25 13:46:32 -05001482
1483 if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
Larry Fingerc592e632012-10-25 13:46:32 -05001484 [rf_path][index] -
Larry Finger0529c6b2014-09-26 16:40:24 -05001485 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1486 [rf_path][index]) > 0) {
1487 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1488 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1489 [rf_path][index] -
1490 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1491 [rf_path][index];
Larry Fingerc592e632012-10-25 13:46:32 -05001492 } else {
1493 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1494 }
1495 }
1496
1497 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -05001498 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Finger0529c6b2014-09-26 16:40:24 -05001499 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
1500 rf_path, i,
Larry Fingerc592e632012-10-25 13:46:32 -05001501 rtlefuse->txpwrlevel_cck[rf_path][i],
1502 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1503 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
1504 }
1505 }
1506
1507 for (i = 0; i < 3; i++) {
1508 if (!autoload_fail) {
1509 rtlefuse->eeprom_pwrlimit_ht40[i] =
1510 hwinfo[EEPROM_TXPWR_GROUP + i];
1511 rtlefuse->eeprom_pwrlimit_ht20[i] =
1512 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1513 } else {
1514 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1515 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1516 }
1517 }
1518
1519 for (rf_path = 0; rf_path < 2; rf_path++) {
1520 for (i = 0; i < 14; i++) {
Larry Finger0529c6b2014-09-26 16:40:24 -05001521 index = _rtl8723e_get_chnl_group((u8)i);
Larry Fingerc592e632012-10-25 13:46:32 -05001522
1523 if (rf_path == RF90_PATH_A) {
1524 rtlefuse->pwrgroup_ht20[rf_path][i] =
Larry Finger0529c6b2014-09-26 16:40:24 -05001525 (rtlefuse->eeprom_pwrlimit_ht20[index] & 0xf);
Larry Fingerc592e632012-10-25 13:46:32 -05001526 rtlefuse->pwrgroup_ht40[rf_path][i] =
Larry Finger0529c6b2014-09-26 16:40:24 -05001527 (rtlefuse->eeprom_pwrlimit_ht40[index] & 0xf);
Larry Fingerc592e632012-10-25 13:46:32 -05001528 } else if (rf_path == RF90_PATH_B) {
1529 rtlefuse->pwrgroup_ht20[rf_path][i] =
Larry Finger0529c6b2014-09-26 16:40:24 -05001530 ((rtlefuse->eeprom_pwrlimit_ht20[index] &
1531 0xf0) >> 4);
Larry Fingerc592e632012-10-25 13:46:32 -05001532 rtlefuse->pwrgroup_ht40[rf_path][i] =
Larry Finger0529c6b2014-09-26 16:40:24 -05001533 ((rtlefuse->eeprom_pwrlimit_ht40[index] &
1534 0xf0) >> 4);
Larry Fingerc592e632012-10-25 13:46:32 -05001535 }
1536
Larry Fingere6deaf82013-03-24 22:06:55 -05001537 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001538 "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
1539 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -05001540 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001541 "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
1542 rtlefuse->pwrgroup_ht40[rf_path][i]);
1543 }
1544 }
1545
1546 for (i = 0; i < 14; i++) {
Larry Finger0529c6b2014-09-26 16:40:24 -05001547 index = _rtl8723e_get_chnl_group((u8)i);
Larry Fingerc592e632012-10-25 13:46:32 -05001548
1549 if (!autoload_fail)
1550 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1551 else
1552 tempval = EEPROM_DEFAULT_HT20_DIFF;
1553
1554 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1555 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1556 ((tempval >> 4) & 0xF);
1557
1558 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1559 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1560
1561 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1562 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1563
Larry Finger0529c6b2014-09-26 16:40:24 -05001564 index = _rtl8723e_get_chnl_group((u8)i);
Larry Fingerc592e632012-10-25 13:46:32 -05001565
1566 if (!autoload_fail)
1567 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1568 else
1569 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1570
1571 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1572 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1573 ((tempval >> 4) & 0xF);
1574 }
1575
1576 rtlefuse->legacy_ht_txpowerdiff =
1577 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1578
1579 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001580 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001581 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
Larry Finger0529c6b2014-09-26 16:40:24 -05001582 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
Larry Fingerc592e632012-10-25 13:46:32 -05001583 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001584 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001585 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
Larry Finger0529c6b2014-09-26 16:40:24 -05001586 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
Larry Fingerc592e632012-10-25 13:46:32 -05001587 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001588 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001589 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
Larry Finger0529c6b2014-09-26 16:40:24 -05001590 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
Larry Fingerc592e632012-10-25 13:46:32 -05001591 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001592 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001593 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
Larry Finger0529c6b2014-09-26 16:40:24 -05001594 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
Larry Fingerc592e632012-10-25 13:46:32 -05001595
1596 if (!autoload_fail)
1597 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1598 else
1599 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -05001600 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001601 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1602
1603 if (!autoload_fail)
1604 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1605 else
1606 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
Larry Finger0529c6b2014-09-26 16:40:24 -05001607
Larry Fingere6deaf82013-03-24 22:06:55 -05001608 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001609 "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
Larry Finger0529c6b2014-09-26 16:40:24 -05001610 rtlefuse->eeprom_tssi[RF90_PATH_A],
1611 rtlefuse->eeprom_tssi[RF90_PATH_B]);
Larry Fingerc592e632012-10-25 13:46:32 -05001612
1613 if (!autoload_fail)
1614 tempval = hwinfo[EEPROM_THERMAL_METER];
1615 else
1616 tempval = EEPROM_DEFAULT_THERMALMETER;
1617 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1618
1619 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
1620 rtlefuse->apk_thermalmeterignore = true;
1621
1622 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -05001623 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001624 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1625}
1626
Larry Finger0529c6b2014-09-26 16:40:24 -05001627static void _rtl8723e_read_adapter_info(struct ieee80211_hw *hw,
1628 bool b_pseudo_test)
Larry Fingerc592e632012-10-25 13:46:32 -05001629{
1630 struct rtl_priv *rtlpriv = rtl_priv(hw);
1631 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1632 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Finger8aaf6912016-07-05 10:08:11 -05001633 int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID,
1634 EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
1635 EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
1636 COUNTRY_CODE_WORLD_WIDE_13};
1637 u8 *hwinfo;
Larry Fingerc592e632012-10-25 13:46:32 -05001638
Larry Finger0529c6b2014-09-26 16:40:24 -05001639 if (b_pseudo_test) {
Larry Fingerc592e632012-10-25 13:46:32 -05001640 /* need add */
1641 return;
1642 }
Larry Finger8aaf6912016-07-05 10:08:11 -05001643 hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
1644 if (!hwinfo)
Arnd Bergmann5345ea62016-05-30 17:26:16 +02001645 return;
1646
Larry Finger8aaf6912016-07-05 10:08:11 -05001647 if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
1648 goto exit;
Larry Fingerc592e632012-10-25 13:46:32 -05001649
Larry Finger0529c6b2014-09-26 16:40:24 -05001650 _rtl8723e_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
1651 hwinfo);
Larry Fingerc592e632012-10-25 13:46:32 -05001652
Larry Finger0529c6b2014-09-26 16:40:24 -05001653 rtl8723e_read_bt_coexist_info_from_hwpg(hw,
Larry Fingerc592e632012-10-25 13:46:32 -05001654 rtlefuse->autoload_failflag, hwinfo);
1655
Larry Finger238ad2d2016-07-05 10:08:15 -05001656 if (rtlhal->oem_id != RT_CID_DEFAULT)
Christian Engelmayer3eeacaa2016-08-09 21:54:12 +02001657 goto exit;
Larry Finger238ad2d2016-07-05 10:08:15 -05001658
1659 switch (rtlefuse->eeprom_oemid) {
1660 case EEPROM_CID_DEFAULT:
1661 switch (rtlefuse->eeprom_did) {
1662 case 0x8176:
1663 switch (rtlefuse->eeprom_svid) {
1664 case 0x10EC:
1665 switch (rtlefuse->eeprom_smid) {
1666 case 0x6151 ... 0x6152:
1667 case 0x6154 ... 0x6155:
1668 case 0x6177 ... 0x6180:
1669 case 0x7151 ... 0x7152:
1670 case 0x7154 ... 0x7155:
1671 case 0x7177 ... 0x7180:
1672 case 0x8151 ... 0x8152:
1673 case 0x8154 ... 0x8155:
1674 case 0x8181 ... 0x8182:
1675 case 0x8184 ... 0x8185:
1676 case 0x9151 ... 0x9152:
1677 case 0x9154 ... 0x9155:
1678 case 0x9181 ... 0x9182:
1679 case 0x9184 ... 0x9185:
Larry Fingerc592e632012-10-25 13:46:32 -05001680 rtlhal->oem_id = RT_CID_TOSHIBA;
Larry Finger238ad2d2016-07-05 10:08:15 -05001681 break;
1682 case 0x6191 ... 0x6193:
1683 case 0x7191 ... 0x7193:
1684 case 0x8191 ... 0x8193:
1685 case 0x9191 ... 0x9193:
Larry Finger2cddad32014-02-28 15:16:46 -06001686 rtlhal->oem_id = RT_CID_819X_SAMSUNG;
Larry Finger238ad2d2016-07-05 10:08:15 -05001687 break;
1688 case 0x8197:
1689 case 0x9196:
Larry Finger2cddad32014-02-28 15:16:46 -06001690 rtlhal->oem_id = RT_CID_819X_CLEVO;
Larry Finger238ad2d2016-07-05 10:08:15 -05001691 break;
1692 case 0x8203:
1693 rtlhal->oem_id = RT_CID_819X_PRONETS;
1694 break;
1695 case 0x8195:
1696 case 0x9195:
1697 case 0x7194:
1698 case 0x8200 ... 0x8202:
1699 case 0x9200:
1700 rtlhal->oem_id = RT_CID_819X_LENOVO;
1701 break;
1702 }
1703 case 0x1025:
1704 rtlhal->oem_id = RT_CID_819X_ACER;
1705 break;
1706 case 0x1028:
1707 switch (rtlefuse->eeprom_smid) {
1708 case 0x8194:
1709 case 0x8198:
1710 case 0x9197 ... 0x9198:
Larry Finger2cddad32014-02-28 15:16:46 -06001711 rtlhal->oem_id = RT_CID_819X_DELL;
Larry Finger238ad2d2016-07-05 10:08:15 -05001712 break;
1713 }
1714 break;
1715 case 0x103C:
1716 switch (rtlefuse->eeprom_smid) {
1717 case 0x1629:
Larry Finger2cddad32014-02-28 15:16:46 -06001718 rtlhal->oem_id = RT_CID_819X_HP;
Larry Finger238ad2d2016-07-05 10:08:15 -05001719 }
1720 break;
1721 case 0x1A32:
1722 switch (rtlefuse->eeprom_smid) {
1723 case 0x2315:
Larry Finger2cddad32014-02-28 15:16:46 -06001724 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Finger238ad2d2016-07-05 10:08:15 -05001725 break;
1726 }
1727 break;
1728 case 0x1043:
1729 switch (rtlefuse->eeprom_smid) {
1730 case 0x84B5:
Larry Fingerc592e632012-10-25 13:46:32 -05001731 rtlhal->oem_id =
Larry Finger238ad2d2016-07-05 10:08:15 -05001732 RT_CID_819X_EDIMAX_ASUS;
1733 }
1734 break;
Larry Fingerc592e632012-10-25 13:46:32 -05001735 }
1736 break;
Larry Finger238ad2d2016-07-05 10:08:15 -05001737 case 0x8178:
1738 switch (rtlefuse->eeprom_svid) {
1739 case 0x10ec:
1740 switch (rtlefuse->eeprom_smid) {
1741 case 0x6181 ... 0x6182:
1742 case 0x6184 ... 0x6185:
1743 case 0x7181 ... 0x7182:
1744 case 0x7184 ... 0x7185:
1745 case 0x8181 ... 0x8182:
1746 case 0x8184 ... 0x8185:
1747 case 0x9181 ... 0x9182:
1748 case 0x9184 ... 0x9185:
1749 rtlhal->oem_id = RT_CID_TOSHIBA;
1750 break;
1751 case 0x8186:
1752 rtlhal->oem_id =
1753 RT_CID_819X_PRONETS;
1754 break;
1755 }
Larry Fingerc592e632012-10-25 13:46:32 -05001756 break;
Larry Finger238ad2d2016-07-05 10:08:15 -05001757 case 0x1025:
1758 rtlhal->oem_id = RT_CID_819X_ACER;
1759 break;
1760 case 0x1043:
1761 switch (rtlefuse->eeprom_smid) {
1762 case 0x8486:
1763 rtlhal->oem_id =
1764 RT_CID_819X_EDIMAX_ASUS;
1765 }
1766 break;
1767 }
Larry Fingerc592e632012-10-25 13:46:32 -05001768 break;
Larry Fingerc592e632012-10-25 13:46:32 -05001769 }
Larry Finger238ad2d2016-07-05 10:08:15 -05001770 break;
1771 case EEPROM_CID_TOSHIBA:
1772 rtlhal->oem_id = RT_CID_TOSHIBA;
1773 break;
1774 case EEPROM_CID_CCX:
1775 rtlhal->oem_id = RT_CID_CCX;
1776 break;
1777 case EEPROM_CID_QMI:
1778 rtlhal->oem_id = RT_CID_819X_QMI;
1779 break;
1780 case EEPROM_CID_WHQL:
1781 break;
1782 default:
1783 rtlhal->oem_id = RT_CID_DEFAULT;
1784 break;
Larry Fingerc592e632012-10-25 13:46:32 -05001785 }
Larry Finger8aaf6912016-07-05 10:08:11 -05001786exit:
1787 kfree(hwinfo);
Larry Fingerc592e632012-10-25 13:46:32 -05001788}
1789
Larry Finger0529c6b2014-09-26 16:40:24 -05001790static void _rtl8723e_hal_customized_behavior(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001791{
1792 struct rtl_priv *rtlpriv = rtl_priv(hw);
1793 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1794 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1795
Larry Fingere6deaf82013-03-24 22:06:55 -05001796 pcipriv->ledctl.led_opendrain = true;
Larry Finger0529c6b2014-09-26 16:40:24 -05001797 switch (rtlhal->oem_id) {
1798 case RT_CID_819X_HP:
1799 pcipriv->ledctl.led_opendrain = true;
1800 break;
1801 case RT_CID_819X_LENOVO:
1802 case RT_CID_DEFAULT:
1803 case RT_CID_TOSHIBA:
1804 case RT_CID_CCX:
1805 case RT_CID_819X_ACER:
1806 case RT_CID_WHQL:
1807 default:
1808 break;
1809 }
Larry Fingerc592e632012-10-25 13:46:32 -05001810 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1811 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
1812}
1813
Larry Finger0529c6b2014-09-26 16:40:24 -05001814void rtl8723e_read_eeprom_info(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05001815{
1816 struct rtl_priv *rtlpriv = rtl_priv(hw);
1817 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1818 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1819 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1820 u8 tmp_u1b;
1821 u32 value32;
1822
1823 value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
1824 value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
1825 rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
1826
Larry Finger0529c6b2014-09-26 16:40:24 -05001827 rtlhal->version = _rtl8723e_read_chip_version(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001828
1829 if (get_rf_type(rtlphy) == RF_1T1R)
1830 rtlpriv->dm.rfpath_rxenable[0] = true;
1831 else
1832 rtlpriv->dm.rfpath_rxenable[0] =
1833 rtlpriv->dm.rfpath_rxenable[1] = true;
1834 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
Larry Finger0529c6b2014-09-26 16:40:24 -05001835 rtlhal->version);
Larry Fingerc592e632012-10-25 13:46:32 -05001836
1837 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1838 if (tmp_u1b & BIT(4)) {
1839 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1840 rtlefuse->epromtype = EEPROM_93C46;
1841 } else {
1842 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1843 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1844 }
1845 if (tmp_u1b & BIT(5)) {
1846 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1847 rtlefuse->autoload_failflag = false;
Larry Finger0529c6b2014-09-26 16:40:24 -05001848 _rtl8723e_read_adapter_info(hw, false);
Larry Fingerc592e632012-10-25 13:46:32 -05001849 } else {
1850 rtlefuse->autoload_failflag = true;
Larry Finger0529c6b2014-09-26 16:40:24 -05001851 _rtl8723e_read_adapter_info(hw, false);
Larry Fingera67005b2016-12-15 12:23:01 -06001852 pr_err("Autoload ERR!!\n");
Larry Fingerc592e632012-10-25 13:46:32 -05001853 }
Larry Finger0529c6b2014-09-26 16:40:24 -05001854 _rtl8723e_hal_customized_behavior(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001855}
1856
Larry Finger0529c6b2014-09-26 16:40:24 -05001857static void rtl8723e_update_hal_rate_table(struct ieee80211_hw *hw,
1858 struct ieee80211_sta *sta)
Larry Fingerc592e632012-10-25 13:46:32 -05001859{
1860 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001861 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1862 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1863 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1864 u32 ratr_value;
1865 u8 ratr_index = 0;
Larry Finger0529c6b2014-09-26 16:40:24 -05001866 u8 b_nmode = mac->ht_enable;
1867 u16 shortgi_rate;
1868 u32 tmp_ratr_value;
Larry Fingerc592e632012-10-25 13:46:32 -05001869 u8 curtxbw_40mhz = mac->bw_40;
1870 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1871 1 : 0;
1872 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1873 1 : 0;
1874 enum wireless_mode wirelessmode = mac->mode;
Larry Finger0529c6b2014-09-26 16:40:24 -05001875 u32 ratr_mask;
Larry Fingerc592e632012-10-25 13:46:32 -05001876
1877 if (rtlhal->current_bandtype == BAND_ON_5G)
1878 ratr_value = sta->supp_rates[1] << 4;
1879 else
1880 ratr_value = sta->supp_rates[0];
1881 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1882 ratr_value = 0xfff;
1883 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
Larry Finger0529c6b2014-09-26 16:40:24 -05001884 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Fingerc592e632012-10-25 13:46:32 -05001885 switch (wirelessmode) {
1886 case WIRELESS_MODE_B:
1887 if (ratr_value & 0x0000000c)
1888 ratr_value &= 0x0000000d;
1889 else
1890 ratr_value &= 0x0000000f;
1891 break;
1892 case WIRELESS_MODE_G:
1893 ratr_value &= 0x00000FF5;
1894 break;
1895 case WIRELESS_MODE_N_24G:
1896 case WIRELESS_MODE_N_5G:
Larry Finger0529c6b2014-09-26 16:40:24 -05001897 b_nmode = 1;
1898 if (get_rf_type(rtlphy) == RF_1T2R ||
1899 get_rf_type(rtlphy) == RF_1T1R)
1900 ratr_mask = 0x000ff005;
1901 else
1902 ratr_mask = 0x0f0ff005;
Larry Fingerc592e632012-10-25 13:46:32 -05001903
Larry Finger0529c6b2014-09-26 16:40:24 -05001904 ratr_value &= ratr_mask;
Larry Fingerc592e632012-10-25 13:46:32 -05001905 break;
1906 default:
1907 if (rtlphy->rf_type == RF_1T2R)
1908 ratr_value &= 0x000ff0ff;
1909 else
1910 ratr_value &= 0x0f0ff0ff;
1911
1912 break;
1913 }
1914
Larry Finger0529c6b2014-09-26 16:40:24 -05001915 if ((rtlpriv->btcoexist.bt_coexistence) &&
1916 (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
1917 (rtlpriv->btcoexist.bt_cur_state) &&
1918 (rtlpriv->btcoexist.bt_ant_isolation) &&
1919 ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
1920 (rtlpriv->btcoexist.bt_service == BT_BUSY)))
Larry Fingerc592e632012-10-25 13:46:32 -05001921 ratr_value &= 0x0fffcfc0;
1922 else
1923 ratr_value &= 0x0FFFFFFF;
1924
Larry Finger0529c6b2014-09-26 16:40:24 -05001925 if (b_nmode &&
1926 ((curtxbw_40mhz && curshortgi_40mhz) ||
1927 (!curtxbw_40mhz && curshortgi_20mhz))) {
Larry Fingerc592e632012-10-25 13:46:32 -05001928 ratr_value |= 0x10000000;
Larry Finger0529c6b2014-09-26 16:40:24 -05001929 tmp_ratr_value = (ratr_value >> 12);
1930
1931 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1932 if ((1 << shortgi_rate) & tmp_ratr_value)
1933 break;
1934 }
1935
1936 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1937 (shortgi_rate << 4) | (shortgi_rate);
1938 }
Larry Fingerc592e632012-10-25 13:46:32 -05001939
1940 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1941
1942 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
1943 "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
1944}
1945
Larry Finger0529c6b2014-09-26 16:40:24 -05001946static void rtl8723e_update_hal_rate_mask(struct ieee80211_hw *hw,
1947 struct ieee80211_sta *sta,
1948 u8 rssi_level)
Larry Fingerc592e632012-10-25 13:46:32 -05001949{
1950 struct rtl_priv *rtlpriv = rtl_priv(hw);
1951 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1952 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1953 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1954 struct rtl_sta_info *sta_entry = NULL;
1955 u32 ratr_bitmap;
1956 u8 ratr_index;
Larry Finger0529c6b2014-09-26 16:40:24 -05001957 u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
1958 ? 1 : 0;
Larry Fingerc592e632012-10-25 13:46:32 -05001959 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1960 1 : 0;
1961 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1962 1 : 0;
1963 enum wireless_mode wirelessmode = 0;
1964 bool shortgi = false;
1965 u8 rate_mask[5];
1966 u8 macid = 0;
Larry Finger0529c6b2014-09-26 16:40:24 -05001967 /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
Larry Fingerc592e632012-10-25 13:46:32 -05001968
Larry Finger0529c6b2014-09-26 16:40:24 -05001969 sta_entry = (struct rtl_sta_info *)sta->drv_priv;
Larry Fingerc592e632012-10-25 13:46:32 -05001970 wirelessmode = sta_entry->wireless_mode;
1971 if (mac->opmode == NL80211_IFTYPE_STATION)
1972 curtxbw_40mhz = mac->bw_40;
1973 else if (mac->opmode == NL80211_IFTYPE_AP ||
1974 mac->opmode == NL80211_IFTYPE_ADHOC)
1975 macid = sta->aid + 1;
1976
1977 if (rtlhal->current_bandtype == BAND_ON_5G)
1978 ratr_bitmap = sta->supp_rates[1] << 4;
1979 else
1980 ratr_bitmap = sta->supp_rates[0];
1981 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1982 ratr_bitmap = 0xfff;
1983 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1984 sta->ht_cap.mcs.rx_mask[0] << 12);
1985 switch (wirelessmode) {
1986 case WIRELESS_MODE_B:
1987 ratr_index = RATR_INX_WIRELESS_B;
1988 if (ratr_bitmap & 0x0000000c)
1989 ratr_bitmap &= 0x0000000d;
1990 else
1991 ratr_bitmap &= 0x0000000f;
1992 break;
1993 case WIRELESS_MODE_G:
1994 ratr_index = RATR_INX_WIRELESS_GB;
1995
1996 if (rssi_level == 1)
1997 ratr_bitmap &= 0x00000f00;
1998 else if (rssi_level == 2)
1999 ratr_bitmap &= 0x00000ff0;
2000 else
2001 ratr_bitmap &= 0x00000ff5;
2002 break;
2003 case WIRELESS_MODE_A:
Larry Finger0529c6b2014-09-26 16:40:24 -05002004 ratr_index = RATR_INX_WIRELESS_G;
Larry Fingerc592e632012-10-25 13:46:32 -05002005 ratr_bitmap &= 0x00000ff0;
2006 break;
2007 case WIRELESS_MODE_N_24G:
2008 case WIRELESS_MODE_N_5G:
2009 ratr_index = RATR_INX_WIRELESS_NGB;
Larry Finger0529c6b2014-09-26 16:40:24 -05002010 if (rtlphy->rf_type == RF_1T2R ||
2011 rtlphy->rf_type == RF_1T1R) {
2012 if (curtxbw_40mhz) {
2013 if (rssi_level == 1)
2014 ratr_bitmap &= 0x000f0000;
2015 else if (rssi_level == 2)
2016 ratr_bitmap &= 0x000ff000;
2017 else
2018 ratr_bitmap &= 0x000ff015;
Larry Fingerc592e632012-10-25 13:46:32 -05002019 } else {
Larry Finger0529c6b2014-09-26 16:40:24 -05002020 if (rssi_level == 1)
2021 ratr_bitmap &= 0x000f0000;
2022 else if (rssi_level == 2)
2023 ratr_bitmap &= 0x000ff000;
2024 else
2025 ratr_bitmap &= 0x000ff005;
2026 }
2027 } else {
2028 if (curtxbw_40mhz) {
2029 if (rssi_level == 1)
2030 ratr_bitmap &= 0x0f0f0000;
2031 else if (rssi_level == 2)
2032 ratr_bitmap &= 0x0f0ff000;
2033 else
2034 ratr_bitmap &= 0x0f0ff015;
2035 } else {
2036 if (rssi_level == 1)
2037 ratr_bitmap &= 0x0f0f0000;
2038 else if (rssi_level == 2)
2039 ratr_bitmap &= 0x0f0ff000;
2040 else
2041 ratr_bitmap &= 0x0f0ff005;
Larry Fingerc592e632012-10-25 13:46:32 -05002042 }
2043 }
2044
2045 if ((curtxbw_40mhz && curshortgi_40mhz) ||
2046 (!curtxbw_40mhz && curshortgi_20mhz)) {
2047 if (macid == 0)
2048 shortgi = true;
2049 else if (macid == 1)
2050 shortgi = false;
2051 }
2052 break;
2053 default:
2054 ratr_index = RATR_INX_WIRELESS_NGB;
2055
2056 if (rtlphy->rf_type == RF_1T2R)
2057 ratr_bitmap &= 0x000ff0ff;
2058 else
2059 ratr_bitmap &= 0x0f0ff0ff;
2060 break;
2061 }
2062 sta_entry->ratr_index = ratr_index;
2063
2064 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2065 "ratr_bitmap :%x\n", ratr_bitmap);
Larry Finger0529c6b2014-09-26 16:40:24 -05002066 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2067 (ratr_index << 28);
Larry Fingerc592e632012-10-25 13:46:32 -05002068 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
2069 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Larry Finger0529c6b2014-09-26 16:40:24 -05002070 "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
2071 ratr_index, ratr_bitmap,
2072 rate_mask[0], rate_mask[1],
2073 rate_mask[2], rate_mask[3],
2074 rate_mask[4]);
2075 rtl8723e_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
Larry Fingerc592e632012-10-25 13:46:32 -05002076}
2077
Larry Finger0529c6b2014-09-26 16:40:24 -05002078void rtl8723e_update_hal_rate_tbl(struct ieee80211_hw *hw,
2079 struct ieee80211_sta *sta, u8 rssi_level)
Larry Fingerc592e632012-10-25 13:46:32 -05002080{
2081 struct rtl_priv *rtlpriv = rtl_priv(hw);
2082
2083 if (rtlpriv->dm.useramask)
Larry Finger0529c6b2014-09-26 16:40:24 -05002084 rtl8723e_update_hal_rate_mask(hw, sta, rssi_level);
Larry Fingerc592e632012-10-25 13:46:32 -05002085 else
Larry Finger0529c6b2014-09-26 16:40:24 -05002086 rtl8723e_update_hal_rate_table(hw, sta);
Larry Fingerc592e632012-10-25 13:46:32 -05002087}
2088
Larry Finger0529c6b2014-09-26 16:40:24 -05002089void rtl8723e_update_channel_access_setting(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05002090{
2091 struct rtl_priv *rtlpriv = rtl_priv(hw);
2092 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2093 u16 sifs_timer;
2094
Joe Perches9cb76aa2014-03-24 10:46:20 -07002095 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
Larry Fingerc592e632012-10-25 13:46:32 -05002096 if (!mac->ht_enable)
2097 sifs_timer = 0x0a0a;
2098 else
2099 sifs_timer = 0x1010;
2100 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2101}
2102
Larry Finger0529c6b2014-09-26 16:40:24 -05002103bool rtl8723e_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
Larry Fingerc592e632012-10-25 13:46:32 -05002104{
2105 struct rtl_priv *rtlpriv = rtl_priv(hw);
2106 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2107 struct rtl_phy *rtlphy = &(rtlpriv->phy);
Larry Finger0529c6b2014-09-26 16:40:24 -05002108 enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
Larry Fingerc592e632012-10-25 13:46:32 -05002109 u8 u1tmp;
Larry Finger0529c6b2014-09-26 16:40:24 -05002110 bool b_actuallyset = false;
Larry Fingerc592e632012-10-25 13:46:32 -05002111
2112 if (rtlpriv->rtlhal.being_init_adapter)
2113 return false;
2114
2115 if (ppsc->swrf_processing)
2116 return false;
2117
2118 spin_lock(&rtlpriv->locks.rf_ps_lock);
2119 if (ppsc->rfchange_inprogress) {
2120 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2121 return false;
2122 } else {
2123 ppsc->rfchange_inprogress = true;
2124 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2125 }
2126
Larry Finger0529c6b2014-09-26 16:40:24 -05002127 cur_rfstate = ppsc->rfpwr_state;
2128
Larry Fingerc592e632012-10-25 13:46:32 -05002129 rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
2130 rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
2131
2132 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
2133
2134 if (rtlphy->polarity_ctl)
2135 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
2136 else
2137 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
2138
Larry Finger0529c6b2014-09-26 16:40:24 -05002139 if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) {
Larry Fingerc592e632012-10-25 13:46:32 -05002140 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2141 "GPIOChangeRF - HW Radio ON, RF ON\n");
2142
2143 e_rfpowerstate_toset = ERFON;
2144 ppsc->hwradiooff = false;
Larry Finger0529c6b2014-09-26 16:40:24 -05002145 b_actuallyset = true;
2146 } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
Larry Fingerc592e632012-10-25 13:46:32 -05002147 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2148 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2149
2150 e_rfpowerstate_toset = ERFOFF;
2151 ppsc->hwradiooff = true;
Larry Finger0529c6b2014-09-26 16:40:24 -05002152 b_actuallyset = true;
Larry Fingerc592e632012-10-25 13:46:32 -05002153 }
2154
Larry Finger0529c6b2014-09-26 16:40:24 -05002155 if (b_actuallyset) {
Larry Fingerc592e632012-10-25 13:46:32 -05002156 spin_lock(&rtlpriv->locks.rf_ps_lock);
2157 ppsc->rfchange_inprogress = false;
2158 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2159 } else {
2160 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2161 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2162
2163 spin_lock(&rtlpriv->locks.rf_ps_lock);
2164 ppsc->rfchange_inprogress = false;
2165 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2166 }
2167
2168 *valid = 1;
2169 return !ppsc->hwradiooff;
Larry Finger0529c6b2014-09-26 16:40:24 -05002170
Larry Fingerc592e632012-10-25 13:46:32 -05002171}
2172
Larry Finger0529c6b2014-09-26 16:40:24 -05002173void rtl8723e_set_key(struct ieee80211_hw *hw, u32 key_index,
2174 u8 *p_macaddr, bool is_group, u8 enc_algo,
2175 bool is_wepkey, bool clear_all)
Larry Fingerc592e632012-10-25 13:46:32 -05002176{
2177 struct rtl_priv *rtlpriv = rtl_priv(hw);
2178 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2179 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2180 u8 *macaddr = p_macaddr;
2181 u32 entry_id = 0;
2182 bool is_pairwise = false;
Larry Finger0529c6b2014-09-26 16:40:24 -05002183
Larry Fingerc592e632012-10-25 13:46:32 -05002184 static u8 cam_const_addr[4][6] = {
2185 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2186 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2187 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2188 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2189 };
2190 static u8 cam_const_broad[] = {
2191 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2192 };
2193
2194 if (clear_all) {
2195 u8 idx = 0;
2196 u8 cam_offset = 0;
2197 u8 clear_number = 5;
2198
2199 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2200
2201 for (idx = 0; idx < clear_number; idx++) {
2202 rtl_cam_mark_invalid(hw, cam_offset + idx);
2203 rtl_cam_empty_entry(hw, cam_offset + idx);
2204
2205 if (idx < 5) {
2206 memset(rtlpriv->sec.key_buf[idx], 0,
2207 MAX_KEY_LEN);
2208 rtlpriv->sec.key_len[idx] = 0;
2209 }
2210 }
Larry Finger0529c6b2014-09-26 16:40:24 -05002211
Larry Fingerc592e632012-10-25 13:46:32 -05002212 } else {
2213 switch (enc_algo) {
2214 case WEP40_ENCRYPTION:
2215 enc_algo = CAM_WEP40;
2216 break;
2217 case WEP104_ENCRYPTION:
2218 enc_algo = CAM_WEP104;
2219 break;
2220 case TKIP_ENCRYPTION:
2221 enc_algo = CAM_TKIP;
2222 break;
2223 case AESCCMP_ENCRYPTION:
2224 enc_algo = CAM_AES;
2225 break;
2226 default:
Larry Finger0529c6b2014-09-26 16:40:24 -05002227 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
Joe Perchesad574882016-09-23 11:27:19 -07002228 "switch case %#x not processed\n", enc_algo);
Larry Fingerc592e632012-10-25 13:46:32 -05002229 enc_algo = CAM_TKIP;
2230 break;
2231 }
2232
2233 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2234 macaddr = cam_const_addr[key_index];
2235 entry_id = key_index;
2236 } else {
2237 if (is_group) {
2238 macaddr = cam_const_broad;
2239 entry_id = key_index;
2240 } else {
2241 if (mac->opmode == NL80211_IFTYPE_AP) {
Larry Finger0529c6b2014-09-26 16:40:24 -05002242 entry_id =
2243 rtl_cam_get_free_entry(hw, p_macaddr);
Larry Fingerc592e632012-10-25 13:46:32 -05002244 if (entry_id >= TOTAL_CAM_ENTRY) {
Larry Fingera67005b2016-12-15 12:23:01 -06002245 pr_err("Can not find free hw security cam entry\n");
Larry Fingerc592e632012-10-25 13:46:32 -05002246 return;
2247 }
2248 } else {
2249 entry_id = CAM_PAIRWISE_KEY_POSITION;
2250 }
2251
2252 key_index = PAIRWISE_KEYIDX;
2253 is_pairwise = true;
2254 }
2255 }
2256
2257 if (rtlpriv->sec.key_len[key_index] == 0) {
2258 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2259 "delete one entry, entry_id is %d\n",
2260 entry_id);
2261 if (mac->opmode == NL80211_IFTYPE_AP)
2262 rtl_cam_del_entry(hw, p_macaddr);
2263 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2264 } else {
2265 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2266 "add one entry\n");
2267 if (is_pairwise) {
2268 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2269 "set Pairwiase key\n");
2270
2271 rtl_cam_add_one_entry(hw, macaddr, key_index,
Larry Finger0529c6b2014-09-26 16:40:24 -05002272 entry_id, enc_algo,
2273 CAM_CONFIG_NO_USEDK,
2274 rtlpriv->sec.key_buf[key_index]);
Larry Fingerc592e632012-10-25 13:46:32 -05002275 } else {
2276 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2277 "set group key\n");
2278
2279 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2280 rtl_cam_add_one_entry(hw,
Larry Finger0529c6b2014-09-26 16:40:24 -05002281 rtlefuse->dev_addr,
2282 PAIRWISE_KEYIDX,
2283 CAM_PAIRWISE_KEY_POSITION,
2284 enc_algo,
2285 CAM_CONFIG_NO_USEDK,
2286 rtlpriv->sec.key_buf
2287 [entry_id]);
Larry Fingerc592e632012-10-25 13:46:32 -05002288 }
2289
2290 rtl_cam_add_one_entry(hw, macaddr, key_index,
2291 entry_id, enc_algo,
2292 CAM_CONFIG_NO_USEDK,
2293 rtlpriv->sec.key_buf[entry_id]);
2294 }
2295
2296 }
2297 }
2298}
2299
Larry Finger0529c6b2014-09-26 16:40:24 -05002300static void rtl8723e_bt_var_init(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05002301{
Larry Fingerc592e632012-10-25 13:46:32 -05002302 struct rtl_priv *rtlpriv = rtl_priv(hw);
2303
Larry Finger0529c6b2014-09-26 16:40:24 -05002304 rtlpriv->btcoexist.bt_coexistence =
2305 rtlpriv->btcoexist.eeprom_bt_coexist;
2306 rtlpriv->btcoexist.bt_ant_num =
2307 rtlpriv->btcoexist.eeprom_bt_ant_num;
2308 rtlpriv->btcoexist.bt_coexist_type =
2309 rtlpriv->btcoexist.eeprom_bt_type;
Larry Fingerc592e632012-10-25 13:46:32 -05002310
Larry Finger0529c6b2014-09-26 16:40:24 -05002311 rtlpriv->btcoexist.bt_ant_isolation =
2312 rtlpriv->btcoexist.eeprom_bt_ant_isol;
Larry Fingerc592e632012-10-25 13:46:32 -05002313
Larry Finger0529c6b2014-09-26 16:40:24 -05002314 rtlpriv->btcoexist.bt_radio_shared_type =
2315 rtlpriv->btcoexist.eeprom_bt_radio_shared;
Larry Fingerc592e632012-10-25 13:46:32 -05002316
2317 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2318 "BT Coexistance = 0x%x\n",
Larry Finger0529c6b2014-09-26 16:40:24 -05002319 rtlpriv->btcoexist.bt_coexistence);
Larry Fingerc592e632012-10-25 13:46:32 -05002320
Larry Finger0529c6b2014-09-26 16:40:24 -05002321 if (rtlpriv->btcoexist.bt_coexistence) {
2322 rtlpriv->btcoexist.bt_busy_traffic = false;
2323 rtlpriv->btcoexist.bt_traffic_mode_set = false;
2324 rtlpriv->btcoexist.bt_non_traffic_mode_set = false;
Larry Fingerc592e632012-10-25 13:46:32 -05002325
Larry Finger0529c6b2014-09-26 16:40:24 -05002326 rtlpriv->btcoexist.cstate = 0;
2327 rtlpriv->btcoexist.previous_state = 0;
Larry Fingerc592e632012-10-25 13:46:32 -05002328
Larry Finger0529c6b2014-09-26 16:40:24 -05002329 if (rtlpriv->btcoexist.bt_ant_num == ANT_X2) {
Larry Fingerc592e632012-10-25 13:46:32 -05002330 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2331 "BlueTooth BT_Ant_Num = Antx2\n");
Larry Finger0529c6b2014-09-26 16:40:24 -05002332 } else if (rtlpriv->btcoexist.bt_ant_num == ANT_X1) {
Larry Fingerc592e632012-10-25 13:46:32 -05002333 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2334 "BlueTooth BT_Ant_Num = Antx1\n");
2335 }
Larry Finger0529c6b2014-09-26 16:40:24 -05002336 switch (rtlpriv->btcoexist.bt_coexist_type) {
Larry Fingerc592e632012-10-25 13:46:32 -05002337 case BT_2WIRE:
2338 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2339 "BlueTooth BT_CoexistType = BT_2Wire\n");
2340 break;
2341 case BT_ISSC_3WIRE:
2342 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2343 "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
2344 break;
2345 case BT_ACCEL:
2346 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2347 "BlueTooth BT_CoexistType = BT_ACCEL\n");
2348 break;
2349 case BT_CSR_BC4:
2350 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2351 "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
2352 break;
2353 case BT_CSR_BC8:
2354 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2355 "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
2356 break;
2357 case BT_RTL8756:
2358 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2359 "BlueTooth BT_CoexistType = BT_RTL8756\n");
2360 break;
2361 default:
2362 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2363 "BlueTooth BT_CoexistType = Unknown\n");
2364 break;
2365 }
2366 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2367 "BlueTooth BT_Ant_isolation = %d\n",
Larry Finger0529c6b2014-09-26 16:40:24 -05002368 rtlpriv->btcoexist.bt_ant_isolation);
Larry Fingerc592e632012-10-25 13:46:32 -05002369 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2370 "BT_RadioSharedType = 0x%x\n",
Larry Finger0529c6b2014-09-26 16:40:24 -05002371 rtlpriv->btcoexist.bt_radio_shared_type);
2372 rtlpriv->btcoexist.bt_active_zero_cnt = 0;
2373 rtlpriv->btcoexist.cur_bt_disabled = false;
2374 rtlpriv->btcoexist.pre_bt_disabled = false;
Larry Fingerc592e632012-10-25 13:46:32 -05002375 }
2376}
2377
Larry Finger0529c6b2014-09-26 16:40:24 -05002378void rtl8723e_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2379 bool auto_load_fail, u8 *hwinfo)
Larry Fingerc592e632012-10-25 13:46:32 -05002380{
Larry Fingerc592e632012-10-25 13:46:32 -05002381 struct rtl_priv *rtlpriv = rtl_priv(hw);
2382 u8 value;
2383 u32 tmpu_32;
2384
2385 if (!auto_load_fail) {
2386 tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
2387 if (tmpu_32 & BIT(18))
Larry Finger0529c6b2014-09-26 16:40:24 -05002388 rtlpriv->btcoexist.eeprom_bt_coexist = 1;
Larry Fingerc592e632012-10-25 13:46:32 -05002389 else
Larry Finger0529c6b2014-09-26 16:40:24 -05002390 rtlpriv->btcoexist.eeprom_bt_coexist = 0;
Larry Fingerc592e632012-10-25 13:46:32 -05002391 value = hwinfo[RF_OPTION4];
Larry Finger0529c6b2014-09-26 16:40:24 -05002392 rtlpriv->btcoexist.eeprom_bt_type = BT_RTL8723A;
2393 rtlpriv->btcoexist.eeprom_bt_ant_num = (value & 0x1);
2394 rtlpriv->btcoexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
2395 rtlpriv->btcoexist.eeprom_bt_radio_shared =
2396 ((value & 0x20) >> 5);
Larry Fingerc592e632012-10-25 13:46:32 -05002397 } else {
Larry Finger0529c6b2014-09-26 16:40:24 -05002398 rtlpriv->btcoexist.eeprom_bt_coexist = 0;
2399 rtlpriv->btcoexist.eeprom_bt_type = BT_RTL8723A;
2400 rtlpriv->btcoexist.eeprom_bt_ant_num = ANT_X2;
2401 rtlpriv->btcoexist.eeprom_bt_ant_isol = 0;
2402 rtlpriv->btcoexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
Larry Fingerc592e632012-10-25 13:46:32 -05002403 }
2404
Larry Finger0529c6b2014-09-26 16:40:24 -05002405 rtl8723e_bt_var_init(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05002406}
2407
Larry Finger0529c6b2014-09-26 16:40:24 -05002408void rtl8723e_bt_reg_init(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05002409{
Larry Finger0529c6b2014-09-26 16:40:24 -05002410 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05002411
2412 /* 0:Low, 1:High, 2:From Efuse. */
Larry Finger0529c6b2014-09-26 16:40:24 -05002413 rtlpriv->btcoexist.reg_bt_iso = 2;
Larry Fingerc592e632012-10-25 13:46:32 -05002414 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
Larry Finger0529c6b2014-09-26 16:40:24 -05002415 rtlpriv->btcoexist.reg_bt_sco = 3;
Larry Fingerc592e632012-10-25 13:46:32 -05002416 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
Larry Finger0529c6b2014-09-26 16:40:24 -05002417 rtlpriv->btcoexist.reg_bt_sco = 0;
Larry Fingerc592e632012-10-25 13:46:32 -05002418}
2419
Larry Finger0529c6b2014-09-26 16:40:24 -05002420void rtl8723e_bt_hw_init(struct ieee80211_hw *hw)
2421{
2422 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05002423
Larry Finger0529c6b2014-09-26 16:40:24 -05002424 if (rtlpriv->cfg->ops->get_btc_status())
2425 rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
2426}
2427
2428void rtl8723e_suspend(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05002429{
2430}
2431
Larry Finger0529c6b2014-09-26 16:40:24 -05002432void rtl8723e_resume(struct ieee80211_hw *hw)
Larry Fingerc592e632012-10-25 13:46:32 -05002433{
2434}