blob: 577fd3e797e57d112f5f5e549fd2d9aae9c49f5b [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny4297f992011-06-29 01:16:10 +00004 Copyright(c) 2007-2011 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _IGB_H_
32#define _IGB_H_
33
34#include "e1000_mac.h"
35#include "e1000_82575.h"
36
Patrick Ohly38c845c2009-02-12 05:03:41 +000037#include <linux/clocksource.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000038#include <linux/timecompare.h>
39#include <linux/net_tstamp.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000040#include <linux/bitops.h>
41#include <linux/if_vlan.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000042
Auke Kok9d5c8242008-01-24 02:22:38 -080043struct igb_adapter;
44
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -070045/* ((1000000000ns / (6000ints/s * 1024ns)) << 2 = 648 */
46#define IGB_START_ITR 648
Auke Kok9d5c8242008-01-24 02:22:38 -080047
Auke Kok9d5c8242008-01-24 02:22:38 -080048/* TX/RX descriptor defines */
49#define IGB_DEFAULT_TXD 256
50#define IGB_MIN_TXD 80
51#define IGB_MAX_TXD 4096
52
53#define IGB_DEFAULT_RXD 256
54#define IGB_MIN_RXD 80
55#define IGB_MAX_RXD 4096
56
57#define IGB_DEFAULT_ITR 3 /* dynamic */
58#define IGB_MAX_ITR_USECS 10000
59#define IGB_MIN_ITR_USECS 10
Alexander Duyck047e0032009-10-27 15:49:27 +000060#define NON_Q_VECTORS 1
61#define MAX_Q_VECTORS 8
Auke Kok9d5c8242008-01-24 02:22:38 -080062
63/* Transmit and receive queues */
Alexander Duycka99955f2009-11-12 18:37:19 +000064#define IGB_MAX_RX_QUEUES (adapter->vfs_allocated_count ? 2 : \
65 (hw->mac.type > e1000_82575 ? 8 : 4))
66#define IGB_ABS_MAX_TX_QUEUES 8
67#define IGB_MAX_TX_QUEUES IGB_MAX_RX_QUEUES
Auke Kok9d5c8242008-01-24 02:22:38 -080068
Alexander Duyck4ae196d2009-02-19 20:40:07 -080069#define IGB_MAX_VF_MC_ENTRIES 30
70#define IGB_MAX_VF_FUNCTIONS 8
71#define IGB_MAX_VFTA_ENTRIES 128
72
73struct vf_data_storage {
74 unsigned char vf_mac_addresses[ETH_ALEN];
75 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
76 u16 num_vf_mc_hashes;
Alexander Duyckae641bd2009-09-03 14:49:33 +000077 u16 vlans_enabled;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000078 u32 flags;
79 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +000080 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
81 u16 pf_qos;
Lior Levy17dc5662011-02-08 02:28:46 +000082 u16 tx_rate;
Alexander Duyck4ae196d2009-02-19 20:40:07 -080083};
84
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000085#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +000086#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
87#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +000088#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000089
Auke Kok9d5c8242008-01-24 02:22:38 -080090/* RX descriptor control thresholds.
91 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
92 * descriptors available in its onboard memory.
93 * Setting this to 0 disables RX descriptor prefetch.
94 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
95 * available in host memory.
96 * If PTHRESH is 0, this should also be 0.
97 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
98 * descriptors until either it has this many to write back, or the
99 * ITR timer expires.
100 */
Nick Nunley58fd62f2010-02-17 01:05:56 +0000101#define IGB_RX_PTHRESH 8
Auke Kok9d5c8242008-01-24 02:22:38 -0800102#define IGB_RX_HTHRESH 8
Alexander Duyck85b430b2009-10-27 15:50:29 +0000103#define IGB_TX_PTHRESH 8
104#define IGB_TX_HTHRESH 1
Alexander Duycka74420e2011-08-26 07:43:27 +0000105#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
106 adapter->msix_entries) ? 1 : 4)
Alexander Duyck85b430b2009-10-27 15:50:29 +0000107#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
Alexander Duycka74420e2011-08-26 07:43:27 +0000108 adapter->msix_entries) ? 1 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800109
110/* this is the size past which hardware will drop packets when setting LPE=0 */
111#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
112
113/* Supported Rx Buffer Sizes */
Nick Nunley757b77e2010-03-26 11:36:47 +0000114#define IGB_RXBUFFER_64 64 /* Used for packet split */
Auke Kok9d5c8242008-01-24 02:22:38 -0800115#define IGB_RXBUFFER_128 128 /* Used for packet split */
Auke Kok9d5c8242008-01-24 02:22:38 -0800116#define IGB_RXBUFFER_1024 1024
117#define IGB_RXBUFFER_2048 2048
Auke Kok9d5c8242008-01-24 02:22:38 -0800118#define IGB_RXBUFFER_16384 16384
119
Alexander Duycke1739522009-02-19 20:39:44 -0800120#define MAX_STD_JUMBO_FRAME_SIZE 9234
Auke Kok9d5c8242008-01-24 02:22:38 -0800121
122/* How many Tx Descriptors do we need to call netif_wake_queue ? */
123#define IGB_TX_QUEUE_WAKE 16
124/* How many Rx Buffers do we bundle into one write to the hardware ? */
125#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
126
127#define AUTO_ALL_MODES 0
128#define IGB_EEPROM_APME 0x0400
129
130#ifndef IGB_MASTER_SLAVE
131/* Switch to override PHY master/slave setting */
132#define IGB_MASTER_SLAVE e1000_ms_hw_default
133#endif
134
135#define IGB_MNG_VLAN_NONE -1
136
137/* wrapper around a pointer to a socket buffer,
138 * so a DMA handle can be stored along with the buffer */
139struct igb_buffer {
140 struct sk_buff *skb;
141 dma_addr_t dma;
142 union {
143 /* TX */
144 struct {
145 unsigned long time_stamp;
Alexander Duyck0e014cb2008-12-26 01:33:18 -0800146 u16 length;
147 u16 next_to_watch;
Nick Nunley28739572010-05-04 21:58:07 +0000148 unsigned int bytecount;
Nick Nunley40e90c22010-02-17 01:04:37 +0000149 u16 gso_segs;
Oliver Hartkopp2244d072010-08-17 08:59:14 +0000150 u8 tx_flags;
Nick Nunley28739572010-05-04 21:58:07 +0000151 u8 mapped_as_page;
Auke Kok9d5c8242008-01-24 02:22:38 -0800152 };
153 /* RX */
154 struct {
155 struct page *page;
Alexander Duyck6366ad32009-12-02 16:47:18 +0000156 dma_addr_t page_dma;
157 u16 page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800158 };
159 };
160};
161
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000162struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800163 u64 packets;
164 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000165 u64 restart_queue;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000166 u64 restart_queue2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800167};
168
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000169struct igb_rx_queue_stats {
170 u64 packets;
171 u64 bytes;
172 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000173 u64 csum_err;
174 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000175};
176
Alexander Duyck047e0032009-10-27 15:49:27 +0000177struct igb_q_vector {
Auke Kok9d5c8242008-01-24 02:22:38 -0800178 struct igb_adapter *adapter; /* backlink */
Alexander Duyck047e0032009-10-27 15:49:27 +0000179 struct igb_ring *rx_ring;
180 struct igb_ring *tx_ring;
181 struct napi_struct napi;
182
183 u32 eims_value;
184 u16 cpu;
185
186 u16 itr_val;
187 u8 set_itr;
Alexander Duyck047e0032009-10-27 15:49:27 +0000188 void __iomem *itr_register;
189
190 char name[IFNAMSIZ + 9];
191};
192
193struct igb_ring {
194 struct igb_q_vector *q_vector; /* backlink to q_vector */
Alexander Duycke694e962009-10-27 15:53:06 +0000195 struct net_device *netdev; /* back pointer to net_device */
Alexander Duyck59d71982010-04-27 13:09:25 +0000196 struct device *dev; /* device pointer for dma mapping */
Alexander Duyck047e0032009-10-27 15:49:27 +0000197 dma_addr_t dma; /* phys address of the ring */
Alexander Duycke694e962009-10-27 15:53:06 +0000198 void *desc; /* descriptor ring memory */
Alexander Duyck047e0032009-10-27 15:49:27 +0000199 unsigned int size; /* length of desc. ring in bytes */
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000200 u16 count; /* number of desc. in the ring */
Auke Kok9d5c8242008-01-24 02:22:38 -0800201 u16 next_to_use;
202 u16 next_to_clean;
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000203 u8 queue_index;
204 u8 reg_idx;
Alexander Duyckfce99e32009-10-27 15:51:27 +0000205 void __iomem *head;
206 void __iomem *tail;
Auke Kok9d5c8242008-01-24 02:22:38 -0800207 struct igb_buffer *buffer_info; /* array of buffer info structs */
208
Auke Kok9d5c8242008-01-24 02:22:38 -0800209 unsigned int total_bytes;
210 unsigned int total_packets;
211
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000212 u32 flags;
213
Auke Kok9d5c8242008-01-24 02:22:38 -0800214 union {
215 /* TX */
216 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000217 struct igb_tx_queue_stats tx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000218 struct u64_stats_sync tx_syncp;
219 struct u64_stats_sync tx_syncp2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800220 bool detect_tx_hung;
221 };
222 /* RX */
223 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000224 struct igb_rx_queue_stats rx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000225 struct u64_stats_sync rx_syncp;
Alexander Duyck4c844852009-10-27 15:52:07 +0000226 u32 rx_buffer_len;
Auke Kok9d5c8242008-01-24 02:22:38 -0800227 };
228 };
Auke Kok9d5c8242008-01-24 02:22:38 -0800229};
230
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000231#define IGB_RING_FLAG_RX_CSUM 0x00000001 /* RX CSUM enabled */
232#define IGB_RING_FLAG_RX_SCTP_CSUM 0x00000002 /* SCTP CSUM offload enabled */
233
234#define IGB_RING_FLAG_TX_CTX_IDX 0x00000001 /* HW requires context index */
235
236#define IGB_ADVTXD_DCMD (E1000_TXD_CMD_EOP | E1000_TXD_CMD_RS)
237
Auke Kok9d5c8242008-01-24 02:22:38 -0800238#define E1000_RX_DESC_ADV(R, i) \
239 (&(((union e1000_adv_rx_desc *)((R).desc))[i]))
240#define E1000_TX_DESC_ADV(R, i) \
241 (&(((union e1000_adv_tx_desc *)((R).desc))[i]))
242#define E1000_TX_CTXTDESC_ADV(R, i) \
243 (&(((struct e1000_adv_tx_context_desc *)((R).desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800244
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000245/* igb_desc_unused - calculate if we have unused descriptors */
246static inline int igb_desc_unused(struct igb_ring *ring)
247{
248 if (ring->next_to_clean > ring->next_to_use)
249 return ring->next_to_clean - ring->next_to_use - 1;
250
251 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
252}
253
Auke Kok9d5c8242008-01-24 02:22:38 -0800254/* board specific private data structure */
Auke Kok9d5c8242008-01-24 02:22:38 -0800255struct igb_adapter {
256 struct timer_list watchdog_timer;
257 struct timer_list phy_info_timer;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +0000258 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Auke Kok9d5c8242008-01-24 02:22:38 -0800259 u16 mng_vlan_id;
260 u32 bd_number;
Auke Kok9d5c8242008-01-24 02:22:38 -0800261 u32 wol;
262 u32 en_mng_pt;
263 u16 link_speed;
264 u16 link_duplex;
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000265
Auke Kok9d5c8242008-01-24 02:22:38 -0800266 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000267 u32 rx_itr_setting;
268 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800269 u16 tx_itr;
270 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800271
272 struct work_struct reset_task;
273 struct work_struct watchdog_task;
274 bool fc_autoneg;
275 u8 tx_timeout_factor;
276 struct timer_list blink_timer;
277 unsigned long led_status;
278
279 /* TX */
Alexander Duyck3025a442010-02-17 01:02:39 +0000280 struct igb_ring *tx_ring[16];
Auke Kok9d5c8242008-01-24 02:22:38 -0800281 u32 tx_timeout_count;
282
283 /* RX */
Alexander Duyck3025a442010-02-17 01:02:39 +0000284 struct igb_ring *rx_ring[16];
Auke Kok9d5c8242008-01-24 02:22:38 -0800285 int num_tx_queues;
286 int num_rx_queues;
287
Auke Kok9d5c8242008-01-24 02:22:38 -0800288 u32 max_frame_size;
289 u32 min_frame_size;
290
291 /* OS defined structs */
292 struct net_device *netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800293 struct pci_dev *pdev;
Patrick Ohly38c845c2009-02-12 05:03:41 +0000294 struct cyclecounter cycles;
295 struct timecounter clock;
Patrick Ohly33af6bc2009-02-12 05:03:43 +0000296 struct timecompare compare;
297 struct hwtstamp_config hwtstamp_config;
Auke Kok9d5c8242008-01-24 02:22:38 -0800298
Eric Dumazet12dcd862010-10-15 17:27:10 +0000299 spinlock_t stats64_lock;
300 struct rtnl_link_stats64 stats64;
301
Auke Kok9d5c8242008-01-24 02:22:38 -0800302 /* structs defined in e1000_hw.h */
303 struct e1000_hw hw;
304 struct e1000_hw_stats stats;
305 struct e1000_phy_info phy_info;
306 struct e1000_phy_stats phy_stats;
307
308 u32 test_icr;
309 struct igb_ring test_tx_ring;
310 struct igb_ring test_rx_ring;
311
312 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000313
314 unsigned int num_q_vectors;
315 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800316 struct msix_entry *msix_entries;
317 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700318 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800319
320 /* to not mess up cache alignment, always add to the bottom */
321 unsigned long state;
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700322 unsigned int flags;
Auke Kok9d5c8242008-01-24 02:22:38 -0800323 u32 eeprom_wol;
Taku Izumi42bfd33a2008-06-20 12:10:30 +0900324
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800325 struct igb_ring *multi_tx_table[IGB_ABS_MAX_TX_QUEUES];
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000326 u16 tx_ring_count;
327 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800328 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800329 struct vf_data_storage *vf_data;
Lior Levy17dc5662011-02-08 02:28:46 +0000330 int vf_rate_link_speed;
Alexander Duycka99955f2009-11-12 18:37:19 +0000331 u32 rss_queues;
Greg Rose13800462010-11-06 02:08:26 +0000332 u32 wvbr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800333};
334
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700335#define IGB_FLAG_HAS_MSI (1 << 0)
Alexander Duyckcbd347a2009-02-15 23:59:44 -0800336#define IGB_FLAG_DCA_ENABLED (1 << 1)
337#define IGB_FLAG_QUAD_PORT_A (1 << 2)
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000338#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -0800339#define IGB_FLAG_DMAC (1 << 4)
340
341/* DMA Coalescing defines */
342#define IGB_MIN_TXPBSIZE 20408
343#define IGB_TX_BUF_4096 4096
344#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700345
Alexander Duyckc5b9bd52009-10-27 23:46:01 +0000346#define IGB_82576_TSYNC_SHIFT 19
Alexander Duyck55cac242009-11-19 12:42:21 +0000347#define IGB_82580_TSYNC_SHIFT 24
Nick Nunley757b77e2010-03-26 11:36:47 +0000348#define IGB_TS_HDR_LEN 16
Auke Kok9d5c8242008-01-24 02:22:38 -0800349enum e1000_state_t {
350 __IGB_TESTING,
351 __IGB_RESETTING,
352 __IGB_DOWN
353};
354
355enum igb_boards {
356 board_82575,
357};
358
359extern char igb_driver_name[];
360extern char igb_driver_version[];
361
Auke Kok9d5c8242008-01-24 02:22:38 -0800362extern int igb_up(struct igb_adapter *);
363extern void igb_down(struct igb_adapter *);
364extern void igb_reinit_locked(struct igb_adapter *);
365extern void igb_reset(struct igb_adapter *);
David Decotigny14ad2512011-04-27 18:32:43 +0000366extern int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
Alexander Duyck80785292009-10-27 15:51:47 +0000367extern int igb_setup_tx_resources(struct igb_ring *);
368extern int igb_setup_rx_resources(struct igb_ring *);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800369extern void igb_free_tx_resources(struct igb_ring *);
370extern void igb_free_rx_resources(struct igb_ring *);
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000371extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
372extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
373extern void igb_setup_tctl(struct igb_adapter *);
374extern void igb_setup_rctl(struct igb_adapter *);
Alexander Duyckb1a436c2009-10-27 15:54:43 +0000375extern netdev_tx_t igb_xmit_frame_ring_adv(struct sk_buff *, struct igb_ring *);
376extern void igb_unmap_and_free_tx_resource(struct igb_ring *,
377 struct igb_buffer *);
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000378extern void igb_alloc_rx_buffers_adv(struct igb_ring *, int);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000379extern void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
Nick Nunley31455352010-02-17 01:01:21 +0000380extern bool igb_has_link(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800381extern void igb_set_ethtool_ops(struct net_device *);
Nick Nunley88a268c2010-02-17 01:01:59 +0000382extern void igb_power_up_link(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800383
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800384static inline s32 igb_reset_phy(struct e1000_hw *hw)
385{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000386 if (hw->phy.ops.reset)
387 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800388
389 return 0;
390}
391
392static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
393{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000394 if (hw->phy.ops.read_reg)
395 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800396
397 return 0;
398}
399
400static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
401{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000402 if (hw->phy.ops.write_reg)
403 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800404
405 return 0;
406}
407
408static inline s32 igb_get_phy_info(struct e1000_hw *hw)
409{
410 if (hw->phy.ops.get_phy_info)
411 return hw->phy.ops.get_phy_info(hw);
412
413 return 0;
414}
415
Auke Kok9d5c8242008-01-24 02:22:38 -0800416#endif /* _IGB_H_ */