Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 33 | #include "i915_reg.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 34 | #include "intel_bios.h" |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 35 | #include "intel_ringbuffer.h" |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 36 | #include <linux/io-mapping.h> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 37 | #include <linux/i2c.h> |
Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 38 | #include <drm/intel-gtt.h> |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 39 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | /* General customization: |
| 41 | */ |
| 42 | |
| 43 | #define DRIVER_AUTHOR "Tungsten Graphics, Inc." |
| 44 | |
| 45 | #define DRIVER_NAME "i915" |
| 46 | #define DRIVER_DESC "Intel Graphics" |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 47 | #define DRIVER_DATE "20080730" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 49 | enum pipe { |
| 50 | PIPE_A = 0, |
| 51 | PIPE_B, |
| 52 | }; |
| 53 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 54 | enum plane { |
| 55 | PLANE_A = 0, |
| 56 | PLANE_B, |
| 57 | }; |
| 58 | |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 59 | #define I915_NUM_PIPE 2 |
| 60 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 61 | #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT)) |
| 62 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | /* Interface history: |
| 64 | * |
| 65 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 66 | * 1.2: Add Power Management |
| 67 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 68 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 69 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 70 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 71 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | */ |
| 73 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 74 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | #define DRIVER_PATCHLEVEL 0 |
| 76 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 77 | #define WATCH_COHERENCY 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 78 | #define WATCH_EXEC 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 79 | #define WATCH_RELOC 0 |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 80 | #define WATCH_LISTS 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 81 | #define WATCH_PWRITE 0 |
| 82 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 83 | #define I915_GEM_PHYS_CURSOR_0 1 |
| 84 | #define I915_GEM_PHYS_CURSOR_1 2 |
| 85 | #define I915_GEM_PHYS_OVERLAY_REGS 3 |
| 86 | #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS) |
| 87 | |
| 88 | struct drm_i915_gem_phys_object { |
| 89 | int id; |
| 90 | struct page **page_list; |
| 91 | drm_dma_handle_t *handle; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 92 | struct drm_i915_gem_object *cur_obj; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 93 | }; |
| 94 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | struct mem_block { |
| 96 | struct mem_block *next; |
| 97 | struct mem_block *prev; |
| 98 | int start; |
| 99 | int size; |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 100 | struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | }; |
| 102 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 103 | struct opregion_header; |
| 104 | struct opregion_acpi; |
| 105 | struct opregion_swsci; |
| 106 | struct opregion_asle; |
| 107 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 108 | struct intel_opregion { |
| 109 | struct opregion_header *header; |
| 110 | struct opregion_acpi *acpi; |
| 111 | struct opregion_swsci *swsci; |
| 112 | struct opregion_asle *asle; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 113 | void *vbt; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 114 | }; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 115 | #define OPREGION_SIZE (8*1024) |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 116 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 117 | struct intel_overlay; |
| 118 | struct intel_overlay_error_state; |
| 119 | |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 120 | struct drm_i915_master_private { |
| 121 | drm_local_map_t *sarea; |
| 122 | struct _drm_i915_sarea *sarea_priv; |
| 123 | }; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 124 | #define I915_FENCE_REG_NONE -1 |
| 125 | |
| 126 | struct drm_i915_fence_reg { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 127 | struct list_head lru_list; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 128 | struct drm_i915_gem_object *obj; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 129 | uint32_t setup_seqno; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 130 | }; |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 131 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 132 | struct sdvo_device_mapping { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 133 | u8 initialized; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 134 | u8 dvo_port; |
| 135 | u8 slave_addr; |
| 136 | u8 dvo_wiring; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 137 | u8 i2c_pin; |
| 138 | u8 i2c_speed; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 139 | u8 ddc_pin; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 140 | }; |
| 141 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 142 | struct intel_display_error_state; |
| 143 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 144 | struct drm_i915_error_state { |
| 145 | u32 eir; |
| 146 | u32 pgtbl_er; |
| 147 | u32 pipeastat; |
| 148 | u32 pipebstat; |
| 149 | u32 ipeir; |
| 150 | u32 ipehr; |
| 151 | u32 instdone; |
| 152 | u32 acthd; |
Chris Wilson | 1d8f38f | 2010-10-29 19:00:51 +0100 | [diff] [blame] | 153 | u32 error; /* gen6+ */ |
| 154 | u32 bcs_acthd; /* gen6+ blt engine */ |
| 155 | u32 bcs_ipehr; |
| 156 | u32 bcs_ipeir; |
| 157 | u32 bcs_instdone; |
| 158 | u32 bcs_seqno; |
Chris Wilson | add354d | 2010-10-29 19:00:51 +0100 | [diff] [blame] | 159 | u32 vcs_acthd; /* gen6+ bsd engine */ |
| 160 | u32 vcs_ipehr; |
| 161 | u32 vcs_ipeir; |
| 162 | u32 vcs_instdone; |
| 163 | u32 vcs_seqno; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 164 | u32 instpm; |
| 165 | u32 instps; |
| 166 | u32 instdone1; |
| 167 | u32 seqno; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 168 | u64 bbaddr; |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 169 | u64 fence[16]; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 170 | struct timeval time; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 171 | struct drm_i915_error_object { |
| 172 | int page_count; |
| 173 | u32 gtt_offset; |
| 174 | u32 *pages[0]; |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 175 | } *ringbuffer, *batchbuffer[I915_NUM_RINGS]; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 176 | struct drm_i915_error_buffer { |
Chris Wilson | a779e5a | 2011-01-09 21:07:49 +0000 | [diff] [blame] | 177 | u32 size; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 178 | u32 name; |
| 179 | u32 seqno; |
| 180 | u32 gtt_offset; |
| 181 | u32 read_domains; |
| 182 | u32 write_domain; |
Chris Wilson | a779e5a | 2011-01-09 21:07:49 +0000 | [diff] [blame] | 183 | s32 fence_reg:5; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 184 | s32 pinned:2; |
| 185 | u32 tiling:2; |
| 186 | u32 dirty:1; |
| 187 | u32 purgeable:1; |
Chris Wilson | e5c6526 | 2010-11-01 11:35:28 +0000 | [diff] [blame] | 188 | u32 ring:4; |
Chris Wilson | a779e5a | 2011-01-09 21:07:49 +0000 | [diff] [blame] | 189 | u32 agp_type:1; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 190 | } *active_bo, *pinned_bo; |
| 191 | u32 active_bo_count, pinned_bo_count; |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 192 | struct intel_overlay_error_state *overlay; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 193 | struct intel_display_error_state *display; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 194 | }; |
| 195 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 196 | struct drm_i915_display_funcs { |
| 197 | void (*dpms)(struct drm_crtc *crtc, int mode); |
Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 198 | bool (*fbc_enabled)(struct drm_device *dev); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 199 | void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval); |
| 200 | void (*disable_fbc)(struct drm_device *dev); |
| 201 | int (*get_display_clock_speed)(struct drm_device *dev); |
| 202 | int (*get_fifo_size)(struct drm_device *dev, int plane); |
| 203 | void (*update_wm)(struct drm_device *dev, int planea_clock, |
Zhao Yakui | fa14321 | 2010-06-12 14:32:23 +0800 | [diff] [blame] | 204 | int planeb_clock, int sr_hdisplay, int sr_htotal, |
| 205 | int pixel_size); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 206 | /* clock updates for mode set */ |
| 207 | /* cursor updates */ |
| 208 | /* render clock increase/decrease */ |
| 209 | /* display clock increase/decrease */ |
| 210 | /* pll clock increase/decrease */ |
| 211 | /* clock gating init */ |
| 212 | }; |
| 213 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 214 | struct intel_device_info { |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 215 | u8 gen; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 216 | u8 is_mobile : 1; |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 217 | u8 is_i85x : 1; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 218 | u8 is_i915g : 1; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 219 | u8 is_i945gm : 1; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 220 | u8 is_g33 : 1; |
| 221 | u8 need_gfx_hws : 1; |
| 222 | u8 is_g4x : 1; |
| 223 | u8 is_pineview : 1; |
Chris Wilson | 534843d | 2010-07-05 18:01:46 +0100 | [diff] [blame] | 224 | u8 is_broadwater : 1; |
| 225 | u8 is_crestline : 1; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 226 | u8 has_fbc : 1; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 227 | u8 has_pipe_cxsr : 1; |
| 228 | u8 has_hotplug : 1; |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 229 | u8 cursor_needs_physical : 1; |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 230 | u8 has_overlay : 1; |
| 231 | u8 overlay_needs_physical : 1; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 232 | u8 supports_tv : 1; |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 233 | u8 has_bsd_ring : 1; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 234 | u8 has_blt_ring : 1; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 235 | }; |
| 236 | |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 237 | enum no_fbc_reason { |
Chris Wilson | bed4a67 | 2010-09-11 10:47:47 +0100 | [diff] [blame] | 238 | FBC_NO_OUTPUT, /* no outputs enabled to compress */ |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 239 | FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */ |
| 240 | FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */ |
| 241 | FBC_MODE_TOO_LARGE, /* mode too large for compression */ |
| 242 | FBC_BAD_PLANE, /* fbc not supported on plane */ |
| 243 | FBC_NOT_TILED, /* buffer not tiled */ |
Jesse Barnes | 9c928d1 | 2010-07-23 15:20:00 -0700 | [diff] [blame] | 244 | FBC_MULTIPLE_PIPES, /* more than one pipe active */ |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 245 | }; |
| 246 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 247 | enum intel_pch { |
| 248 | PCH_IBX, /* Ibexpeak PCH */ |
| 249 | PCH_CPT, /* Cougarpoint PCH */ |
| 250 | }; |
| 251 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 252 | #define QUIRK_PIPEA_FORCE (1<<0) |
| 253 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 254 | struct intel_fbdev; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 255 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | typedef struct drm_i915_private { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 257 | struct drm_device *dev; |
| 258 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 259 | const struct intel_device_info *info; |
| 260 | |
Dave Airlie | ac5c4e7 | 2008-12-19 15:38:34 +1000 | [diff] [blame] | 261 | int has_gem; |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 262 | int relative_constants_mode; |
Dave Airlie | ac5c4e7 | 2008-12-19 15:38:34 +1000 | [diff] [blame] | 263 | |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 264 | void __iomem *regs; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 266 | struct intel_gmbus { |
| 267 | struct i2c_adapter adapter; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 268 | struct i2c_adapter *force_bit; |
| 269 | u32 reg0; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 270 | } *gmbus; |
| 271 | |
Dave Airlie | ec2a4c3 | 2009-08-04 11:43:41 +1000 | [diff] [blame] | 272 | struct pci_dev *bridge_dev; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 273 | struct intel_ring_buffer ring[I915_NUM_RINGS]; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 274 | uint32_t next_seqno; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | |
Dave Airlie | 9c8da5e | 2005-07-10 15:38:56 +1000 | [diff] [blame] | 276 | drm_dma_handle_t *status_page_dmah; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | dma_addr_t dma_status_page; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 278 | uint32_t counter; |
Wang Zhenyu | dc7a931 | 2007-06-10 15:58:19 +1000 | [diff] [blame] | 279 | drm_local_map_t hws_map; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 280 | struct drm_i915_gem_object *pwrctx; |
| 281 | struct drm_i915_gem_object *renderctx; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 | |
Jesse Barnes | d765898 | 2009-06-05 14:41:29 +0000 | [diff] [blame] | 283 | struct resource mch_res; |
| 284 | |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 285 | unsigned int cpp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | int back_offset; |
| 287 | int front_offset; |
| 288 | int current_page; |
| 289 | int page_flipping; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | atomic_t irq_received; |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 292 | u32 trace_irq_seqno; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 293 | |
| 294 | /* protects the irq masks */ |
| 295 | spinlock_t irq_lock; |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 296 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 297 | u32 pipestat[2]; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 298 | u32 irq_mask; |
| 299 | u32 gt_irq_mask; |
| 300 | u32 pch_irq_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 302 | u32 hotplug_supported_mask; |
| 303 | struct work_struct hotplug_work; |
| 304 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | int tex_lru_log_granularity; |
| 306 | int allow_batchbuffer; |
| 307 | struct mem_block *agp_heap; |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 308 | unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds; |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 309 | int vblank_pipe; |
Dave Airlie | a3524f1 | 2010-06-06 18:59:41 +1000 | [diff] [blame] | 310 | int num_pipe; |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 311 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 312 | /* For hangcheck timer */ |
Chris Wilson | 576ae4b | 2010-11-12 13:36:26 +0000 | [diff] [blame] | 313 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 314 | struct timer_list hangcheck_timer; |
| 315 | int hangcheck_count; |
| 316 | uint32_t last_acthd; |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 317 | uint32_t last_instdone; |
| 318 | uint32_t last_instdone1; |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 319 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 320 | unsigned long cfb_size; |
| 321 | unsigned long cfb_pitch; |
Chris Wilson | bed4a67 | 2010-09-11 10:47:47 +0100 | [diff] [blame] | 322 | unsigned long cfb_offset; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 323 | int cfb_fence; |
| 324 | int cfb_plane; |
Chris Wilson | bed4a67 | 2010-09-11 10:47:47 +0100 | [diff] [blame] | 325 | int cfb_y; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 326 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 327 | int irq_enabled; |
| 328 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 329 | struct intel_opregion opregion; |
| 330 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 331 | /* overlay */ |
| 332 | struct intel_overlay *overlay; |
| 333 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 334 | /* LVDS info */ |
Chris Wilson | a957355 | 2010-08-22 13:18:16 +0100 | [diff] [blame] | 335 | int backlight_level; /* restore backlight to this value */ |
Chris Wilson | 47356eb | 2011-01-11 17:06:04 +0000 | [diff] [blame] | 336 | bool backlight_enabled; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 337 | struct drm_display_mode *panel_fixed_mode; |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 338 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
| 339 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 340 | |
| 341 | /* Feature bits from the VBIOS */ |
Hannes Eder | 95281e3 | 2008-12-18 15:09:00 +0100 | [diff] [blame] | 342 | unsigned int int_tv_support:1; |
| 343 | unsigned int lvds_dither:1; |
| 344 | unsigned int lvds_vbt:1; |
| 345 | unsigned int int_crt_support:1; |
Kristian Høgsberg | 43565a0 | 2009-02-13 20:56:52 -0500 | [diff] [blame] | 346 | unsigned int lvds_use_ssc:1; |
| 347 | int lvds_ssc_freq; |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 348 | struct { |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 349 | int rate; |
| 350 | int lanes; |
| 351 | int preemphasis; |
| 352 | int vswing; |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 353 | |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 354 | bool initialized; |
| 355 | bool support; |
| 356 | int bpp; |
| 357 | struct edp_power_seq pps; |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 358 | } edp; |
Jesse Barnes | 8966738 | 2010-10-07 16:01:21 -0700 | [diff] [blame] | 359 | bool no_aux_handshake; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 360 | |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 361 | struct notifier_block lid_notifier; |
| 362 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 363 | int crt_ddc_pin; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 364 | struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */ |
| 365 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ |
| 366 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ |
| 367 | |
Li Peng | 9553426 | 2010-05-18 18:58:44 +0800 | [diff] [blame] | 368 | unsigned int fsb_freq, mem_freq, is_ddr3; |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 369 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 370 | spinlock_t error_lock; |
| 371 | struct drm_i915_error_state *first_error; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 372 | struct work_struct error_work; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 373 | struct completion error_completion; |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 374 | struct workqueue_struct *wq; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 375 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 376 | /* Display functions */ |
| 377 | struct drm_i915_display_funcs display; |
| 378 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 379 | /* PCH chipset type */ |
| 380 | enum intel_pch pch_type; |
| 381 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 382 | unsigned long quirks; |
| 383 | |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 384 | /* Register state */ |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 385 | bool modeset_on_lid; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 386 | u8 saveLBB; |
| 387 | u32 saveDSPACNTR; |
| 388 | u32 saveDSPBCNTR; |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 389 | u32 saveDSPARB; |
Peng Li | 461cba2 | 2008-11-18 12:39:02 +0800 | [diff] [blame] | 390 | u32 saveHWS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 391 | u32 savePIPEACONF; |
| 392 | u32 savePIPEBCONF; |
| 393 | u32 savePIPEASRC; |
| 394 | u32 savePIPEBSRC; |
| 395 | u32 saveFPA0; |
| 396 | u32 saveFPA1; |
| 397 | u32 saveDPLL_A; |
| 398 | u32 saveDPLL_A_MD; |
| 399 | u32 saveHTOTAL_A; |
| 400 | u32 saveHBLANK_A; |
| 401 | u32 saveHSYNC_A; |
| 402 | u32 saveVTOTAL_A; |
| 403 | u32 saveVBLANK_A; |
| 404 | u32 saveVSYNC_A; |
| 405 | u32 saveBCLRPAT_A; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 406 | u32 saveTRANSACONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 407 | u32 saveTRANS_HTOTAL_A; |
| 408 | u32 saveTRANS_HBLANK_A; |
| 409 | u32 saveTRANS_HSYNC_A; |
| 410 | u32 saveTRANS_VTOTAL_A; |
| 411 | u32 saveTRANS_VBLANK_A; |
| 412 | u32 saveTRANS_VSYNC_A; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 413 | u32 savePIPEASTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 414 | u32 saveDSPASTRIDE; |
| 415 | u32 saveDSPASIZE; |
| 416 | u32 saveDSPAPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 417 | u32 saveDSPAADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 418 | u32 saveDSPASURF; |
| 419 | u32 saveDSPATILEOFF; |
| 420 | u32 savePFIT_PGM_RATIOS; |
Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 421 | u32 saveBLC_HIST_CTL; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 422 | u32 saveBLC_PWM_CTL; |
| 423 | u32 saveBLC_PWM_CTL2; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 424 | u32 saveBLC_CPU_PWM_CTL; |
| 425 | u32 saveBLC_CPU_PWM_CTL2; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 426 | u32 saveFPB0; |
| 427 | u32 saveFPB1; |
| 428 | u32 saveDPLL_B; |
| 429 | u32 saveDPLL_B_MD; |
| 430 | u32 saveHTOTAL_B; |
| 431 | u32 saveHBLANK_B; |
| 432 | u32 saveHSYNC_B; |
| 433 | u32 saveVTOTAL_B; |
| 434 | u32 saveVBLANK_B; |
| 435 | u32 saveVSYNC_B; |
| 436 | u32 saveBCLRPAT_B; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 437 | u32 saveTRANSBCONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 438 | u32 saveTRANS_HTOTAL_B; |
| 439 | u32 saveTRANS_HBLANK_B; |
| 440 | u32 saveTRANS_HSYNC_B; |
| 441 | u32 saveTRANS_VTOTAL_B; |
| 442 | u32 saveTRANS_VBLANK_B; |
| 443 | u32 saveTRANS_VSYNC_B; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 444 | u32 savePIPEBSTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 445 | u32 saveDSPBSTRIDE; |
| 446 | u32 saveDSPBSIZE; |
| 447 | u32 saveDSPBPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 448 | u32 saveDSPBADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 449 | u32 saveDSPBSURF; |
| 450 | u32 saveDSPBTILEOFF; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 451 | u32 saveVGA0; |
| 452 | u32 saveVGA1; |
| 453 | u32 saveVGA_PD; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 454 | u32 saveVGACNTRL; |
| 455 | u32 saveADPA; |
| 456 | u32 saveLVDS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 457 | u32 savePP_ON_DELAYS; |
| 458 | u32 savePP_OFF_DELAYS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 459 | u32 saveDVOA; |
| 460 | u32 saveDVOB; |
| 461 | u32 saveDVOC; |
| 462 | u32 savePP_ON; |
| 463 | u32 savePP_OFF; |
| 464 | u32 savePP_CONTROL; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 465 | u32 savePP_DIVISOR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 466 | u32 savePFIT_CONTROL; |
| 467 | u32 save_palette_a[256]; |
| 468 | u32 save_palette_b[256]; |
Jesse Barnes | 06027f9 | 2009-10-05 13:47:26 -0700 | [diff] [blame] | 469 | u32 saveDPFC_CB_BASE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 470 | u32 saveFBC_CFB_BASE; |
| 471 | u32 saveFBC_LL_BASE; |
| 472 | u32 saveFBC_CONTROL; |
| 473 | u32 saveFBC_CONTROL2; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 474 | u32 saveIER; |
| 475 | u32 saveIIR; |
| 476 | u32 saveIMR; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 477 | u32 saveDEIER; |
| 478 | u32 saveDEIMR; |
| 479 | u32 saveGTIER; |
| 480 | u32 saveGTIMR; |
| 481 | u32 saveFDI_RXA_IMR; |
| 482 | u32 saveFDI_RXB_IMR; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 483 | u32 saveCACHE_MODE_0; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 484 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 485 | u32 saveSWF0[16]; |
| 486 | u32 saveSWF1[16]; |
| 487 | u32 saveSWF2[3]; |
| 488 | u8 saveMSR; |
| 489 | u8 saveSR[8]; |
Jesse Barnes | 123f794 | 2008-02-07 11:15:20 -0800 | [diff] [blame] | 490 | u8 saveGR[25]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 491 | u8 saveAR_INDEX; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 492 | u8 saveAR[21]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 493 | u8 saveDACMASK; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 494 | u8 saveCR[37]; |
Keith Packard | 79f11c1 | 2009-04-30 14:43:44 -0700 | [diff] [blame] | 495 | uint64_t saveFENCE[16]; |
Eric Anholt | 1fd1c62 | 2009-06-03 07:26:58 +0000 | [diff] [blame] | 496 | u32 saveCURACNTR; |
| 497 | u32 saveCURAPOS; |
| 498 | u32 saveCURABASE; |
| 499 | u32 saveCURBCNTR; |
| 500 | u32 saveCURBPOS; |
| 501 | u32 saveCURBBASE; |
| 502 | u32 saveCURSIZE; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 503 | u32 saveDP_B; |
| 504 | u32 saveDP_C; |
| 505 | u32 saveDP_D; |
| 506 | u32 savePIPEA_GMCH_DATA_M; |
| 507 | u32 savePIPEB_GMCH_DATA_M; |
| 508 | u32 savePIPEA_GMCH_DATA_N; |
| 509 | u32 savePIPEB_GMCH_DATA_N; |
| 510 | u32 savePIPEA_DP_LINK_M; |
| 511 | u32 savePIPEB_DP_LINK_M; |
| 512 | u32 savePIPEA_DP_LINK_N; |
| 513 | u32 savePIPEB_DP_LINK_N; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 514 | u32 saveFDI_RXA_CTL; |
| 515 | u32 saveFDI_TXA_CTL; |
| 516 | u32 saveFDI_RXB_CTL; |
| 517 | u32 saveFDI_TXB_CTL; |
| 518 | u32 savePFA_CTL_1; |
| 519 | u32 savePFB_CTL_1; |
| 520 | u32 savePFA_WIN_SZ; |
| 521 | u32 savePFB_WIN_SZ; |
| 522 | u32 savePFA_WIN_POS; |
| 523 | u32 savePFB_WIN_POS; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 524 | u32 savePCH_DREF_CONTROL; |
| 525 | u32 saveDISP_ARB_CTL; |
| 526 | u32 savePIPEA_DATA_M1; |
| 527 | u32 savePIPEA_DATA_N1; |
| 528 | u32 savePIPEA_LINK_M1; |
| 529 | u32 savePIPEA_LINK_N1; |
| 530 | u32 savePIPEB_DATA_M1; |
| 531 | u32 savePIPEB_DATA_N1; |
| 532 | u32 savePIPEB_LINK_M1; |
| 533 | u32 savePIPEB_LINK_N1; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 534 | u32 saveMCHBAR_RENDER_STANDBY; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 535 | |
| 536 | struct { |
Daniel Vetter | 1996675 | 2010-09-06 20:08:44 +0200 | [diff] [blame] | 537 | /** Bridge to intel-gtt-ko */ |
Chris Wilson | c64f7ba | 2010-11-23 14:24:24 +0000 | [diff] [blame] | 538 | const struct intel_gtt *gtt; |
Daniel Vetter | 1996675 | 2010-09-06 20:08:44 +0200 | [diff] [blame] | 539 | /** Memory allocator for GTT stolen memory */ |
Chris Wilson | fe669bf | 2010-11-23 12:09:30 +0000 | [diff] [blame] | 540 | struct drm_mm stolen; |
Daniel Vetter | 1996675 | 2010-09-06 20:08:44 +0200 | [diff] [blame] | 541 | /** Memory allocator for GTT */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 542 | struct drm_mm gtt_space; |
Daniel Vetter | 93a37f2 | 2010-11-05 20:24:53 +0100 | [diff] [blame] | 543 | /** List of all objects in gtt_space. Used to restore gtt |
| 544 | * mappings on resume */ |
| 545 | struct list_head gtt_list; |
Daniel Vetter | a6e0aa4 | 2010-09-16 15:45:15 +0200 | [diff] [blame] | 546 | /** End of mappable part of GTT */ |
| 547 | unsigned long gtt_mappable_end; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 548 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 549 | struct io_mapping *gtt_mapping; |
Eric Anholt | ab657db1 | 2009-01-23 12:57:47 -0800 | [diff] [blame] | 550 | int gtt_mtrr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 551 | |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 552 | struct shrinker inactive_shrinker; |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 553 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 554 | /** |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 555 | * List of objects currently involved in rendering. |
| 556 | * |
| 557 | * Includes buffers having the contents of their GPU caches |
| 558 | * flushed, not necessarily primitives. last_rendering_seqno |
| 559 | * represents when the rendering involved will be completed. |
| 560 | * |
| 561 | * A reference is held on the buffer while on this list. |
| 562 | */ |
| 563 | struct list_head active_list; |
| 564 | |
| 565 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 566 | * List of objects which are not in the ringbuffer but which |
| 567 | * still have a write_domain which needs to be flushed before |
| 568 | * unbinding. |
| 569 | * |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 570 | * last_rendering_seqno is 0 while an object is in this list. |
| 571 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 572 | * A reference is held on the buffer while on this list. |
| 573 | */ |
| 574 | struct list_head flushing_list; |
| 575 | |
| 576 | /** |
| 577 | * LRU list of objects which are not in the ringbuffer and |
| 578 | * are ready to unbind, but are still in the GTT. |
| 579 | * |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 580 | * last_rendering_seqno is 0 while an object is in this list. |
| 581 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 582 | * A reference is not held on the buffer while on this list, |
| 583 | * as merely being GTT-bound shouldn't prevent its being |
| 584 | * freed, and we'll pull it off the list in the free path. |
| 585 | */ |
| 586 | struct list_head inactive_list; |
| 587 | |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 588 | /** |
| 589 | * LRU list of objects which are not in the ringbuffer but |
| 590 | * are still pinned in the GTT. |
| 591 | */ |
| 592 | struct list_head pinned_list; |
| 593 | |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 594 | /** LRU list of objects with fence regs on them. */ |
| 595 | struct list_head fence_list; |
| 596 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 597 | /** |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 598 | * List of objects currently pending being freed. |
| 599 | * |
| 600 | * These objects are no longer in use, but due to a signal |
| 601 | * we were prevented from freeing them at the appointed time. |
| 602 | */ |
| 603 | struct list_head deferred_free_list; |
| 604 | |
| 605 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 606 | * We leave the user IRQ off as much as possible, |
| 607 | * but this means that requests will finish and never |
| 608 | * be retired once the system goes idle. Set a timer to |
| 609 | * fire periodically while the ring is running. When it |
| 610 | * fires, go retire requests. |
| 611 | */ |
| 612 | struct delayed_work retire_work; |
| 613 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 614 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 615 | * Flag if the X Server, and thus DRM, is not currently in |
| 616 | * control of the device. |
| 617 | * |
| 618 | * This is set between LeaveVT and EnterVT. It needs to be |
| 619 | * replaced with a semaphore. It also needs to be |
| 620 | * transitioned away from for kernel modesetting. |
| 621 | */ |
| 622 | int suspended; |
| 623 | |
| 624 | /** |
| 625 | * Flag if the hardware appears to be wedged. |
| 626 | * |
| 627 | * This is set when attempts to idle the device timeout. |
| 628 | * It prevents command submission from occuring and makes |
| 629 | * every pending request fail |
| 630 | */ |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 631 | atomic_t wedged; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 632 | |
| 633 | /** Bit 6 swizzling required for X tiling */ |
| 634 | uint32_t bit_6_swizzle_x; |
| 635 | /** Bit 6 swizzling required for Y tiling */ |
| 636 | uint32_t bit_6_swizzle_y; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 637 | |
| 638 | /* storage for physical objects */ |
| 639 | struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT]; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 640 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 641 | /* accounting, useful for userland debugging */ |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 642 | size_t gtt_total; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 643 | size_t mappable_gtt_total; |
| 644 | size_t object_memory; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 645 | u32 object_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 646 | } mm; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 647 | struct sdvo_device_mapping sdvo_mappings[2]; |
Zhao Yakui | a3e17eb | 2009-10-10 10:42:37 +0800 | [diff] [blame] | 648 | /* indicate whether the LVDS_BORDER should be enabled or not */ |
| 649 | unsigned int lvds_border_bits; |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 650 | /* Panel fitter placement and size for Ironlake+ */ |
| 651 | u32 pch_pf_pos, pch_pf_size; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 652 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 653 | struct drm_crtc *plane_to_crtc_mapping[2]; |
| 654 | struct drm_crtc *pipe_to_crtc_mapping[2]; |
| 655 | wait_queue_head_t pending_flip_queue; |
Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 656 | bool flip_pending_is_done; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 657 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 658 | /* Reclocking support */ |
| 659 | bool render_reclock_avail; |
| 660 | bool lvds_downclock_avail; |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 661 | /* indicates the reduced downclock for LVDS*/ |
| 662 | int lvds_downclock; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 663 | struct work_struct idle_work; |
| 664 | struct timer_list idle_timer; |
| 665 | bool busy; |
| 666 | u16 orig_clock; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 667 | int child_dev_num; |
| 668 | struct child_device_config *child_dev; |
Zhao Yakui | a256537 | 2009-12-11 09:26:11 +0800 | [diff] [blame] | 669 | struct drm_connector *int_lvds_connector; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 670 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 671 | bool mchbar_need_disable; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 672 | |
| 673 | u8 cur_delay; |
| 674 | u8 min_delay; |
| 675 | u8 max_delay; |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 676 | u8 fmax; |
| 677 | u8 fstart; |
| 678 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 679 | u64 last_count1; |
| 680 | unsigned long last_time1; |
| 681 | u64 last_count2; |
| 682 | struct timespec last_time2; |
| 683 | unsigned long gfx_power; |
| 684 | int c_m; |
| 685 | int r_t; |
| 686 | u8 corr; |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 687 | spinlock_t *mchdev_lock; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 688 | |
| 689 | enum no_fbc_reason no_fbc_reason; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 690 | |
Jesse Barnes | 20bf377 | 2010-04-21 11:39:22 -0700 | [diff] [blame] | 691 | struct drm_mm_node *compressed_fb; |
| 692 | struct drm_mm_node *compressed_llb; |
Eric Anholt | 34dc4d4 | 2010-05-07 14:30:03 -0700 | [diff] [blame] | 693 | |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 694 | unsigned long last_gpu_reset; |
| 695 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 696 | /* list of fbdev register on this device */ |
| 697 | struct intel_fbdev *fbdev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 | } drm_i915_private_t; |
| 699 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 700 | struct drm_i915_gem_object { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 701 | struct drm_gem_object base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 702 | |
| 703 | /** Current space allocated to this object in the GTT, if any. */ |
| 704 | struct drm_mm_node *gtt_space; |
Daniel Vetter | 93a37f2 | 2010-11-05 20:24:53 +0100 | [diff] [blame] | 705 | struct list_head gtt_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 706 | |
| 707 | /** This object's place on the active/flushing/inactive lists */ |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 708 | struct list_head ring_list; |
| 709 | struct list_head mm_list; |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 710 | /** This object's place on GPU write list */ |
| 711 | struct list_head gpu_write_list; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 712 | /** This object's place in the batchbuffer or on the eviction list */ |
| 713 | struct list_head exec_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 714 | |
| 715 | /** |
| 716 | * This is set if the object is on the active or flushing lists |
| 717 | * (has pending rendering), and is not set if it's on inactive (ready |
| 718 | * to be unbound). |
| 719 | */ |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 720 | unsigned int active : 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 721 | |
| 722 | /** |
| 723 | * This is set if the object has been written to since last bound |
| 724 | * to the GTT |
| 725 | */ |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 726 | unsigned int dirty : 1; |
| 727 | |
| 728 | /** |
Chris Wilson | 87ca9c8 | 2010-12-02 09:42:56 +0000 | [diff] [blame] | 729 | * This is set if the object has been written to since the last |
| 730 | * GPU flush. |
| 731 | */ |
| 732 | unsigned int pending_gpu_write : 1; |
| 733 | |
| 734 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 735 | * Fence register bits (if any) for this object. Will be set |
| 736 | * as needed when mapped into the GTT. |
| 737 | * Protected by dev->struct_mutex. |
| 738 | * |
| 739 | * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE) |
| 740 | */ |
Chris Wilson | 11824e8 | 2010-06-06 15:40:18 +0100 | [diff] [blame] | 741 | signed int fence_reg : 5; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 742 | |
| 743 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 744 | * Advice: are the backing pages purgeable? |
| 745 | */ |
| 746 | unsigned int madv : 2; |
| 747 | |
| 748 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 749 | * Current tiling mode for the object. |
| 750 | */ |
| 751 | unsigned int tiling_mode : 2; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 752 | unsigned int tiling_changed : 1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 753 | |
| 754 | /** How many users have pinned this object in GTT space. The following |
| 755 | * users can each hold at most one reference: pwrite/pread, pin_ioctl |
| 756 | * (via user_pin_count), execbuffer (objects are not allowed multiple |
| 757 | * times for the same batchbuffer), and the framebuffer code. When |
| 758 | * switching/pageflipping, the framebuffer code has at most two buffers |
| 759 | * pinned per crtc. |
| 760 | * |
| 761 | * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3 |
| 762 | * bits with absolutely no headroom. So use 4 bits. */ |
Chris Wilson | 11824e8 | 2010-06-06 15:40:18 +0100 | [diff] [blame] | 763 | unsigned int pin_count : 4; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 764 | #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 765 | |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 766 | /** |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 767 | * Is the object at the current location in the gtt mappable and |
| 768 | * fenceable? Used to avoid costly recalculations. |
| 769 | */ |
| 770 | unsigned int map_and_fenceable : 1; |
| 771 | |
| 772 | /** |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 773 | * Whether the current gtt mapping needs to be mappable (and isn't just |
| 774 | * mappable by accident). Track pin and fault separate for a more |
| 775 | * accurate mappable working set. |
| 776 | */ |
| 777 | unsigned int fault_mappable : 1; |
| 778 | unsigned int pin_mappable : 1; |
| 779 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 780 | /* |
| 781 | * Is the GPU currently using a fence to access this buffer, |
| 782 | */ |
| 783 | unsigned int pending_fenced_gpu_access:1; |
| 784 | unsigned int fenced_gpu_access:1; |
| 785 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 786 | struct page **pages; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 787 | |
| 788 | /** |
Daniel Vetter | 185cbcb | 2010-11-06 12:12:35 +0100 | [diff] [blame] | 789 | * DMAR support |
| 790 | */ |
| 791 | struct scatterlist *sg_list; |
| 792 | int num_sg; |
| 793 | |
| 794 | /** |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 795 | * Used for performing relocations during execbuffer insertion. |
| 796 | */ |
| 797 | struct hlist_node exec_node; |
| 798 | unsigned long exec_handle; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 799 | struct drm_i915_gem_exec_object2 *exec_entry; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 800 | |
| 801 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 802 | * Current offset of the object in GTT space. |
| 803 | * |
| 804 | * This is the same as gtt_space->start |
| 805 | */ |
| 806 | uint32_t gtt_offset; |
Chris Wilson | e67b8ce | 2009-09-14 16:50:26 +0100 | [diff] [blame] | 807 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 808 | /** Breadcrumb of last rendering to the buffer. */ |
| 809 | uint32_t last_rendering_seqno; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 810 | struct intel_ring_buffer *ring; |
| 811 | |
| 812 | /** Breadcrumb of last fenced GPU access to the buffer. */ |
| 813 | uint32_t last_fenced_seqno; |
| 814 | struct intel_ring_buffer *last_fenced_ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 815 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 816 | /** Current tiling stride for the object, if it's tiled. */ |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 817 | uint32_t stride; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 818 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 819 | /** Record of address bit 17 of each page at last unbind. */ |
Chris Wilson | d312ec2 | 2010-06-06 15:40:22 +0100 | [diff] [blame] | 820 | unsigned long *bit_17; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 821 | |
Keith Packard | ba1eb1d | 2008-10-14 19:55:10 -0700 | [diff] [blame] | 822 | /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */ |
| 823 | uint32_t agp_type; |
| 824 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 825 | /** |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 826 | * If present, while GEM_DOMAIN_CPU is in the read domain this array |
| 827 | * flags which individual pages are valid. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 828 | */ |
| 829 | uint8_t *page_cpu_valid; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 830 | |
| 831 | /** User space pin count and filp owning the pin */ |
| 832 | uint32_t user_pin_count; |
| 833 | struct drm_file *pin_filp; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 834 | |
| 835 | /** for phy allocated objects */ |
| 836 | struct drm_i915_gem_phys_object *phys_obj; |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 837 | |
| 838 | /** |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 839 | * Number of crtcs where this object is currently the fb, but |
| 840 | * will be page flipped away on the next vblank. When it |
| 841 | * reaches 0, dev_priv->pending_flip_queue will be woken up. |
| 842 | */ |
| 843 | atomic_t pending_flip; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 844 | }; |
| 845 | |
Daniel Vetter | 62b8b21 | 2010-04-09 19:05:08 +0000 | [diff] [blame] | 846 | #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base) |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 847 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 848 | /** |
| 849 | * Request queue structure. |
| 850 | * |
| 851 | * The request queue allows us to note sequence numbers that have been emitted |
| 852 | * and may be associated with active buffers to be retired. |
| 853 | * |
| 854 | * By keeping this list, we can avoid having to do questionable |
| 855 | * sequence-number comparisons on buffer last_rendering_seqnos, and associate |
| 856 | * an emission time with seqnos for tracking how far ahead of the GPU we are. |
| 857 | */ |
| 858 | struct drm_i915_gem_request { |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 859 | /** On Which ring this request was generated */ |
| 860 | struct intel_ring_buffer *ring; |
| 861 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 862 | /** GEM sequence number associated with this request. */ |
| 863 | uint32_t seqno; |
| 864 | |
| 865 | /** Time at which this request was emitted, in jiffies. */ |
| 866 | unsigned long emitted_jiffies; |
| 867 | |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 868 | /** global list entry for this request */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 869 | struct list_head list; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 870 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 871 | struct drm_i915_file_private *file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 872 | /** file_priv list entry for this request */ |
| 873 | struct list_head client_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 874 | }; |
| 875 | |
| 876 | struct drm_i915_file_private { |
| 877 | struct { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 878 | struct spinlock lock; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 879 | struct list_head request_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 880 | } mm; |
| 881 | }; |
| 882 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 883 | enum intel_chip_family { |
| 884 | CHIP_I8XX = 0x01, |
| 885 | CHIP_I9XX = 0x02, |
| 886 | CHIP_I915 = 0x04, |
| 887 | CHIP_I965 = 0x08, |
| 888 | }; |
| 889 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 890 | #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info) |
| 891 | |
| 892 | #define IS_I830(dev) ((dev)->pci_device == 0x3577) |
| 893 | #define IS_845G(dev) ((dev)->pci_device == 0x2562) |
| 894 | #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x) |
| 895 | #define IS_I865G(dev) ((dev)->pci_device == 0x2572) |
| 896 | #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g) |
| 897 | #define IS_I915GM(dev) ((dev)->pci_device == 0x2592) |
| 898 | #define IS_I945G(dev) ((dev)->pci_device == 0x2772) |
| 899 | #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm) |
| 900 | #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater) |
| 901 | #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline) |
| 902 | #define IS_GM45(dev) ((dev)->pci_device == 0x2A42) |
| 903 | #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x) |
| 904 | #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001) |
| 905 | #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011) |
| 906 | #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview) |
| 907 | #define IS_G33(dev) (INTEL_INFO(dev)->is_g33) |
| 908 | #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042) |
| 909 | #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046) |
| 910 | #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile) |
| 911 | |
| 912 | #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2) |
| 913 | #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3) |
| 914 | #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4) |
| 915 | #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5) |
| 916 | #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6) |
| 917 | |
| 918 | #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring) |
| 919 | #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring) |
| 920 | #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws) |
| 921 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 922 | #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 923 | #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical) |
| 924 | |
| 925 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 926 | * rows, which changed the alignment requirements and fence programming. |
| 927 | */ |
| 928 | #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \ |
| 929 | IS_I915GM(dev))) |
| 930 | #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) |
| 931 | #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
| 932 | #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
| 933 | #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev)) |
| 934 | #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv) |
| 935 | #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug) |
| 936 | /* dsparb controlled by hw only */ |
| 937 | #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev)) |
| 938 | |
| 939 | #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2) |
| 940 | #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr) |
| 941 | #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 942 | |
| 943 | #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev)) |
| 944 | #define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev)) |
| 945 | |
| 946 | #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type) |
| 947 | #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT) |
| 948 | #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX) |
| 949 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 950 | #include "i915_trace.h" |
| 951 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 952 | extern struct drm_ioctl_desc i915_ioctls[]; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 953 | extern int i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 954 | extern unsigned int i915_fbpercrtc; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 955 | extern unsigned int i915_powersave; |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 956 | extern unsigned int i915_lvds_downclock; |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame^] | 957 | extern unsigned int i915_panel_use_ssc; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 958 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 959 | extern int i915_suspend(struct drm_device *dev, pm_message_t state); |
| 960 | extern int i915_resume(struct drm_device *dev); |
Ben Gamari | 1341d65 | 2009-09-14 17:48:42 -0400 | [diff] [blame] | 961 | extern void i915_save_display(struct drm_device *dev); |
| 962 | extern void i915_restore_display(struct drm_device *dev); |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 963 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); |
| 964 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); |
| 965 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 966 | /* i915_dma.c */ |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 967 | extern void i915_kernel_lost_context(struct drm_device * dev); |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 968 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 969 | extern int i915_driver_unload(struct drm_device *); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 970 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 971 | extern void i915_driver_lastclose(struct drm_device * dev); |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 972 | extern void i915_driver_preclose(struct drm_device *dev, |
| 973 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 974 | extern void i915_driver_postclose(struct drm_device *dev, |
| 975 | struct drm_file *file_priv); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 976 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 977 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
| 978 | unsigned long arg); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 979 | extern int i915_emit_box(struct drm_device *dev, |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 980 | struct drm_clip_rect *box, |
| 981 | int DR1, int DR4); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 982 | extern int i915_reset(struct drm_device *dev, u8 flags); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 983 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
| 984 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); |
| 985 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); |
| 986 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); |
| 987 | |
Dave Airlie | af6061a | 2008-05-07 12:15:39 +1000 | [diff] [blame] | 988 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 989 | /* i915_irq.c */ |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 990 | void i915_hangcheck_elapsed(unsigned long data); |
Chris Wilson | 527f9e9 | 2010-11-11 01:16:58 +0000 | [diff] [blame] | 991 | void i915_handle_error(struct drm_device *dev, bool wedged); |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 992 | extern int i915_irq_emit(struct drm_device *dev, void *data, |
| 993 | struct drm_file *file_priv); |
| 994 | extern int i915_irq_wait(struct drm_device *dev, void *data, |
| 995 | struct drm_file *file_priv); |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 996 | void i915_trace_irq_get(struct drm_device *dev, u32 seqno); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 997 | extern void i915_enable_interrupt (struct drm_device *dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 998 | |
| 999 | extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1000 | extern void i915_driver_irq_preinstall(struct drm_device * dev); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1001 | extern int i915_driver_irq_postinstall(struct drm_device *dev); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1002 | extern void i915_driver_irq_uninstall(struct drm_device * dev); |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 1003 | extern int i915_vblank_pipe_set(struct drm_device *dev, void *data, |
| 1004 | struct drm_file *file_priv); |
| 1005 | extern int i915_vblank_pipe_get(struct drm_device *dev, void *data, |
| 1006 | struct drm_file *file_priv); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1007 | extern int i915_enable_vblank(struct drm_device *dev, int crtc); |
| 1008 | extern void i915_disable_vblank(struct drm_device *dev, int crtc); |
| 1009 | extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 1010 | extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc); |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 1011 | extern int i915_vblank_swap(struct drm_device *dev, void *data, |
| 1012 | struct drm_file *file_priv); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1013 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1014 | void |
| 1015 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); |
| 1016 | |
| 1017 | void |
| 1018 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); |
| 1019 | |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 1020 | void intel_enable_asle (struct drm_device *dev); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 1021 | int i915_get_vblank_timestamp(struct drm_device *dev, int crtc, |
| 1022 | int *max_error, |
| 1023 | struct timeval *vblank_time, |
| 1024 | unsigned flags); |
| 1025 | |
| 1026 | int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, |
| 1027 | int *vpos, int *hpos); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 1028 | |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1029 | #ifdef CONFIG_DEBUG_FS |
| 1030 | extern void i915_destroy_error_state(struct drm_device *dev); |
| 1031 | #else |
| 1032 | #define i915_destroy_error_state(x) |
| 1033 | #endif |
| 1034 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1035 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1036 | /* i915_mem.c */ |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 1037 | extern int i915_mem_alloc(struct drm_device *dev, void *data, |
| 1038 | struct drm_file *file_priv); |
| 1039 | extern int i915_mem_free(struct drm_device *dev, void *data, |
| 1040 | struct drm_file *file_priv); |
| 1041 | extern int i915_mem_init_heap(struct drm_device *dev, void *data, |
| 1042 | struct drm_file *file_priv); |
| 1043 | extern int i915_mem_destroy_heap(struct drm_device *dev, void *data, |
| 1044 | struct drm_file *file_priv); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1045 | extern void i915_mem_takedown(struct mem_block **heap); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1046 | extern void i915_mem_release(struct drm_device * dev, |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 1047 | struct drm_file *file_priv, struct mem_block *heap); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1048 | /* i915_gem.c */ |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 1049 | int i915_gem_check_is_wedged(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1050 | int i915_gem_init_ioctl(struct drm_device *dev, void *data, |
| 1051 | struct drm_file *file_priv); |
| 1052 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 1053 | struct drm_file *file_priv); |
| 1054 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 1055 | struct drm_file *file_priv); |
| 1056 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 1057 | struct drm_file *file_priv); |
| 1058 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 1059 | struct drm_file *file_priv); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1060 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1061 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1062 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 1063 | struct drm_file *file_priv); |
| 1064 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 1065 | struct drm_file *file_priv); |
| 1066 | int i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 1067 | struct drm_file *file_priv); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 1068 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 1069 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1070 | int i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
| 1071 | struct drm_file *file_priv); |
| 1072 | int i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
| 1073 | struct drm_file *file_priv); |
| 1074 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 1075 | struct drm_file *file_priv); |
| 1076 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 1077 | struct drm_file *file_priv); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1078 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 1079 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1080 | int i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 1081 | struct drm_file *file_priv); |
| 1082 | int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 1083 | struct drm_file *file_priv); |
| 1084 | int i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 1085 | struct drm_file *file_priv); |
| 1086 | int i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 1087 | struct drm_file *file_priv); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 1088 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 1089 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1090 | void i915_gem_load(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1091 | int i915_gem_init_object(struct drm_gem_object *obj); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 1092 | int __must_check i915_gem_flush_ring(struct drm_device *dev, |
| 1093 | struct intel_ring_buffer *ring, |
| 1094 | uint32_t invalidate_domains, |
| 1095 | uint32_t flush_domains); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1096 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 1097 | size_t size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1098 | void i915_gem_free_object(struct drm_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1099 | int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj, |
| 1100 | uint32_t alignment, |
| 1101 | bool map_and_fenceable); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1102 | void i915_gem_object_unpin(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1103 | int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1104 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1105 | void i915_gem_lastclose(struct drm_device *dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1106 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1107 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); |
| 1108 | int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 1109 | bool interruptible); |
| 1110 | void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj, |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1111 | struct intel_ring_buffer *ring, |
| 1112 | u32 seqno); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1113 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1114 | /** |
| 1115 | * Returns true if seq1 is later than seq2. |
| 1116 | */ |
| 1117 | static inline bool |
| 1118 | i915_seqno_passed(uint32_t seq1, uint32_t seq2) |
| 1119 | { |
| 1120 | return (int32_t)(seq1 - seq2) >= 0; |
| 1121 | } |
| 1122 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1123 | static inline u32 |
| 1124 | i915_gem_next_request_seqno(struct drm_device *dev, |
| 1125 | struct intel_ring_buffer *ring) |
| 1126 | { |
| 1127 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1128 | return ring->outstanding_lazy_request = dev_priv->next_seqno; |
| 1129 | } |
| 1130 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 1131 | int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj, |
| 1132 | struct intel_ring_buffer *pipelined, |
| 1133 | bool interruptible); |
| 1134 | int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1135 | |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1136 | void i915_gem_retire_requests(struct drm_device *dev); |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 1137 | void i915_gem_reset(struct drm_device *dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1138 | void i915_gem_clflush_object(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1139 | int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj, |
| 1140 | uint32_t read_domains, |
| 1141 | uint32_t write_domain); |
| 1142 | int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj, |
| 1143 | bool interruptible); |
| 1144 | int __must_check i915_gem_init_ringbuffer(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1145 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1146 | void i915_gem_do_init(struct drm_device *dev, |
| 1147 | unsigned long start, |
| 1148 | unsigned long mappable_end, |
| 1149 | unsigned long end); |
| 1150 | int __must_check i915_gpu_idle(struct drm_device *dev); |
| 1151 | int __must_check i915_gem_idle(struct drm_device *dev); |
| 1152 | int __must_check i915_add_request(struct drm_device *dev, |
| 1153 | struct drm_file *file_priv, |
| 1154 | struct drm_i915_gem_request *request, |
| 1155 | struct intel_ring_buffer *ring); |
| 1156 | int __must_check i915_do_wait_request(struct drm_device *dev, |
| 1157 | uint32_t seqno, |
| 1158 | bool interruptible, |
| 1159 | struct intel_ring_buffer *ring); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1160 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1161 | int __must_check |
| 1162 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, |
| 1163 | bool write); |
| 1164 | int __must_check |
| 1165 | i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj, |
| 1166 | struct intel_ring_buffer *pipelined); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1167 | int i915_gem_attach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1168 | struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 1169 | int id, |
| 1170 | int align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1171 | void i915_gem_detach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1172 | struct drm_i915_gem_object *obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1173 | void i915_gem_free_all_phys_object(struct drm_device *dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1174 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1175 | |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1176 | /* i915_gem_gtt.c */ |
| 1177 | void i915_gem_restore_gtt_mappings(struct drm_device *dev); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1178 | int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1179 | void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj); |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1180 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 1181 | /* i915_gem_evict.c */ |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1182 | int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size, |
| 1183 | unsigned alignment, bool mappable); |
| 1184 | int __must_check i915_gem_evict_everything(struct drm_device *dev, |
| 1185 | bool purgeable_only); |
| 1186 | int __must_check i915_gem_evict_inactive(struct drm_device *dev, |
| 1187 | bool purgeable_only); |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 1188 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1189 | /* i915_gem_tiling.c */ |
| 1190 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1191 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj); |
| 1192 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1193 | |
| 1194 | /* i915_gem_debug.c */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1195 | void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1196 | const char *where, uint32_t mark); |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1197 | #if WATCH_LISTS |
| 1198 | int i915_verify_lists(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1199 | #else |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1200 | #define i915_verify_lists(dev) 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1201 | #endif |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1202 | void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj, |
| 1203 | int handle); |
| 1204 | void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1205 | const char *where, uint32_t mark); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1206 | |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 1207 | /* i915_debugfs.c */ |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 1208 | int i915_debugfs_init(struct drm_minor *minor); |
| 1209 | void i915_debugfs_cleanup(struct drm_minor *minor); |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 1210 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 1211 | /* i915_suspend.c */ |
| 1212 | extern int i915_save_state(struct drm_device *dev); |
| 1213 | extern int i915_restore_state(struct drm_device *dev); |
| 1214 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1215 | /* i915_suspend.c */ |
| 1216 | extern int i915_save_state(struct drm_device *dev); |
| 1217 | extern int i915_restore_state(struct drm_device *dev); |
| 1218 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1219 | /* intel_i2c.c */ |
| 1220 | extern int intel_setup_gmbus(struct drm_device *dev); |
| 1221 | extern void intel_teardown_gmbus(struct drm_device *dev); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1222 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); |
| 1223 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); |
Chris Wilson | b8232e9 | 2010-09-28 16:41:32 +0100 | [diff] [blame] | 1224 | extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) |
| 1225 | { |
| 1226 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; |
| 1227 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1228 | extern void intel_i2c_reset(struct drm_device *dev); |
| 1229 | |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 1230 | /* intel_opregion.c */ |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1231 | extern int intel_opregion_setup(struct drm_device *dev); |
| 1232 | #ifdef CONFIG_ACPI |
| 1233 | extern void intel_opregion_init(struct drm_device *dev); |
| 1234 | extern void intel_opregion_fini(struct drm_device *dev); |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 1235 | extern void intel_opregion_asle_intr(struct drm_device *dev); |
| 1236 | extern void intel_opregion_gse_intr(struct drm_device *dev); |
| 1237 | extern void intel_opregion_enable_asle(struct drm_device *dev); |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 1238 | #else |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1239 | static inline void intel_opregion_init(struct drm_device *dev) { return; } |
| 1240 | static inline void intel_opregion_fini(struct drm_device *dev) { return; } |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 1241 | static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; } |
| 1242 | static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; } |
| 1243 | static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; } |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 1244 | #endif |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 1245 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 1246 | /* intel_acpi.c */ |
| 1247 | #ifdef CONFIG_ACPI |
| 1248 | extern void intel_register_dsm_handler(void); |
| 1249 | extern void intel_unregister_dsm_handler(void); |
| 1250 | #else |
| 1251 | static inline void intel_register_dsm_handler(void) { return; } |
| 1252 | static inline void intel_unregister_dsm_handler(void) { return; } |
| 1253 | #endif /* CONFIG_ACPI */ |
| 1254 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1255 | /* modesetting */ |
| 1256 | extern void intel_modeset_init(struct drm_device *dev); |
| 1257 | extern void intel_modeset_cleanup(struct drm_device *dev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 1258 | extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state); |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 1259 | extern void i8xx_disable_fbc(struct drm_device *dev); |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 1260 | extern void g4x_disable_fbc(struct drm_device *dev); |
Zhao Yakui | b52eb4d | 2010-06-12 14:32:27 +0800 | [diff] [blame] | 1261 | extern void ironlake_disable_fbc(struct drm_device *dev); |
Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 1262 | extern void intel_disable_fbc(struct drm_device *dev); |
| 1263 | extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval); |
| 1264 | extern bool intel_fbc_enabled(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 1265 | extern bool ironlake_set_drps(struct drm_device *dev, u8 val); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 1266 | extern void ironlake_enable_rc6(struct drm_device *dev); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 1267 | extern void gen6_set_rps(struct drm_device *dev, u8 val); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1268 | extern void intel_detect_pch (struct drm_device *dev); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1269 | extern int intel_trans_dp_port_sel (struct drm_crtc *crtc); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1270 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1271 | /* overlay */ |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1272 | #ifdef CONFIG_DEBUG_FS |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1273 | extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev); |
| 1274 | extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 1275 | |
| 1276 | extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev); |
| 1277 | extern void intel_display_print_error_state(struct seq_file *m, |
| 1278 | struct drm_device *dev, |
| 1279 | struct intel_display_error_state *error); |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1280 | #endif |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1281 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1282 | #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS]) |
| 1283 | |
| 1284 | #define BEGIN_LP_RING(n) \ |
| 1285 | intel_ring_begin(LP_RING(dev_priv), (n)) |
| 1286 | |
| 1287 | #define OUT_RING(x) \ |
| 1288 | intel_ring_emit(LP_RING(dev_priv), x) |
| 1289 | |
| 1290 | #define ADVANCE_LP_RING() \ |
| 1291 | intel_ring_advance(LP_RING(dev_priv)) |
| 1292 | |
Eric Anholt | 546b097 | 2008-09-01 16:45:29 -0700 | [diff] [blame] | 1293 | /** |
| 1294 | * Lock test for when it's just for synchronization of ring access. |
| 1295 | * |
| 1296 | * In that case, we don't need to do it when GEM is initialized as nobody else |
| 1297 | * has access to the ring. |
| 1298 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1299 | #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1300 | if (LP_RING(dev->dev_private)->obj == NULL) \ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1301 | LOCK_TEST_WITH_RETURN(dev, file); \ |
Eric Anholt | 546b097 | 2008-09-01 16:45:29 -0700 | [diff] [blame] | 1302 | } while (0) |
| 1303 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1304 | |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 1305 | #define __i915_read(x, y) \ |
| 1306 | static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \ |
| 1307 | u##x val = read##y(dev_priv->regs + reg); \ |
| 1308 | trace_i915_reg_rw('R', reg, val, sizeof(val)); \ |
| 1309 | return val; \ |
| 1310 | } |
| 1311 | __i915_read(8, b) |
| 1312 | __i915_read(16, w) |
| 1313 | __i915_read(32, l) |
| 1314 | __i915_read(64, q) |
| 1315 | #undef __i915_read |
| 1316 | |
| 1317 | #define __i915_write(x, y) \ |
| 1318 | static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \ |
| 1319 | trace_i915_reg_rw('W', reg, val, sizeof(val)); \ |
| 1320 | write##y(val, dev_priv->regs + reg); \ |
| 1321 | } |
| 1322 | __i915_write(8, b) |
| 1323 | __i915_write(16, w) |
| 1324 | __i915_write(32, l) |
| 1325 | __i915_write(64, q) |
| 1326 | #undef __i915_write |
| 1327 | |
| 1328 | #define I915_READ8(reg) i915_read8(dev_priv, (reg)) |
| 1329 | #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val)) |
| 1330 | |
| 1331 | #define I915_READ16(reg) i915_read16(dev_priv, (reg)) |
| 1332 | #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val)) |
| 1333 | #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg)) |
| 1334 | #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg)) |
| 1335 | |
| 1336 | #define I915_READ(reg) i915_read32(dev_priv, (reg)) |
| 1337 | #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1338 | #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg)) |
| 1339 | #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg)) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 1340 | |
| 1341 | #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val)) |
| 1342 | #define I915_READ64(reg) i915_read64(dev_priv, (reg)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1343 | |
| 1344 | #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg) |
| 1345 | #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg) |
| 1346 | |
Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 1347 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1348 | /* On SNB platform, before reading ring registers forcewake bit |
| 1349 | * must be set to prevent GT core from power down and stale values being |
| 1350 | * returned. |
| 1351 | */ |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 1352 | void __gen6_force_wake_get(struct drm_i915_private *dev_priv); |
| 1353 | void __gen6_force_wake_put (struct drm_i915_private *dev_priv); |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1354 | static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg) |
| 1355 | { |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 1356 | u32 val; |
| 1357 | |
| 1358 | if (dev_priv->info->gen >= 6) { |
| 1359 | __gen6_force_wake_get(dev_priv); |
| 1360 | val = I915_READ(reg); |
| 1361 | __gen6_force_wake_put(dev_priv); |
| 1362 | } else |
| 1363 | val = I915_READ(reg); |
| 1364 | |
| 1365 | return val; |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1366 | } |
| 1367 | |
Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 1368 | static inline void |
| 1369 | i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len) |
| 1370 | { |
| 1371 | /* Trace down the write operation before the real write */ |
| 1372 | trace_i915_reg_rw('W', reg, val, len); |
| 1373 | switch (len) { |
| 1374 | case 8: |
| 1375 | writeq(val, dev_priv->regs + reg); |
| 1376 | break; |
| 1377 | case 4: |
| 1378 | writel(val, dev_priv->regs + reg); |
| 1379 | break; |
| 1380 | case 2: |
| 1381 | writew(val, dev_priv->regs + reg); |
| 1382 | break; |
| 1383 | case 1: |
| 1384 | writeb(val, dev_priv->regs + reg); |
| 1385 | break; |
| 1386 | } |
| 1387 | } |
| 1388 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1389 | /** |
| 1390 | * Reads a dword out of the status page, which is written to from the command |
| 1391 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or |
| 1392 | * MI_STORE_DATA_IMM. |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1393 | * |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1394 | * The following dwords have a reserved meaning: |
Keith Packard | 0cdad7e | 2008-10-14 17:19:38 -0700 | [diff] [blame] | 1395 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. |
| 1396 | * 0x04: ring 0 head pointer |
| 1397 | * 0x05: ring 1 head pointer (915-class) |
| 1398 | * 0x06: ring 2 head pointer (915-class) |
| 1399 | * 0x10-0x1b: Context status DWords (GM45) |
| 1400 | * 0x1f: Last written status offset. (GM45) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1401 | * |
Keith Packard | 0cdad7e | 2008-10-14 17:19:38 -0700 | [diff] [blame] | 1402 | * The area from dword 0x20 to 0x3ff is available for driver usage. |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1403 | */ |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1404 | #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1405 | (LP_RING(dev_priv)->status_page.page_addr))[reg]) |
Keith Packard | 0baf823 | 2008-11-08 11:44:14 +1000 | [diff] [blame] | 1406 | #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX) |
Keith Packard | 0cdad7e | 2008-10-14 17:19:38 -0700 | [diff] [blame] | 1407 | #define I915_GEM_HWS_INDEX 0x20 |
Keith Packard | 0baf823 | 2008-11-08 11:44:14 +1000 | [diff] [blame] | 1408 | #define I915_BREADCRUMB_INDEX 0x21 |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1409 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1410 | #endif |