blob: cbfb99dce6aa8d18df037bd25da52753d7b97c50 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070047#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Jesse Barnes317c35d2008-08-25 15:11:06 -070049enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
Jesse Barnes80824002009-09-10 15:28:06 -070054enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
Keith Packard52440212008-11-18 09:30:25 -080059#define I915_NUM_PIPE 2
60
Eric Anholt62fdfea2010-05-21 13:26:39 -070061#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Interface history:
64 *
65 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110066 * 1.2: Add Power Management
67 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110068 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100069 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100070 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100074#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#define DRIVER_PATCHLEVEL 0
76
Eric Anholt673a3942008-07-30 12:06:12 -070077#define WATCH_COHERENCY 0
78#define WATCH_BUF 0
79#define WATCH_EXEC 0
80#define WATCH_LRU 0
81#define WATCH_RELOC 0
82#define WATCH_INACTIVE 0
83#define WATCH_PWRITE 0
84
Dave Airlie71acb5e2008-12-30 20:31:46 +100085#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
94 struct drm_gem_object *cur_obj;
95};
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103};
104
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100115 void *vbt;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100116};
Chris Wilson44834a62010-08-19 16:09:23 +0100117#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100118
Chris Wilson6ef3d422010-08-04 20:26:07 +0100119struct intel_overlay;
120struct intel_overlay_error_state;
121
Dave Airlie7c1c2872008-11-28 14:22:24 +1000122struct drm_i915_master_private {
123 drm_local_map_t *sarea;
124 struct _drm_i915_sarea *sarea_priv;
125};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800126#define I915_FENCE_REG_NONE -1
127
128struct drm_i915_fence_reg {
129 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200130 struct list_head lru_list;
Chris Wilson53640e12010-09-20 11:40:50 +0100131 bool gpu;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800132};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000133
yakui_zhao9b9d1722009-05-31 17:17:17 +0800134struct sdvo_device_mapping {
135 u8 dvo_port;
136 u8 slave_addr;
137 u8 dvo_wiring;
138 u8 initialized;
Adam Jacksonb1083332010-04-23 16:07:40 -0400139 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800140};
141
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700142struct drm_i915_error_state {
143 u32 eir;
144 u32 pgtbl_er;
145 u32 pipeastat;
146 u32 pipebstat;
147 u32 ipeir;
148 u32 ipehr;
149 u32 instdone;
150 u32 acthd;
151 u32 instpm;
152 u32 instps;
153 u32 instdone1;
154 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000155 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700156 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000157 struct drm_i915_error_object {
158 int page_count;
159 u32 gtt_offset;
160 u32 *pages[0];
161 } *ringbuffer, *batchbuffer[2];
162 struct drm_i915_error_buffer {
163 size_t size;
164 u32 name;
165 u32 seqno;
166 u32 gtt_offset;
167 u32 read_domains;
168 u32 write_domain;
169 u32 fence_reg;
170 s32 pinned:2;
171 u32 tiling:2;
172 u32 dirty:1;
173 u32 purgeable:1;
174 } *active_bo;
175 u32 active_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100176 struct intel_overlay_error_state *overlay;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700177};
178
Jesse Barnese70236a2009-09-21 10:42:27 -0700179struct drm_i915_display_funcs {
180 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400181 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700182 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
183 void (*disable_fbc)(struct drm_device *dev);
184 int (*get_display_clock_speed)(struct drm_device *dev);
185 int (*get_fifo_size)(struct drm_device *dev, int plane);
186 void (*update_wm)(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +0800187 int planeb_clock, int sr_hdisplay, int sr_htotal,
188 int pixel_size);
Jesse Barnese70236a2009-09-21 10:42:27 -0700189 /* clock updates for mode set */
190 /* cursor updates */
191 /* render clock increase/decrease */
192 /* display clock increase/decrease */
193 /* pll clock increase/decrease */
194 /* clock gating init */
195};
196
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500197struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100198 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500199 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400200 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500201 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500202 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203 u8 is_g33 : 1;
204 u8 need_gfx_hws : 1;
205 u8 is_g4x : 1;
206 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100207 u8 is_broadwater : 1;
208 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500209 u8 is_ironlake : 1;
210 u8 has_fbc : 1;
211 u8 has_rc6 : 1;
212 u8 has_pipe_cxsr : 1;
213 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500214 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100215 u8 has_overlay : 1;
216 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100217 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800218 u8 has_bsd_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219};
220
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800221enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100222 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800223 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
224 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
225 FBC_MODE_TOO_LARGE, /* mode too large for compression */
226 FBC_BAD_PLANE, /* fbc not supported on plane */
227 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700228 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800229};
230
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231enum intel_pch {
232 PCH_IBX, /* Ibexpeak PCH */
233 PCH_CPT, /* Cougarpoint PCH */
234};
235
Jesse Barnesb690e962010-07-19 13:53:12 -0700236#define QUIRK_PIPEA_FORCE (1<<0)
237
Dave Airlie8be48d92010-03-30 05:34:14 +0000238struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700241 struct drm_device *dev;
242
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500243 const struct intel_device_info *info;
244
Dave Airlieac5c4e72008-12-19 15:38:34 +1000245 int has_gem;
246
Eric Anholt3043c602008-10-02 12:24:47 -0700247 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
Chris Wilsonf899fc62010-07-20 15:44:45 -0700249 struct intel_gmbus {
250 struct i2c_adapter adapter;
251 struct i2c_adapter *force_bitbanging;
252 int pin;
253 } *gmbus;
254
Dave Airlieec2a4c32009-08-04 11:43:41 +1000255 struct pci_dev *bridge_dev;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800256 struct intel_ring_buffer render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800257 struct intel_ring_buffer bsd_ring;
Chris Wilson6f392d52010-08-07 11:01:22 +0100258 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000260 drm_dma_handle_t *status_page_dmah;
Jesse Barnese552eb72010-04-21 11:39:23 -0700261 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700263 uint32_t counter;
Jesse Barnese552eb72010-04-21 11:39:23 -0700264 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000265 drm_local_map_t hws_map;
Jesse Barnese552eb72010-04-21 11:39:23 -0700266 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700267 struct drm_gem_object *pwrctx;
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800268 struct drm_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Jesse Barnesd7658982009-06-05 14:41:29 +0000270 struct resource mch_res;
271
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000272 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 int back_offset;
274 int front_offset;
275 int current_page;
276 int page_flipping;
Jesse Barnesbe282fd42010-08-13 15:50:28 -0700277#define I915_DEBUG_READ (1<<0)
278#define I915_DEBUG_WRITE (1<<1)
279 unsigned long debug_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281 wait_queue_head_t irq_queue;
282 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700283 /** Protects user_irq_refcount and irq_mask_reg */
284 spinlock_t user_irq_lock;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100285 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700286 /** Cached value of IMR to avoid reads in updating the bitfield */
287 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800288 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500289 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800290 irq_mask_reg is still used for display irq. */
291 u32 gt_irq_mask_reg;
292 u32 gt_irq_enable_reg;
293 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000294 u32 pch_irq_mask_reg;
295 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297 u32 hotplug_supported_mask;
298 struct work_struct hotplug_work;
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 int tex_lru_log_granularity;
301 int allow_batchbuffer;
302 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100303 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000304 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000305 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000306
Ben Gamarif65d9422009-09-14 17:48:44 -0400307 /* For hangcheck timer */
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100308#define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400309 struct timer_list hangcheck_timer;
310 int hangcheck_count;
311 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100312 uint32_t last_instdone;
313 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400314
Jesse Barnes80824002009-09-10 15:28:06 -0700315 unsigned long cfb_size;
316 unsigned long cfb_pitch;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100317 unsigned long cfb_offset;
Jesse Barnes80824002009-09-10 15:28:06 -0700318 int cfb_fence;
319 int cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100320 int cfb_y;
Jesse Barnes80824002009-09-10 15:28:06 -0700321
Jesse Barnes79e53942008-11-07 14:24:08 -0800322 int irq_enabled;
323
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100324 struct intel_opregion opregion;
325
Daniel Vetter02e792f2009-09-15 22:57:34 +0200326 /* overlay */
327 struct intel_overlay *overlay;
328
Jesse Barnes79e53942008-11-07 14:24:08 -0800329 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100330 int backlight_level; /* restore backlight to this value */
Jesse Barnes79e53942008-11-07 14:24:08 -0800331 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800332 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
333 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800334
335 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100336 unsigned int int_tv_support:1;
337 unsigned int lvds_dither:1;
338 unsigned int lvds_vbt:1;
339 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500340 unsigned int lvds_use_ssc:1;
341 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100342
343 struct {
344 u8 rate:4;
345 u8 lanes:4;
346 u8 preemphasis:4;
347 u8 vswing:4;
348
349 u8 initialized:1;
350 u8 support:1;
351 u8 bpp:6;
352 } edp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800353
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700354 struct notifier_block lid_notifier;
355
Chris Wilsonf899fc62010-07-20 15:44:45 -0700356 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800357 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
358 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
359 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
360
Li Peng95534262010-05-18 18:58:44 +0800361 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800362
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700363 spinlock_t error_lock;
364 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400365 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700366 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700367
Jesse Barnese70236a2009-09-21 10:42:27 -0700368 /* Display functions */
369 struct drm_i915_display_funcs display;
370
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800371 /* PCH chipset type */
372 enum intel_pch pch_type;
373
Jesse Barnesb690e962010-07-19 13:53:12 -0700374 unsigned long quirks;
375
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000376 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800377 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000378 u8 saveLBB;
379 u32 saveDSPACNTR;
380 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000381 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800382 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000383 u32 savePIPEACONF;
384 u32 savePIPEBCONF;
385 u32 savePIPEASRC;
386 u32 savePIPEBSRC;
387 u32 saveFPA0;
388 u32 saveFPA1;
389 u32 saveDPLL_A;
390 u32 saveDPLL_A_MD;
391 u32 saveHTOTAL_A;
392 u32 saveHBLANK_A;
393 u32 saveHSYNC_A;
394 u32 saveVTOTAL_A;
395 u32 saveVBLANK_A;
396 u32 saveVSYNC_A;
397 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000398 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800399 u32 saveTRANS_HTOTAL_A;
400 u32 saveTRANS_HBLANK_A;
401 u32 saveTRANS_HSYNC_A;
402 u32 saveTRANS_VTOTAL_A;
403 u32 saveTRANS_VBLANK_A;
404 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000405 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000406 u32 saveDSPASTRIDE;
407 u32 saveDSPASIZE;
408 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700409 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000410 u32 saveDSPASURF;
411 u32 saveDSPATILEOFF;
412 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700413 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000414 u32 saveBLC_PWM_CTL;
415 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800416 u32 saveBLC_CPU_PWM_CTL;
417 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000418 u32 saveFPB0;
419 u32 saveFPB1;
420 u32 saveDPLL_B;
421 u32 saveDPLL_B_MD;
422 u32 saveHTOTAL_B;
423 u32 saveHBLANK_B;
424 u32 saveHSYNC_B;
425 u32 saveVTOTAL_B;
426 u32 saveVBLANK_B;
427 u32 saveVSYNC_B;
428 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000429 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800430 u32 saveTRANS_HTOTAL_B;
431 u32 saveTRANS_HBLANK_B;
432 u32 saveTRANS_HSYNC_B;
433 u32 saveTRANS_VTOTAL_B;
434 u32 saveTRANS_VBLANK_B;
435 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000436 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000437 u32 saveDSPBSTRIDE;
438 u32 saveDSPBSIZE;
439 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700440 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000441 u32 saveDSPBSURF;
442 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700443 u32 saveVGA0;
444 u32 saveVGA1;
445 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000446 u32 saveVGACNTRL;
447 u32 saveADPA;
448 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700449 u32 savePP_ON_DELAYS;
450 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000451 u32 saveDVOA;
452 u32 saveDVOB;
453 u32 saveDVOC;
454 u32 savePP_ON;
455 u32 savePP_OFF;
456 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700457 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000458 u32 savePFIT_CONTROL;
459 u32 save_palette_a[256];
460 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700461 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000462 u32 saveFBC_CFB_BASE;
463 u32 saveFBC_LL_BASE;
464 u32 saveFBC_CONTROL;
465 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000466 u32 saveIER;
467 u32 saveIIR;
468 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800469 u32 saveDEIER;
470 u32 saveDEIMR;
471 u32 saveGTIER;
472 u32 saveGTIMR;
473 u32 saveFDI_RXA_IMR;
474 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800475 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800476 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000477 u32 saveSWF0[16];
478 u32 saveSWF1[16];
479 u32 saveSWF2[3];
480 u8 saveMSR;
481 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800482 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000483 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000484 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000485 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000486 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700487 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000488 u32 saveCURACNTR;
489 u32 saveCURAPOS;
490 u32 saveCURABASE;
491 u32 saveCURBCNTR;
492 u32 saveCURBPOS;
493 u32 saveCURBBASE;
494 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495 u32 saveDP_B;
496 u32 saveDP_C;
497 u32 saveDP_D;
498 u32 savePIPEA_GMCH_DATA_M;
499 u32 savePIPEB_GMCH_DATA_M;
500 u32 savePIPEA_GMCH_DATA_N;
501 u32 savePIPEB_GMCH_DATA_N;
502 u32 savePIPEA_DP_LINK_M;
503 u32 savePIPEB_DP_LINK_M;
504 u32 savePIPEA_DP_LINK_N;
505 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800506 u32 saveFDI_RXA_CTL;
507 u32 saveFDI_TXA_CTL;
508 u32 saveFDI_RXB_CTL;
509 u32 saveFDI_TXB_CTL;
510 u32 savePFA_CTL_1;
511 u32 savePFB_CTL_1;
512 u32 savePFA_WIN_SZ;
513 u32 savePFB_WIN_SZ;
514 u32 savePFA_WIN_POS;
515 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000516 u32 savePCH_DREF_CONTROL;
517 u32 saveDISP_ARB_CTL;
518 u32 savePIPEA_DATA_M1;
519 u32 savePIPEA_DATA_N1;
520 u32 savePIPEA_LINK_M1;
521 u32 savePIPEA_LINK_N1;
522 u32 savePIPEB_DATA_M1;
523 u32 savePIPEB_DATA_N1;
524 u32 savePIPEB_LINK_M1;
525 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000526 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700527
528 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200529 /** Bridge to intel-gtt-ko */
530 struct intel_gtt *gtt;
531 /** Memory allocator for GTT stolen memory */
532 struct drm_mm vram;
533 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700534 struct drm_mm gtt_space;
535
Keith Packard0839ccb2008-10-30 19:38:48 -0700536 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800537 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700538
Eric Anholt673a3942008-07-30 12:06:12 -0700539 /**
Chris Wilson31169712009-09-14 16:50:28 +0100540 * Membership on list of all loaded devices, used to evict
541 * inactive buffers under memory pressure.
542 *
543 * Modifications should only be done whilst holding the
544 * shrink_list_lock spinlock.
545 */
546 struct list_head shrink_list;
547
Eric Anholt673a3942008-07-30 12:06:12 -0700548 /**
549 * List of objects which are not in the ringbuffer but which
550 * still have a write_domain which needs to be flushed before
551 * unbinding.
552 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800553 * last_rendering_seqno is 0 while an object is in this list.
554 *
Eric Anholt673a3942008-07-30 12:06:12 -0700555 * A reference is held on the buffer while on this list.
556 */
557 struct list_head flushing_list;
558
559 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100560 * List of objects currently pending a GPU write flush.
561 *
562 * All elements on this list will belong to either the
563 * active_list or flushing_list, last_rendering_seqno can
564 * be used to differentiate between the two elements.
565 */
566 struct list_head gpu_write_list;
567
568 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700569 * LRU list of objects which are not in the ringbuffer and
570 * are ready to unbind, but are still in the GTT.
571 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800572 * last_rendering_seqno is 0 while an object is in this list.
573 *
Eric Anholt673a3942008-07-30 12:06:12 -0700574 * A reference is not held on the buffer while on this list,
575 * as merely being GTT-bound shouldn't prevent its being
576 * freed, and we'll pull it off the list in the free path.
577 */
578 struct list_head inactive_list;
579
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100580 /**
581 * LRU list of objects which are not in the ringbuffer but
582 * are still pinned in the GTT.
583 */
584 struct list_head pinned_list;
585
Eric Anholta09ba7f2009-08-29 12:49:51 -0700586 /** LRU list of objects with fence regs on them. */
587 struct list_head fence_list;
588
Eric Anholt673a3942008-07-30 12:06:12 -0700589 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100590 * List of objects currently pending being freed.
591 *
592 * These objects are no longer in use, but due to a signal
593 * we were prevented from freeing them at the appointed time.
594 */
595 struct list_head deferred_free_list;
596
597 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700598 * We leave the user IRQ off as much as possible,
599 * but this means that requests will finish and never
600 * be retired once the system goes idle. Set a timer to
601 * fire periodically while the ring is running. When it
602 * fires, go retire requests.
603 */
604 struct delayed_work retire_work;
605
Eric Anholt673a3942008-07-30 12:06:12 -0700606 /**
607 * Waiting sequence number, if any
608 */
609 uint32_t waiting_gem_seqno;
610
611 /**
612 * Last seq seen at irq time
613 */
614 uint32_t irq_gem_seqno;
615
616 /**
617 * Flag if the X Server, and thus DRM, is not currently in
618 * control of the device.
619 *
620 * This is set between LeaveVT and EnterVT. It needs to be
621 * replaced with a semaphore. It also needs to be
622 * transitioned away from for kernel modesetting.
623 */
624 int suspended;
625
626 /**
627 * Flag if the hardware appears to be wedged.
628 *
629 * This is set when attempts to idle the device timeout.
630 * It prevents command submission from occuring and makes
631 * every pending request fail
632 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400633 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700634
635 /** Bit 6 swizzling required for X tiling */
636 uint32_t bit_6_swizzle_x;
637 /** Bit 6 swizzling required for Y tiling */
638 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000639
640 /* storage for physical objects */
641 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100642
643 uint32_t flush_rings;
Eric Anholt673a3942008-07-30 12:06:12 -0700644 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800645 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800646 /* indicate whether the LVDS_BORDER should be enabled or not */
647 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100648 /* Panel fitter placement and size for Ironlake+ */
649 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700650
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500651 struct drm_crtc *plane_to_crtc_mapping[2];
652 struct drm_crtc *pipe_to_crtc_mapping[2];
653 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700654 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500655
Jesse Barnes652c3932009-08-17 13:31:43 -0700656 /* Reclocking support */
657 bool render_reclock_avail;
658 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000659 /* indicates the reduced downclock for LVDS*/
660 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700661 struct work_struct idle_work;
662 struct timer_list idle_timer;
663 bool busy;
664 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800665 int child_dev_num;
666 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800667 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800668
Zhenyu Wangc48044112009-12-17 14:48:43 +0800669 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800670
671 u8 cur_delay;
672 u8 min_delay;
673 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700674 u8 fmax;
675 u8 fstart;
676
677 u64 last_count1;
678 unsigned long last_time1;
679 u64 last_count2;
680 struct timespec last_time2;
681 unsigned long gfx_power;
682 int c_m;
683 int r_t;
684 u8 corr;
685 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800686
687 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000688
Jesse Barnes20bf3772010-04-21 11:39:22 -0700689 struct drm_mm_node *compressed_fb;
690 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700691
Dave Airlie8be48d92010-03-30 05:34:14 +0000692 /* list of fbdev register on this device */
693 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694} drm_i915_private_t;
695
Eric Anholt673a3942008-07-30 12:06:12 -0700696/** driver private structure attached to each drm_gem_object */
697struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000698 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700699
700 /** Current space allocated to this object in the GTT, if any. */
701 struct drm_mm_node *gtt_space;
702
703 /** This object's place on the active/flushing/inactive lists */
704 struct list_head list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100705 /** This object's place on GPU write list */
706 struct list_head gpu_write_list;
Chris Wilsoncd377ea2010-08-07 11:01:24 +0100707 /** This object's place on eviction list */
708 struct list_head evict_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700709
710 /**
711 * This is set if the object is on the active or flushing lists
712 * (has pending rendering), and is not set if it's on inactive (ready
713 * to be unbound).
714 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200715 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700716
717 /**
718 * This is set if the object has been written to since last bound
719 * to the GTT
720 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200721 unsigned int dirty : 1;
722
723 /**
724 * Fence register bits (if any) for this object. Will be set
725 * as needed when mapped into the GTT.
726 * Protected by dev->struct_mutex.
727 *
728 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
729 */
Chris Wilson11824e82010-06-06 15:40:18 +0100730 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200731
732 /**
733 * Used for checking the object doesn't appear more than once
734 * in an execbuffer object list.
735 */
736 unsigned int in_execbuffer : 1;
737
738 /**
739 * Advice: are the backing pages purgeable?
740 */
741 unsigned int madv : 2;
742
743 /**
744 * Refcount for the pages array. With the current locking scheme, there
745 * are at most two concurrent users: Binding a bo to the gtt and
746 * pwrite/pread using physical addresses. So two bits for a maximum
747 * of two users are enough.
748 */
749 unsigned int pages_refcount : 2;
750#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
751
752 /**
753 * Current tiling mode for the object.
754 */
755 unsigned int tiling_mode : 2;
756
757 /** How many users have pinned this object in GTT space. The following
758 * users can each hold at most one reference: pwrite/pread, pin_ioctl
759 * (via user_pin_count), execbuffer (objects are not allowed multiple
760 * times for the same batchbuffer), and the framebuffer code. When
761 * switching/pageflipping, the framebuffer code has at most two buffers
762 * pinned per crtc.
763 *
764 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
765 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100766 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200767#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700768
769 /** AGP memory structure for our GTT binding. */
770 DRM_AGP_MEM *agp_mem;
771
Eric Anholt856fa192009-03-19 14:10:50 -0700772 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700773
774 /**
775 * Current offset of the object in GTT space.
776 *
777 * This is the same as gtt_space->start
778 */
779 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100780
Zou Nan hai852835f2010-05-21 09:08:56 +0800781 /* Which ring is refering to is this object */
782 struct intel_ring_buffer *ring;
783
Jesse Barnesde151cf2008-11-12 10:03:55 -0800784 /**
785 * Fake offset for use by mmap(2)
786 */
787 uint64_t mmap_offset;
788
Eric Anholt673a3942008-07-30 12:06:12 -0700789 /** Breadcrumb of last rendering to the buffer. */
790 uint32_t last_rendering_seqno;
791
Daniel Vetter778c3542010-05-13 11:49:44 +0200792 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800793 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700794
Eric Anholt280b7132009-03-12 16:56:27 -0700795 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100796 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700797
Keith Packardba1eb1d2008-10-14 19:55:10 -0700798 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
799 uint32_t agp_type;
800
Eric Anholt673a3942008-07-30 12:06:12 -0700801 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800802 * If present, while GEM_DOMAIN_CPU is in the read domain this array
803 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700804 */
805 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800806
807 /** User space pin count and filp owning the pin */
808 uint32_t user_pin_count;
809 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000810
811 /** for phy allocated objects */
812 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500813
814 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500815 * Number of crtcs where this object is currently the fb, but
816 * will be page flipped away on the next vblank. When it
817 * reaches 0, dev_priv->pending_flip_queue will be woken up.
818 */
819 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700820};
821
Daniel Vetter62b8b212010-04-09 19:05:08 +0000822#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100823
Eric Anholt673a3942008-07-30 12:06:12 -0700824/**
825 * Request queue structure.
826 *
827 * The request queue allows us to note sequence numbers that have been emitted
828 * and may be associated with active buffers to be retired.
829 *
830 * By keeping this list, we can avoid having to do questionable
831 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
832 * an emission time with seqnos for tracking how far ahead of the GPU we are.
833 */
834struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800835 /** On Which ring this request was generated */
836 struct intel_ring_buffer *ring;
837
Eric Anholt673a3942008-07-30 12:06:12 -0700838 /** GEM sequence number associated with this request. */
839 uint32_t seqno;
840
841 /** Time at which this request was emitted, in jiffies. */
842 unsigned long emitted_jiffies;
843
Eric Anholtb9624422009-06-03 07:27:35 +0000844 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700845 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000846
847 /** file_priv list entry for this request */
848 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700849};
850
851struct drm_i915_file_private {
852 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000853 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700854 } mm;
855};
856
Jesse Barnes79e53942008-11-07 14:24:08 -0800857enum intel_chip_family {
858 CHIP_I8XX = 0x01,
859 CHIP_I9XX = 0x02,
860 CHIP_I915 = 0x04,
861 CHIP_I965 = 0x08,
862};
863
Eric Anholtc153f452007-09-03 12:06:45 +1000864extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000865extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800866extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700867extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000868extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000869
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000870extern int i915_suspend(struct drm_device *dev, pm_message_t state);
871extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400872extern void i915_save_display(struct drm_device *dev);
873extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000874extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
875extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
876
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000878extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100879extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000880extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700881extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000882extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000883extern void i915_driver_preclose(struct drm_device *dev,
884 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700885extern void i915_driver_postclose(struct drm_device *dev,
886 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000887extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100888extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
889 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700890extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700891 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700892 int i, int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100893extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700894extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
895extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
896extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
897extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
898
Dave Airlieaf6061a2008-05-07 12:15:39 +1000899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400901void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000902extern int i915_irq_emit(struct drm_device *dev, void *data,
903 struct drm_file *file_priv);
904extern int i915_irq_wait(struct drm_device *dev, void *data,
905 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100906void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800907extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
909extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000910extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700911extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000912extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000913extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
914 struct drm_file *file_priv);
915extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
916 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700917extern int i915_enable_vblank(struct drm_device *dev, int crtc);
918extern void i915_disable_vblank(struct drm_device *dev, int crtc);
919extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800920extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000921extern int i915_vblank_swap(struct drm_device *dev, void *data,
922 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100923extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700924extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800925extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
926 u32 mask);
927extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
928 u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
Keith Packard7c463582008-11-04 02:03:27 -0800930void
931i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
932
933void
934i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
935
Zhao Yakui01c66882009-10-28 05:10:00 +0000936void intel_enable_asle (struct drm_device *dev);
937
Chris Wilson3bd3c932010-08-19 08:19:30 +0100938#ifdef CONFIG_DEBUG_FS
939extern void i915_destroy_error_state(struct drm_device *dev);
940#else
941#define i915_destroy_error_state(x)
942#endif
943
Keith Packard7c463582008-11-04 02:03:27 -0800944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000946extern int i915_mem_alloc(struct drm_device *dev, void *data,
947 struct drm_file *file_priv);
948extern int i915_mem_free(struct drm_device *dev, void *data,
949 struct drm_file *file_priv);
950extern int i915_mem_init_heap(struct drm_device *dev, void *data,
951 struct drm_file *file_priv);
952extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
953 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000955extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000956 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700957/* i915_gem.c */
958int i915_gem_init_ioctl(struct drm_device *dev, void *data,
959 struct drm_file *file_priv);
960int i915_gem_create_ioctl(struct drm_device *dev, void *data,
961 struct drm_file *file_priv);
962int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
963 struct drm_file *file_priv);
964int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
965 struct drm_file *file_priv);
966int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
967 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800968int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
969 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700970int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
971 struct drm_file *file_priv);
972int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
973 struct drm_file *file_priv);
974int i915_gem_execbuffer(struct drm_device *dev, void *data,
975 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500976int i915_gem_execbuffer2(struct drm_device *dev, void *data,
977 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700978int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
979 struct drm_file *file_priv);
980int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
981 struct drm_file *file_priv);
982int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
983 struct drm_file *file_priv);
984int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
985 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100986int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
987 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700988int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
989 struct drm_file *file_priv);
990int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
991 struct drm_file *file_priv);
992int i915_gem_set_tiling(struct drm_device *dev, void *data,
993 struct drm_file *file_priv);
994int i915_gem_get_tiling(struct drm_device *dev, void *data,
995 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700996int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
997 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700998void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700999int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +00001000struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
1001 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001002void i915_gem_free_object(struct drm_gem_object *obj);
1003int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
1004void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -08001005int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -07001006void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001007void i915_gem_lastclose(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +08001008uint32_t i915_get_gem_seqno(struct drm_device *dev,
1009 struct intel_ring_buffer *ring);
Ben Gamari22be1722009-09-14 17:48:43 -04001010bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001011int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
1012 bool interruptible);
1013int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
1014 bool interruptible);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001015void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsondfaae392010-09-22 10:31:52 +01001016void i915_gem_reset_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001017void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001018int i915_gem_object_set_domain(struct drm_gem_object *obj,
1019 uint32_t read_domains,
1020 uint32_t write_domain);
1021int i915_gem_init_ringbuffer(struct drm_device *dev);
1022void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1023int i915_gem_do_init(struct drm_device *dev, unsigned long start,
1024 unsigned long end);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001025int i915_gpu_idle(struct drm_device *dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -08001026int i915_gem_idle(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +08001027uint32_t i915_add_request(struct drm_device *dev,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001028 struct drm_file *file_priv,
1029 struct drm_i915_gem_request *request,
1030 struct intel_ring_buffer *ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001031int i915_do_wait_request(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001032 uint32_t seqno,
1033 bool interruptible,
1034 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001035int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -08001036int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
1037 int write);
Chris Wilson48b956c2010-09-14 12:50:34 +01001038int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
1039 bool pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001040int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001041 struct drm_gem_object *obj,
1042 int id,
1043 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001044void i915_gem_detach_phys_object(struct drm_device *dev,
1045 struct drm_gem_object *obj);
1046void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson4bdadb92010-01-27 13:36:32 +00001047int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
Ben Gamari6911a9b2009-04-02 11:24:54 -07001048void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +00001049void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001050
Chris Wilson31169712009-09-14 16:50:28 +01001051void i915_gem_shrinker_init(void);
1052void i915_gem_shrinker_exit(void);
1053
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001054/* i915_gem_evict.c */
1055int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
1056int i915_gem_evict_everything(struct drm_device *dev);
1057int i915_gem_evict_inactive(struct drm_device *dev);
1058
Eric Anholt673a3942008-07-30 12:06:12 -07001059/* i915_gem_tiling.c */
1060void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07001061void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1062void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001063bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
1064 int tiling_mode);
Owain Ainsworthf590d272010-02-18 15:33:00 +00001065bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1066 int tiling_mode);
Eric Anholt673a3942008-07-30 12:06:12 -07001067
1068/* i915_gem_debug.c */
1069void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1070 const char *where, uint32_t mark);
1071#if WATCH_INACTIVE
1072void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1073#else
1074#define i915_verify_inactive(dev, file, line)
1075#endif
1076void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1077void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1078 const char *where, uint32_t mark);
1079void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
Ben Gamari20172632009-02-17 20:08:50 -05001081/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001082int i915_debugfs_init(struct drm_minor *minor);
1083void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001084
Jesse Barnes317c35d2008-08-25 15:11:06 -07001085/* i915_suspend.c */
1086extern int i915_save_state(struct drm_device *dev);
1087extern int i915_restore_state(struct drm_device *dev);
1088
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001089/* i915_suspend.c */
1090extern int i915_save_state(struct drm_device *dev);
1091extern int i915_restore_state(struct drm_device *dev);
1092
Chris Wilsonf899fc62010-07-20 15:44:45 -07001093/* intel_i2c.c */
1094extern int intel_setup_gmbus(struct drm_device *dev);
1095extern void intel_teardown_gmbus(struct drm_device *dev);
1096extern void intel_i2c_reset(struct drm_device *dev);
1097
Chris Wilson3b617962010-08-24 09:02:58 +01001098/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001099extern int intel_opregion_setup(struct drm_device *dev);
1100#ifdef CONFIG_ACPI
1101extern void intel_opregion_init(struct drm_device *dev);
1102extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001103extern void intel_opregion_asle_intr(struct drm_device *dev);
1104extern void intel_opregion_gse_intr(struct drm_device *dev);
1105extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001106#else
Chris Wilson44834a62010-08-19 16:09:23 +01001107static inline void intel_opregion_init(struct drm_device *dev) { return; }
1108static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001109static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1110static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1111static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001112#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001113
Jesse Barnes79e53942008-11-07 14:24:08 -08001114/* modesetting */
1115extern void intel_modeset_init(struct drm_device *dev);
1116extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001117extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001118extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001119extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001120extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001121extern void intel_disable_fbc(struct drm_device *dev);
1122extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1123extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001124extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001125extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001126extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001127
Chris Wilson6ef3d422010-08-04 20:26:07 +01001128/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001129#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001130extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1131extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001132#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001133
Eric Anholt546b0972008-09-01 16:45:29 -07001134/**
1135 * Lock test for when it's just for synchronization of ring access.
1136 *
1137 * In that case, we don't need to do it when GEM is initialized as nobody else
1138 * has access to the ring.
1139 */
1140#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001141 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1142 == NULL) \
Eric Anholt546b0972008-09-01 16:45:29 -07001143 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1144} while (0)
1145
Jesse Barnesbe282fd42010-08-13 15:50:28 -07001146static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
1147{
1148 u32 val;
1149
1150 val = readl(dev_priv->regs + reg);
1151 if (dev_priv->debug_flags & I915_DEBUG_READ)
1152 printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
1153 return val;
1154}
1155
1156static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
1157 u32 val)
1158{
1159 writel(val, dev_priv->regs + reg);
1160 if (dev_priv->debug_flags & I915_DEBUG_WRITE)
1161 printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
1162}
1163
1164#define I915_READ(reg) i915_read(dev_priv, (reg))
1165#define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
Eric Anholt3043c602008-10-02 12:24:47 -07001166#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1167#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1168#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1169#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -08001170#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -07001171#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -08001172#define POSTING_READ(reg) (void)I915_READ(reg)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001173#define POSTING_READ16(reg) (void)I915_READ16(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Jesse Barnesbe282fd42010-08-13 15:50:28 -07001175#define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
1176 I915_DEBUG_WRITE)
1177#define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
1178 I915_DEBUG_WRITE))
1179
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180#define I915_VERBOSE 0
1181
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001182#define BEGIN_LP_RING(n) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001183 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001184 if (I915_VERBOSE) \
1185 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001186 intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187} while (0)
1188
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001189
1190#define OUT_RING(x) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001191 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001192 if (I915_VERBOSE) \
1193 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001194 intel_ring_emit(dev, &dev_priv__->render_ring, x); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195} while (0)
1196
1197#define ADVANCE_LP_RING() do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001198 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001199 if (I915_VERBOSE) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001200 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001201 dev_priv__->render_ring.tail); \
1202 intel_ring_advance(dev, &dev_priv__->render_ring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203} while(0)
1204
Jesse Barnes585fb112008-07-29 11:54:06 -07001205/**
1206 * Reads a dword out of the status page, which is written to from the command
1207 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1208 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001209 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001210 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001211 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1212 * 0x04: ring 0 head pointer
1213 * 0x05: ring 1 head pointer (915-class)
1214 * 0x06: ring 2 head pointer (915-class)
1215 * 0x10-0x1b: Context status DWords (GM45)
1216 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001217 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001218 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001219 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001220#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1221 (dev_priv->render_ring.status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001222#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001223#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001224#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001225
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001226#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001227
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001228#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1229#define IS_845G(dev) ((dev)->pci_device == 0x2562)
Adam Jackson5ce8ba72010-04-15 14:03:30 -04001230#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001231#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001232#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1233#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1234#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1235#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
Chris Wilson534843d2010-07-05 18:01:46 +01001236#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1237#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001238#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1239#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1240#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1241#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1242#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1243#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001244#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1245#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001246#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001247#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001248
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +01001249#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1250#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1251#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1252#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1253#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Eric Anholtbad720f2009-10-22 16:11:14 -07001254
Xiang, Haihao92f49d92010-09-16 10:43:10 +08001255#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001256#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001257
Chris Wilson315781482010-08-12 09:42:51 +01001258#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1259#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1260
Jesse Barnes0f973f22009-01-26 17:10:45 -08001261/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1262 * rows, which changed the alignment requirements and fence programming.
1263 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001264#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
Jesse Barnes0f973f22009-01-26 17:10:45 -08001265 IS_I915GM(dev)))
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001266#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001267#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1268#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1269#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001270#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001271#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001272/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001273#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001274
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001275#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001276#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1277#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1278#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001279
Eric Anholtbad720f2009-10-22 16:11:14 -07001280#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1281 IS_GEN6(dev))
Jesse Barnese552eb72010-04-21 11:39:23 -07001282#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholtbad720f2009-10-22 16:11:14 -07001283
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001284#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1285#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1286
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001287#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289#endif