blob: 90e4ff87445e866088f39c11cddf1326e2ea4e4d [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
David Henningsson25adc132015-08-19 10:48:58 +020040#include <sound/hdaudio.h>
41#include <sound/hda_i915.h>
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +053042#include <sound/hda_chmap.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020043#include "hda_codec.h"
44#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020045#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020046
Takashi Iwai0ebaa242011-01-11 18:11:04 +010047static bool static_hdmi_pcm;
48module_param(static_hdmi_pcm, bool, 0644);
49MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
50
Takashi Iwai7639a062015-03-03 10:07:24 +010051#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
52#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
53#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
Lu, Hane2656412015-11-11 16:54:27 +080054#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
Libin Yang91815d82016-01-14 14:09:00 +080055#define is_kabylake(codec) ((codec)->core.vendor_id == 0x8086280b)
Libin Yang432ac1a2014-12-16 13:17:34 +080056#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
Libin Yang91815d82016-01-14 14:09:00 +080057 || is_skylake(codec) || is_broxton(codec) \
58 || is_kabylake(codec))
Mengdong Lin75dcbe42014-01-08 15:55:32 -050059
Takashi Iwai7639a062015-03-03 10:07:24 +010060#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
61#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
Libin Yangca2e7222014-08-19 16:20:12 +080062#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040063
Stephen Warren384a48d2011-06-01 11:14:21 -060064struct hdmi_spec_per_cvt {
65 hda_nid_t cvt_nid;
66 int assigned;
67 unsigned int channels_min;
68 unsigned int channels_max;
69 u32 rates;
70 u64 formats;
71 unsigned int maxbps;
72};
73
Takashi Iwai4eea3092013-02-07 18:18:19 +010074/* max. connections to a widget */
75#define HDA_MAX_CONNECTIONS 32
76
Stephen Warren384a48d2011-06-01 11:14:21 -060077struct hdmi_spec_per_pin {
78 hda_nid_t pin_nid;
Libin Yang91520852017-01-12 16:04:53 +080079 int dev_id;
Libin Yanga76056f2015-12-16 16:48:15 +080080 /* pin idx, different device entries on the same pin use the same idx */
81 int pin_nid_idx;
Stephen Warren384a48d2011-06-01 11:14:21 -060082 int num_mux_nids;
83 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080084 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030085 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080086
87 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060088 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020089 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080090 struct delayed_work work;
Libin Yang2bea2412016-01-12 11:13:26 +080091 struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
Libin Yanga76056f2015-12-16 16:48:15 +080092 int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
Wu Fengguangc6e84532011-11-18 16:59:32 -060093 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020094 bool setup; /* the stream has been set up by prepare callback */
95 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020096 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020097 bool chmap_set; /* channel-map override by ALSA API? */
98 unsigned char chmap[8]; /* ALSA API channel-map */
Jie Yangcd6a6502015-05-27 19:45:45 +080099#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200100 struct snd_info_entry *proc_entry;
101#endif
Stephen Warren384a48d2011-06-01 11:14:21 -0600102};
103
Anssi Hannula307229d2013-10-24 21:10:34 +0300104/* operations used by generic code that can be overridden by patches */
105struct hdmi_ops {
106 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
107 unsigned char *buf, int *eld_size);
108
Anssi Hannula307229d2013-10-24 21:10:34 +0300109 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
110 int ca, int active_channels, int conn_type);
111
112 /* enable/disable HBR (HD passthrough) */
113 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
114
115 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
116 hda_nid_t pin_nid, u32 stream_tag, int format);
117
Takashi Iwai4846a672016-03-21 12:56:46 +0100118 void (*pin_cvt_fixup)(struct hda_codec *codec,
119 struct hdmi_spec_per_pin *per_pin,
120 hda_nid_t cvt_nid);
Anssi Hannula307229d2013-10-24 21:10:34 +0300121};
122
Libin Yang2bea2412016-01-12 11:13:26 +0800123struct hdmi_pcm {
124 struct hda_pcm *pcm;
125 struct snd_jack *jack;
Libin Yangfb087ea2016-02-23 16:33:37 +0800126 struct snd_kcontrol *eld_ctl;
Libin Yang2bea2412016-01-12 11:13:26 +0800127};
128
Wu Fengguang079d88c2010-03-08 10:44:23 +0800129struct hdmi_spec {
130 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100131 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
132 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600133
Libin Yang91520852017-01-12 16:04:53 +0800134 /*
135 * num_pins is the number of virtual pins
136 * for example, there are 3 pins, and each pin
137 * has 4 device entries, then the num_pins is 12
138 */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800139 int num_pins;
Libin Yang91520852017-01-12 16:04:53 +0800140 /*
141 * num_nids is the number of real pins
142 * In the above example, num_nids is 3
143 */
144 int num_nids;
145 /*
146 * dev_num is the number of device entries
147 * on each pin.
148 * In the above example, dev_num is 4
149 */
150 int dev_num;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100151 struct snd_array pins; /* struct hdmi_spec_per_pin */
Libin Yang2bea2412016-01-12 11:13:26 +0800152 struct hdmi_pcm pcm_rec[16];
Libin Yang42b29872015-12-16 13:42:42 +0800153 struct mutex pcm_lock;
Libin Yanga76056f2015-12-16 16:48:15 +0800154 /* pcm_bitmap means which pcms have been assigned to pins*/
155 unsigned long pcm_bitmap;
Libin Yang2bf3c852015-12-16 13:42:43 +0800156 int pcm_used; /* counter of pcm_rec[] */
Libin Yangac983792015-12-16 16:48:16 +0800157 /* bitmap shows whether the pcm is opened in user space
158 * bit 0 means the first playback PCM (PCM3);
159 * bit 1 means the second playback PCM, and so on.
160 */
161 unsigned long pcm_in_use;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800162
David Henningsson4bd038f2013-02-19 16:11:25 +0100163 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300164 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700165
166 bool dyn_pin_out;
Libin Yang6590faa2015-12-16 13:42:41 +0800167 bool dyn_pcm_assign;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800168 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300169 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800170 */
171 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200172 struct hda_pcm_stream pcm_playback;
David Henningsson25adc132015-08-19 10:48:58 +0200173
174 /* i915/powerwell (Haswell+/Valleyview+) specific */
Takashi Iwai691be972016-03-18 15:10:08 +0100175 bool use_acomp_notifier; /* use i915 eld_notify callback for hotplug */
David Henningsson25adc132015-08-19 10:48:58 +0200176 struct i915_audio_component_audio_ops i915_audio_ops;
Takashi Iwai55913112015-12-10 13:03:29 +0100177 bool i915_bound; /* was i915 bound in this driver? */
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +0530178
179 struct hdac_chmap chmap;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +0530180 hda_nid_t vendor_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800181};
182
Takashi Iwaif4e30402015-12-10 13:01:28 +0100183#ifdef CONFIG_SND_HDA_I915
Takashi Iwai691be972016-03-18 15:10:08 +0100184static inline bool codec_has_acomp(struct hda_codec *codec)
185{
186 struct hdmi_spec *spec = codec->spec;
187 return spec->use_acomp_notifier;
188}
Takashi Iwaif4e30402015-12-10 13:01:28 +0100189#else
190#define codec_has_acomp(codec) false
191#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800192
193struct hdmi_audio_infoframe {
194 u8 type; /* 0x84 */
195 u8 ver; /* 0x01 */
196 u8 len; /* 0x0a */
197
Wu Fengguang53d7d692010-09-21 14:25:49 +0800198 u8 checksum;
199
Wu Fengguang079d88c2010-03-08 10:44:23 +0800200 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
201 u8 SS01_SF24;
202 u8 CXT04;
203 u8 CA;
204 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800205};
206
207struct dp_audio_infoframe {
208 u8 type; /* 0x84 */
209 u8 len; /* 0x1b */
210 u8 ver; /* 0x11 << 2 */
211
212 u8 CC02_CT47; /* match with HDMI infoframe from this on */
213 u8 SS01_SF24;
214 u8 CXT04;
215 u8 CA;
216 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800217};
218
Takashi Iwai2b203dbb2011-02-11 12:17:30 +0100219union audio_infoframe {
220 struct hdmi_audio_infoframe hdmi;
221 struct dp_audio_infoframe dp;
222 u8 bytes[0];
223};
224
Wu Fengguang079d88c2010-03-08 10:44:23 +0800225/*
Wu Fengguang079d88c2010-03-08 10:44:23 +0800226 * HDMI routines
227 */
228
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100229#define get_pin(spec, idx) \
230 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
231#define get_cvt(spec, idx) \
232 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Libin Yang2bea2412016-01-12 11:13:26 +0800233/* obtain hdmi_pcm object assigned to idx */
234#define get_hdmi_pcm(spec, idx) (&(spec)->pcm_rec[idx])
235/* obtain hda_pcm object assigned to idx */
236#define get_pcm_rec(spec, idx) (get_hdmi_pcm(spec, idx)->pcm)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100237
Libin Yang91520852017-01-12 16:04:53 +0800238static int pin_id_to_pin_index(struct hda_codec *codec,
239 hda_nid_t pin_nid, int dev_id)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800240{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100241 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600242 int pin_idx;
Libin Yang91520852017-01-12 16:04:53 +0800243 struct hdmi_spec_per_pin *per_pin;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800244
Libin Yang91520852017-01-12 16:04:53 +0800245 /*
246 * (dev_id == -1) means it is NON-MST pin
247 * return the first virtual pin on this port
248 */
249 if (dev_id == -1)
250 dev_id = 0;
251
252 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
253 per_pin = get_pin(spec, pin_idx);
254 if ((per_pin->pin_nid == pin_nid) &&
255 (per_pin->dev_id == dev_id))
Stephen Warren384a48d2011-06-01 11:14:21 -0600256 return pin_idx;
Libin Yang91520852017-01-12 16:04:53 +0800257 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800258
Takashi Iwai4e76a882014-02-25 12:21:03 +0100259 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600260 return -EINVAL;
261}
262
Libin Yang2bf3c852015-12-16 13:42:43 +0800263static int hinfo_to_pcm_index(struct hda_codec *codec,
264 struct hda_pcm_stream *hinfo)
265{
266 struct hdmi_spec *spec = codec->spec;
267 int pcm_idx;
268
269 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
270 if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
271 return pcm_idx;
272
273 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
274 return -EINVAL;
275}
276
Takashi Iwai4e76a882014-02-25 12:21:03 +0100277static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600278 struct hda_pcm_stream *hinfo)
279{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100280 struct hdmi_spec *spec = codec->spec;
Libin Yang6590faa2015-12-16 13:42:41 +0800281 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -0600282 int pin_idx;
283
Libin Yang6590faa2015-12-16 13:42:41 +0800284 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
285 per_pin = get_pin(spec, pin_idx);
Libin Yang2bea2412016-01-12 11:13:26 +0800286 if (per_pin->pcm &&
287 per_pin->pcm->pcm->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600288 return pin_idx;
Libin Yang6590faa2015-12-16 13:42:41 +0800289 }
Stephen Warren384a48d2011-06-01 11:14:21 -0600290
Libin Yang6590faa2015-12-16 13:42:41 +0800291 codec_dbg(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600292 return -EINVAL;
293}
294
Libin Yang022f3442016-02-03 10:48:34 +0800295static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
296 int pcm_idx)
297{
298 int i;
299 struct hdmi_spec_per_pin *per_pin;
300
301 for (i = 0; i < spec->num_pins; i++) {
302 per_pin = get_pin(spec, i);
303 if (per_pin->pcm_idx == pcm_idx)
304 return per_pin;
305 }
306 return NULL;
307}
308
Takashi Iwai4e76a882014-02-25 12:21:03 +0100309static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600310{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100311 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600312 int cvt_idx;
313
314 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100315 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600316 return cvt_idx;
317
Takashi Iwai4e76a882014-02-25 12:21:03 +0100318 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800319 return -EINVAL;
320}
321
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500322static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
323 struct snd_ctl_elem_info *uinfo)
324{
325 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100326 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200327 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100328 struct hdmi_eld *eld;
Libin Yangfb087ea2016-02-23 16:33:37 +0800329 int pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500330
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500331 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
332
Libin Yangfb087ea2016-02-23 16:33:37 +0800333 pcm_idx = kcontrol->private_value;
334 mutex_lock(&spec->pcm_lock);
335 per_pin = pcm_idx_to_pin(spec, pcm_idx);
336 if (!per_pin) {
337 /* no pin is bound to the pcm */
338 uinfo->count = 0;
339 mutex_unlock(&spec->pcm_lock);
340 return 0;
341 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200342 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100343 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Libin Yangfb087ea2016-02-23 16:33:37 +0800344 mutex_unlock(&spec->pcm_lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500345
346 return 0;
347}
348
349static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
350 struct snd_ctl_elem_value *ucontrol)
351{
352 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100353 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200354 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100355 struct hdmi_eld *eld;
Libin Yangfb087ea2016-02-23 16:33:37 +0800356 int pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500357
Libin Yangfb087ea2016-02-23 16:33:37 +0800358 pcm_idx = kcontrol->private_value;
359 mutex_lock(&spec->pcm_lock);
360 per_pin = pcm_idx_to_pin(spec, pcm_idx);
361 if (!per_pin) {
362 /* no pin is bound to the pcm */
363 memset(ucontrol->value.bytes.data, 0,
364 ARRAY_SIZE(ucontrol->value.bytes.data));
365 mutex_unlock(&spec->pcm_lock);
366 return 0;
367 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200368 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500369
David Henningsson360a8242016-02-05 09:05:41 +0100370 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
371 eld->eld_size > ELD_MAX_SIZE) {
Libin Yangfb087ea2016-02-23 16:33:37 +0800372 mutex_unlock(&spec->pcm_lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100373 snd_BUG();
374 return -EINVAL;
375 }
376
377 memset(ucontrol->value.bytes.data, 0,
378 ARRAY_SIZE(ucontrol->value.bytes.data));
379 if (eld->eld_valid)
380 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
381 eld->eld_size);
Libin Yangfb087ea2016-02-23 16:33:37 +0800382 mutex_unlock(&spec->pcm_lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500383
384 return 0;
385}
386
Bhumika Goyalf3b827e2017-02-20 00:18:09 +0530387static const struct snd_kcontrol_new eld_bytes_ctl = {
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500388 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
389 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
390 .name = "ELD",
391 .info = hdmi_eld_ctl_info,
392 .get = hdmi_eld_ctl_get,
393};
394
Libin Yangfb087ea2016-02-23 16:33:37 +0800395static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500396 int device)
397{
398 struct snd_kcontrol *kctl;
399 struct hdmi_spec *spec = codec->spec;
400 int err;
401
402 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
403 if (!kctl)
404 return -ENOMEM;
Libin Yangfb087ea2016-02-23 16:33:37 +0800405 kctl->private_value = pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500406 kctl->id.device = device;
407
Libin Yangfb087ea2016-02-23 16:33:37 +0800408 /* no pin nid is associated with the kctl now
409 * tbd: associate pin nid to eld ctl later
410 */
411 err = snd_hda_ctl_add(codec, 0, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500412 if (err < 0)
413 return err;
414
Libin Yangfb087ea2016-02-23 16:33:37 +0800415 get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500416 return 0;
417}
418
Wu Fengguang079d88c2010-03-08 10:44:23 +0800419#ifdef BE_PARANOID
420static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
421 int *packet_index, int *byte_index)
422{
423 int val;
424
425 val = snd_hda_codec_read(codec, pin_nid, 0,
426 AC_VERB_GET_HDMI_DIP_INDEX, 0);
427
428 *packet_index = val >> 5;
429 *byte_index = val & 0x1f;
430}
431#endif
432
433static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
434 int packet_index, int byte_index)
435{
436 int val;
437
438 val = (packet_index << 5) | (byte_index & 0x1f);
439
440 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
441}
442
443static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
444 unsigned char val)
445{
446 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
447}
448
Stephen Warren384a48d2011-06-01 11:14:21 -0600449static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800450{
Stephen Warren75fae112014-01-30 11:52:16 -0700451 struct hdmi_spec *spec = codec->spec;
452 int pin_out;
453
Wu Fengguang079d88c2010-03-08 10:44:23 +0800454 /* Unmute */
455 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
456 snd_hda_codec_write(codec, pin_nid, 0,
457 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700458
459 if (spec->dyn_pin_out)
460 /* Disable pin out until stream is active */
461 pin_out = 0;
462 else
463 /* Enable pin out: some machines with GM965 gets broken output
464 * when the pin is disabled or changed while using with HDMI
465 */
466 pin_out = PIN_OUT;
467
Wu Fengguang079d88c2010-03-08 10:44:23 +0800468 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700469 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800470}
471
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200472/*
473 * ELD proc files
474 */
475
Jie Yangcd6a6502015-05-27 19:45:45 +0800476#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200477static void print_eld_info(struct snd_info_entry *entry,
478 struct snd_info_buffer *buffer)
479{
480 struct hdmi_spec_per_pin *per_pin = entry->private_data;
481
482 mutex_lock(&per_pin->lock);
483 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
484 mutex_unlock(&per_pin->lock);
485}
486
487static void write_eld_info(struct snd_info_entry *entry,
488 struct snd_info_buffer *buffer)
489{
490 struct hdmi_spec_per_pin *per_pin = entry->private_data;
491
492 mutex_lock(&per_pin->lock);
493 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
494 mutex_unlock(&per_pin->lock);
495}
496
497static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
498{
499 char name[32];
500 struct hda_codec *codec = per_pin->codec;
501 struct snd_info_entry *entry;
502 int err;
503
504 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100505 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200506 if (err < 0)
507 return err;
508
509 snd_info_set_text_ops(entry, per_pin, print_eld_info);
510 entry->c.text.write = write_eld_info;
511 entry->mode |= S_IWUSR;
512 per_pin->proc_entry = entry;
513
514 return 0;
515}
516
517static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
518{
Markus Elfring1947a112015-06-28 11:15:28 +0200519 if (!per_pin->codec->bus->shutdown) {
Takashi Iwaic560a672015-04-22 18:26:38 +0200520 snd_info_free_entry(per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200521 per_pin->proc_entry = NULL;
522 }
523}
524#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200525static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
526 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200527{
528 return 0;
529}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200530static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200531{
532}
533#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800534
535/*
Wu Fengguang079d88c2010-03-08 10:44:23 +0800536 * Audio InfoFrame routines
537 */
538
539/*
540 * Enable Audio InfoFrame Transmission
541 */
542static void hdmi_start_infoframe_trans(struct hda_codec *codec,
543 hda_nid_t pin_nid)
544{
545 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
546 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
547 AC_DIPXMIT_BEST);
548}
549
550/*
551 * Disable Audio InfoFrame Transmission
552 */
553static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
554 hda_nid_t pin_nid)
555{
556 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
557 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
558 AC_DIPXMIT_DISABLE);
559}
560
561static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
562{
563#ifdef CONFIG_SND_DEBUG_VERBOSE
564 int i;
565 int size;
566
567 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100568 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800569
570 for (i = 0; i < 8; i++) {
571 size = snd_hda_codec_read(codec, pin_nid, 0,
572 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100573 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800574 }
575#endif
576}
577
578static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
579{
580#ifdef BE_PARANOID
581 int i, j;
582 int size;
583 int pi, bi;
584 for (i = 0; i < 8; i++) {
585 size = snd_hda_codec_read(codec, pin_nid, 0,
586 AC_VERB_GET_HDMI_DIP_SIZE, i);
587 if (size == 0)
588 continue;
589
590 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
591 for (j = 1; j < 1000; j++) {
592 hdmi_write_dip_byte(codec, pin_nid, 0x0);
593 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
594 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +0100595 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +0800596 bi, pi, i);
597 if (bi == 0) /* byte index wrapped around */
598 break;
599 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100600 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800601 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
602 i, size, j);
603 }
604#endif
605}
606
Wu Fengguang53d7d692010-09-21 14:25:49 +0800607static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800608{
Wu Fengguang53d7d692010-09-21 14:25:49 +0800609 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800610 u8 sum = 0;
611 int i;
612
Wu Fengguang53d7d692010-09-21 14:25:49 +0800613 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800614
Wu Fengguang53d7d692010-09-21 14:25:49 +0800615 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800616 sum += bytes[i];
617
Wu Fengguang53d7d692010-09-21 14:25:49 +0800618 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800619}
620
621static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
622 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800623 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800624{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800625 int i;
626
627 hdmi_debug_dip_size(codec, pin_nid);
628 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
629
Wu Fengguang079d88c2010-03-08 10:44:23 +0800630 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800631 for (i = 0; i < size; i++)
632 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800633}
634
635static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800636 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800637{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800638 u8 val;
639 int i;
640
641 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
642 != AC_DIPXMIT_BEST)
643 return false;
644
645 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800646 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +0800647 val = snd_hda_codec_read(codec, pin_nid, 0,
648 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800649 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +0800650 return false;
651 }
652
653 return true;
654}
655
Anssi Hannula307229d2013-10-24 21:10:34 +0300656static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
657 hda_nid_t pin_nid,
658 int ca, int active_channels,
659 int conn_type)
660{
661 union audio_infoframe ai;
662
Mengdong Lincaaf5ef2014-03-11 17:12:52 -0400663 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +0300664 if (conn_type == 0) { /* HDMI */
665 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
666
667 hdmi_ai->type = 0x84;
668 hdmi_ai->ver = 0x01;
669 hdmi_ai->len = 0x0a;
670 hdmi_ai->CC02_CT47 = active_channels - 1;
671 hdmi_ai->CA = ca;
672 hdmi_checksum_audio_infoframe(hdmi_ai);
673 } else if (conn_type == 1) { /* DisplayPort */
674 struct dp_audio_infoframe *dp_ai = &ai.dp;
675
676 dp_ai->type = 0x84;
677 dp_ai->len = 0x1b;
678 dp_ai->ver = 0x11 << 2;
679 dp_ai->CC02_CT47 = active_channels - 1;
680 dp_ai->CA = ca;
681 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100682 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300683 pin_nid);
684 return;
685 }
686
687 /*
688 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
689 * sizeof(*dp_ai) to avoid partial match/update problems when
690 * the user switches between HDMI/DP monitors.
691 */
692 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
693 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100694 codec_dbg(codec,
695 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300696 pin_nid,
697 active_channels, ca);
698 hdmi_stop_infoframe_trans(codec, pin_nid);
699 hdmi_fill_audio_infoframe(codec, pin_nid,
700 ai.bytes, sizeof(ai));
701 hdmi_start_infoframe_trans(codec, pin_nid);
702 }
703}
704
Takashi Iwaib0540872013-09-02 12:33:02 +0200705static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
706 struct hdmi_spec_per_pin *per_pin,
707 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800708{
Anssi Hannula307229d2013-10-24 21:10:34 +0300709 struct hdmi_spec *spec = codec->spec;
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +0530710 struct hdac_chmap *chmap = &spec->chmap;
Stephen Warren384a48d2011-06-01 11:14:21 -0600711 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +0200712 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +0300713 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -0600714 struct hdmi_eld *eld;
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530715 int ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800716
Takashi Iwaib0540872013-09-02 12:33:02 +0200717 if (!channels)
718 return;
719
Takashi Iwai44bb6d02016-03-21 12:36:44 +0100720 /* some HW (e.g. HSW+) needs reprogramming the amp at each time */
721 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
Mengdong Lin58f7d282013-09-04 16:37:12 -0400722 snd_hda_codec_write(codec, pin_nid, 0,
723 AC_VERB_SET_AMP_GAIN_MUTE,
724 AMP_OUT_UNMUTE);
725
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100726 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800727
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530728 ca = snd_hdac_channel_allocation(&codec->core,
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530729 eld->info.spk_alloc, channels,
730 per_pin->chmap_set, non_pcm, per_pin->chmap);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800731
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530732 active_channels = snd_hdac_get_active_channels(ca);
Anssi Hannula1df5a062013-10-05 02:25:40 +0300733
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +0530734 chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
735 active_channels);
Anssi Hannula1df5a062013-10-05 02:25:40 +0300736
Stephen Warren384a48d2011-06-01 11:14:21 -0600737 /*
Anssi Hannula39edac72013-10-07 19:24:52 +0300738 * always configure channel mapping, it may have been changed by the
739 * user in the meantime
740 */
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530741 snd_hdac_setup_channel_mapping(&spec->chmap,
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530742 pin_nid, non_pcm, ca, channels,
743 per_pin->chmap, per_pin->chmap_set);
Anssi Hannula39edac72013-10-07 19:24:52 +0300744
Anssi Hannula307229d2013-10-24 21:10:34 +0300745 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
746 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +0800747
Takashi Iwai1a6003b2012-09-06 17:42:08 +0200748 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800749}
750
Wu Fengguang079d88c2010-03-08 10:44:23 +0800751/*
752 * Unsolicited events
753 */
754
Takashi Iwaiefe47102013-11-07 13:38:23 +0100755static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +0200756
Libin Yang91520852017-01-12 16:04:53 +0800757static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid,
758 int dev_id)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800759{
760 struct hdmi_spec *spec = codec->spec;
Libin Yang91520852017-01-12 16:04:53 +0800761 int pin_idx = pin_id_to_pin_index(codec, nid, dev_id);
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200762
David Henningsson20ce9022013-12-04 10:19:41 +0800763 if (pin_idx < 0)
764 return;
David Henningsson20ce9022013-12-04 10:19:41 +0800765 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
766 snd_hda_jack_report_sync(codec);
767}
768
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200769static void jack_callback(struct hda_codec *codec,
770 struct hda_jack_callback *jack)
771{
Libin Yang91520852017-01-12 16:04:53 +0800772 /* hda_jack don't support DP MST */
773 check_presence_and_report(codec, jack->nid, 0);
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200774}
775
David Henningsson20ce9022013-12-04 10:19:41 +0800776static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
777{
Takashi Iwai3a938972011-10-28 01:16:55 +0200778 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +0200779 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -0400780 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +0200781
Libin Yang91520852017-01-12 16:04:53 +0800782 /*
783 * assume DP MST uses dyn_pcm_assign and acomp and
784 * never comes here
785 * if DP MST supports unsol event, below code need
786 * consider dev_entry
787 */
Takashi Iwai3a938972011-10-28 01:16:55 +0200788 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
789 if (!jack)
790 return;
Takashi Iwai3a938972011-10-28 01:16:55 +0200791 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800792
Takashi Iwai4e76a882014-02-25 12:21:03 +0100793 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -0400794 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +0800795 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +0800796 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +0800797
Libin Yang91520852017-01-12 16:04:53 +0800798 /* hda_jack don't support DP MST */
799 check_presence_and_report(codec, jack->nid, 0);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800800}
801
802static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
803{
804 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
805 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
806 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
807 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
808
Takashi Iwai4e76a882014-02-25 12:21:03 +0100809 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +0200810 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600811 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800812 tag,
813 subtag,
814 cp_state,
815 cp_ready);
816
817 /* TODO */
818 if (cp_state)
819 ;
820 if (cp_ready)
821 ;
822}
823
824
825static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
826{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800827 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
828 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
829
Takashi Iwai3a938972011-10-28 01:16:55 +0200830 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100831 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800832 return;
833 }
834
835 if (subtag == 0)
836 hdmi_intrinsic_event(codec, res);
837 else
838 hdmi_non_intrinsic_event(codec, res);
839}
840
Mengdong Lin58f7d282013-09-04 16:37:12 -0400841static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +0800842 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +0200843{
Mengdong Lin58f7d282013-09-04 16:37:12 -0400844 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +0200845
Wang Xingchao53b434f2013-06-18 10:41:53 +0800846 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
847 * thus pins could only choose converter 0 for use. Make sure the
848 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +0200849 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +0800850 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
851
Takashi Iwaifd678ca2013-06-18 16:28:36 +0200852 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +0200853 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
854 AC_PWRST_D0);
855 msleep(40);
856 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
857 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +0100858 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +0200859 }
David Henningsson83f26ad2013-04-10 12:26:07 +0200860}
861
Wu Fengguang079d88c2010-03-08 10:44:23 +0800862/*
863 * Callbacks
864 */
865
Takashi Iwai92f10b32010-08-03 14:21:00 +0200866/* HBR should be Non-PCM, 8 channels */
867#define is_hbr_format(format) \
868 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
869
Anssi Hannula307229d2013-10-24 21:10:34 +0300870static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
871 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800872{
Anssi Hannula307229d2013-10-24 21:10:34 +0300873 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +0200874
Stephen Warren384a48d2011-06-01 11:14:21 -0600875 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
876 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300877 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
878
Anssi Hannula13122e62013-11-10 20:56:10 +0200879 if (pinctl < 0)
880 return hbr ? -EINVAL : 0;
881
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300882 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +0300883 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300884 new_pinctl |= AC_PINCTL_EPT_HBR;
885 else
886 new_pinctl |= AC_PINCTL_EPT_NATIVE;
887
Takashi Iwai4e76a882014-02-25 12:21:03 +0100888 codec_dbg(codec,
889 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600890 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300891 pinctl == new_pinctl ? "" : "new-",
892 new_pinctl);
893
894 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -0600895 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300896 AC_VERB_SET_PIN_WIDGET_CONTROL,
897 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +0300898 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300899 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +0300900
901 return 0;
902}
903
904static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
905 hda_nid_t pin_nid, u32 stream_tag, int format)
906{
907 struct hdmi_spec *spec = codec->spec;
908 int err;
909
Anssi Hannula307229d2013-10-24 21:10:34 +0300910 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
911
912 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100913 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +0300914 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300915 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800916
Stephen Warren384a48d2011-06-01 11:14:21 -0600917 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300918 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800919}
920
Libin Yang42b29872015-12-16 13:42:42 +0800921/* Try to find an available converter
922 * If pin_idx is less then zero, just try to find an available converter.
923 * Otherwise, try to find an available converter and get the cvt mux index
924 * of the pin.
925 */
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800926static int hdmi_choose_cvt(struct hda_codec *codec,
Takashi Iwai4846a672016-03-21 12:56:46 +0100927 int pin_idx, int *cvt_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200928{
929 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600930 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -0600931 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800932 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200933
Libin Yang42b29872015-12-16 13:42:42 +0800934 /* pin_idx < 0 means no pin will be bound to the converter */
935 if (pin_idx < 0)
936 per_pin = NULL;
937 else
938 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200939
Stephen Warren384a48d2011-06-01 11:14:21 -0600940 /* Dynamically assign converter to stream */
941 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100942 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -0600943
944 /* Must not already be assigned */
945 if (per_cvt->assigned)
946 continue;
Libin Yang42b29872015-12-16 13:42:42 +0800947 if (per_pin == NULL)
948 break;
Stephen Warren384a48d2011-06-01 11:14:21 -0600949 /* Must be in pin's mux's list of converters */
950 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
951 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
952 break;
953 /* Not in mux list */
954 if (mux_idx == per_pin->num_mux_nids)
955 continue;
956 break;
957 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800958
Stephen Warren384a48d2011-06-01 11:14:21 -0600959 /* No free converters */
960 if (cvt_idx == spec->num_cvts)
Libin Yang42b29872015-12-16 13:42:42 +0800961 return -EBUSY;
Stephen Warren384a48d2011-06-01 11:14:21 -0600962
Libin Yang42b29872015-12-16 13:42:42 +0800963 if (per_pin != NULL)
964 per_pin->mux_idx = mux_idx;
Mengdong Lin2df67422014-03-20 13:01:06 +0800965
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800966 if (cvt_id)
967 *cvt_id = cvt_idx;
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800968
969 return 0;
970}
971
Mengdong Lin2df67422014-03-20 13:01:06 +0800972/* Assure the pin select the right convetor */
973static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
974 struct hdmi_spec_per_pin *per_pin)
975{
976 hda_nid_t pin_nid = per_pin->pin_nid;
977 int mux_idx, curr;
978
979 mux_idx = per_pin->mux_idx;
980 curr = snd_hda_codec_read(codec, pin_nid, 0,
981 AC_VERB_GET_CONNECT_SEL, 0);
982 if (curr != mux_idx)
983 snd_hda_codec_write_cache(codec, pin_nid, 0,
984 AC_VERB_SET_CONNECT_SEL,
985 mux_idx);
986}
987
Libin Yang42b29872015-12-16 13:42:42 +0800988/* get the mux index for the converter of the pins
989 * converter's mux index is the same for all pins on Intel platform
990 */
991static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
992 hda_nid_t cvt_nid)
993{
994 int i;
995
996 for (i = 0; i < spec->num_cvts; i++)
997 if (spec->cvt_nids[i] == cvt_nid)
998 return i;
999 return -EINVAL;
1000}
1001
Mengdong Lin300016b2013-11-04 01:13:13 -05001002/* Intel HDMI workaround to fix audio routing issue:
1003 * For some Intel display codecs, pins share the same connection list.
1004 * So a conveter can be selected by multiple pins and playback on any of these
1005 * pins will generate sound on the external display, because audio flows from
1006 * the same converter to the display pipeline. Also muting one pin may make
1007 * other pins have no sound output.
1008 * So this function assures that an assigned converter for a pin is not selected
1009 * by any other pins.
1010 */
1011static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Libin Yang91520852017-01-12 16:04:53 +08001012 hda_nid_t pin_nid,
1013 int dev_id, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001014{
1015 struct hdmi_spec *spec = codec->spec;
Takashi Iwai7639a062015-03-03 10:07:24 +01001016 hda_nid_t nid;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001017 int cvt_idx, curr;
1018 struct hdmi_spec_per_cvt *per_cvt;
Libin Yang91520852017-01-12 16:04:53 +08001019 struct hdmi_spec_per_pin *per_pin;
1020 int pin_idx;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001021
Libin Yang91520852017-01-12 16:04:53 +08001022 /* configure the pins connections */
1023 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1024 int dev_id_saved;
1025 int dev_num;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001026
Libin Yang91520852017-01-12 16:04:53 +08001027 per_pin = get_pin(spec, pin_idx);
1028 /*
1029 * pin not connected to monitor
1030 * no need to operate on it
1031 */
1032 if (!per_pin->pcm)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001033 continue;
1034
Libin Yang91520852017-01-12 16:04:53 +08001035 if ((per_pin->pin_nid == pin_nid) &&
1036 (per_pin->dev_id == dev_id))
Mengdong Linf82d7d12013-09-21 20:34:45 -04001037 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001038
Libin Yang91520852017-01-12 16:04:53 +08001039 /*
1040 * if per_pin->dev_id >= dev_num,
1041 * snd_hda_get_dev_select() will fail,
1042 * and the following operation is unpredictable.
1043 * So skip this situation.
1044 */
1045 dev_num = snd_hda_get_num_devices(codec, per_pin->pin_nid) + 1;
1046 if (per_pin->dev_id >= dev_num)
1047 continue;
1048
1049 nid = per_pin->pin_nid;
1050
1051 /*
1052 * Calling this function should not impact
1053 * on the device entry selection
1054 * So let's save the dev id for each pin,
1055 * and restore it when return
1056 */
1057 dev_id_saved = snd_hda_get_dev_select(codec, nid);
1058 snd_hda_set_dev_select(codec, nid, per_pin->dev_id);
Mengdong Linf82d7d12013-09-21 20:34:45 -04001059 curr = snd_hda_codec_read(codec, nid, 0,
1060 AC_VERB_GET_CONNECT_SEL, 0);
Libin Yang91520852017-01-12 16:04:53 +08001061 if (curr != mux_idx) {
1062 snd_hda_set_dev_select(codec, nid, dev_id_saved);
Mengdong Linf82d7d12013-09-21 20:34:45 -04001063 continue;
Libin Yang91520852017-01-12 16:04:53 +08001064 }
1065
Mengdong Linf82d7d12013-09-21 20:34:45 -04001066
1067 /* choose an unassigned converter. The conveters in the
1068 * connection list are in the same order as in the codec.
1069 */
1070 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1071 per_cvt = get_cvt(spec, cvt_idx);
1072 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001073 codec_dbg(codec,
1074 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001075 cvt_idx, nid);
1076 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001077 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001078 cvt_idx);
1079 break;
1080 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001081 }
Libin Yang91520852017-01-12 16:04:53 +08001082 snd_hda_set_dev_select(codec, nid, dev_id_saved);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001083 }
1084}
1085
Libin Yang42b29872015-12-16 13:42:42 +08001086/* A wrapper of intel_not_share_asigned_cvt() */
1087static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
Libin Yang91520852017-01-12 16:04:53 +08001088 hda_nid_t pin_nid, int dev_id, hda_nid_t cvt_nid)
Libin Yang42b29872015-12-16 13:42:42 +08001089{
1090 int mux_idx;
1091 struct hdmi_spec *spec = codec->spec;
1092
Libin Yang42b29872015-12-16 13:42:42 +08001093 /* On Intel platform, the mapping of converter nid to
1094 * mux index of the pins are always the same.
1095 * The pin nid may be 0, this means all pins will not
1096 * share the converter.
1097 */
1098 mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
1099 if (mux_idx >= 0)
Libin Yang91520852017-01-12 16:04:53 +08001100 intel_not_share_assigned_cvt(codec, pin_nid, dev_id, mux_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001101}
1102
Takashi Iwai4846a672016-03-21 12:56:46 +01001103/* skeleton caller of pin_cvt_fixup ops */
1104static void pin_cvt_fixup(struct hda_codec *codec,
1105 struct hdmi_spec_per_pin *per_pin,
1106 hda_nid_t cvt_nid)
1107{
1108 struct hdmi_spec *spec = codec->spec;
1109
1110 if (spec->ops.pin_cvt_fixup)
1111 spec->ops.pin_cvt_fixup(codec, per_pin, cvt_nid);
1112}
1113
Libin Yang42b29872015-12-16 13:42:42 +08001114/* called in hdmi_pcm_open when no pin is assigned to the PCM
1115 * in dyn_pcm_assign mode.
1116 */
1117static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
1118 struct hda_codec *codec,
1119 struct snd_pcm_substream *substream)
1120{
1121 struct hdmi_spec *spec = codec->spec;
1122 struct snd_pcm_runtime *runtime = substream->runtime;
Libin Yangac983792015-12-16 16:48:16 +08001123 int cvt_idx, pcm_idx;
Libin Yang42b29872015-12-16 13:42:42 +08001124 struct hdmi_spec_per_cvt *per_cvt = NULL;
1125 int err;
1126
Libin Yangac983792015-12-16 16:48:16 +08001127 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1128 if (pcm_idx < 0)
1129 return -EINVAL;
1130
Takashi Iwai4846a672016-03-21 12:56:46 +01001131 err = hdmi_choose_cvt(codec, -1, &cvt_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001132 if (err)
1133 return err;
1134
1135 per_cvt = get_cvt(spec, cvt_idx);
1136 per_cvt->assigned = 1;
1137 hinfo->nid = per_cvt->cvt_nid;
1138
Takashi Iwai4846a672016-03-21 12:56:46 +01001139 pin_cvt_fixup(codec, NULL, per_cvt->cvt_nid);
Libin Yang42b29872015-12-16 13:42:42 +08001140
Libin Yangac983792015-12-16 16:48:16 +08001141 set_bit(pcm_idx, &spec->pcm_in_use);
Libin Yang42b29872015-12-16 13:42:42 +08001142 /* todo: setup spdif ctls assign */
1143
1144 /* Initially set the converter's capabilities */
1145 hinfo->channels_min = per_cvt->channels_min;
1146 hinfo->channels_max = per_cvt->channels_max;
1147 hinfo->rates = per_cvt->rates;
1148 hinfo->formats = per_cvt->formats;
1149 hinfo->maxbps = per_cvt->maxbps;
1150
1151 /* Store the updated parameters */
1152 runtime->hw.channels_min = hinfo->channels_min;
1153 runtime->hw.channels_max = hinfo->channels_max;
1154 runtime->hw.formats = hinfo->formats;
1155 runtime->hw.rates = hinfo->rates;
1156
1157 snd_pcm_hw_constraint_step(substream->runtime, 0,
1158 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1159 return 0;
1160}
1161
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001162/*
1163 * HDA PCM callbacks
1164 */
1165static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1166 struct hda_codec *codec,
1167 struct snd_pcm_substream *substream)
1168{
1169 struct hdmi_spec *spec = codec->spec;
1170 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai4846a672016-03-21 12:56:46 +01001171 int pin_idx, cvt_idx, pcm_idx;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001172 struct hdmi_spec_per_pin *per_pin;
1173 struct hdmi_eld *eld;
1174 struct hdmi_spec_per_cvt *per_cvt = NULL;
1175 int err;
1176
1177 /* Validate hinfo */
Libin Yang2bf3c852015-12-16 13:42:43 +08001178 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1179 if (pcm_idx < 0)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001180 return -EINVAL;
Libin Yang2bf3c852015-12-16 13:42:43 +08001181
Libin Yang42b29872015-12-16 13:42:42 +08001182 mutex_lock(&spec->pcm_lock);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001183 pin_idx = hinfo_to_pin_index(codec, hinfo);
Libin Yang42b29872015-12-16 13:42:42 +08001184 if (!spec->dyn_pcm_assign) {
1185 if (snd_BUG_ON(pin_idx < 0)) {
1186 mutex_unlock(&spec->pcm_lock);
1187 return -EINVAL;
1188 }
1189 } else {
1190 /* no pin is assigned to the PCM
1191 * PA need pcm open successfully when probe
1192 */
1193 if (pin_idx < 0) {
1194 err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
1195 mutex_unlock(&spec->pcm_lock);
1196 return err;
1197 }
1198 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001199
Takashi Iwai4846a672016-03-21 12:56:46 +01001200 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001201 if (err < 0) {
1202 mutex_unlock(&spec->pcm_lock);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001203 return err;
Libin Yang42b29872015-12-16 13:42:42 +08001204 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001205
1206 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001207 /* Claim converter */
1208 per_cvt->assigned = 1;
Libin Yang42b29872015-12-16 13:42:42 +08001209
Libin Yangac983792015-12-16 16:48:16 +08001210 set_bit(pcm_idx, &spec->pcm_in_use);
Libin Yang42b29872015-12-16 13:42:42 +08001211 per_pin = get_pin(spec, pin_idx);
Anssi Hannula1df5a062013-10-05 02:25:40 +03001212 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001213 hinfo->nid = per_cvt->cvt_nid;
1214
Libin Yang91520852017-01-12 16:04:53 +08001215 snd_hda_set_dev_select(codec, per_pin->pin_nid, per_pin->dev_id);
Takashi Iwaibddee962013-06-18 16:14:22 +02001216 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001217 AC_VERB_SET_CONNECT_SEL,
Takashi Iwai4846a672016-03-21 12:56:46 +01001218 per_pin->mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001219
1220 /* configure unused pins to choose other converters */
Takashi Iwai4846a672016-03-21 12:56:46 +01001221 pin_cvt_fixup(codec, per_pin, 0);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001222
Libin Yang2bf3c852015-12-16 13:42:43 +08001223 snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001224
Stephen Warren2def8172011-06-01 11:14:20 -06001225 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001226 hinfo->channels_min = per_cvt->channels_min;
1227 hinfo->channels_max = per_cvt->channels_max;
1228 hinfo->rates = per_cvt->rates;
1229 hinfo->formats = per_cvt->formats;
1230 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001231
Libin Yang42b29872015-12-16 13:42:42 +08001232 eld = &per_pin->sink_eld;
Stephen Warren384a48d2011-06-01 11:14:21 -06001233 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001234 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001235 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001236 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001237 !hinfo->rates || !hinfo->formats) {
1238 per_cvt->assigned = 0;
1239 hinfo->nid = 0;
Libin Yang2bf3c852015-12-16 13:42:43 +08001240 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001241 mutex_unlock(&spec->pcm_lock);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001242 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001243 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001244 }
Stephen Warren2def8172011-06-01 11:14:20 -06001245
Libin Yang42b29872015-12-16 13:42:42 +08001246 mutex_unlock(&spec->pcm_lock);
Stephen Warren2def8172011-06-01 11:14:20 -06001247 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001248 runtime->hw.channels_min = hinfo->channels_min;
1249 runtime->hw.channels_max = hinfo->channels_max;
1250 runtime->hw.formats = hinfo->formats;
1251 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001252
1253 snd_pcm_hw_constraint_step(substream->runtime, 0,
1254 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001255 return 0;
1256}
1257
1258/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001259 * HDA/HDMI auto parsing
1260 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001261static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001262{
1263 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001264 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001265 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001266
1267 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001268 codec_warn(codec,
1269 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001270 pin_nid, get_wcaps(codec, pin_nid));
1271 return -EINVAL;
1272 }
1273
Libin Yang91520852017-01-12 16:04:53 +08001274 /* all the device entries on the same pin have the same conn list */
Stephen Warren384a48d2011-06-01 11:14:21 -06001275 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1276 per_pin->mux_nids,
1277 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001278
1279 return 0;
1280}
1281
Libin Yanga76056f2015-12-16 16:48:15 +08001282static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
1283 struct hdmi_spec_per_pin *per_pin)
1284{
1285 int i;
1286
1287 /* try the prefer PCM */
1288 if (!test_bit(per_pin->pin_nid_idx, &spec->pcm_bitmap))
1289 return per_pin->pin_nid_idx;
1290
1291 /* have a second try; check the "reserved area" over num_pins */
Libin Yang91520852017-01-12 16:04:53 +08001292 for (i = spec->num_nids; i < spec->pcm_used; i++) {
Libin Yanga76056f2015-12-16 16:48:15 +08001293 if (!test_bit(i, &spec->pcm_bitmap))
1294 return i;
1295 }
1296
1297 /* the last try; check the empty slots in pins */
Libin Yang91520852017-01-12 16:04:53 +08001298 for (i = 0; i < spec->num_nids; i++) {
Libin Yanga76056f2015-12-16 16:48:15 +08001299 if (!test_bit(i, &spec->pcm_bitmap))
1300 return i;
1301 }
1302 return -EBUSY;
1303}
1304
1305static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
1306 struct hdmi_spec_per_pin *per_pin)
1307{
1308 int idx;
1309
1310 /* pcm already be attached to the pin */
1311 if (per_pin->pcm)
1312 return;
1313 idx = hdmi_find_pcm_slot(spec, per_pin);
Libin Yangd10a80d2016-03-01 15:18:26 +08001314 if (idx == -EBUSY)
Libin Yanga76056f2015-12-16 16:48:15 +08001315 return;
1316 per_pin->pcm_idx = idx;
Libin Yang2bea2412016-01-12 11:13:26 +08001317 per_pin->pcm = get_hdmi_pcm(spec, idx);
Libin Yanga76056f2015-12-16 16:48:15 +08001318 set_bit(idx, &spec->pcm_bitmap);
1319}
1320
1321static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
1322 struct hdmi_spec_per_pin *per_pin)
1323{
1324 int idx;
1325
1326 /* pcm already be detached from the pin */
1327 if (!per_pin->pcm)
1328 return;
1329 idx = per_pin->pcm_idx;
1330 per_pin->pcm_idx = -1;
1331 per_pin->pcm = NULL;
1332 if (idx >= 0 && idx < spec->pcm_used)
1333 clear_bit(idx, &spec->pcm_bitmap);
1334}
1335
Libin Yangac983792015-12-16 16:48:16 +08001336static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
1337 struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
1338{
1339 int mux_idx;
1340
1341 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1342 if (per_pin->mux_nids[mux_idx] == cvt_nid)
1343 break;
1344 return mux_idx;
1345}
1346
1347static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);
1348
1349static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
1350 struct hdmi_spec_per_pin *per_pin)
1351{
1352 struct hda_codec *codec = per_pin->codec;
1353 struct hda_pcm *pcm;
1354 struct hda_pcm_stream *hinfo;
1355 struct snd_pcm_substream *substream;
1356 int mux_idx;
1357 bool non_pcm;
1358
1359 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
Libin Yang2bea2412016-01-12 11:13:26 +08001360 pcm = get_pcm_rec(spec, per_pin->pcm_idx);
Libin Yangac983792015-12-16 16:48:16 +08001361 else
1362 return;
1363 if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
1364 return;
1365
1366 /* hdmi audio only uses playback and one substream */
1367 hinfo = pcm->stream;
1368 substream = pcm->pcm->streams[0].substream;
1369
1370 per_pin->cvt_nid = hinfo->nid;
1371
1372 mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
Libin Yang91520852017-01-12 16:04:53 +08001373 if (mux_idx < per_pin->num_mux_nids) {
1374 snd_hda_set_dev_select(codec, per_pin->pin_nid,
1375 per_pin->dev_id);
Libin Yangac983792015-12-16 16:48:16 +08001376 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1377 AC_VERB_SET_CONNECT_SEL,
1378 mux_idx);
Libin Yang91520852017-01-12 16:04:53 +08001379 }
Libin Yangac983792015-12-16 16:48:16 +08001380 snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);
1381
1382 non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
1383 if (substream->runtime)
1384 per_pin->channels = substream->runtime->channels;
1385 per_pin->setup = true;
1386 per_pin->mux_idx = mux_idx;
1387
1388 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1389}
1390
1391static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
1392 struct hdmi_spec_per_pin *per_pin)
1393{
1394 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1395 snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);
1396
1397 per_pin->chmap_set = false;
1398 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1399
1400 per_pin->setup = false;
1401 per_pin->channels = 0;
1402}
1403
Takashi Iwaie90247f2015-11-13 09:12:12 +01001404/* update per_pin ELD from the given new ELD;
1405 * setup info frame and notification accordingly
1406 */
1407static void update_eld(struct hda_codec *codec,
1408 struct hdmi_spec_per_pin *per_pin,
1409 struct hdmi_eld *eld)
1410{
1411 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Libin Yanga76056f2015-12-16 16:48:15 +08001412 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001413 bool old_eld_valid = pin_eld->eld_valid;
1414 bool eld_changed;
Libin Yangfb087ea2016-02-23 16:33:37 +08001415 int pcm_idx = -1;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001416
Libin Yangfb087ea2016-02-23 16:33:37 +08001417 /* for monitor disconnection, save pcm_idx firstly */
1418 pcm_idx = per_pin->pcm_idx;
Libin Yanga76056f2015-12-16 16:48:15 +08001419 if (spec->dyn_pcm_assign) {
Libin Yangac983792015-12-16 16:48:16 +08001420 if (eld->eld_valid) {
Libin Yanga76056f2015-12-16 16:48:15 +08001421 hdmi_attach_hda_pcm(spec, per_pin);
Libin Yangac983792015-12-16 16:48:16 +08001422 hdmi_pcm_setup_pin(spec, per_pin);
1423 } else {
1424 hdmi_pcm_reset_pin(spec, per_pin);
Libin Yanga76056f2015-12-16 16:48:15 +08001425 hdmi_detach_hda_pcm(spec, per_pin);
Libin Yangac983792015-12-16 16:48:16 +08001426 }
Libin Yanga76056f2015-12-16 16:48:15 +08001427 }
Libin Yangfb087ea2016-02-23 16:33:37 +08001428 /* if pcm_idx == -1, it means this is in monitor connection event
1429 * we can get the correct pcm_idx now.
1430 */
1431 if (pcm_idx == -1)
1432 pcm_idx = per_pin->pcm_idx;
Libin Yanga76056f2015-12-16 16:48:15 +08001433
Takashi Iwaie90247f2015-11-13 09:12:12 +01001434 if (eld->eld_valid)
1435 snd_hdmi_show_eld(codec, &eld->info);
1436
1437 eld_changed = (pin_eld->eld_valid != eld->eld_valid);
1438 if (eld->eld_valid && pin_eld->eld_valid)
1439 if (pin_eld->eld_size != eld->eld_size ||
1440 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
1441 eld->eld_size) != 0)
1442 eld_changed = true;
1443
Takashi Iwaibd481282016-03-18 18:01:53 +01001444 pin_eld->monitor_present = eld->monitor_present;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001445 pin_eld->eld_valid = eld->eld_valid;
1446 pin_eld->eld_size = eld->eld_size;
1447 if (eld->eld_valid)
1448 memcpy(pin_eld->eld_buffer, eld->eld_buffer, eld->eld_size);
1449 pin_eld->info = eld->info;
1450
1451 /*
1452 * Re-setup pin and infoframe. This is needed e.g. when
1453 * - sink is first plugged-in
1454 * - transcoder can change during stream playback on Haswell
1455 * and this can make HW reset converter selection on a pin.
1456 */
1457 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
Takashi Iwai4846a672016-03-21 12:56:46 +01001458 pin_cvt_fixup(codec, per_pin, 0);
Takashi Iwaie90247f2015-11-13 09:12:12 +01001459 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1460 }
1461
Libin Yangfb087ea2016-02-23 16:33:37 +08001462 if (eld_changed && pcm_idx >= 0)
Takashi Iwaie90247f2015-11-13 09:12:12 +01001463 snd_ctl_notify(codec->card,
1464 SNDRV_CTL_EVENT_MASK_VALUE |
1465 SNDRV_CTL_EVENT_MASK_INFO,
Libin Yangfb087ea2016-02-23 16:33:37 +08001466 &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
Takashi Iwaie90247f2015-11-13 09:12:12 +01001467}
1468
Takashi Iwai788d4412015-11-12 15:36:13 +01001469/* update ELD and jack state via HD-audio verbs */
1470static bool hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
1471 int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001472{
David Henningsson464837a2013-11-07 13:38:25 +01001473 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001474 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001475 struct hdmi_spec *spec = codec->spec;
1476 struct hdmi_eld *eld = &spec->temp_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001477 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001478 /*
1479 * Always execute a GetPinSense verb here, even when called from
1480 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1481 * response's PD bit is not the real PD value, but indicates that
1482 * the real PD value changed. An older version of the HD-audio
1483 * specification worked this way. Hence, we just ignore the data in
1484 * the unsolicited response to avoid custom WARs.
1485 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001486 int present;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001487 bool ret;
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001488 bool do_repoll = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001489
David Henningssonda4a7a32013-12-18 10:46:04 +01001490 present = snd_hda_pin_sense(codec, pin_nid);
1491
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001492 mutex_lock(&per_pin->lock);
Takashi Iwaic44da622016-04-13 09:45:53 +02001493 eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1494 if (eld->monitor_present)
David Henningsson4bd038f2013-02-19 16:11:25 +01001495 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1496 else
1497 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001498
Takashi Iwai4e76a882014-02-25 12:21:03 +01001499 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001500 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Takashi Iwaic44da622016-04-13 09:45:53 +02001501 codec->addr, pin_nid, eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001502
David Henningsson4bd038f2013-02-19 16:11:25 +01001503 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001504 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001505 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001506 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001507 else {
Takashi Iwai79514d42014-06-06 18:04:34 +02001508 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001509 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001510 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001511 }
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001512 if (!eld->eld_valid && repoll)
1513 do_repoll = true;
Wu Fengguang744626d2011-11-16 16:29:47 +08001514 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001515
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001516 if (do_repoll)
Takashi Iwaie90247f2015-11-13 09:12:12 +01001517 schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
1518 else
1519 update_eld(codec, per_pin, eld);
Anssi Hannula6acce402014-10-19 19:25:19 +03001520
Takashi Iwaic44da622016-04-13 09:45:53 +02001521 ret = !repoll || !eld->monitor_present || eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001522
1523 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1524 if (jack)
1525 jack->block_report = !ret;
1526
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001527 mutex_unlock(&per_pin->lock);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001528 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001529}
1530
Libin Yang31842702016-02-19 15:42:06 +08001531static struct snd_jack *pin_idx_to_jack(struct hda_codec *codec,
1532 struct hdmi_spec_per_pin *per_pin)
1533{
1534 struct hdmi_spec *spec = codec->spec;
1535 struct snd_jack *jack = NULL;
1536 struct hda_jack_tbl *jack_tbl;
1537
1538 /* if !dyn_pcm_assign, get jack from hda_jack_tbl
1539 * in !dyn_pcm_assign case, spec->pcm_rec[].jack is not
1540 * NULL even after snd_hda_jack_tbl_clear() is called to
1541 * free snd_jack. This may cause access invalid memory
1542 * when calling snd_jack_report
1543 */
1544 if (per_pin->pcm_idx >= 0 && spec->dyn_pcm_assign)
1545 jack = spec->pcm_rec[per_pin->pcm_idx].jack;
1546 else if (!spec->dyn_pcm_assign) {
Libin Yang91520852017-01-12 16:04:53 +08001547 /*
1548 * jack tbl doesn't support DP MST
1549 * DP MST will use dyn_pcm_assign,
1550 * so DP MST will never come here
1551 */
Libin Yang31842702016-02-19 15:42:06 +08001552 jack_tbl = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
1553 if (jack_tbl)
1554 jack = jack_tbl->jack;
1555 }
1556 return jack;
1557}
1558
Takashi Iwai788d4412015-11-12 15:36:13 +01001559/* update ELD and jack state via audio component */
1560static void sync_eld_via_acomp(struct hda_codec *codec,
1561 struct hdmi_spec_per_pin *per_pin)
1562{
Takashi Iwai788d4412015-11-12 15:36:13 +01001563 struct hdmi_spec *spec = codec->spec;
1564 struct hdmi_eld *eld = &spec->temp_eld;
Libin Yang25e4abb2016-01-12 11:13:27 +08001565 struct snd_jack *jack = NULL;
Takashi Iwai788d4412015-11-12 15:36:13 +01001566 int size;
1567
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001568 mutex_lock(&per_pin->lock);
Takashi Iwaic64c1432016-03-21 16:07:30 +01001569 eld->monitor_present = false;
Libin Yang91520852017-01-12 16:04:53 +08001570 size = snd_hdac_acomp_get_eld(&codec->core, per_pin->pin_nid,
1571 per_pin->dev_id, &eld->monitor_present,
1572 eld->eld_buffer, ELD_MAX_SIZE);
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001573 if (size > 0) {
1574 size = min(size, ELD_MAX_SIZE);
1575 if (snd_hdmi_parse_eld(codec, &eld->info,
1576 eld->eld_buffer, size) < 0)
1577 size = -EINVAL;
Takashi Iwai788d4412015-11-12 15:36:13 +01001578 }
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001579
1580 if (size > 0) {
1581 eld->eld_valid = true;
1582 eld->eld_size = size;
1583 } else {
1584 eld->eld_valid = false;
1585 eld->eld_size = 0;
1586 }
1587
Libin Yang25e4abb2016-01-12 11:13:27 +08001588 /* pcm_idx >=0 before update_eld() means it is in monitor
1589 * disconnected event. Jack must be fetched before update_eld()
1590 */
Libin Yang31842702016-02-19 15:42:06 +08001591 jack = pin_idx_to_jack(codec, per_pin);
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001592 update_eld(codec, per_pin, eld);
Libin Yang31842702016-02-19 15:42:06 +08001593 if (jack == NULL)
1594 jack = pin_idx_to_jack(codec, per_pin);
Libin Yang25e4abb2016-01-12 11:13:27 +08001595 if (jack == NULL)
1596 goto unlock;
1597 snd_jack_report(jack,
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001598 eld->monitor_present ? SND_JACK_AVOUT : 0);
1599 unlock:
1600 mutex_unlock(&per_pin->lock);
Takashi Iwai788d4412015-11-12 15:36:13 +01001601}
1602
1603static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
1604{
1605 struct hda_codec *codec = per_pin->codec;
Libin Yanga76056f2015-12-16 16:48:15 +08001606 struct hdmi_spec *spec = codec->spec;
1607 int ret;
Takashi Iwai788d4412015-11-12 15:36:13 +01001608
Takashi Iwai222bde02016-03-17 14:48:13 +01001609 /* no temporary power up/down needed for component notifier */
1610 if (!codec_has_acomp(codec))
1611 snd_hda_power_up_pm(codec);
1612
Libin Yanga76056f2015-12-16 16:48:15 +08001613 mutex_lock(&spec->pcm_lock);
Takashi Iwai788d4412015-11-12 15:36:13 +01001614 if (codec_has_acomp(codec)) {
1615 sync_eld_via_acomp(codec, per_pin);
Libin Yanga76056f2015-12-16 16:48:15 +08001616 ret = false; /* don't call snd_hda_jack_report_sync() */
Takashi Iwai788d4412015-11-12 15:36:13 +01001617 } else {
Libin Yanga76056f2015-12-16 16:48:15 +08001618 ret = hdmi_present_sense_via_verbs(per_pin, repoll);
Takashi Iwai788d4412015-11-12 15:36:13 +01001619 }
Libin Yanga76056f2015-12-16 16:48:15 +08001620 mutex_unlock(&spec->pcm_lock);
1621
Takashi Iwai222bde02016-03-17 14:48:13 +01001622 if (!codec_has_acomp(codec))
1623 snd_hda_power_down_pm(codec);
1624
Libin Yanga76056f2015-12-16 16:48:15 +08001625 return ret;
Takashi Iwai788d4412015-11-12 15:36:13 +01001626}
1627
Wu Fengguang744626d2011-11-16 16:29:47 +08001628static void hdmi_repoll_eld(struct work_struct *work)
1629{
1630 struct hdmi_spec_per_pin *per_pin =
1631 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1632
Wu Fengguangc6e84532011-11-18 16:59:32 -06001633 if (per_pin->repoll_count++ > 6)
1634 per_pin->repoll_count = 0;
1635
Takashi Iwaiefe47102013-11-07 13:38:23 +01001636 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1637 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001638}
1639
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001640static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1641 hda_nid_t nid);
1642
Wu Fengguang079d88c2010-03-08 10:44:23 +08001643static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1644{
1645 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001646 unsigned int caps, config;
1647 int pin_idx;
1648 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001649 int err;
Libin Yang91520852017-01-12 16:04:53 +08001650 int dev_num, i;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001651
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001652 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001653 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1654 return 0;
1655
Libin Yang91520852017-01-12 16:04:53 +08001656 /*
1657 * For DP MST audio, Configuration Default is the same for
1658 * all device entries on the same pin
1659 */
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001660 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001661 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1662 return 0;
1663
Libin Yang91520852017-01-12 16:04:53 +08001664 /*
1665 * To simplify the implementation, malloc all
1666 * the virtual pins in the initialization statically
1667 */
1668 if (is_haswell_plus(codec)) {
1669 /*
1670 * On Intel platforms, device entries number is
1671 * changed dynamically. If there is a DP MST
1672 * hub connected, the device entries number is 3.
1673 * Otherwise, it is 1.
1674 * Here we manually set dev_num to 3, so that
1675 * we can initialize all the device entries when
1676 * bootup statically.
1677 */
1678 dev_num = 3;
1679 spec->dev_num = 3;
1680 } else if (spec->dyn_pcm_assign && codec->dp_mst) {
1681 dev_num = snd_hda_get_num_devices(codec, pin_nid) + 1;
1682 /*
1683 * spec->dev_num is the maxinum number of device entries
1684 * among all the pins
1685 */
1686 spec->dev_num = (spec->dev_num > dev_num) ?
1687 spec->dev_num : dev_num;
1688 } else {
1689 /*
1690 * If the platform doesn't support DP MST,
1691 * manually set dev_num to 1. This means
1692 * the pin has only one device entry.
1693 */
1694 dev_num = 1;
1695 spec->dev_num = 1;
Libin Yang2bea2412016-01-12 11:13:26 +08001696 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001697
Libin Yang91520852017-01-12 16:04:53 +08001698 for (i = 0; i < dev_num; i++) {
1699 pin_idx = spec->num_pins;
1700 per_pin = snd_array_new(&spec->pins);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001701
Libin Yang91520852017-01-12 16:04:53 +08001702 if (!per_pin)
1703 return -ENOMEM;
1704
1705 if (spec->dyn_pcm_assign) {
1706 per_pin->pcm = NULL;
1707 per_pin->pcm_idx = -1;
1708 } else {
1709 per_pin->pcm = get_hdmi_pcm(spec, pin_idx);
1710 per_pin->pcm_idx = pin_idx;
1711 }
1712 per_pin->pin_nid = pin_nid;
1713 per_pin->pin_nid_idx = spec->num_nids;
1714 per_pin->dev_id = i;
1715 per_pin->non_pcm = false;
1716 snd_hda_set_dev_select(codec, pin_nid, i);
1717 if (is_haswell_plus(codec))
1718 intel_haswell_fixup_connect_list(codec, pin_nid);
1719 err = hdmi_read_pin_conn(codec, pin_idx);
1720 if (err < 0)
1721 return err;
1722 spec->num_pins++;
1723 }
1724 spec->num_nids++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001725
Stephen Warren384a48d2011-06-01 11:14:21 -06001726 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001727}
1728
Stephen Warren384a48d2011-06-01 11:14:21 -06001729static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001730{
1731 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001732 struct hdmi_spec_per_cvt *per_cvt;
1733 unsigned int chans;
1734 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001735
Stephen Warren384a48d2011-06-01 11:14:21 -06001736 chans = get_wcaps(codec, cvt_nid);
1737 chans = get_wcaps_channels(chans);
1738
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001739 per_cvt = snd_array_new(&spec->cvts);
1740 if (!per_cvt)
1741 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001742
1743 per_cvt->cvt_nid = cvt_nid;
1744 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001745 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001746 per_cvt->channels_max = chans;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05301747 if (chans > spec->chmap.channels_max)
1748 spec->chmap.channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001749 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001750
1751 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1752 &per_cvt->rates,
1753 &per_cvt->formats,
1754 &per_cvt->maxbps);
1755 if (err < 0)
1756 return err;
1757
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001758 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1759 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1760 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001761
1762 return 0;
1763}
1764
1765static int hdmi_parse_codec(struct hda_codec *codec)
1766{
1767 hda_nid_t nid;
1768 int i, nodes;
1769
Takashi Iwai7639a062015-03-03 10:07:24 +01001770 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001771 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001772 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001773 return -EINVAL;
1774 }
1775
1776 for (i = 0; i < nodes; i++, nid++) {
1777 unsigned int caps;
1778 unsigned int type;
1779
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001780 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001781 type = get_wcaps_type(caps);
1782
1783 if (!(caps & AC_WCAP_DIGITAL))
1784 continue;
1785
1786 switch (type) {
1787 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001788 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001789 break;
1790 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001791 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001792 break;
1793 }
1794 }
1795
Wu Fengguang079d88c2010-03-08 10:44:23 +08001796 return 0;
1797}
1798
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001799/*
1800 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001801static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1802{
1803 struct hda_spdif_out *spdif;
1804 bool non_pcm;
1805
1806 mutex_lock(&codec->spdif_mutex);
1807 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
Libin Yang960a5812016-06-16 11:13:25 +08001808 /* Add sanity check to pass klockwork check.
1809 * This should never happen.
1810 */
1811 if (WARN_ON(spdif == NULL))
1812 return true;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001813 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1814 mutex_unlock(&codec->spdif_mutex);
1815 return non_pcm;
1816}
1817
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001818/*
1819 * HDMI callbacks
1820 */
1821
1822static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1823 struct hda_codec *codec,
1824 unsigned int stream_tag,
1825 unsigned int format,
1826 struct snd_pcm_substream *substream)
1827{
Stephen Warren384a48d2011-06-01 11:14:21 -06001828 hda_nid_t cvt_nid = hinfo->nid;
1829 struct hdmi_spec *spec = codec->spec;
Libin Yang42b29872015-12-16 13:42:42 +08001830 int pin_idx;
1831 struct hdmi_spec_per_pin *per_pin;
1832 hda_nid_t pin_nid;
Libin Yangddd621f2015-09-02 14:11:40 +08001833 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001834 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001835 int pinctl;
Libin Yang42b29872015-12-16 13:42:42 +08001836 int err;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001837
Libin Yang42b29872015-12-16 13:42:42 +08001838 mutex_lock(&spec->pcm_lock);
1839 pin_idx = hinfo_to_pin_index(codec, hinfo);
1840 if (spec->dyn_pcm_assign && pin_idx < 0) {
1841 /* when dyn_pcm_assign and pcm is not bound to a pin
1842 * skip pin setup and return 0 to make audio playback
1843 * be ongoing
1844 */
Takashi Iwai4846a672016-03-21 12:56:46 +01001845 pin_cvt_fixup(codec, NULL, cvt_nid);
Libin Yang42b29872015-12-16 13:42:42 +08001846 snd_hda_codec_setup_stream(codec, cvt_nid,
1847 stream_tag, 0, format);
1848 mutex_unlock(&spec->pcm_lock);
1849 return 0;
1850 }
1851
1852 if (snd_BUG_ON(pin_idx < 0)) {
1853 mutex_unlock(&spec->pcm_lock);
1854 return -EINVAL;
1855 }
1856 per_pin = get_pin(spec, pin_idx);
1857 pin_nid = per_pin->pin_nid;
Takashi Iwai4846a672016-03-21 12:56:46 +01001858
1859 /* Verify pin:cvt selections to avoid silent audio after S3.
1860 * After S3, the audio driver restores pin:cvt selections
1861 * but this can happen before gfx is ready and such selection
1862 * is overlooked by HW. Thus multiple pins can share a same
1863 * default convertor and mute control will affect each other,
1864 * which can cause a resumed audio playback become silent
1865 * after S3.
1866 */
1867 pin_cvt_fixup(codec, per_pin, 0);
Mengdong Lin2df67422014-03-20 13:01:06 +08001868
Libin Yangddd621f2015-09-02 14:11:40 +08001869 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
1870 /* Todo: add DP1.2 MST audio support later */
Takashi Iwai93a9ff12016-03-18 19:45:13 +01001871 if (codec_has_acomp(codec))
Libin Yang91520852017-01-12 16:04:53 +08001872 snd_hdac_sync_audio_rate(&codec->core, pin_nid, per_pin->dev_id,
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07001873 runtime->rate);
Libin Yangddd621f2015-09-02 14:11:40 +08001874
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001875 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001876 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001877 per_pin->channels = substream->runtime->channels;
1878 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001879
Takashi Iwaib0540872013-09-02 12:33:02 +02001880 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001881 mutex_unlock(&per_pin->lock);
Stephen Warren75fae112014-01-30 11:52:16 -07001882 if (spec->dyn_pin_out) {
1883 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1884 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1885 snd_hda_codec_write(codec, pin_nid, 0,
1886 AC_VERB_SET_PIN_WIDGET_CONTROL,
1887 pinctl | PIN_OUT);
1888 }
1889
Libin Yang91520852017-01-12 16:04:53 +08001890 /* snd_hda_set_dev_select() has been called before */
Libin Yang42b29872015-12-16 13:42:42 +08001891 err = spec->ops.setup_stream(codec, cvt_nid, pin_nid,
1892 stream_tag, format);
1893 mutex_unlock(&spec->pcm_lock);
1894 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001895}
1896
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001897static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1898 struct hda_codec *codec,
1899 struct snd_pcm_substream *substream)
1900{
1901 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1902 return 0;
1903}
1904
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001905static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1906 struct hda_codec *codec,
1907 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001908{
1909 struct hdmi_spec *spec = codec->spec;
Libin Yang2bf3c852015-12-16 13:42:43 +08001910 int cvt_idx, pin_idx, pcm_idx;
Stephen Warren384a48d2011-06-01 11:14:21 -06001911 struct hdmi_spec_per_cvt *per_cvt;
1912 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001913 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001914
Stephen Warren384a48d2011-06-01 11:14:21 -06001915 if (hinfo->nid) {
Libin Yang2bf3c852015-12-16 13:42:43 +08001916 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1917 if (snd_BUG_ON(pcm_idx < 0))
1918 return -EINVAL;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001919 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001920 if (snd_BUG_ON(cvt_idx < 0))
1921 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001922 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001923
1924 snd_BUG_ON(!per_cvt->assigned);
1925 per_cvt->assigned = 0;
1926 hinfo->nid = 0;
1927
Libin Yang42b29872015-12-16 13:42:42 +08001928 mutex_lock(&spec->pcm_lock);
Libin Yangb09887f82016-01-29 13:53:27 +08001929 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yangac983792015-12-16 16:48:16 +08001930 clear_bit(pcm_idx, &spec->pcm_in_use);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001931 pin_idx = hinfo_to_pin_index(codec, hinfo);
Libin Yang42b29872015-12-16 13:42:42 +08001932 if (spec->dyn_pcm_assign && pin_idx < 0) {
1933 mutex_unlock(&spec->pcm_lock);
1934 return 0;
1935 }
1936
1937 if (snd_BUG_ON(pin_idx < 0)) {
1938 mutex_unlock(&spec->pcm_lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001939 return -EINVAL;
Libin Yang42b29872015-12-16 13:42:42 +08001940 }
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001941 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001942
Stephen Warren75fae112014-01-30 11:52:16 -07001943 if (spec->dyn_pin_out) {
1944 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1945 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1946 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1947 AC_VERB_SET_PIN_WIDGET_CONTROL,
1948 pinctl & ~PIN_OUT);
1949 }
1950
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001951 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001952 per_pin->chmap_set = false;
1953 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001954
1955 per_pin->setup = false;
1956 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001957 mutex_unlock(&per_pin->lock);
Libin Yang42b29872015-12-16 13:42:42 +08001958 mutex_unlock(&spec->pcm_lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001959 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001960
Stephen Warren384a48d2011-06-01 11:14:21 -06001961 return 0;
1962}
1963
1964static const struct hda_pcm_ops generic_ops = {
1965 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001966 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001967 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001968 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001969};
1970
Subhransu S. Prusty44fde3b2016-04-04 19:23:54 +05301971static int hdmi_get_spk_alloc(struct hdac_device *hdac, int pcm_idx)
1972{
1973 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
1974 struct hdmi_spec *spec = codec->spec;
1975 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
1976
1977 if (!per_pin)
1978 return 0;
1979
1980 return per_pin->sink_eld.info.spk_alloc;
1981}
1982
Subhransu S. Prusty9b3dc8a2016-03-04 19:59:47 +05301983static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
1984 unsigned char *chmap)
1985{
1986 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
1987 struct hdmi_spec *spec = codec->spec;
1988 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
1989
1990 /* chmap is already set to 0 in caller */
1991 if (!per_pin)
1992 return;
1993
1994 memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
1995}
1996
1997static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
1998 unsigned char *chmap, int prepared)
1999{
2000 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2001 struct hdmi_spec *spec = codec->spec;
2002 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2003
Libin Yanged0739b2016-04-18 09:16:28 +08002004 if (!per_pin)
2005 return;
Subhransu S. Prusty9b3dc8a2016-03-04 19:59:47 +05302006 mutex_lock(&per_pin->lock);
2007 per_pin->chmap_set = true;
2008 memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
2009 if (prepared)
2010 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
2011 mutex_unlock(&per_pin->lock);
2012}
2013
2014static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
2015{
2016 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2017 struct hdmi_spec *spec = codec->spec;
2018 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2019
2020 return per_pin ? true:false;
2021}
2022
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002023static int generic_hdmi_build_pcms(struct hda_codec *codec)
2024{
2025 struct hdmi_spec *spec = codec->spec;
Libin Yang91520852017-01-12 16:04:53 +08002026 int idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002027
Libin Yang91520852017-01-12 16:04:53 +08002028 /*
2029 * for non-mst mode, pcm number is the same as before
2030 * for DP MST mode, pcm number is (nid number + dev_num - 1)
2031 * dev_num is the device entry number in a pin
2032 *
2033 */
2034 for (idx = 0; idx < spec->num_nids + spec->dev_num - 1; idx++) {
Stephen Warren384a48d2011-06-01 11:14:21 -06002035 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002036 struct hda_pcm_stream *pstr;
2037
Libin Yang91520852017-01-12 16:04:53 +08002038 info = snd_hda_codec_pcm_new(codec, "HDMI %d", idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002039 if (!info)
2040 return -ENOMEM;
Libin Yang2bea2412016-01-12 11:13:26 +08002041
Libin Yang91520852017-01-12 16:04:53 +08002042 spec->pcm_rec[idx].pcm = info;
Libin Yang2bf3c852015-12-16 13:42:43 +08002043 spec->pcm_used++;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002044 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002045 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002046
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002047 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002048 pstr->substreams = 1;
2049 pstr->ops = generic_ops;
Libin Yang91520852017-01-12 16:04:53 +08002050 /* pcm number is less than 16 */
2051 if (spec->pcm_used >= 16)
2052 break;
Stephen Warren384a48d2011-06-01 11:14:21 -06002053 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002054 }
2055
2056 return 0;
2057}
2058
Libin Yang25e4abb2016-01-12 11:13:27 +08002059static void free_hdmi_jack_priv(struct snd_jack *jack)
Takashi Iwai788d4412015-11-12 15:36:13 +01002060{
Libin Yang25e4abb2016-01-12 11:13:27 +08002061 struct hdmi_pcm *pcm = jack->private_data;
Takashi Iwai788d4412015-11-12 15:36:13 +01002062
Libin Yang25e4abb2016-01-12 11:13:27 +08002063 pcm->jack = NULL;
Takashi Iwai788d4412015-11-12 15:36:13 +01002064}
2065
Libin Yang25e4abb2016-01-12 11:13:27 +08002066static int add_hdmi_jack_kctl(struct hda_codec *codec,
2067 struct hdmi_spec *spec,
2068 int pcm_idx,
Takashi Iwai788d4412015-11-12 15:36:13 +01002069 const char *name)
2070{
2071 struct snd_jack *jack;
2072 int err;
2073
2074 err = snd_jack_new(codec->card, name, SND_JACK_AVOUT, &jack,
2075 true, false);
2076 if (err < 0)
2077 return err;
Libin Yang25e4abb2016-01-12 11:13:27 +08002078
2079 spec->pcm_rec[pcm_idx].jack = jack;
2080 jack->private_data = &spec->pcm_rec[pcm_idx];
2081 jack->private_free = free_hdmi_jack_priv;
Takashi Iwai788d4412015-11-12 15:36:13 +01002082 return 0;
2083}
2084
Libin Yang25e4abb2016-01-12 11:13:27 +08002085static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
David Henningsson0b6c49b2011-08-23 16:56:03 +02002086{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002087 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002088 struct hdmi_spec *spec = codec->spec;
Libin Yang25e4abb2016-01-12 11:13:27 +08002089 struct hdmi_spec_per_pin *per_pin;
2090 struct hda_jack_tbl *jack;
2091 int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
Takashi Iwai909cadc2015-11-12 11:52:13 +01002092 bool phantom_jack;
Libin Yang25e4abb2016-01-12 11:13:27 +08002093 int ret;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002094
Takashi Iwai31ef2252011-12-01 17:41:36 +01002095 if (pcmdev > 0)
2096 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
Libin Yang25e4abb2016-01-12 11:13:27 +08002097
2098 if (spec->dyn_pcm_assign)
2099 return add_hdmi_jack_kctl(codec, spec, pcm_idx, hdmi_str);
2100
2101 /* for !dyn_pcm_assign, we still use hda_jack for compatibility */
2102 /* if !dyn_pcm_assign, it must be non-MST mode.
2103 * This means pcms and pins are statically mapped.
2104 * And pcm_idx is pin_idx.
2105 */
2106 per_pin = get_pin(spec, pcm_idx);
Takashi Iwai909cadc2015-11-12 11:52:13 +01002107 phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
2108 if (phantom_jack)
David Henningsson30efd8d2013-02-22 10:16:28 +01002109 strncat(hdmi_str, " Phantom",
2110 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
Libin Yang25e4abb2016-01-12 11:13:27 +08002111 ret = snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
2112 phantom_jack);
2113 if (ret < 0)
2114 return ret;
2115 jack = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
2116 if (jack == NULL)
2117 return 0;
2118 /* assign jack->jack to pcm_rec[].jack to
2119 * align with dyn_pcm_assign mode
2120 */
2121 spec->pcm_rec[pcm_idx].jack = jack->jack;
2122 return 0;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002123}
2124
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002125static int generic_hdmi_build_controls(struct hda_codec *codec)
2126{
2127 struct hdmi_spec *spec = codec->spec;
2128 int err;
Libin Yang25e4abb2016-01-12 11:13:27 +08002129 int pin_idx, pcm_idx;
2130
2131
2132 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2133 err = generic_hdmi_build_jack(codec, pcm_idx);
2134 if (err < 0)
2135 return err;
Libin Yangb09887f82016-01-29 13:53:27 +08002136
2137 /* create the spdif for each pcm
2138 * pin will be bound when monitor is connected
2139 */
2140 if (spec->dyn_pcm_assign)
2141 err = snd_hda_create_dig_out_ctls(codec,
2142 0, spec->cvt_nids[0],
2143 HDA_PCM_TYPE_HDMI);
2144 else {
2145 struct hdmi_spec_per_pin *per_pin =
2146 get_pin(spec, pcm_idx);
2147 err = snd_hda_create_dig_out_ctls(codec,
2148 per_pin->pin_nid,
2149 per_pin->mux_nids[0],
2150 HDA_PCM_TYPE_HDMI);
2151 }
2152 if (err < 0)
2153 return err;
2154 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yangfb087ea2016-02-23 16:33:37 +08002155
2156 /* add control for ELD Bytes */
2157 err = hdmi_create_eld_ctl(codec, pcm_idx,
2158 get_pcm_rec(spec, pcm_idx)->device);
2159 if (err < 0)
2160 return err;
Libin Yang25e4abb2016-01-12 11:13:27 +08002161 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002162
Stephen Warren384a48d2011-06-01 11:14:21 -06002163 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002164 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002165
Takashi Iwai82b1d732011-12-20 15:53:07 +01002166 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002167 }
2168
Takashi Iwaid45e6882012-07-31 11:36:00 +02002169 /* add channel maps */
Libin Yang022f3442016-02-03 10:48:34 +08002170 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002171 struct hda_pcm *pcm;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002172
Libin Yang022f3442016-02-03 10:48:34 +08002173 pcm = get_pcm_rec(spec, pcm_idx);
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002174 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002175 break;
Subhransu S. Prusty2f6e8a82016-03-04 19:59:51 +05302176 err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002177 if (err < 0)
2178 return err;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002179 }
2180
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002181 return 0;
2182}
2183
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002184static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2185{
2186 struct hdmi_spec *spec = codec->spec;
2187 int pin_idx;
2188
2189 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002190 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002191
2192 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002193 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002194 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002195 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002196 }
2197 return 0;
2198}
2199
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002200static int generic_hdmi_init(struct hda_codec *codec)
2201{
2202 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002203 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002204
Stephen Warren384a48d2011-06-01 11:14:21 -06002205 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002206 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002207 hda_nid_t pin_nid = per_pin->pin_nid;
Libin Yang91520852017-01-12 16:04:53 +08002208 int dev_id = per_pin->dev_id;
Stephen Warren384a48d2011-06-01 11:14:21 -06002209
Libin Yang91520852017-01-12 16:04:53 +08002210 snd_hda_set_dev_select(codec, pin_nid, dev_id);
Stephen Warren384a48d2011-06-01 11:14:21 -06002211 hdmi_init_pin(codec, pin_nid);
Takashi Iwai788d4412015-11-12 15:36:13 +01002212 if (!codec_has_acomp(codec))
2213 snd_hda_jack_detect_enable_callback(codec, pin_nid,
2214 codec->jackpoll_interval > 0 ?
2215 jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002216 }
2217 return 0;
2218}
2219
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002220static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2221{
2222 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2223 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002224}
2225
2226static void hdmi_array_free(struct hdmi_spec *spec)
2227{
2228 snd_array_free(&spec->pins);
2229 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002230}
2231
Takashi Iwaia6866322016-03-21 12:18:33 +01002232static void generic_spec_free(struct hda_codec *codec)
2233{
2234 struct hdmi_spec *spec = codec->spec;
2235
2236 if (spec) {
Takashi Iwaie85015a32016-03-21 13:56:19 +01002237 if (spec->i915_bound)
2238 snd_hdac_i915_exit(&codec->bus->core);
Takashi Iwaia6866322016-03-21 12:18:33 +01002239 hdmi_array_free(spec);
2240 kfree(spec);
2241 codec->spec = NULL;
2242 }
2243 codec->dp_mst = false;
2244}
2245
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002246static void generic_hdmi_free(struct hda_codec *codec)
2247{
2248 struct hdmi_spec *spec = codec->spec;
Libin Yang25e4abb2016-01-12 11:13:27 +08002249 int pin_idx, pcm_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002250
Takashi Iwai66032492015-12-01 16:49:35 +01002251 if (codec_has_acomp(codec))
David Henningsson25adc132015-08-19 10:48:58 +02002252 snd_hdac_i915_register_notifier(NULL);
2253
Stephen Warren384a48d2011-06-01 11:14:21 -06002254 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002255 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai2f35c632015-02-27 22:43:26 +01002256 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002257 eld_proc_free(per_pin);
Libin Yang25e4abb2016-01-12 11:13:27 +08002258 }
2259
2260 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2261 if (spec->pcm_rec[pcm_idx].jack == NULL)
2262 continue;
2263 if (spec->dyn_pcm_assign)
2264 snd_device_free(codec->card,
2265 spec->pcm_rec[pcm_idx].jack);
2266 else
2267 spec->pcm_rec[pcm_idx].jack = NULL;
Stephen Warren384a48d2011-06-01 11:14:21 -06002268 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002269
Takashi Iwaia6866322016-03-21 12:18:33 +01002270 generic_spec_free(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002271}
2272
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002273#ifdef CONFIG_PM
2274static int generic_hdmi_resume(struct hda_codec *codec)
2275{
2276 struct hdmi_spec *spec = codec->spec;
2277 int pin_idx;
2278
Pierre Ossmana2833682014-06-18 21:48:09 +02002279 codec->patch_ops.init(codec);
Takashi Iwaieeecd9d2015-02-25 15:18:50 +01002280 regcache_sync(codec->core.regmap);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002281
2282 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2283 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2284 hdmi_present_sense(per_pin, 1);
2285 }
2286 return 0;
2287}
2288#endif
2289
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002290static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002291 .init = generic_hdmi_init,
2292 .free = generic_hdmi_free,
2293 .build_pcms = generic_hdmi_build_pcms,
2294 .build_controls = generic_hdmi_build_controls,
2295 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002296#ifdef CONFIG_PM
2297 .resume = generic_hdmi_resume,
2298#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002299};
2300
Anssi Hannula307229d2013-10-24 21:10:34 +03002301static const struct hdmi_ops generic_standard_hdmi_ops = {
2302 .pin_get_eld = snd_hdmi_get_eld,
Anssi Hannula307229d2013-10-24 21:10:34 +03002303 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2304 .pin_hbr_setup = hdmi_pin_hbr_setup,
2305 .setup_stream = hdmi_setup_stream,
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05302306};
2307
Takashi Iwaia6866322016-03-21 12:18:33 +01002308/* allocate codec->spec and assign/initialize generic parser ops */
2309static int alloc_generic_hdmi(struct hda_codec *codec)
2310{
2311 struct hdmi_spec *spec;
2312
2313 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2314 if (!spec)
2315 return -ENOMEM;
2316
2317 spec->ops = generic_standard_hdmi_ops;
Libin Yang91520852017-01-12 16:04:53 +08002318 spec->dev_num = 1; /* initialize to 1 */
Takashi Iwaia6866322016-03-21 12:18:33 +01002319 mutex_init(&spec->pcm_lock);
2320 snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);
2321
2322 spec->chmap.ops.get_chmap = hdmi_get_chmap;
2323 spec->chmap.ops.set_chmap = hdmi_set_chmap;
2324 spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;
Subhransu S. Prusty44fde3b2016-04-04 19:23:54 +05302325 spec->chmap.ops.get_spk_alloc = hdmi_get_spk_alloc,
Takashi Iwaia6866322016-03-21 12:18:33 +01002326
2327 codec->spec = spec;
2328 hdmi_array_init(spec, 4);
2329
2330 codec->patch_ops = generic_hdmi_patch_ops;
2331
2332 return 0;
2333}
2334
2335/* generic HDMI parser */
2336static int patch_generic_hdmi(struct hda_codec *codec)
2337{
2338 int err;
2339
2340 err = alloc_generic_hdmi(codec);
2341 if (err < 0)
2342 return err;
2343
2344 err = hdmi_parse_codec(codec);
2345 if (err < 0) {
2346 generic_spec_free(codec);
2347 return err;
2348 }
2349
2350 generic_hdmi_init_per_pins(codec);
2351 return 0;
2352}
2353
2354/*
2355 * Intel codec parsers and helpers
2356 */
2357
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002358static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2359 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002360{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002361 struct hdmi_spec *spec = codec->spec;
2362 hda_nid_t conns[4];
2363 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002364
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002365 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2366 if (nconns == spec->num_cvts &&
2367 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002368 return;
2369
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002370 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002371 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002372 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002373}
2374
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002375#define INTEL_VENDOR_NID 0x08
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302376#define INTEL_GLK_VENDOR_NID 0x0B
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002377#define INTEL_GET_VENDOR_VERB 0xf81
2378#define INTEL_SET_VENDOR_VERB 0x781
2379#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2380#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2381
2382static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002383 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002384{
2385 unsigned int vendor_param;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302386 struct hdmi_spec *spec = codec->spec;
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002387
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302388 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002389 INTEL_GET_VENDOR_VERB, 0);
2390 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2391 return;
2392
2393 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302394 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002395 INTEL_SET_VENDOR_VERB, vendor_param);
2396 if (vendor_param == -1)
2397 return;
2398
Takashi Iwai17df3f52013-05-08 08:09:34 +02002399 if (update_tree)
2400 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002401}
2402
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002403static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2404{
2405 unsigned int vendor_param;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302406 struct hdmi_spec *spec = codec->spec;
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002407
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302408 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002409 INTEL_GET_VENDOR_VERB, 0);
2410 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2411 return;
2412
2413 /* enable DP1.2 mode */
2414 vendor_param |= INTEL_EN_DP12;
Takashi Iwaia551d912015-02-26 12:34:49 +01002415 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302416 snd_hda_codec_write_cache(codec, spec->vendor_nid, 0,
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002417 INTEL_SET_VENDOR_VERB, vendor_param);
2418}
2419
Takashi Iwai17df3f52013-05-08 08:09:34 +02002420/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2421 * Otherwise you may get severe h/w communication errors.
2422 */
2423static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2424 unsigned int power_state)
2425{
2426 if (power_state == AC_PWRST_D0) {
2427 intel_haswell_enable_all_pins(codec, false);
2428 intel_haswell_fixup_enable_dp12(codec);
2429 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002430
Takashi Iwai17df3f52013-05-08 08:09:34 +02002431 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2432 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2433}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002434
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002435static void intel_pin_eld_notify(void *audio_ptr, int port, int pipe)
David Henningsson25adc132015-08-19 10:48:58 +02002436{
2437 struct hda_codec *codec = audio_ptr;
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002438 int pin_nid;
Libin Yang91520852017-01-12 16:04:53 +08002439 int dev_id = pipe;
David Henningsson25adc132015-08-19 10:48:58 +02002440
Takashi Iwai4f8e4f32016-03-10 12:02:49 +01002441 /* we assume only from port-B to port-D */
2442 if (port < 1 || port > 3)
2443 return;
2444
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002445 switch (codec->core.vendor_id) {
2446 case 0x80860054: /* ILK */
2447 case 0x80862804: /* ILK */
2448 case 0x80862882: /* VLV */
2449 pin_nid = port + 0x03;
2450 break;
2451 default:
2452 pin_nid = port + 0x04;
2453 break;
2454 }
2455
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002456 /* skip notification during system suspend (but not in runtime PM);
2457 * the state will be updated at resume
2458 */
2459 if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
2460 return;
Takashi Iwaieb399d32015-11-27 14:53:35 +01002461 /* ditto during suspend/resume process itself */
2462 if (atomic_read(&(codec)->core.in_pm))
2463 return;
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002464
Takashi Iwaibb03ed22016-04-21 16:39:17 +02002465 snd_hdac_i915_set_bclk(&codec->bus->core);
Libin Yang91520852017-01-12 16:04:53 +08002466 check_presence_and_report(codec, pin_nid, dev_id);
David Henningsson25adc132015-08-19 10:48:58 +02002467}
2468
Takashi Iwaia6866322016-03-21 12:18:33 +01002469/* register i915 component pin_eld_notify callback */
2470static void register_i915_notifier(struct hda_codec *codec)
2471{
2472 struct hdmi_spec *spec = codec->spec;
2473
2474 spec->use_acomp_notifier = true;
2475 spec->i915_audio_ops.audio_ptr = codec;
2476 /* intel_audio_codec_enable() or intel_audio_codec_disable()
2477 * will call pin_eld_notify with using audio_ptr pointer
2478 * We need make sure audio_ptr is really setup
2479 */
2480 wmb();
2481 spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
2482 snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
2483}
2484
Takashi Iwai2c1c9b82016-03-21 12:42:06 +01002485/* setup_stream ops override for HSW+ */
2486static int i915_hsw_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
2487 hda_nid_t pin_nid, u32 stream_tag, int format)
2488{
2489 haswell_verify_D0(codec, cvt_nid, pin_nid);
2490 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
2491}
2492
Takashi Iwai4846a672016-03-21 12:56:46 +01002493/* pin_cvt_fixup ops override for HSW+ and VLV+ */
2494static void i915_pin_cvt_fixup(struct hda_codec *codec,
2495 struct hdmi_spec_per_pin *per_pin,
2496 hda_nid_t cvt_nid)
2497{
2498 if (per_pin) {
Libin Yang91520852017-01-12 16:04:53 +08002499 snd_hda_set_dev_select(codec, per_pin->pin_nid,
2500 per_pin->dev_id);
Takashi Iwai4846a672016-03-21 12:56:46 +01002501 intel_verify_pin_cvt_connect(codec, per_pin);
2502 intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
Libin Yang91520852017-01-12 16:04:53 +08002503 per_pin->dev_id, per_pin->mux_idx);
Takashi Iwai4846a672016-03-21 12:56:46 +01002504 } else {
Libin Yang91520852017-01-12 16:04:53 +08002505 intel_not_share_assigned_cvt_nid(codec, 0, 0, cvt_nid);
Takashi Iwai4846a672016-03-21 12:56:46 +01002506 }
2507}
2508
Takashi Iwaia6866322016-03-21 12:18:33 +01002509/* Intel Haswell and onwards; audio component with eld notifier */
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302510static int intel_hsw_common_init(struct hda_codec *codec, hda_nid_t vendor_nid)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002511{
2512 struct hdmi_spec *spec;
Takashi Iwaia6866322016-03-21 12:18:33 +01002513 int err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002514
Takashi Iwaia6866322016-03-21 12:18:33 +01002515 /* HSW+ requires i915 binding */
2516 if (!codec->bus->core.audio_component) {
2517 codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
2518 return -ENODEV;
Takashi Iwai691be972016-03-18 15:10:08 +01002519 }
Takashi Iwai55913112015-12-10 13:03:29 +01002520
Takashi Iwaia6866322016-03-21 12:18:33 +01002521 err = alloc_generic_hdmi(codec);
2522 if (err < 0)
2523 return err;
2524 spec = codec->spec;
Libin Yang91520852017-01-12 16:04:53 +08002525 codec->dp_mst = true;
2526 spec->dyn_pcm_assign = true;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302527 spec->vendor_nid = vendor_nid;
Takashi Iwaia6866322016-03-21 12:18:33 +01002528
2529 intel_haswell_enable_all_pins(codec, true);
2530 intel_haswell_fixup_enable_dp12(codec);
2531
2532 /* For Haswell/Broadwell, the controller is also in the power well and
2533 * can cover the codec power request, and so need not set this flag.
2534 */
2535 if (!is_haswell(codec) && !is_broadwell(codec))
2536 codec->core.link_power_control = 1;
2537
2538 codec->patch_ops.set_power_state = haswell_set_power_state;
Takashi Iwaia6866322016-03-21 12:18:33 +01002539 codec->depop_delay = 0;
2540 codec->auto_runtime_pm = 1;
2541
Takashi Iwai2c1c9b82016-03-21 12:42:06 +01002542 spec->ops.setup_stream = i915_hsw_setup_stream;
Takashi Iwai4846a672016-03-21 12:56:46 +01002543 spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
Takashi Iwai2c1c9b82016-03-21 12:42:06 +01002544
Takashi Iwaia6866322016-03-21 12:18:33 +01002545 err = hdmi_parse_codec(codec);
2546 if (err < 0) {
2547 generic_spec_free(codec);
2548 return err;
Takashi Iwai17df3f52013-05-08 08:09:34 +02002549 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002550
Takashi Iwaia6866322016-03-21 12:18:33 +01002551 generic_hdmi_init_per_pins(codec);
2552 register_i915_notifier(codec);
2553 return 0;
2554}
2555
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302556static int patch_i915_hsw_hdmi(struct hda_codec *codec)
2557{
2558 return intel_hsw_common_init(codec, INTEL_VENDOR_NID);
2559}
2560
2561static int patch_i915_glk_hdmi(struct hda_codec *codec)
2562{
2563 return intel_hsw_common_init(codec, INTEL_GLK_VENDOR_NID);
2564}
2565
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002566/* Intel Baytrail and Braswell; with eld notifier */
Takashi Iwaia6866322016-03-21 12:18:33 +01002567static int patch_i915_byt_hdmi(struct hda_codec *codec)
2568{
2569 struct hdmi_spec *spec;
2570 int err;
2571
2572 /* requires i915 binding */
2573 if (!codec->bus->core.audio_component) {
2574 codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
2575 return -ENODEV;
2576 }
2577
2578 err = alloc_generic_hdmi(codec);
2579 if (err < 0)
2580 return err;
2581 spec = codec->spec;
2582
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002583 /* For Valleyview/Cherryview, only the display codec is in the display
2584 * power well and can use link_power ops to request/release the power.
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002585 */
Takashi Iwaia6866322016-03-21 12:18:33 +01002586 codec->core.link_power_control = 1;
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002587
Takashi Iwaia6866322016-03-21 12:18:33 +01002588 codec->depop_delay = 0;
2589 codec->auto_runtime_pm = 1;
Takashi Iwai17df3f52013-05-08 08:09:34 +02002590
Takashi Iwai4846a672016-03-21 12:56:46 +01002591 spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
2592
Takashi Iwaia6866322016-03-21 12:18:33 +01002593 err = hdmi_parse_codec(codec);
2594 if (err < 0) {
2595 generic_spec_free(codec);
2596 return err;
2597 }
Lu, Han2377c3c2015-06-09 16:50:38 +08002598
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002599 generic_hdmi_init_per_pins(codec);
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002600 register_i915_notifier(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002601 return 0;
2602}
2603
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002604/* Intel IronLake, SandyBridge and IvyBridge; with eld notifier */
Takashi Iwaie85015a32016-03-21 13:56:19 +01002605static int patch_i915_cpt_hdmi(struct hda_codec *codec)
2606{
2607 struct hdmi_spec *spec;
2608 int err;
2609
2610 /* no i915 component should have been bound before this */
2611 if (WARN_ON(codec->bus->core.audio_component))
2612 return -EBUSY;
2613
2614 err = alloc_generic_hdmi(codec);
2615 if (err < 0)
2616 return err;
2617 spec = codec->spec;
2618
2619 /* Try to bind with i915 now */
2620 err = snd_hdac_i915_init(&codec->bus->core);
2621 if (err < 0)
2622 goto error;
2623 spec->i915_bound = true;
2624
2625 err = hdmi_parse_codec(codec);
2626 if (err < 0)
2627 goto error;
2628
2629 generic_hdmi_init_per_pins(codec);
2630 register_i915_notifier(codec);
2631 return 0;
2632
2633 error:
2634 generic_spec_free(codec);
2635 return err;
2636}
2637
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002638/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002639 * Shared non-generic implementations
2640 */
2641
2642static int simple_playback_build_pcms(struct hda_codec *codec)
2643{
2644 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002645 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002646 unsigned int chans;
2647 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002648 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002649
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002650 per_cvt = get_cvt(spec, 0);
2651 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002652 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002653
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002654 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002655 if (!info)
2656 return -ENOMEM;
Libin Yang2bea2412016-01-12 11:13:26 +08002657 spec->pcm_rec[0].pcm = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002658 info->pcm_type = HDA_PCM_TYPE_HDMI;
2659 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2660 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002661 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002662 if (pstr->channels_max <= 2 && chans && chans <= 16)
2663 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002664
2665 return 0;
2666}
2667
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002668/* unsolicited event for jack sensing */
2669static void simple_hdmi_unsol_event(struct hda_codec *codec,
2670 unsigned int res)
2671{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002672 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002673 snd_hda_jack_report_sync(codec);
2674}
2675
2676/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2677 * as long as spec->pins[] is set correctly
2678 */
2679#define simple_hdmi_build_jack generic_hdmi_build_jack
2680
Stephen Warren3aaf8982011-06-01 11:14:19 -06002681static int simple_playback_build_controls(struct hda_codec *codec)
2682{
2683 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002684 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002685 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002686
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002687 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002688 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2689 per_cvt->cvt_nid,
2690 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002691 if (err < 0)
2692 return err;
2693 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002694}
2695
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002696static int simple_playback_init(struct hda_codec *codec)
2697{
2698 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002699 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2700 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002701
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002702 snd_hda_codec_write(codec, pin, 0,
2703 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2704 /* some codecs require to unmute the pin */
2705 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2706 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2707 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002708 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002709 return 0;
2710}
2711
Stephen Warren3aaf8982011-06-01 11:14:19 -06002712static void simple_playback_free(struct hda_codec *codec)
2713{
2714 struct hdmi_spec *spec = codec->spec;
2715
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002716 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002717 kfree(spec);
2718}
2719
2720/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002721 * Nvidia specific implementations
2722 */
2723
2724#define Nv_VERB_SET_Channel_Allocation 0xF79
2725#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2726#define Nv_VERB_SET_Audio_Protection_On 0xF98
2727#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2728
2729#define nvhdmi_master_con_nid_7x 0x04
2730#define nvhdmi_master_pin_nid_7x 0x05
2731
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002732static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002733 /*front, rear, clfe, rear_surr */
2734 0x6, 0x8, 0xa, 0xc,
2735};
2736
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002737static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2738 /* set audio protect on */
2739 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2740 /* enable digital output on pin widget */
2741 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2742 {} /* terminator */
2743};
2744
2745static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002746 /* set audio protect on */
2747 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2748 /* enable digital output on pin widget */
2749 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2750 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2751 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2752 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2753 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2754 {} /* terminator */
2755};
2756
2757#ifdef LIMITED_RATE_FMT_SUPPORT
2758/* support only the safe format and rate */
2759#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2760#define SUPPORTED_MAXBPS 16
2761#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2762#else
2763/* support all rates and formats */
2764#define SUPPORTED_RATES \
2765 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2766 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2767 SNDRV_PCM_RATE_192000)
2768#define SUPPORTED_MAXBPS 24
2769#define SUPPORTED_FORMATS \
2770 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2771#endif
2772
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002773static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002774{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002775 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2776 return 0;
2777}
2778
2779static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2780{
2781 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002782 return 0;
2783}
2784
Nitin Daga393004b2011-01-10 21:49:31 +05302785static unsigned int channels_2_6_8[] = {
2786 2, 6, 8
2787};
2788
2789static unsigned int channels_2_8[] = {
2790 2, 8
2791};
2792
2793static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2794 .count = ARRAY_SIZE(channels_2_6_8),
2795 .list = channels_2_6_8,
2796 .mask = 0,
2797};
2798
2799static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2800 .count = ARRAY_SIZE(channels_2_8),
2801 .list = channels_2_8,
2802 .mask = 0,
2803};
2804
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002805static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2806 struct hda_codec *codec,
2807 struct snd_pcm_substream *substream)
2808{
2809 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302810 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2811
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002812 switch (codec->preset->vendor_id) {
Nitin Daga393004b2011-01-10 21:49:31 +05302813 case 0x10de0002:
2814 case 0x10de0003:
2815 case 0x10de0005:
2816 case 0x10de0006:
2817 hw_constraints_channels = &hw_constraints_2_8_channels;
2818 break;
2819 case 0x10de0007:
2820 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2821 break;
2822 default:
2823 break;
2824 }
2825
2826 if (hw_constraints_channels != NULL) {
2827 snd_pcm_hw_constraint_list(substream->runtime, 0,
2828 SNDRV_PCM_HW_PARAM_CHANNELS,
2829 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002830 } else {
2831 snd_pcm_hw_constraint_step(substream->runtime, 0,
2832 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302833 }
2834
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002835 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2836}
2837
2838static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2839 struct hda_codec *codec,
2840 struct snd_pcm_substream *substream)
2841{
2842 struct hdmi_spec *spec = codec->spec;
2843 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2844}
2845
2846static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2847 struct hda_codec *codec,
2848 unsigned int stream_tag,
2849 unsigned int format,
2850 struct snd_pcm_substream *substream)
2851{
2852 struct hdmi_spec *spec = codec->spec;
2853 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2854 stream_tag, format, substream);
2855}
2856
Takashi Iwaid0b12522012-06-15 14:34:42 +02002857static const struct hda_pcm_stream simple_pcm_playback = {
2858 .substreams = 1,
2859 .channels_min = 2,
2860 .channels_max = 2,
2861 .ops = {
2862 .open = simple_playback_pcm_open,
2863 .close = simple_playback_pcm_close,
2864 .prepare = simple_playback_pcm_prepare
2865 },
2866};
2867
2868static const struct hda_codec_ops simple_hdmi_patch_ops = {
2869 .build_controls = simple_playback_build_controls,
2870 .build_pcms = simple_playback_build_pcms,
2871 .init = simple_playback_init,
2872 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002873 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002874};
2875
2876static int patch_simple_hdmi(struct hda_codec *codec,
2877 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2878{
2879 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002880 struct hdmi_spec_per_cvt *per_cvt;
2881 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002882
2883 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2884 if (!spec)
2885 return -ENOMEM;
2886
2887 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002888 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002889
2890 spec->multiout.num_dacs = 0; /* no analog */
2891 spec->multiout.max_channels = 2;
2892 spec->multiout.dig_out_nid = cvt_nid;
2893 spec->num_cvts = 1;
2894 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002895 per_pin = snd_array_new(&spec->pins);
2896 per_cvt = snd_array_new(&spec->cvts);
2897 if (!per_pin || !per_cvt) {
2898 simple_playback_free(codec);
2899 return -ENOMEM;
2900 }
2901 per_cvt->cvt_nid = cvt_nid;
2902 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002903 spec->pcm_playback = simple_pcm_playback;
2904
2905 codec->patch_ops = simple_hdmi_patch_ops;
2906
2907 return 0;
2908}
2909
Aaron Plattner1f348522011-04-06 17:19:04 -07002910static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2911 int channels)
2912{
2913 unsigned int chanmask;
2914 int chan = channels ? (channels - 1) : 1;
2915
2916 switch (channels) {
2917 default:
2918 case 0:
2919 case 2:
2920 chanmask = 0x00;
2921 break;
2922 case 4:
2923 chanmask = 0x08;
2924 break;
2925 case 6:
2926 chanmask = 0x0b;
2927 break;
2928 case 8:
2929 chanmask = 0x13;
2930 break;
2931 }
2932
2933 /* Set the audio infoframe channel allocation and checksum fields. The
2934 * channel count is computed implicitly by the hardware. */
2935 snd_hda_codec_write(codec, 0x1, 0,
2936 Nv_VERB_SET_Channel_Allocation, chanmask);
2937
2938 snd_hda_codec_write(codec, 0x1, 0,
2939 Nv_VERB_SET_Info_Frame_Checksum,
2940 (0x71 - chan - chanmask));
2941}
2942
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002943static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2944 struct hda_codec *codec,
2945 struct snd_pcm_substream *substream)
2946{
2947 struct hdmi_spec *spec = codec->spec;
2948 int i;
2949
2950 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2951 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2952 for (i = 0; i < 4; i++) {
2953 /* set the stream id */
2954 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2955 AC_VERB_SET_CHANNEL_STREAMID, 0);
2956 /* set the stream format */
2957 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2958 AC_VERB_SET_STREAM_FORMAT, 0);
2959 }
2960
Aaron Plattner1f348522011-04-06 17:19:04 -07002961 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2962 * streams are disabled. */
2963 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2964
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002965 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2966}
2967
2968static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2969 struct hda_codec *codec,
2970 unsigned int stream_tag,
2971 unsigned int format,
2972 struct snd_pcm_substream *substream)
2973{
2974 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002975 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002976 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06002977 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002978 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002979 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002980
2981 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002982 per_cvt = get_cvt(spec, 0);
2983 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002984
2985 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002986
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002987 dataDCC2 = 0x2;
2988
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002989 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06002990 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002991 snd_hda_codec_write(codec,
2992 nvhdmi_master_con_nid_7x,
2993 0,
2994 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002995 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002996
2997 /* set the stream id */
2998 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2999 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
3000
3001 /* set the stream format */
3002 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
3003 AC_VERB_SET_STREAM_FORMAT, format);
3004
3005 /* turn on again (if needed) */
3006 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06003007 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003008 snd_hda_codec_write(codec,
3009 nvhdmi_master_con_nid_7x,
3010 0,
3011 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06003012 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003013 snd_hda_codec_write(codec,
3014 nvhdmi_master_con_nid_7x,
3015 0,
3016 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
3017 }
3018
3019 for (i = 0; i < 4; i++) {
3020 if (chs == 2)
3021 channel_id = 0;
3022 else
3023 channel_id = i * 2;
3024
3025 /* turn off SPDIF once;
3026 *otherwise the IEC958 bits won't be updated
3027 */
3028 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06003029 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003030 snd_hda_codec_write(codec,
3031 nvhdmi_con_nids_7x[i],
3032 0,
3033 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06003034 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003035 /* set the stream id */
3036 snd_hda_codec_write(codec,
3037 nvhdmi_con_nids_7x[i],
3038 0,
3039 AC_VERB_SET_CHANNEL_STREAMID,
3040 (stream_tag << 4) | channel_id);
3041 /* set the stream format */
3042 snd_hda_codec_write(codec,
3043 nvhdmi_con_nids_7x[i],
3044 0,
3045 AC_VERB_SET_STREAM_FORMAT,
3046 format);
3047 /* turn on again (if needed) */
3048 /* enable and set the channel status audio/data flag */
3049 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06003050 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003051 snd_hda_codec_write(codec,
3052 nvhdmi_con_nids_7x[i],
3053 0,
3054 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06003055 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003056 snd_hda_codec_write(codec,
3057 nvhdmi_con_nids_7x[i],
3058 0,
3059 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
3060 }
3061 }
3062
Aaron Plattner1f348522011-04-06 17:19:04 -07003063 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003064
3065 mutex_unlock(&codec->spdif_mutex);
3066 return 0;
3067}
3068
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02003069static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003070 .substreams = 1,
3071 .channels_min = 2,
3072 .channels_max = 8,
3073 .nid = nvhdmi_master_con_nid_7x,
3074 .rates = SUPPORTED_RATES,
3075 .maxbps = SUPPORTED_MAXBPS,
3076 .formats = SUPPORTED_FORMATS,
3077 .ops = {
3078 .open = simple_playback_pcm_open,
3079 .close = nvhdmi_8ch_7x_pcm_close,
3080 .prepare = nvhdmi_8ch_7x_pcm_prepare
3081 },
3082};
3083
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003084static int patch_nvhdmi_2ch(struct hda_codec *codec)
3085{
3086 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02003087 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
3088 nvhdmi_master_pin_nid_7x);
3089 if (err < 0)
3090 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003091
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02003092 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02003093 /* override the PCM rates, etc, as the codec doesn't give full list */
3094 spec = codec->spec;
3095 spec->pcm_playback.rates = SUPPORTED_RATES;
3096 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
3097 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003098 return 0;
3099}
3100
Takashi Iwai53775b02012-08-01 12:17:41 +02003101static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
3102{
3103 struct hdmi_spec *spec = codec->spec;
3104 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01003105 if (!err) {
3106 struct hda_pcm *info = get_pcm_rec(spec, 0);
3107 info->own_chmap = true;
3108 }
Takashi Iwai53775b02012-08-01 12:17:41 +02003109 return err;
3110}
3111
3112static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
3113{
3114 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01003115 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02003116 struct snd_pcm_chmap *chmap;
3117 int err;
3118
3119 err = simple_playback_build_controls(codec);
3120 if (err < 0)
3121 return err;
3122
3123 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01003124 info = get_pcm_rec(spec, 0);
3125 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02003126 SNDRV_PCM_STREAM_PLAYBACK,
3127 snd_pcm_alt_chmaps, 8, 0, &chmap);
3128 if (err < 0)
3129 return err;
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003130 switch (codec->preset->vendor_id) {
Takashi Iwai53775b02012-08-01 12:17:41 +02003131 case 0x10de0002:
3132 case 0x10de0003:
3133 case 0x10de0005:
3134 case 0x10de0006:
3135 chmap->channel_mask = (1U << 2) | (1U << 8);
3136 break;
3137 case 0x10de0007:
3138 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
3139 }
3140 return 0;
3141}
3142
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003143static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
3144{
3145 struct hdmi_spec *spec;
3146 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003147 if (err < 0)
3148 return err;
3149 spec = codec->spec;
3150 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02003151 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02003152 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02003153 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
3154 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07003155
3156 /* Initialize the audio infoframe channel mask and checksum to something
3157 * valid */
3158 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
3159
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003160 return 0;
3161}
3162
3163/*
Anssi Hannula611885b2013-11-03 17:15:00 +02003164 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
3165 * - 0x10de0015
3166 * - 0x10de0040
3167 */
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303168static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303169 struct hdac_cea_channel_speaker_allocation *cap, int channels)
Anssi Hannula611885b2013-11-03 17:15:00 +02003170{
3171 if (cap->ca_index == 0x00 && channels == 2)
3172 return SNDRV_CTL_TLVT_CHMAP_FIXED;
3173
Subhransu S. Prusty028cb682016-03-14 10:35:06 +05303174 /* If the speaker allocation matches the channel count, it is OK. */
3175 if (cap->channels != channels)
3176 return -1;
3177
3178 /* all channels are remappable freely */
3179 return SNDRV_CTL_TLVT_CHMAP_VAR;
Anssi Hannula611885b2013-11-03 17:15:00 +02003180}
3181
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05303182static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
3183 int ca, int chs, unsigned char *map)
Anssi Hannula611885b2013-11-03 17:15:00 +02003184{
3185 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
3186 return -EINVAL;
3187
3188 return 0;
3189}
3190
3191static int patch_nvhdmi(struct hda_codec *codec)
3192{
3193 struct hdmi_spec *spec;
3194 int err;
3195
3196 err = patch_generic_hdmi(codec);
3197 if (err)
3198 return err;
3199
3200 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07003201 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02003202
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303203 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
Anssi Hannula611885b2013-11-03 17:15:00 +02003204 nvhdmi_chmap_cea_alloc_validate_get_type;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303205 spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
Anssi Hannula611885b2013-11-03 17:15:00 +02003206
3207 return 0;
3208}
3209
3210/*
Thierry Reding26e9a962015-05-05 14:56:20 +02003211 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
3212 * accessed using vendor-defined verbs. These registers can be used for
3213 * interoperability between the HDA and HDMI drivers.
3214 */
3215
3216/* Audio Function Group node */
3217#define NVIDIA_AFG_NID 0x01
3218
3219/*
3220 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
3221 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
3222 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
3223 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
3224 * additional bit (at position 30) to signal the validity of the format.
3225 *
3226 * | 31 | 30 | 29 16 | 15 0 |
3227 * +---------+-------+--------+--------+
3228 * | TRIGGER | VALID | UNUSED | FORMAT |
3229 * +-----------------------------------|
3230 *
3231 * Note that for the trigger bit to take effect it needs to change value
3232 * (i.e. it needs to be toggled).
3233 */
3234#define NVIDIA_GET_SCRATCH0 0xfa6
3235#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
3236#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
3237#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
3238#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
3239#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
3240#define NVIDIA_SCRATCH_VALID (1 << 6)
3241
3242#define NVIDIA_GET_SCRATCH1 0xfab
3243#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
3244#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
3245#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
3246#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
3247
3248/*
3249 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
3250 * the format is invalidated so that the HDMI codec can be disabled.
3251 */
3252static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
3253{
3254 unsigned int value;
3255
3256 /* bits [31:30] contain the trigger and valid bits */
3257 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
3258 NVIDIA_GET_SCRATCH0, 0);
3259 value = (value >> 24) & 0xff;
3260
3261 /* bits [15:0] are used to store the HDA format */
3262 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3263 NVIDIA_SET_SCRATCH0_BYTE0,
3264 (format >> 0) & 0xff);
3265 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3266 NVIDIA_SET_SCRATCH0_BYTE1,
3267 (format >> 8) & 0xff);
3268
3269 /* bits [16:24] are unused */
3270 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3271 NVIDIA_SET_SCRATCH0_BYTE2, 0);
3272
3273 /*
3274 * Bit 30 signals that the data is valid and hence that HDMI audio can
3275 * be enabled.
3276 */
3277 if (format == 0)
3278 value &= ~NVIDIA_SCRATCH_VALID;
3279 else
3280 value |= NVIDIA_SCRATCH_VALID;
3281
3282 /*
3283 * Whenever the trigger bit is toggled, an interrupt is raised in the
3284 * HDMI codec. The HDMI driver will use that as trigger to update its
3285 * configuration.
3286 */
3287 value ^= NVIDIA_SCRATCH_TRIGGER;
3288
3289 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3290 NVIDIA_SET_SCRATCH0_BYTE3, value);
3291}
3292
3293static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3294 struct hda_codec *codec,
3295 unsigned int stream_tag,
3296 unsigned int format,
3297 struct snd_pcm_substream *substream)
3298{
3299 int err;
3300
3301 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3302 format, substream);
3303 if (err < 0)
3304 return err;
3305
3306 /* notify the HDMI codec of the format change */
3307 tegra_hdmi_set_format(codec, format);
3308
3309 return 0;
3310}
3311
3312static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3313 struct hda_codec *codec,
3314 struct snd_pcm_substream *substream)
3315{
3316 /* invalidate the format in the HDMI codec */
3317 tegra_hdmi_set_format(codec, 0);
3318
3319 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3320}
3321
3322static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3323{
3324 struct hdmi_spec *spec = codec->spec;
3325 unsigned int i;
3326
3327 for (i = 0; i < spec->num_pins; i++) {
3328 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3329
3330 if (pcm->pcm_type == type)
3331 return pcm;
3332 }
3333
3334 return NULL;
3335}
3336
3337static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3338{
3339 struct hda_pcm_stream *stream;
3340 struct hda_pcm *pcm;
3341 int err;
3342
3343 err = generic_hdmi_build_pcms(codec);
3344 if (err < 0)
3345 return err;
3346
3347 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3348 if (!pcm)
3349 return -ENODEV;
3350
3351 /*
3352 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3353 * codec about format changes.
3354 */
3355 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3356 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3357 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3358
3359 return 0;
3360}
3361
3362static int patch_tegra_hdmi(struct hda_codec *codec)
3363{
3364 int err;
3365
3366 err = patch_generic_hdmi(codec);
3367 if (err)
3368 return err;
3369
3370 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3371
3372 return 0;
3373}
3374
3375/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03003376 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003377 */
3378
Anssi Hannula5a6135842013-10-24 21:10:35 +03003379#define is_amdhdmi_rev3_or_later(codec) \
Takashi Iwai7639a062015-03-03 10:07:24 +01003380 ((codec)->core.vendor_id == 0x1002aa01 && \
3381 ((codec)->core.revision_id & 0xff00) >= 0x0300)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003382#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003383
Anssi Hannula5a6135842013-10-24 21:10:35 +03003384/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3385#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3386#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3387#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3388#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3389#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3390#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003391#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003392#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3393#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3394#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3395#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3396#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3397#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3398#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3399#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3400#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3401#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3402#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003403#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003404#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3405#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3406#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3407#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3408#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3409
Anssi Hannula84d69e72013-10-24 21:10:38 +03003410/* AMD specific HDA cvt verbs */
3411#define ATI_VERB_SET_RAMP_RATE 0x770
3412#define ATI_VERB_GET_RAMP_RATE 0xf70
3413
Anssi Hannula5a6135842013-10-24 21:10:35 +03003414#define ATI_OUT_ENABLE 0x1
3415
3416#define ATI_MULTICHANNEL_MODE_PAIRED 0
3417#define ATI_MULTICHANNEL_MODE_SINGLE 1
3418
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003419#define ATI_HBR_CAPABLE 0x01
3420#define ATI_HBR_ENABLE 0x10
3421
Anssi Hannula89250f82013-10-24 21:10:36 +03003422static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3423 unsigned char *buf, int *eld_size)
3424{
3425 /* call hda_eld.c ATI/AMD-specific function */
3426 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3427 is_amdhdmi_rev3_or_later(codec));
3428}
3429
Anssi Hannula5a6135842013-10-24 21:10:35 +03003430static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3431 int active_channels, int conn_type)
3432{
3433 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3434}
3435
3436static int atihdmi_paired_swap_fc_lfe(int pos)
3437{
3438 /*
3439 * ATI/AMD have automatic FC/LFE swap built-in
3440 * when in pairwise mapping mode.
3441 */
3442
3443 switch (pos) {
3444 /* see channel_allocations[].speakers[] */
3445 case 2: return 3;
3446 case 3: return 2;
3447 default: break;
3448 }
3449
3450 return pos;
3451}
3452
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05303453static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
3454 int ca, int chs, unsigned char *map)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003455{
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303456 struct hdac_cea_channel_speaker_allocation *cap;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003457 int i, j;
3458
3459 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3460
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303461 cap = snd_hdac_get_ch_alloc_from_ca(ca);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003462 for (i = 0; i < chs; ++i) {
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303463 int mask = snd_hdac_chmap_to_spk_mask(map[i]);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003464 bool ok = false;
3465 bool companion_ok = false;
3466
3467 if (!mask)
3468 continue;
3469
3470 for (j = 0 + i % 2; j < 8; j += 2) {
3471 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3472 if (cap->speakers[chan_idx] == mask) {
3473 /* channel is in a supported position */
3474 ok = true;
3475
3476 if (i % 2 == 0 && i + 1 < chs) {
3477 /* even channel, check the odd companion */
3478 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303479 int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003480 int comp_mask_act = cap->speakers[comp_chan_idx];
3481
3482 if (comp_mask_req == comp_mask_act)
3483 companion_ok = true;
3484 else
3485 return -EINVAL;
3486 }
3487 break;
3488 }
3489 }
3490
3491 if (!ok)
3492 return -EINVAL;
3493
3494 if (companion_ok)
3495 i++; /* companion channel already checked */
3496 }
3497
3498 return 0;
3499}
3500
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303501static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
3502 hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003503{
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303504 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003505 int verb;
3506 int ati_channel_setup = 0;
3507
3508 if (hdmi_slot > 7)
3509 return -EINVAL;
3510
3511 if (!has_amd_full_remap_support(codec)) {
3512 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3513
3514 /* In case this is an odd slot but without stream channel, do not
3515 * disable the slot since the corresponding even slot could have a
3516 * channel. In case neither have a channel, the slot pair will be
3517 * disabled when this function is called for the even slot. */
3518 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3519 return 0;
3520
3521 hdmi_slot -= hdmi_slot % 2;
3522
3523 if (stream_channel != 0xf)
3524 stream_channel -= stream_channel % 2;
3525 }
3526
3527 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3528
3529 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3530
3531 if (stream_channel != 0xf)
3532 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3533
3534 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3535}
3536
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303537static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
3538 hda_nid_t pin_nid, int asp_slot)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003539{
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303540 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003541 bool was_odd = false;
3542 int ati_asp_slot = asp_slot;
3543 int verb;
3544 int ati_channel_setup;
3545
3546 if (asp_slot > 7)
3547 return -EINVAL;
3548
3549 if (!has_amd_full_remap_support(codec)) {
3550 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3551 if (ati_asp_slot % 2 != 0) {
3552 ati_asp_slot -= 1;
3553 was_odd = true;
3554 }
3555 }
3556
3557 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3558
3559 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3560
3561 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3562 return 0xf;
3563
3564 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3565}
3566
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303567static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
3568 struct hdac_chmap *chmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303569 struct hdac_cea_channel_speaker_allocation *cap,
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303570 int channels)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003571{
3572 int c;
3573
3574 /*
3575 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3576 * we need to take that into account (a single channel may take 2
3577 * channel slots if we need to carry a silent channel next to it).
3578 * On Rev3+ AMD codecs this function is not used.
3579 */
3580 int chanpairs = 0;
3581
3582 /* We only produce even-numbered channel count TLVs */
3583 if ((channels % 2) != 0)
3584 return -1;
3585
3586 for (c = 0; c < 7; c += 2) {
3587 if (cap->speakers[c] || cap->speakers[c+1])
3588 chanpairs++;
3589 }
3590
3591 if (chanpairs * 2 != channels)
3592 return -1;
3593
3594 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3595}
3596
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05303597static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303598 struct hdac_cea_channel_speaker_allocation *cap,
3599 unsigned int *chmap, int channels)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003600{
3601 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3602 int count = 0;
3603 int c;
3604
3605 for (c = 7; c >= 0; c--) {
3606 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3607 int spk = cap->speakers[chan];
3608 if (!spk) {
3609 /* add N/A channel if the companion channel is occupied */
3610 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3611 chmap[count++] = SNDRV_CHMAP_NA;
3612
3613 continue;
3614 }
3615
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303616 chmap[count++] = snd_hdac_spk_to_chmap(spk);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003617 }
3618
3619 WARN_ON(count != channels);
3620}
3621
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003622static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3623 bool hbr)
3624{
3625 int hbr_ctl, hbr_ctl_new;
3626
3627 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003628 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003629 if (hbr)
3630 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3631 else
3632 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3633
Takashi Iwai4e76a882014-02-25 12:21:03 +01003634 codec_dbg(codec,
3635 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003636 pin_nid,
3637 hbr_ctl == hbr_ctl_new ? "" : "new-",
3638 hbr_ctl_new);
3639
3640 if (hbr_ctl != hbr_ctl_new)
3641 snd_hda_codec_write(codec, pin_nid, 0,
3642 ATI_VERB_SET_HBR_CONTROL,
3643 hbr_ctl_new);
3644
3645 } else if (hbr)
3646 return -EINVAL;
3647
3648 return 0;
3649}
3650
Anssi Hannula84d69e72013-10-24 21:10:38 +03003651static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3652 hda_nid_t pin_nid, u32 stream_tag, int format)
3653{
3654
3655 if (is_amdhdmi_rev3_or_later(codec)) {
3656 int ramp_rate = 180; /* default as per AMD spec */
3657 /* disable ramp-up/down for non-pcm as per AMD spec */
3658 if (format & AC_FMT_TYPE_NON_PCM)
3659 ramp_rate = 0;
3660
3661 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3662 }
3663
3664 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3665}
3666
3667
Anssi Hannula5a6135842013-10-24 21:10:35 +03003668static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003669{
3670 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003671 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003672
Anssi Hannula5a6135842013-10-24 21:10:35 +03003673 err = generic_hdmi_init(codec);
3674
3675 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003676 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003677
3678 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3679 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3680
3681 /* make sure downmix information in infoframe is zero */
3682 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3683
3684 /* enable channel-wise remap mode if supported */
3685 if (has_amd_full_remap_support(codec))
3686 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3687 ATI_VERB_SET_MULTICHANNEL_MODE,
3688 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003689 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003690
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003691 return 0;
3692}
3693
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003694static int patch_atihdmi(struct hda_codec *codec)
3695{
3696 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003697 struct hdmi_spec_per_cvt *per_cvt;
3698 int err, cvt_idx;
3699
3700 err = patch_generic_hdmi(codec);
3701
3702 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003703 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003704
3705 codec->patch_ops.init = atihdmi_init;
3706
Takashi Iwaid0b12522012-06-15 14:34:42 +02003707 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003708
Anssi Hannula89250f82013-10-24 21:10:36 +03003709 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003710 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003711 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003712 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003713
Takashi Iwai39669222016-05-11 14:56:12 +02003714 spec->chmap.ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3715 spec->chmap.ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3716
Anssi Hannula5a6135842013-10-24 21:10:35 +03003717 if (!has_amd_full_remap_support(codec)) {
3718 /* override to ATI/AMD-specific versions with pairwise mapping */
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303719 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
Anssi Hannula5a6135842013-10-24 21:10:35 +03003720 atihdmi_paired_chmap_cea_alloc_validate_get_type;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303721 spec->chmap.ops.cea_alloc_to_tlv_chmap =
3722 atihdmi_paired_cea_alloc_to_tlv_chmap;
3723 spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003724 }
3725
3726 /* ATI/AMD converters do not advertise all of their capabilities */
3727 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3728 per_cvt = get_cvt(spec, cvt_idx);
3729 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3730 per_cvt->rates |= SUPPORTED_RATES;
3731 per_cvt->formats |= SUPPORTED_FORMATS;
3732 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3733 }
3734
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303735 spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003736
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003737 return 0;
3738}
3739
Annie Liu3de5ff82012-06-08 19:18:42 +08003740/* VIA HDMI Implementation */
3741#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3742#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3743
Annie Liu3de5ff82012-06-08 19:18:42 +08003744static int patch_via_hdmi(struct hda_codec *codec)
3745{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003746 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003747}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003748
3749/*
3750 * patch entries
3751 */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003752static const struct hda_device_id snd_hda_id_hdmi[] = {
3753HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI", patch_atihdmi),
3754HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI", patch_atihdmi),
3755HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI", patch_atihdmi),
3756HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI", patch_atihdmi),
3757HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI", patch_generic_hdmi),
3758HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI", patch_generic_hdmi),
3759HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI", patch_generic_hdmi),
3760HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3761HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3762HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3763HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3764HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI", patch_nvhdmi_8ch_7x),
3765HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP", patch_nvhdmi),
3766HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP", patch_nvhdmi),
3767HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI", patch_nvhdmi),
3768HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP", patch_nvhdmi),
3769HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP", patch_nvhdmi),
3770HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP", patch_nvhdmi),
3771HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP", patch_nvhdmi),
3772HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP", patch_nvhdmi),
3773HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP", patch_nvhdmi),
3774HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP", patch_nvhdmi),
3775HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP", patch_nvhdmi),
Richard Samsonc8900a02011-03-03 12:46:13 +01003776/* 17 is known to be absent */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003777HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP", patch_nvhdmi),
3778HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP", patch_nvhdmi),
3779HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP", patch_nvhdmi),
3780HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP", patch_nvhdmi),
3781HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP", patch_nvhdmi),
3782HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI", patch_tegra_hdmi),
3783HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI", patch_tegra_hdmi),
3784HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI", patch_tegra_hdmi),
3785HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP", patch_tegra_hdmi),
3786HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP", patch_nvhdmi),
3787HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP", patch_nvhdmi),
3788HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP", patch_nvhdmi),
3789HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP", patch_nvhdmi),
3790HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP", patch_nvhdmi),
3791HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP", patch_nvhdmi),
3792HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP", patch_nvhdmi),
3793HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI", patch_nvhdmi_2ch),
3794HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP", patch_nvhdmi),
3795HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP", patch_nvhdmi),
3796HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP", patch_nvhdmi),
3797HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP", patch_nvhdmi),
Hui Wangaf677162017-02-09 09:20:54 +08003798HDA_CODEC_ENTRY(0x10de0080, "GPU 80 HDMI/DP", patch_nvhdmi),
Aaron Plattner2d369c72016-03-13 13:58:57 -07003799HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP", patch_nvhdmi),
Aaron Plattner3ec622f2016-01-28 14:07:38 -08003800HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP", patch_nvhdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003801HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI", patch_nvhdmi_2ch),
3802HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP", patch_via_hdmi),
3803HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP", patch_via_hdmi),
3804HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP", patch_generic_hdmi),
3805HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP", patch_generic_hdmi),
Takashi Iwai7ff652f2016-03-21 14:50:24 +01003806HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI", patch_i915_cpt_hdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003807HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI", patch_generic_hdmi),
3808HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI", patch_generic_hdmi),
3809HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI", patch_generic_hdmi),
Takashi Iwai7ff652f2016-03-21 14:50:24 +01003810HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI", patch_i915_cpt_hdmi),
Takashi Iwaie85015a32016-03-21 13:56:19 +01003811HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI", patch_i915_cpt_hdmi),
3812HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_i915_cpt_hdmi),
Takashi Iwaia6866322016-03-21 12:18:33 +01003813HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI", patch_i915_hsw_hdmi),
3814HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI", patch_i915_hsw_hdmi),
3815HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI", patch_i915_hsw_hdmi),
3816HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI", patch_i915_hsw_hdmi),
3817HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI", patch_i915_hsw_hdmi),
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05303818HDA_CODEC_ENTRY(0x8086280d, "Geminilake HDMI", patch_i915_glk_hdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003819HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI", patch_generic_hdmi),
Takashi Iwaia6866322016-03-21 12:18:33 +01003820HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI", patch_i915_byt_hdmi),
3821HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI", patch_i915_byt_hdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003822HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI", patch_generic_hdmi),
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003823/* special ID for generic HDMI */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003824HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003825{} /* terminator */
3826};
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003827MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003828
3829MODULE_LICENSE("GPL");
3830MODULE_DESCRIPTION("HDMI HD-audio codec");
3831MODULE_ALIAS("snd-hda-codec-intelhdmi");
3832MODULE_ALIAS("snd-hda-codec-nvhdmi");
3833MODULE_ALIAS("snd-hda-codec-atihdmi");
3834
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003835static struct hda_codec_driver hdmi_driver = {
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003836 .id = snd_hda_id_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003837};
3838
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003839module_hda_codec_driver(hdmi_driver);