blob: f11db8337cce0724ec5f7838bd6308fd5fdfd99d [file] [log] [blame]
Olof Johansson03d2bfc2011-01-01 23:52:56 -05001/*
2 * Copyright (C) 2010 Google, Inc.
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include <linux/err.h>
Paul Gortmaker96547f52011-07-03 15:15:51 -040016#include <linux/module.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050017#include <linux/init.h>
18#include <linux/platform_device.h>
19#include <linux/clk.h>
20#include <linux/io.h>
Stephen Warren55cd65e2011-08-30 13:17:16 -060021#include <linux/of.h>
Stephen Warren3e44a1a2012-02-01 16:30:55 -070022#include <linux/of_device.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050023#include <linux/mmc/card.h>
24#include <linux/mmc/host.h>
Joseph Lo0aacd232013-03-11 14:44:11 -060025#include <linux/mmc/slot-gpio.h>
Mylene JOSSERAND2391b342015-03-30 23:39:25 +020026#include <linux/gpio/consumer.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050027
Olof Johansson03d2bfc2011-01-01 23:52:56 -050028#include "sdhci-pltfm.h"
29
Pavan Kunapulica5879d2012-04-18 18:48:02 +053030/* Tegra SDHOST controller vendor register definitions */
31#define SDHCI_TEGRA_VENDOR_MISC_CTRL 0x120
Andrew Bresticker31453512014-05-22 08:55:35 -070032#define SDHCI_MISC_CTRL_ENABLE_SDR104 0x8
33#define SDHCI_MISC_CTRL_ENABLE_SDR50 0x10
Pavan Kunapulica5879d2012-04-18 18:48:02 +053034#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 0x20
Andrew Bresticker31453512014-05-22 08:55:35 -070035#define SDHCI_MISC_CTRL_ENABLE_DDR50 0x200
Pavan Kunapulica5879d2012-04-18 18:48:02 +053036
Stephen Warren3e44a1a2012-02-01 16:30:55 -070037#define NVQUIRK_FORCE_SDHCI_SPEC_200 BIT(0)
38#define NVQUIRK_ENABLE_BLOCK_GAP_DET BIT(1)
Pavan Kunapulica5879d2012-04-18 18:48:02 +053039#define NVQUIRK_ENABLE_SDHCI_SPEC_300 BIT(2)
Andrew Bresticker31453512014-05-22 08:55:35 -070040#define NVQUIRK_DISABLE_SDR50 BIT(3)
41#define NVQUIRK_DISABLE_SDR104 BIT(4)
42#define NVQUIRK_DISABLE_DDR50 BIT(5)
Stephen Warren3e44a1a2012-02-01 16:30:55 -070043
44struct sdhci_tegra_soc_data {
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +010045 const struct sdhci_pltfm_data *pdata;
Stephen Warren3e44a1a2012-02-01 16:30:55 -070046 u32 nvquirks;
47};
48
49struct sdhci_tegra {
Stephen Warren3e44a1a2012-02-01 16:30:55 -070050 const struct sdhci_tegra_soc_data *soc_data;
Mylene JOSSERAND2391b342015-03-30 23:39:25 +020051 struct gpio_desc *power_gpio;
Lucas Stacha8e326a2015-12-22 19:41:00 +010052 bool ddr_signaling;
Stephen Warren3e44a1a2012-02-01 16:30:55 -070053};
54
Olof Johansson03d2bfc2011-01-01 23:52:56 -050055static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
56{
Stephen Warren3e44a1a2012-02-01 16:30:55 -070057 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
58 struct sdhci_tegra *tegra_host = pltfm_host->priv;
59 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
60
61 if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
62 (reg == SDHCI_HOST_VERSION))) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -050063 /* Erratum: Version register is invalid in HW. */
64 return SDHCI_SPEC_200;
65 }
66
67 return readw(host->ioaddr + reg);
68}
69
Pavan Kunapuli352ee862015-01-28 11:45:16 -050070static void tegra_sdhci_writew(struct sdhci_host *host, u16 val, int reg)
71{
72 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Pavan Kunapuli352ee862015-01-28 11:45:16 -050073
Rhyland Klein01df7ec2015-02-11 12:55:51 -050074 switch (reg) {
75 case SDHCI_TRANSFER_MODE:
76 /*
77 * Postpone this write, we must do it together with a
78 * command write that is down below.
79 */
80 pltfm_host->xfer_mode_shadow = val;
81 return;
82 case SDHCI_COMMAND:
83 writel((val << 16) | pltfm_host->xfer_mode_shadow,
84 host->ioaddr + SDHCI_TRANSFER_MODE);
85 return;
Pavan Kunapuli352ee862015-01-28 11:45:16 -050086 }
87
88 writew(val, host->ioaddr + reg);
89}
90
Olof Johansson03d2bfc2011-01-01 23:52:56 -050091static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
92{
Stephen Warren3e44a1a2012-02-01 16:30:55 -070093 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
94 struct sdhci_tegra *tegra_host = pltfm_host->priv;
95 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
96
Olof Johansson03d2bfc2011-01-01 23:52:56 -050097 /* Seems like we're getting spurious timeout and crc errors, so
98 * disable signalling of them. In case of real errors software
99 * timers should take care of eventually detecting them.
100 */
101 if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
102 val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);
103
104 writel(val, host->ioaddr + reg);
105
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700106 if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
107 (reg == SDHCI_INT_ENABLE))) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500108 /* Erratum: Must enable block gap interrupt detection */
109 u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
110 if (val & SDHCI_INT_CARD_INT)
111 gap_ctrl |= 0x8;
112 else
113 gap_ctrl &= ~0x8;
114 writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
115 }
116}
117
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700118static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500119{
Joseph Lo0aacd232013-03-11 14:44:11 -0600120 return mmc_gpio_get_ro(host->mmc);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500121}
122
Russell King03231f92014-04-25 12:57:12 +0100123static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask)
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530124{
125 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
126 struct sdhci_tegra *tegra_host = pltfm_host->priv;
127 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
Andrew Bresticker31453512014-05-22 08:55:35 -0700128 u32 misc_ctrl;
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530129
Russell King03231f92014-04-25 12:57:12 +0100130 sdhci_reset(host, mask);
131
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530132 if (!(mask & SDHCI_RESET_ALL))
133 return;
134
Andrew Bresticker31453512014-05-22 08:55:35 -0700135 misc_ctrl = sdhci_readw(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530136 /* Erratum: Enable SDHCI spec v3.00 support */
Andrew Bresticker31453512014-05-22 08:55:35 -0700137 if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300)
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530138 misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
Andrew Bresticker31453512014-05-22 08:55:35 -0700139 /* Don't advertise UHS modes which aren't supported yet */
140 if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR50)
141 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR50;
142 if (soc_data->nvquirks & NVQUIRK_DISABLE_DDR50)
143 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_DDR50;
144 if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR104)
145 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR104;
146 sdhci_writew(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
Lucas Stacha8e326a2015-12-22 19:41:00 +0100147
148 tegra_host->ddr_signaling = false;
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530149}
150
Russell King2317f562014-04-25 12:57:07 +0100151static void tegra_sdhci_set_bus_width(struct sdhci_host *host, int bus_width)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500152{
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500153 u32 ctrl;
154
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500155 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Joseph Lo0aacd232013-03-11 14:44:11 -0600156 if ((host->mmc->caps & MMC_CAP_8_BIT_DATA) &&
157 (bus_width == MMC_BUS_WIDTH_8)) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500158 ctrl &= ~SDHCI_CTRL_4BITBUS;
159 ctrl |= SDHCI_CTRL_8BITBUS;
160 } else {
161 ctrl &= ~SDHCI_CTRL_8BITBUS;
162 if (bus_width == MMC_BUS_WIDTH_4)
163 ctrl |= SDHCI_CTRL_4BITBUS;
164 else
165 ctrl &= ~SDHCI_CTRL_4BITBUS;
166 }
167 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500168}
169
Lucas Stacha8e326a2015-12-22 19:41:00 +0100170static void tegra_sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
171{
172 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
173 struct sdhci_tegra *tegra_host = pltfm_host->priv;
174 unsigned long host_clk;
175
176 if (!clock)
177 return;
178
179 host_clk = tegra_host->ddr_signaling ? clock * 2 : clock;
180 clk_set_rate(pltfm_host->clk, host_clk);
181 host->max_clk = clk_get_rate(pltfm_host->clk);
182
183 return sdhci_set_clock(host, clock);
184}
185
186static void tegra_sdhci_set_uhs_signaling(struct sdhci_host *host,
187 unsigned timing)
188{
189 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
190 struct sdhci_tegra *tegra_host = pltfm_host->priv;
191
192 if (timing == MMC_TIMING_UHS_DDR50)
193 tegra_host->ddr_signaling = true;
194
195 return sdhci_set_uhs_signaling(host, timing);
196}
197
198static unsigned int tegra_sdhci_get_max_clock(struct sdhci_host *host)
199{
200 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
201
202 /*
203 * DDR modes require the host to run at double the card frequency, so
204 * the maximum rate we can support is half of the module input clock.
205 */
206 return clk_round_rate(pltfm_host->clk, UINT_MAX) / 2;
207}
208
Lars-Peter Clausenc9155682013-03-13 19:26:05 +0100209static const struct sdhci_ops tegra_sdhci_ops = {
Shawn Guo85d65092011-05-27 23:48:12 +0800210 .get_ro = tegra_sdhci_get_ro,
Shawn Guo85d65092011-05-27 23:48:12 +0800211 .read_w = tegra_sdhci_readw,
212 .write_l = tegra_sdhci_writel,
Lucas Stacha8e326a2015-12-22 19:41:00 +0100213 .set_clock = tegra_sdhci_set_clock,
Russell King2317f562014-04-25 12:57:07 +0100214 .set_bus_width = tegra_sdhci_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100215 .reset = tegra_sdhci_reset,
Lucas Stacha8e326a2015-12-22 19:41:00 +0100216 .set_uhs_signaling = tegra_sdhci_set_uhs_signaling,
217 .get_max_clock = tegra_sdhci_get_max_clock,
Shawn Guo85d65092011-05-27 23:48:12 +0800218};
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500219
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100220static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
Shawn Guo85d65092011-05-27 23:48:12 +0800221 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
222 SDHCI_QUIRK_SINGLE_POWER_WRITE |
223 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700224 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
225 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Shawn Guo85d65092011-05-27 23:48:12 +0800226 .ops = &tegra_sdhci_ops,
227};
228
Thierry Redingd49d19c22015-11-16 10:27:14 +0100229static const struct sdhci_tegra_soc_data soc_data_tegra20 = {
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700230 .pdata = &sdhci_tegra20_pdata,
231 .nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
232 NVQUIRK_ENABLE_BLOCK_GAP_DET,
233};
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700234
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100235static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700236 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
237 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
238 SDHCI_QUIRK_SINGLE_POWER_WRITE |
239 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700240 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
241 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Lucas Stacha8e326a2015-12-22 19:41:00 +0100242 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700243 .ops = &tegra_sdhci_ops,
244};
245
Thierry Redingd49d19c22015-11-16 10:27:14 +0100246static const struct sdhci_tegra_soc_data soc_data_tegra30 = {
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700247 .pdata = &sdhci_tegra30_pdata,
Andrew Bresticker31453512014-05-22 08:55:35 -0700248 .nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300 |
249 NVQUIRK_DISABLE_SDR50 |
250 NVQUIRK_DISABLE_SDR104,
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700251};
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700252
Rhyland Klein01df7ec2015-02-11 12:55:51 -0500253static const struct sdhci_ops tegra114_sdhci_ops = {
254 .get_ro = tegra_sdhci_get_ro,
255 .read_w = tegra_sdhci_readw,
256 .write_w = tegra_sdhci_writew,
257 .write_l = tegra_sdhci_writel,
Lucas Stacha8e326a2015-12-22 19:41:00 +0100258 .set_clock = tegra_sdhci_set_clock,
Rhyland Klein01df7ec2015-02-11 12:55:51 -0500259 .set_bus_width = tegra_sdhci_set_bus_width,
260 .reset = tegra_sdhci_reset,
Lucas Stacha8e326a2015-12-22 19:41:00 +0100261 .set_uhs_signaling = tegra_sdhci_set_uhs_signaling,
262 .get_max_clock = tegra_sdhci_get_max_clock,
Rhyland Klein01df7ec2015-02-11 12:55:51 -0500263};
264
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100265static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500266 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
267 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
268 SDHCI_QUIRK_SINGLE_POWER_WRITE |
269 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700270 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
271 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Lucas Stacha8e326a2015-12-22 19:41:00 +0100272 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
Rhyland Klein01df7ec2015-02-11 12:55:51 -0500273 .ops = &tegra114_sdhci_ops,
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500274};
275
Thierry Redingd49d19c22015-11-16 10:27:14 +0100276static const struct sdhci_tegra_soc_data soc_data_tegra114 = {
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500277 .pdata = &sdhci_tegra114_pdata,
Andrew Bresticker31453512014-05-22 08:55:35 -0700278 .nvquirks = NVQUIRK_DISABLE_SDR50 |
279 NVQUIRK_DISABLE_DDR50 |
Rhyland Klein01df7ec2015-02-11 12:55:51 -0500280 NVQUIRK_DISABLE_SDR104,
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500281};
282
Thierry Redingb5a84ec2015-11-16 10:27:15 +0100283static const struct sdhci_pltfm_data sdhci_tegra210_pdata = {
284 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
285 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
286 SDHCI_QUIRK_SINGLE_POWER_WRITE |
287 SDHCI_QUIRK_NO_HISPD_BIT |
Lucas Stacha8e326a2015-12-22 19:41:00 +0100288 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
289 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
290 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
Thierry Redingb5a84ec2015-11-16 10:27:15 +0100291 .ops = &tegra114_sdhci_ops,
292};
293
294static const struct sdhci_tegra_soc_data soc_data_tegra210 = {
295 .pdata = &sdhci_tegra210_pdata,
296 .nvquirks = NVQUIRK_DISABLE_SDR50 |
297 NVQUIRK_DISABLE_DDR50 |
298 NVQUIRK_DISABLE_SDR104,
299};
300
Bill Pemberton498d83e2012-11-19 13:24:22 -0500301static const struct of_device_id sdhci_tegra_dt_match[] = {
Thierry Redingb5a84ec2015-11-16 10:27:15 +0100302 { .compatible = "nvidia,tegra210-sdhci", .data = &soc_data_tegra210 },
Stephen Warren67debea2014-01-06 11:17:47 -0700303 { .compatible = "nvidia,tegra124-sdhci", .data = &soc_data_tegra114 },
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500304 { .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700305 { .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700306 { .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
Grant Likely275173b2011-08-23 12:15:33 -0600307 {}
308};
Arnd Bergmanne4404fa2013-04-23 15:05:57 -0400309MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
Grant Likely275173b2011-08-23 12:15:33 -0600310
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500311static int sdhci_tegra_probe(struct platform_device *pdev)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500312{
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700313 const struct of_device_id *match;
314 const struct sdhci_tegra_soc_data *soc_data;
315 struct sdhci_host *host;
Shawn Guo85d65092011-05-27 23:48:12 +0800316 struct sdhci_pltfm_host *pltfm_host;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700317 struct sdhci_tegra *tegra_host;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500318 struct clk *clk;
319 int rc;
320
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700321 match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
Joseph Lob37f9d92012-08-17 15:04:31 +0800322 if (!match)
323 return -EINVAL;
324 soc_data = match->data;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700325
Christian Daudt0e748232013-05-29 13:50:05 -0700326 host = sdhci_pltfm_init(pdev, soc_data->pdata, 0);
Shawn Guo85d65092011-05-27 23:48:12 +0800327 if (IS_ERR(host))
328 return PTR_ERR(host);
Shawn Guo85d65092011-05-27 23:48:12 +0800329 pltfm_host = sdhci_priv(host);
330
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700331 tegra_host = devm_kzalloc(&pdev->dev, sizeof(*tegra_host), GFP_KERNEL);
332 if (!tegra_host) {
333 dev_err(mmc_dev(host->mmc), "failed to allocate tegra_host\n");
334 rc = -ENOMEM;
Stephen Warren0e786102013-02-15 15:07:19 -0700335 goto err_alloc_tegra_host;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700336 }
Lucas Stacha8e326a2015-12-22 19:41:00 +0100337 tegra_host->ddr_signaling = false;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700338 tegra_host->soc_data = soc_data;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700339 pltfm_host->priv = tegra_host;
Grant Likely275173b2011-08-23 12:15:33 -0600340
Mylene JOSSERAND2391b342015-03-30 23:39:25 +0200341 rc = mmc_of_parse(host->mmc);
Simon Baatz47caa842013-06-09 22:14:16 +0200342 if (rc)
343 goto err_parse_dt;
Stephen Warren0e786102013-02-15 15:07:19 -0700344
Mylene JOSSERAND2391b342015-03-30 23:39:25 +0200345 tegra_host->power_gpio = devm_gpiod_get_optional(&pdev->dev, "power",
346 GPIOD_OUT_HIGH);
347 if (IS_ERR(tegra_host->power_gpio)) {
348 rc = PTR_ERR(tegra_host->power_gpio);
349 goto err_power_req;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500350 }
351
Kevin Haoe4f79d92015-02-27 15:47:27 +0800352 clk = devm_clk_get(mmc_dev(host->mmc), NULL);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500353 if (IS_ERR(clk)) {
354 dev_err(mmc_dev(host->mmc), "clk err\n");
355 rc = PTR_ERR(clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800356 goto err_clk_get;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500357 }
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530358 clk_prepare_enable(clk);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500359 pltfm_host->clk = clk;
360
Shawn Guo85d65092011-05-27 23:48:12 +0800361 rc = sdhci_add_host(host);
362 if (rc)
363 goto err_add_host;
364
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500365 return 0;
366
Shawn Guo85d65092011-05-27 23:48:12 +0800367err_add_host:
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530368 clk_disable_unprepare(pltfm_host->clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800369err_clk_get:
Shawn Guo85d65092011-05-27 23:48:12 +0800370err_power_req:
Simon Baatz47caa842013-06-09 22:14:16 +0200371err_parse_dt:
Stephen Warren0e786102013-02-15 15:07:19 -0700372err_alloc_tegra_host:
Shawn Guo85d65092011-05-27 23:48:12 +0800373 sdhci_pltfm_free(pdev);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500374 return rc;
375}
376
Shawn Guo85d65092011-05-27 23:48:12 +0800377static struct platform_driver sdhci_tegra_driver = {
378 .driver = {
379 .name = "sdhci-tegra",
Grant Likely275173b2011-08-23 12:15:33 -0600380 .of_match_table = sdhci_tegra_dt_match,
Manuel Lauss29495aa2011-11-03 11:09:45 +0100381 .pm = SDHCI_PLTFM_PMOPS,
Shawn Guo85d65092011-05-27 23:48:12 +0800382 },
383 .probe = sdhci_tegra_probe,
Kevin Haocaebcae2015-02-27 15:47:31 +0800384 .remove = sdhci_pltfm_unregister,
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500385};
386
Axel Lind1f81a62011-11-26 12:55:43 +0800387module_platform_driver(sdhci_tegra_driver);
Shawn Guo85d65092011-05-27 23:48:12 +0800388
389MODULE_DESCRIPTION("SDHCI driver for Tegra");
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700390MODULE_AUTHOR("Google, Inc.");
Shawn Guo85d65092011-05-27 23:48:12 +0800391MODULE_LICENSE("GPL v2");