blob: 4f7d8be9ddbf8de2fc0e657764e9dfe515852e3e [file] [log] [blame]
Florian Fainelli755ccb92013-05-15 08:00:25 +00001#ifndef _LINUX_BRCMPHY_H
2#define _LINUX_BRCMPHY_H
3
Florian Fainelli4f822c62015-06-10 18:07:57 -07004#include <linux/phy.h>
5
Florian Fainelli8bc84b72015-06-10 18:07:58 -07006/* All Broadcom Ethernet switches have a pseudo-PHY at address 30 which is used
7 * to configure the switch internal registers via MDIO accesses.
8 */
9#define BRCM_PSEUDO_PHY_ADDR 30
10
Matt Carlson6a443a02010-02-17 15:17:04 +000011#define PHY_ID_BCM50610 0x0143bd60
12#define PHY_ID_BCM50610M 0x0143bd70
Dmitry Baryshkov7a938f82010-06-16 23:02:24 +000013#define PHY_ID_BCM5241 0x0143bc30
Matt Carlson6a443a02010-02-17 15:17:04 +000014#define PHY_ID_BCMAC131 0x0143bc70
Dmitry Baryshkovfcb26ec2010-06-16 23:02:23 +000015#define PHY_ID_BCM5481 0x0143bca0
Jon Masonb14995a2016-11-04 01:10:58 -040016#define PHY_ID_BCM54810 0x03625d00
Dmitry Baryshkovfcb26ec2010-06-16 23:02:23 +000017#define PHY_ID_BCM5482 0x0143bcb0
18#define PHY_ID_BCM5411 0x00206070
19#define PHY_ID_BCM5421 0x002060e0
20#define PHY_ID_BCM5464 0x002060b0
21#define PHY_ID_BCM5461 0x002060c0
Xo Wangd92ead12016-10-21 10:20:13 -070022#define PHY_ID_BCM54612E 0x03625e60
Alessio Igor Bogani3bca4cf62015-04-08 12:15:18 +020023#define PHY_ID_BCM54616S 0x03625d10
Matt Carlson6a443a02010-02-17 15:17:04 +000024#define PHY_ID_BCM57780 0x03625d90
25
Florian Fainelli430ad682014-08-26 13:15:27 -070026#define PHY_ID_BCM7250 0xae025280
27#define PHY_ID_BCM7364 0xae025260
Florian Fainellib560a582014-02-13 16:08:45 -080028#define PHY_ID_BCM7366 0x600d8490
Jaedon Shin4cef1912016-03-25 12:46:54 +090029#define PHY_ID_BCM7346 0x600d8650
30#define PHY_ID_BCM7362 0x600d84b0
Florian Fainellicc4a84c32015-05-22 14:07:30 -070031#define PHY_ID_BCM7425 0x600d86b0
Petri Gyntherd068b022014-10-01 11:58:02 -070032#define PHY_ID_BCM7429 0x600d8730
Florian Fainelli9458cea2015-11-24 15:30:21 -080033#define PHY_ID_BCM7435 0x600d8750
Florian Fainellib560a582014-02-13 16:08:45 -080034#define PHY_ID_BCM7439 0x600d8480
Florian Fainelli59e33c22015-03-09 15:44:13 -070035#define PHY_ID_BCM7439_2 0xae025080
Florian Fainellib560a582014-02-13 16:08:45 -080036#define PHY_ID_BCM7445 0x600d8510
Florian Fainellib560a582014-02-13 16:08:45 -080037
Arun Parameswaran8e185d62015-10-06 12:25:49 -070038#define PHY_ID_BCM_CYGNUS 0xae025200
39
Matt Carlson6a443a02010-02-17 15:17:04 +000040#define PHY_BCM_OUI_MASK 0xfffffc00
41#define PHY_BCM_OUI_1 0x00206000
42#define PHY_BCM_OUI_2 0x0143bc00
43#define PHY_BCM_OUI_3 0x03625c00
Florian Fainelli97fdaab2014-08-26 13:15:25 -070044#define PHY_BCM_OUI_4 0x600d8400
Florian Fainellib560a582014-02-13 16:08:45 -080045#define PHY_BCM_OUI_5 0x03625e00
Florian Fainelli11bf2bb2014-08-26 13:15:26 -070046#define PHY_BCM_OUI_6 0xae025000
Matt Carlson6a443a02010-02-17 15:17:04 +000047
Matt Carlson8649f132009-11-02 14:30:00 +000048#define PHY_BCM_FLAGS_MODE_COPPER 0x00000001
49#define PHY_BCM_FLAGS_MODE_1000BX 0x00000002
50#define PHY_BCM_FLAGS_INTF_SGMII 0x00000010
51#define PHY_BCM_FLAGS_INTF_XAUI 0x00000020
52#define PHY_BRCM_WIRESPEED_ENABLE 0x00000100
53#define PHY_BRCM_AUTO_PWRDWN_ENABLE 0x00000200
Matt Carlson32e5a8d2009-11-02 14:31:39 +000054#define PHY_BRCM_RX_REFCLK_UNUSED 0x00000400
Matt Carlson8649f132009-11-02 14:30:00 +000055#define PHY_BRCM_STD_IBND_DISABLE 0x00000800
56#define PHY_BRCM_EXT_IBND_RX_ENABLE 0x00001000
57#define PHY_BRCM_EXT_IBND_TX_ENABLE 0x00002000
Matt Carlson63a14ce2009-11-02 14:30:40 +000058#define PHY_BRCM_CLEAR_RGMII_MODE 0x00004000
Matt Carlson52fae082009-11-02 14:32:38 +000059#define PHY_BRCM_DIS_TXCRXC_NOENRGY 0x00008000
Jon Masonb14995a2016-11-04 01:10:58 -040060
Florian Fainellib560a582014-02-13 16:08:45 -080061/* Broadcom BCM7xxx specific workarounds */
Florian Fainellibb7d9342014-09-19 13:07:50 -070062#define PHY_BRCM_7XXX_REV(x) (((x) >> 8) & 0xff)
63#define PHY_BRCM_7XXX_PATCH(x) ((x) & 0xff)
Matt Carlson8649f132009-11-02 14:30:00 +000064#define PHY_BCM_FLAGS_VALID 0x80000000
Florian Fainelli755ccb92013-05-15 08:00:25 +000065
Florian Fainelli439d39a2014-02-13 16:08:44 -080066/* Broadcom BCM54XX register definitions, common to most Broadcom PHYs */
67#define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
68#define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
69#define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
70
71#define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
72#define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
73
74#define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
75#define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
76#define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
77#define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
78
79#define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
80#define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
81#define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
82#define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
83#define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
84#define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
85#define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
86#define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
87#define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
88#define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
89#define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
90#define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
91#define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
92#define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
93#define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
94#define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
95#define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
96#define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
97
98#define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
99#define MII_BCM54XX_SHD_WRITE 0x8000
100#define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
101#define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
102
103/*
104 * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
105 */
106#define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
107#define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
108#define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
109
110#define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
Xo Wang3cf25902016-10-21 10:20:12 -0700111#define MII_BCM54XX_AUXCTL_MISC_RXD_RXC_SKEW 0x0100
Florian Fainelli439d39a2014-02-13 16:08:44 -0800112#define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
113#define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000
114#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
Jon Mason5b4e2902016-11-04 01:10:56 -0400115#define MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT 12
Jon Masonb14995a2016-11-04 01:10:58 -0400116#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN (1 << 8)
Florian Fainellid06f78c2016-11-22 11:40:55 -0800117#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN (1 << 4)
Florian Fainelli439d39a2014-02-13 16:08:44 -0800118
Xo Wang3cf25902016-10-21 10:20:12 -0700119#define MII_BCM54XX_AUXCTL_SHDWSEL_MASK 0x0007
Florian Fainelli439d39a2014-02-13 16:08:44 -0800120
Florian Fainelli3af20ef2014-08-22 18:55:39 -0700121/*
122 * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
123 * BCM5482, and possibly some others.
124 */
125#define BCM_LED_SRC_LINKSPD1 0x0
126#define BCM_LED_SRC_LINKSPD2 0x1
127#define BCM_LED_SRC_XMITLED 0x2
128#define BCM_LED_SRC_ACTIVITYLED 0x3
129#define BCM_LED_SRC_FDXLED 0x4
130#define BCM_LED_SRC_SLAVE 0x5
131#define BCM_LED_SRC_INTR 0x6
132#define BCM_LED_SRC_QUALITY 0x7
133#define BCM_LED_SRC_RCVLED 0x8
Florian Fainellid06f78c2016-11-22 11:40:55 -0800134#define BCM_LED_SRC_WIRESPEED 0x9
Florian Fainelli3af20ef2014-08-22 18:55:39 -0700135#define BCM_LED_SRC_MULTICOLOR1 0xa
136#define BCM_LED_SRC_OPENSHORT 0xb
137#define BCM_LED_SRC_OFF 0xe /* Tied high */
138#define BCM_LED_SRC_ON 0xf /* Tied low */
139
140
141/*
142 * BCM5482: Shadow registers
143 * Shadow values go into bits [14:10] of register 0x1c to select a shadow
144 * register to access.
145 */
Florian Fainellid06f78c2016-11-22 11:40:55 -0800146
147/* 00100: Reserved control register 2 */
148#define BCM54XX_SHD_SCR2 0x04
149#define BCM54XX_SHD_SCR2_WSPD_RTRY_DIS 0x100
150#define BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT 2
151#define BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET 2
152#define BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK 0x7
153
Florian Fainelli3af20ef2014-08-22 18:55:39 -0700154/* 00101: Spare Control Register 3 */
155#define BCM54XX_SHD_SCR3 0x05
156#define BCM54XX_SHD_SCR3_DEF_CLK125 0x0001
157#define BCM54XX_SHD_SCR3_DLLAPD_DIS 0x0002
158#define BCM54XX_SHD_SCR3_TRDDAPD 0x0004
159
160/* 01010: Auto Power-Down */
161#define BCM54XX_SHD_APD 0x0a
Arun Parameswarana1cba562015-10-06 12:25:48 -0700162#define BCM_APD_CLR_MASK 0xFE9F /* clear bits 5, 6 & 8 */
Florian Fainelli3af20ef2014-08-22 18:55:39 -0700163#define BCM54XX_SHD_APD_EN 0x0020
Arun Parameswarana1cba562015-10-06 12:25:48 -0700164#define BCM_NO_ANEG_APD_EN 0x0060 /* bits 5 & 6 */
165#define BCM_APD_SINGLELP_EN 0x0100 /* Bit 8 */
Florian Fainelli3af20ef2014-08-22 18:55:39 -0700166
167#define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
168 /* LED3 / ~LINKSPD[2] selector */
169#define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
170 /* LED1 / ~LINKSPD[1] selector */
171#define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
172#define BCM54XX_SHD_RGMII_MODE 0x0b /* 01011: RGMII Mode Selector */
173#define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
174#define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
175#define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
176#define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
177#define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
178
179
180/*
181 * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17)
182 */
183#define MII_BCM54XX_EXP_AADJ1CH0 0x001f
184#define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200
185#define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100
186#define MII_BCM54XX_EXP_AADJ1CH3 0x601f
187#define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002
188#define MII_BCM54XX_EXP_EXP08 0x0F08
189#define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
190#define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200
191#define MII_BCM54XX_EXP_EXP75 0x0f75
192#define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c
193#define MII_BCM54XX_EXP_EXP75_CM_OSC 0x0001
194#define MII_BCM54XX_EXP_EXP96 0x0f96
195#define MII_BCM54XX_EXP_EXP96_MYST 0x0010
196#define MII_BCM54XX_EXP_EXP97 0x0f97
197#define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c
198
199/*
200 * BCM5482: Secondary SerDes registers
201 */
202#define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
203#define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
204#define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
205#define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
206#define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
207
Jon Masonb14995a2016-11-04 01:10:58 -0400208/* BCM54810 Registers */
209#define BCM54810_EXP_BROADREACH_LRE_MISC_CTL (MII_BCM54XX_EXP_SEL_ER + 0x90)
210#define BCM54810_EXP_BROADREACH_LRE_MISC_CTL_EN (1 << 0)
211#define BCM54810_SHD_CLK_CTL 0x3
212#define BCM54810_SHD_CLK_CTL_GTXCLK_EN (1 << 9)
213
Florian Fainelli3af20ef2014-08-22 18:55:39 -0700214
215/*****************************************************************************/
216/* Fast Ethernet Transceiver definitions. */
217/*****************************************************************************/
218
219#define MII_BRCM_FET_INTREG 0x1a /* Interrupt register */
220#define MII_BRCM_FET_IR_MASK 0x0100 /* Mask all interrupts */
221#define MII_BRCM_FET_IR_LINK_EN 0x0200 /* Link status change enable */
222#define MII_BRCM_FET_IR_SPEED_EN 0x0400 /* Link speed change enable */
223#define MII_BRCM_FET_IR_DUPLEX_EN 0x0800 /* Duplex mode change enable */
224#define MII_BRCM_FET_IR_ENABLE 0x4000 /* Interrupt enable */
225
226#define MII_BRCM_FET_BRCMTEST 0x1f /* Brcm test register */
227#define MII_BRCM_FET_BT_SRE 0x0080 /* Shadow register enable */
228
229
230/*** Shadow register definitions ***/
231
232#define MII_BRCM_FET_SHDW_MISCCTRL 0x10 /* Shadow misc ctrl */
233#define MII_BRCM_FET_SHDW_MC_FAME 0x4000 /* Force Auto MDIX enable */
234
235#define MII_BRCM_FET_SHDW_AUXMODE4 0x1a /* Auxiliary mode 4 */
236#define MII_BRCM_FET_SHDW_AM4_LED_MASK 0x0003
237#define MII_BRCM_FET_SHDW_AM4_LED_MODE1 0x0001
238
239#define MII_BRCM_FET_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */
240#define MII_BRCM_FET_SHDW_AS2_APDE 0x0020 /* Auto power down enable */
241
Florian Fainellib8f9a022014-08-22 18:55:45 -0700242#define BRCM_CL45VEN_EEE_CONTROL 0x803d
243#define LPI_FEATURE_EN 0x8000
244#define LPI_FEATURE_EN_DIG1000X 0x4000
Florian Fainelli70531472014-08-22 18:55:40 -0700245
Arun Parameswaran8e185d62015-10-06 12:25:49 -0700246/* Core register definitions*/
Florian Fainelli820ee172016-11-29 09:57:17 -0800247#define MII_BRCM_CORE_BASE12 0x12
248#define MII_BRCM_CORE_BASE13 0x13
249#define MII_BRCM_CORE_BASE14 0x14
Arun Parameswaran8e185d62015-10-06 12:25:49 -0700250#define MII_BRCM_CORE_BASE1E 0x1E
251#define MII_BRCM_CORE_EXPB0 0xB0
252#define MII_BRCM_CORE_EXPB1 0xB1
253
Florian Fainelli755ccb92013-05-15 08:00:25 +0000254#endif /* _LINUX_BRCMPHY_H */