blob: 7ef1274ef7f7f245a03e539982da07f6242343b1 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002/*
3 * xHCI host controller driver PCI Bus Glue.
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
Sarah Sharp66d4ead2009-04-27 19:52:28 -07009 */
10
11#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010012#include <linux/slab.h>
Paul Gortmaker6eb0de82011-07-03 16:09:31 -040013#include <linux/module.h>
Mathias Nymanc3c58192015-07-21 17:20:25 +030014#include <linux/acpi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070015
16#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030017#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070018
Lu Baolufa895372016-01-26 17:50:05 +020019#define SSIC_PORT_NUM 2
20#define SSIC_PORT_CFG2 0x880c
21#define SSIC_PORT_CFG2_OFFSET 0x30
Rajmohan Maniabce3292015-07-21 17:20:26 +030022#define PROG_DONE (1 << 30)
23#define SSIC_PORT_UNUSED (1 << 31)
24
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070025/* Device for a quirk */
26#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
27#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
Hans de Goeded95815b2016-06-01 21:01:29 +020028#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
Sarah Sharpbba18e32012-10-17 13:44:06 -070029#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070030
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020031#define PCI_VENDOR_ID_ETRON 0x1b6f
Hans de Goede170625e2014-07-25 22:01:19 +020032#define PCI_DEVICE_ID_EJ168 0x7023
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020033
Takashi Iwai638298d2013-09-12 08:11:06 +020034#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
35#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
Mathias Nyman4c391352016-10-20 18:09:18 +030036#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
Mathias Nymanb8cb91e2015-03-06 17:23:19 +020037#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
38#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
39#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
Lu Baoluccc04af2016-01-26 17:50:08 +020040#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
Rafal Redzimski0d46fac2016-04-08 16:25:05 +030041#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
Mathias Nyman346e99732016-10-20 18:09:19 +030042#define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
Mathias Nymana0c16632017-05-17 18:32:00 +030043#define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
Takashi Iwai638298d2013-09-12 08:11:06 +020044
Jiahau Chang9da5a102017-07-20 14:48:27 +030045#define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
46
Sarah Sharp66d4ead2009-04-27 19:52:28 -070047static const char hcd_name[] = "xhci_hcd";
48
Andrew Bresticker1885d9a2014-10-03 11:35:26 +030049static struct hc_driver __read_mostly xhci_pci_hc_driver;
50
Roger Quadroscd33a322015-05-29 17:01:46 +030051static int xhci_pci_setup(struct usb_hcd *hcd);
52
53static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
Roger Quadroscd33a322015-05-29 17:01:46 +030054 .reset = xhci_pci_setup,
55};
56
Sarah Sharp66d4ead2009-04-27 19:52:28 -070057/* called after powerup, by probe or system-pm "wakeup" */
58static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
59{
60 /*
61 * TODO: Implement finding debug ports later.
62 * TODO: see if there are any quirks that need to be added to handle
63 * new extended capabilities.
64 */
65
66 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
67 if (!pci_set_mwi(pdev))
68 xhci_dbg(xhci, "MWI active\n");
69
70 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
71 return 0;
72}
73
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -070074static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
75{
76 struct pci_dev *pdev = to_pci_dev(dev);
77
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070078 /* Look for vendor-specific quirks */
79 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpbba18e32012-10-17 13:44:06 -070080 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
81 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
82 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
83 pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070084 xhci->quirks |= XHCI_RESET_EP_QUIRK;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030085 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
86 "QUIRK: Fresco Logic xHC needs configure"
87 " endpoint cmd after reset endpoint");
Sarah Sharpf5182b42011-06-02 11:33:02 -070088 }
Oliver Neukum455f5892013-09-30 15:50:54 +020089 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
90 pdev->revision == 0x4) {
91 xhci->quirks |= XHCI_SLOW_SUSPEND;
92 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
93 "QUIRK: Fresco Logic xHC revision %u"
94 "must be suspended extra slowly",
95 pdev->revision);
96 }
Hans de Goede7f5c4d62014-12-05 11:11:28 +010097 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
98 xhci->quirks |= XHCI_BROKEN_STREAMS;
Sarah Sharpf5182b42011-06-02 11:33:02 -070099 /* Fresco Logic confirms: all revisions of this chip do not
100 * support MSI, even though some of them claim to in their PCI
101 * capabilities.
102 */
103 xhci->quirks |= XHCI_BROKEN_MSI;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300104 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
105 "QUIRK: Fresco Logic revision %u "
106 "has broken MSI implementation",
Sarah Sharpf5182b42011-06-02 11:33:02 -0700107 pdev->revision);
Sarah Sharp1530bbc62012-05-08 09:22:49 -0700108 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700109 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700110
Hans de Goeded95815b2016-06-01 21:01:29 +0200111 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
112 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
113 xhci->quirks |= XHCI_BROKEN_STREAMS;
114
Sarah Sharp02386342010-05-24 13:25:28 -0700115 if (pdev->vendor == PCI_VENDOR_ID_NEC)
116 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700117
Andiry Xu7e393a82011-09-23 14:19:54 -0700118 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
119 xhci->quirks |= XHCI_AMD_0x96_HOST;
120
Andiry Xuc41136b2011-03-22 17:08:14 +0800121 /* AMD PLL quirk */
122 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
123 xhci->quirks |= XHCI_AMD_PLL_FIX;
Huang Rui2597fe92014-08-19 15:17:57 +0300124
125 if (pdev->vendor == PCI_VENDOR_ID_AMD)
126 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
127
Sarah Sharpe3567d22012-05-16 13:36:24 -0700128 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
129 xhci->quirks |= XHCI_LPM_SUPPORT;
130 xhci->quirks |= XHCI_INTEL_HOST;
Lu Baolu227a4fd2015-03-23 18:27:42 +0200131 xhci->quirks |= XHCI_AVOID_BEI;
Sarah Sharpe3567d22012-05-16 13:36:24 -0700132 }
Sarah Sharpad808332011-05-25 10:43:56 -0700133 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
134 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700135 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
136 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700137 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpe95829f2012-07-23 18:59:30 +0300138 /*
139 * PPT desktop boards DH77EB and DH77DF will power back on after
140 * a few seconds of being shutdown. The fix for this is to
141 * switch the ports from xHCI to EHCI on shutdown. We can't use
142 * DMI information to find those particular boards (since each
143 * vendor will change the board name), so we have to key off all
144 * PPT chipsets.
145 */
146 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Sarah Sharpad808332011-05-25 10:43:56 -0700147 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200148 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
Mathias Nyman4c391352016-10-20 18:09:18 +0300149 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
150 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
Denis Turischevc09ec252014-04-25 19:20:14 +0300151 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Laura Abbottfd7cd062015-10-12 11:30:13 +0300152 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
Takashi Iwai638298d2013-09-12 08:11:06 +0200153 }
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200154 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
155 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
156 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Lu Baoluccc04af2016-01-26 17:50:08 +0200157 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Rafal Redzimski0d46fac2016-04-08 16:25:05 +0300158 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
Wan Ahmad Zainie6c97cfc2017-01-03 18:28:52 +0200159 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300160 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
161 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) {
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200162 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
163 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200164 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
165 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
166 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
167 }
Mathias Nyman346e99732016-10-20 18:09:19 +0300168 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
169 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300170 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
171 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
Mathias Nyman346e99732016-10-20 18:09:19 +0300172 xhci->quirks |= XHCI_MISSING_CAS;
173
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200174 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
Hans de Goede170625e2014-07-25 22:01:19 +0200175 pdev->device == PCI_DEVICE_ID_EJ168) {
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200176 xhci->quirks |= XHCI_RESET_ON_RESUME;
Sarah Sharp5cb7df22012-07-02 13:36:23 -0700177 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede8f873c12014-07-25 22:01:18 +0200178 xhci->quirks |= XHCI_BROKEN_STREAMS;
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200179 }
Sarah Sharp1aa95782014-01-17 15:38:12 -0800180 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Igor Gnatenko6db249e2014-04-25 19:20:15 +0300181 pdev->device == 0x0015)
Sarah Sharp1aa95782014-01-17 15:38:12 -0800182 xhci->quirks |= XHCI_RESET_ON_RESUME;
Elric Fu457a4f62012-03-29 15:47:50 +0800183 if (pdev->vendor == PCI_VENDOR_ID_VIA)
184 xhci->quirks |= XHCI_RESET_ON_RESUME;
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200185
Hans de Goedee21eba02014-08-25 12:21:56 +0200186 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
187 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
188 pdev->device == 0x3432)
189 xhci->quirks |= XHCI_BROKEN_STREAMS;
190
Hans de Goede2391eac2014-10-28 11:05:29 +0100191 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
192 pdev->device == 0x1042)
193 xhci->quirks |= XHCI_BROKEN_STREAMS;
Corentin Labbed2f48f02017-06-09 14:48:41 +0300194 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
195 pdev->device == 0x1142)
196 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede2391eac2014-10-28 11:05:29 +0100197
Jiahau Chang9da5a102017-07-20 14:48:27 +0300198 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
199 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
200 xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
201
Roger Quadros69307cc2017-04-07 17:57:12 +0300202 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
203 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
204
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200205 if (xhci->quirks & XHCI_RESET_ON_RESUME)
206 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
207 "QUIRK: Resetting on resume");
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700208}
Andiry Xuc41136b2011-03-22 17:08:14 +0800209
Mathias Nymanc3c58192015-07-21 17:20:25 +0300210#ifdef CONFIG_ACPI
211static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
212{
Andy Shevchenko94116f82017-06-05 19:40:46 +0300213 static const guid_t intel_dsm_guid =
214 GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
215 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
Mika Westerberg84ed9152015-12-04 15:53:42 +0200216 union acpi_object *obj;
217
Andy Shevchenko94116f82017-06-05 19:40:46 +0300218 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
Mika Westerberg84ed9152015-12-04 15:53:42 +0200219 NULL);
220 ACPI_FREE(obj);
Mathias Nymanc3c58192015-07-21 17:20:25 +0300221}
222#else
Mika Westerberg84ed9152015-12-04 15:53:42 +0200223static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
Mathias Nymanc3c58192015-07-21 17:20:25 +0300224#endif /* CONFIG_ACPI */
225
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700226/* called during probe() after chip reset completes */
227static int xhci_pci_setup(struct usb_hcd *hcd)
228{
229 struct xhci_hcd *xhci;
230 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
231 int retval;
232
Mathias Nymanb50107b2015-10-01 18:40:38 +0300233 xhci = hcd_to_xhci(hcd);
234 if (!xhci->sbrn)
235 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
236
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700237 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700238 if (retval)
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700239 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700240
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700241 if (!usb_hcd_is_primary_hcd(hcd))
242 return 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700243
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700244 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
245
246 /* Find any debug ports */
Lu Baolu989bad12017-01-23 14:20:03 +0200247 return xhci_pci_reinit(xhci, pdev);
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700248}
249
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800250/*
251 * We need to register our own PCI probe function (instead of the USB core's
252 * function) in order to create a second roothub under xHCI.
253 */
254static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
255{
256 int retval;
257 struct xhci_hcd *xhci;
258 struct hc_driver *driver;
259 struct usb_hcd *hcd;
260
261 driver = (struct hc_driver *)id->driver_data;
Mathias Nymanbcffae72014-03-03 19:30:17 +0200262
Marc Zyngier84664892017-08-01 20:11:08 -0500263 /* For some HW implementation, a XHCI reset is just not enough... */
264 if (usb_xhci_needs_pci_reset(dev)) {
265 dev_info(&dev->dev, "Resetting\n");
266 if (pci_reset_function_locked(dev))
267 dev_warn(&dev->dev, "Reset failed");
268 }
269
Mathias Nymanbcffae72014-03-03 19:30:17 +0200270 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
271 pm_runtime_get_noresume(&dev->dev);
272
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800273 /* Register the USB 2.0 roothub.
274 * FIXME: USB core must know to register the USB 2.0 roothub first.
275 * This is sort of silly, because we could just set the HCD driver flags
276 * to say USB 2.0, but I'm not sure what the implications would be in
277 * the other parts of the HCD code.
278 */
279 retval = usb_hcd_pci_probe(dev, id);
280
281 if (retval)
Mathias Nymanbcffae72014-03-03 19:30:17 +0200282 goto put_runtime_pm;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800283
284 /* USB 2.0 roothub is stored in the PCI device now. */
285 hcd = dev_get_drvdata(&dev->dev);
286 xhci = hcd_to_xhci(hcd);
287 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
288 pci_name(dev), hcd);
289 if (!xhci->shared_hcd) {
290 retval = -ENOMEM;
291 goto dealloc_usb2_hcd;
292 }
293
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800294 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800295 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800296 if (retval)
297 goto put_usb3_hcd;
298 /* Roothub already marked as USB 3.0 speed */
Sarah Sharp3b3db022012-05-09 10:55:03 -0700299
Hans de Goede8f873c12014-07-25 22:01:18 +0200300 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
301 HCC_MAX_PSA(xhci->hcc_params) >= 4)
Oliver Neukum14aec582014-02-11 20:36:04 +0100302 xhci->shared_hcd->can_do_streams = 1;
303
Mathias Nymanc3c58192015-07-21 17:20:25 +0300304 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
305 xhci_pme_acpi_rtd3_enable(dev);
306
Mathias Nymanbcffae72014-03-03 19:30:17 +0200307 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
308 pm_runtime_put_noidle(&dev->dev);
309
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800310 return 0;
311
312put_usb3_hcd:
313 usb_put_hcd(xhci->shared_hcd);
314dealloc_usb2_hcd:
315 usb_hcd_pci_remove(dev);
Mathias Nymanbcffae72014-03-03 19:30:17 +0200316put_runtime_pm:
317 pm_runtime_put_noidle(&dev->dev);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800318 return retval;
319}
320
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700321static void xhci_pci_remove(struct pci_dev *dev)
322{
323 struct xhci_hcd *xhci;
324
325 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Mathias Nyman98d74f92016-04-08 16:25:10 +0300326 xhci->xhc_state |= XHCI_STATE_REMOVING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800327 if (xhci->shared_hcd) {
328 usb_remove_hcd(xhci->shared_hcd);
329 usb_put_hcd(xhci->shared_hcd);
330 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200331
332 /* Workaround for spurious wakeups at shutdown with HSW */
333 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
334 pci_set_power_state(dev, PCI_D3hot);
Mathias Nymanf1f6d9a2016-08-16 10:18:06 +0300335
336 usb_hcd_pci_remove(dev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700337}
338
Andiry Xu5535b1d52010-10-14 07:23:06 -0700339#ifdef CONFIG_PM
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300340/*
341 * In some Intel xHCI controllers, in order to get D3 working,
342 * through a vendor specific SSIC CONFIG register at offset 0x883c,
343 * SSIC PORT need to be marked as "unused" before putting xHCI
344 * into D3. After D3 exit, the SSIC port need to be marked as "used".
345 * Without this change, xHCI might not enter D3 state.
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300346 */
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200347static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300348{
349 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300350 u32 val;
351 void __iomem *reg;
Lu Baolufa895372016-01-26 17:50:05 +0200352 int i;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300353
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200354 for (i = 0; i < SSIC_PORT_NUM; i++) {
355 reg = (void __iomem *) xhci->cap_regs +
356 SSIC_PORT_CFG2 +
357 i * SSIC_PORT_CFG2_OFFSET;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300358
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200359 /* Notify SSIC that SSIC profile programming is not done. */
360 val = readl(reg) & ~PROG_DONE;
361 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300362
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200363 /* Mark SSIC port as unused(suspend) or used(resume) */
364 val = readl(reg);
365 if (suspend)
366 val |= SSIC_PORT_UNUSED;
367 else
368 val &= ~SSIC_PORT_UNUSED;
369 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300370
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200371 /* Notify SSIC that SSIC profile programming is done */
372 val = readl(reg) | PROG_DONE;
373 writel(val, reg);
374 readl(reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300375 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200376}
377
378/*
379 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
380 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
381 */
382static void xhci_pme_quirk(struct usb_hcd *hcd)
383{
384 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
385 void __iomem *reg;
386 u32 val;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300387
388 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
389 val = readl(reg);
390 writel(val | BIT(28), reg);
391 readl(reg);
392}
393
Andiry Xu5535b1d52010-10-14 07:23:06 -0700394static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
395{
396 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700397 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Lu Baolu92149c92016-01-26 17:50:07 +0200398 int ret;
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700399
400 /*
401 * Systems with the TI redriver that loses port status change events
402 * need to have the registers polled during D3, so avoid D3cold.
403 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300404 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300405 pci_d3cold_disable(pdev);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700406
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200407 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200408 xhci_pme_quirk(hcd);
409
410 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
411 xhci_ssic_port_unused_quirk(hcd, true);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200412
Lu Baolu92149c92016-01-26 17:50:07 +0200413 ret = xhci_suspend(xhci, do_wakeup);
414 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
415 xhci_ssic_port_unused_quirk(hcd, false);
416
417 return ret;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700418}
419
420static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
421{
422 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800423 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700424 int retval = 0;
425
Sarah Sharp69e848c2011-02-22 09:57:15 -0800426 /* The BIOS on systems with the Intel Panther Point chipset may or may
427 * not support xHCI natively. That means that during system resume, it
428 * may switch the ports back to EHCI so that users can use their
429 * keyboard to select a kernel from GRUB after resume from hibernate.
430 *
431 * The BIOS is supposed to remember whether the OS had xHCI ports
432 * enabled before resume, and switch the ports back to xHCI when the
433 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
434 * writers.
435 *
436 * Unconditionally switch the ports back to xHCI after a system resume.
Mathias Nyman26b76792013-07-23 11:35:47 +0300437 * It should not matter whether the EHCI or xHCI controller is
438 * resumed first. It's enough to do the switchover in xHCI because
439 * USB core won't notice anything as the hub driver doesn't start
440 * running again until after all the devices (including both EHCI and
441 * xHCI host controllers) have been resumed.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800442 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300443
444 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
445 usb_enable_intel_xhci_ports(pdev);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800446
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200447 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
448 xhci_ssic_port_unused_quirk(hcd, false);
449
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200450 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200451 xhci_pme_quirk(hcd);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200452
Andiry Xu5535b1d52010-10-14 07:23:06 -0700453 retval = xhci_resume(xhci, hibernated);
454 return retval;
455}
456#endif /* CONFIG_PM */
457
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700458/*-------------------------------------------------------------------------*/
459
460/* PCI driver selection metadata; PCI hotplugging uses this */
461static const struct pci_device_id pci_ids[] = { {
462 /* handle any USB 3.0 xHCI controller */
463 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
464 .driver_data = (unsigned long) &xhci_pci_hc_driver,
465 },
466 { /* end: all zeroes */ }
467};
468MODULE_DEVICE_TABLE(pci, pci_ids);
469
470/* pci driver glue; this is a "new style" PCI driver module */
471static struct pci_driver xhci_pci_driver = {
472 .name = (char *) hcd_name,
473 .id_table = pci_ids,
474
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800475 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700476 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700477 /* suspend and resume implemented later */
478
479 .shutdown = usb_hcd_pci_shutdown,
Alan Sternf875fdb2013-09-24 15:45:25 -0400480#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700481 .driver = {
482 .pm = &usb_hcd_pci_pm_ops
483 },
484#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700485};
486
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300487static int __init xhci_pci_init(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700488{
Roger Quadroscd33a322015-05-29 17:01:46 +0300489 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300490#ifdef CONFIG_PM
491 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
492 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
493#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700494 return pci_register_driver(&xhci_pci_driver);
495}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300496module_init(xhci_pci_init);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700497
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300498static void __exit xhci_pci_exit(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700499{
500 pci_unregister_driver(&xhci_pci_driver);
501}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300502module_exit(xhci_pci_exit);
503
504MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
505MODULE_LICENSE("GPL");