blob: 4281bbee0544060c4a95b4f892af7bed461e2862 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002/*
3 * xHCI host controller driver PCI Bus Glue.
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010025#include <linux/slab.h>
Paul Gortmaker6eb0de82011-07-03 16:09:31 -040026#include <linux/module.h>
Mathias Nymanc3c58192015-07-21 17:20:25 +030027#include <linux/acpi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070028
29#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030030#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070031
Lu Baolufa895372016-01-26 17:50:05 +020032#define SSIC_PORT_NUM 2
33#define SSIC_PORT_CFG2 0x880c
34#define SSIC_PORT_CFG2_OFFSET 0x30
Rajmohan Maniabce3292015-07-21 17:20:26 +030035#define PROG_DONE (1 << 30)
36#define SSIC_PORT_UNUSED (1 << 31)
37
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070038/* Device for a quirk */
39#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
40#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
Hans de Goeded95815b2016-06-01 21:01:29 +020041#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
Sarah Sharpbba18e32012-10-17 13:44:06 -070042#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070043
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020044#define PCI_VENDOR_ID_ETRON 0x1b6f
Hans de Goede170625e2014-07-25 22:01:19 +020045#define PCI_DEVICE_ID_EJ168 0x7023
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020046
Takashi Iwai638298d2013-09-12 08:11:06 +020047#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
48#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
Mathias Nyman4c391352016-10-20 18:09:18 +030049#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
Mathias Nymanb8cb91e2015-03-06 17:23:19 +020050#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
51#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
52#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
Lu Baoluccc04af2016-01-26 17:50:08 +020053#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
Rafal Redzimski0d46fac2016-04-08 16:25:05 +030054#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
Mathias Nyman346e99732016-10-20 18:09:19 +030055#define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
Mathias Nymana0c16632017-05-17 18:32:00 +030056#define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
Takashi Iwai638298d2013-09-12 08:11:06 +020057
Jiahau Chang9da5a102017-07-20 14:48:27 +030058#define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
59
Sarah Sharp66d4ead2009-04-27 19:52:28 -070060static const char hcd_name[] = "xhci_hcd";
61
Andrew Bresticker1885d9a2014-10-03 11:35:26 +030062static struct hc_driver __read_mostly xhci_pci_hc_driver;
63
Roger Quadroscd33a322015-05-29 17:01:46 +030064static int xhci_pci_setup(struct usb_hcd *hcd);
65
66static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
Roger Quadroscd33a322015-05-29 17:01:46 +030067 .reset = xhci_pci_setup,
68};
69
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070/* called after powerup, by probe or system-pm "wakeup" */
71static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
72{
73 /*
74 * TODO: Implement finding debug ports later.
75 * TODO: see if there are any quirks that need to be added to handle
76 * new extended capabilities.
77 */
78
79 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
80 if (!pci_set_mwi(pdev))
81 xhci_dbg(xhci, "MWI active\n");
82
83 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
84 return 0;
85}
86
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -070087static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
88{
89 struct pci_dev *pdev = to_pci_dev(dev);
90
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070091 /* Look for vendor-specific quirks */
92 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpbba18e32012-10-17 13:44:06 -070093 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
94 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
95 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
96 pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070097 xhci->quirks |= XHCI_RESET_EP_QUIRK;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030098 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
99 "QUIRK: Fresco Logic xHC needs configure"
100 " endpoint cmd after reset endpoint");
Sarah Sharpf5182b42011-06-02 11:33:02 -0700101 }
Oliver Neukum455f5892013-09-30 15:50:54 +0200102 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
103 pdev->revision == 0x4) {
104 xhci->quirks |= XHCI_SLOW_SUSPEND;
105 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
106 "QUIRK: Fresco Logic xHC revision %u"
107 "must be suspended extra slowly",
108 pdev->revision);
109 }
Hans de Goede7f5c4d62014-12-05 11:11:28 +0100110 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
111 xhci->quirks |= XHCI_BROKEN_STREAMS;
Sarah Sharpf5182b42011-06-02 11:33:02 -0700112 /* Fresco Logic confirms: all revisions of this chip do not
113 * support MSI, even though some of them claim to in their PCI
114 * capabilities.
115 */
116 xhci->quirks |= XHCI_BROKEN_MSI;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300117 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
118 "QUIRK: Fresco Logic revision %u "
119 "has broken MSI implementation",
Sarah Sharpf5182b42011-06-02 11:33:02 -0700120 pdev->revision);
Sarah Sharp1530bbc62012-05-08 09:22:49 -0700121 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700122 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700123
Hans de Goeded95815b2016-06-01 21:01:29 +0200124 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
125 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
126 xhci->quirks |= XHCI_BROKEN_STREAMS;
127
Sarah Sharp02386342010-05-24 13:25:28 -0700128 if (pdev->vendor == PCI_VENDOR_ID_NEC)
129 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700130
Andiry Xu7e393a82011-09-23 14:19:54 -0700131 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
132 xhci->quirks |= XHCI_AMD_0x96_HOST;
133
Andiry Xuc41136b2011-03-22 17:08:14 +0800134 /* AMD PLL quirk */
135 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
136 xhci->quirks |= XHCI_AMD_PLL_FIX;
Huang Rui2597fe92014-08-19 15:17:57 +0300137
138 if (pdev->vendor == PCI_VENDOR_ID_AMD)
139 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
140
Sarah Sharpe3567d22012-05-16 13:36:24 -0700141 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
142 xhci->quirks |= XHCI_LPM_SUPPORT;
143 xhci->quirks |= XHCI_INTEL_HOST;
Lu Baolu227a4fd2015-03-23 18:27:42 +0200144 xhci->quirks |= XHCI_AVOID_BEI;
Sarah Sharpe3567d22012-05-16 13:36:24 -0700145 }
Sarah Sharpad808332011-05-25 10:43:56 -0700146 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
147 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700148 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
149 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700150 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpe95829f2012-07-23 18:59:30 +0300151 /*
152 * PPT desktop boards DH77EB and DH77DF will power back on after
153 * a few seconds of being shutdown. The fix for this is to
154 * switch the ports from xHCI to EHCI on shutdown. We can't use
155 * DMI information to find those particular boards (since each
156 * vendor will change the board name), so we have to key off all
157 * PPT chipsets.
158 */
159 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Sarah Sharpad808332011-05-25 10:43:56 -0700160 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200161 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
Mathias Nyman4c391352016-10-20 18:09:18 +0300162 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
163 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
Denis Turischevc09ec252014-04-25 19:20:14 +0300164 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Laura Abbottfd7cd062015-10-12 11:30:13 +0300165 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
Takashi Iwai638298d2013-09-12 08:11:06 +0200166 }
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200167 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
168 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
169 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Lu Baoluccc04af2016-01-26 17:50:08 +0200170 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Rafal Redzimski0d46fac2016-04-08 16:25:05 +0300171 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
Wan Ahmad Zainie6c97cfc2017-01-03 18:28:52 +0200172 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300173 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
174 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) {
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200175 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
176 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200177 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
178 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
179 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
180 }
Mathias Nyman346e99732016-10-20 18:09:19 +0300181 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
182 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300183 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
184 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
Mathias Nyman346e99732016-10-20 18:09:19 +0300185 xhci->quirks |= XHCI_MISSING_CAS;
186
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200187 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
Hans de Goede170625e2014-07-25 22:01:19 +0200188 pdev->device == PCI_DEVICE_ID_EJ168) {
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200189 xhci->quirks |= XHCI_RESET_ON_RESUME;
Sarah Sharp5cb7df22012-07-02 13:36:23 -0700190 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede8f873c12014-07-25 22:01:18 +0200191 xhci->quirks |= XHCI_BROKEN_STREAMS;
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200192 }
Sarah Sharp1aa95782014-01-17 15:38:12 -0800193 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Igor Gnatenko6db249e2014-04-25 19:20:15 +0300194 pdev->device == 0x0015)
Sarah Sharp1aa95782014-01-17 15:38:12 -0800195 xhci->quirks |= XHCI_RESET_ON_RESUME;
Elric Fu457a4f62012-03-29 15:47:50 +0800196 if (pdev->vendor == PCI_VENDOR_ID_VIA)
197 xhci->quirks |= XHCI_RESET_ON_RESUME;
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200198
Hans de Goedee21eba02014-08-25 12:21:56 +0200199 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
200 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
201 pdev->device == 0x3432)
202 xhci->quirks |= XHCI_BROKEN_STREAMS;
203
Hans de Goede2391eac2014-10-28 11:05:29 +0100204 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
205 pdev->device == 0x1042)
206 xhci->quirks |= XHCI_BROKEN_STREAMS;
Corentin Labbed2f48f02017-06-09 14:48:41 +0300207 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
208 pdev->device == 0x1142)
209 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede2391eac2014-10-28 11:05:29 +0100210
Jiahau Chang9da5a102017-07-20 14:48:27 +0300211 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
212 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
213 xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
214
Roger Quadros69307cc2017-04-07 17:57:12 +0300215 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
216 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
217
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200218 if (xhci->quirks & XHCI_RESET_ON_RESUME)
219 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
220 "QUIRK: Resetting on resume");
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700221}
Andiry Xuc41136b2011-03-22 17:08:14 +0800222
Mathias Nymanc3c58192015-07-21 17:20:25 +0300223#ifdef CONFIG_ACPI
224static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
225{
Andy Shevchenko94116f82017-06-05 19:40:46 +0300226 static const guid_t intel_dsm_guid =
227 GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
228 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
Mika Westerberg84ed9152015-12-04 15:53:42 +0200229 union acpi_object *obj;
230
Andy Shevchenko94116f82017-06-05 19:40:46 +0300231 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
Mika Westerberg84ed9152015-12-04 15:53:42 +0200232 NULL);
233 ACPI_FREE(obj);
Mathias Nymanc3c58192015-07-21 17:20:25 +0300234}
235#else
Mika Westerberg84ed9152015-12-04 15:53:42 +0200236static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
Mathias Nymanc3c58192015-07-21 17:20:25 +0300237#endif /* CONFIG_ACPI */
238
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700239/* called during probe() after chip reset completes */
240static int xhci_pci_setup(struct usb_hcd *hcd)
241{
242 struct xhci_hcd *xhci;
243 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
244 int retval;
245
Mathias Nymanb50107b2015-10-01 18:40:38 +0300246 xhci = hcd_to_xhci(hcd);
247 if (!xhci->sbrn)
248 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
249
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700250 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700251 if (retval)
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700252 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700253
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700254 if (!usb_hcd_is_primary_hcd(hcd))
255 return 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700256
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700257 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
258
259 /* Find any debug ports */
Lu Baolu989bad12017-01-23 14:20:03 +0200260 return xhci_pci_reinit(xhci, pdev);
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700261}
262
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800263/*
264 * We need to register our own PCI probe function (instead of the USB core's
265 * function) in order to create a second roothub under xHCI.
266 */
267static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
268{
269 int retval;
270 struct xhci_hcd *xhci;
271 struct hc_driver *driver;
272 struct usb_hcd *hcd;
273
274 driver = (struct hc_driver *)id->driver_data;
Mathias Nymanbcffae72014-03-03 19:30:17 +0200275
Marc Zyngier84664892017-08-01 20:11:08 -0500276 /* For some HW implementation, a XHCI reset is just not enough... */
277 if (usb_xhci_needs_pci_reset(dev)) {
278 dev_info(&dev->dev, "Resetting\n");
279 if (pci_reset_function_locked(dev))
280 dev_warn(&dev->dev, "Reset failed");
281 }
282
Mathias Nymanbcffae72014-03-03 19:30:17 +0200283 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
284 pm_runtime_get_noresume(&dev->dev);
285
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800286 /* Register the USB 2.0 roothub.
287 * FIXME: USB core must know to register the USB 2.0 roothub first.
288 * This is sort of silly, because we could just set the HCD driver flags
289 * to say USB 2.0, but I'm not sure what the implications would be in
290 * the other parts of the HCD code.
291 */
292 retval = usb_hcd_pci_probe(dev, id);
293
294 if (retval)
Mathias Nymanbcffae72014-03-03 19:30:17 +0200295 goto put_runtime_pm;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800296
297 /* USB 2.0 roothub is stored in the PCI device now. */
298 hcd = dev_get_drvdata(&dev->dev);
299 xhci = hcd_to_xhci(hcd);
300 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
301 pci_name(dev), hcd);
302 if (!xhci->shared_hcd) {
303 retval = -ENOMEM;
304 goto dealloc_usb2_hcd;
305 }
306
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800307 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800308 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800309 if (retval)
310 goto put_usb3_hcd;
311 /* Roothub already marked as USB 3.0 speed */
Sarah Sharp3b3db022012-05-09 10:55:03 -0700312
Hans de Goede8f873c12014-07-25 22:01:18 +0200313 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
314 HCC_MAX_PSA(xhci->hcc_params) >= 4)
Oliver Neukum14aec582014-02-11 20:36:04 +0100315 xhci->shared_hcd->can_do_streams = 1;
316
Mathias Nymanc3c58192015-07-21 17:20:25 +0300317 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
318 xhci_pme_acpi_rtd3_enable(dev);
319
Mathias Nymanbcffae72014-03-03 19:30:17 +0200320 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
321 pm_runtime_put_noidle(&dev->dev);
322
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800323 return 0;
324
325put_usb3_hcd:
326 usb_put_hcd(xhci->shared_hcd);
327dealloc_usb2_hcd:
328 usb_hcd_pci_remove(dev);
Mathias Nymanbcffae72014-03-03 19:30:17 +0200329put_runtime_pm:
330 pm_runtime_put_noidle(&dev->dev);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800331 return retval;
332}
333
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700334static void xhci_pci_remove(struct pci_dev *dev)
335{
336 struct xhci_hcd *xhci;
337
338 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Mathias Nyman98d74f92016-04-08 16:25:10 +0300339 xhci->xhc_state |= XHCI_STATE_REMOVING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800340 if (xhci->shared_hcd) {
341 usb_remove_hcd(xhci->shared_hcd);
342 usb_put_hcd(xhci->shared_hcd);
343 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200344
345 /* Workaround for spurious wakeups at shutdown with HSW */
346 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
347 pci_set_power_state(dev, PCI_D3hot);
Mathias Nymanf1f6d9a2016-08-16 10:18:06 +0300348
349 usb_hcd_pci_remove(dev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700350}
351
Andiry Xu5535b1d52010-10-14 07:23:06 -0700352#ifdef CONFIG_PM
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300353/*
354 * In some Intel xHCI controllers, in order to get D3 working,
355 * through a vendor specific SSIC CONFIG register at offset 0x883c,
356 * SSIC PORT need to be marked as "unused" before putting xHCI
357 * into D3. After D3 exit, the SSIC port need to be marked as "used".
358 * Without this change, xHCI might not enter D3 state.
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300359 */
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200360static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300361{
362 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300363 u32 val;
364 void __iomem *reg;
Lu Baolufa895372016-01-26 17:50:05 +0200365 int i;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300366
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200367 for (i = 0; i < SSIC_PORT_NUM; i++) {
368 reg = (void __iomem *) xhci->cap_regs +
369 SSIC_PORT_CFG2 +
370 i * SSIC_PORT_CFG2_OFFSET;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300371
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200372 /* Notify SSIC that SSIC profile programming is not done. */
373 val = readl(reg) & ~PROG_DONE;
374 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300375
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200376 /* Mark SSIC port as unused(suspend) or used(resume) */
377 val = readl(reg);
378 if (suspend)
379 val |= SSIC_PORT_UNUSED;
380 else
381 val &= ~SSIC_PORT_UNUSED;
382 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300383
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200384 /* Notify SSIC that SSIC profile programming is done */
385 val = readl(reg) | PROG_DONE;
386 writel(val, reg);
387 readl(reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300388 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200389}
390
391/*
392 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
393 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
394 */
395static void xhci_pme_quirk(struct usb_hcd *hcd)
396{
397 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
398 void __iomem *reg;
399 u32 val;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300400
401 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
402 val = readl(reg);
403 writel(val | BIT(28), reg);
404 readl(reg);
405}
406
Andiry Xu5535b1d52010-10-14 07:23:06 -0700407static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
408{
409 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700410 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Lu Baolu92149c92016-01-26 17:50:07 +0200411 int ret;
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700412
413 /*
414 * Systems with the TI redriver that loses port status change events
415 * need to have the registers polled during D3, so avoid D3cold.
416 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300417 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300418 pci_d3cold_disable(pdev);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700419
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200420 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200421 xhci_pme_quirk(hcd);
422
423 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
424 xhci_ssic_port_unused_quirk(hcd, true);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200425
Lu Baolu92149c92016-01-26 17:50:07 +0200426 ret = xhci_suspend(xhci, do_wakeup);
427 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
428 xhci_ssic_port_unused_quirk(hcd, false);
429
430 return ret;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700431}
432
433static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
434{
435 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800436 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700437 int retval = 0;
438
Sarah Sharp69e848c2011-02-22 09:57:15 -0800439 /* The BIOS on systems with the Intel Panther Point chipset may or may
440 * not support xHCI natively. That means that during system resume, it
441 * may switch the ports back to EHCI so that users can use their
442 * keyboard to select a kernel from GRUB after resume from hibernate.
443 *
444 * The BIOS is supposed to remember whether the OS had xHCI ports
445 * enabled before resume, and switch the ports back to xHCI when the
446 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
447 * writers.
448 *
449 * Unconditionally switch the ports back to xHCI after a system resume.
Mathias Nyman26b76792013-07-23 11:35:47 +0300450 * It should not matter whether the EHCI or xHCI controller is
451 * resumed first. It's enough to do the switchover in xHCI because
452 * USB core won't notice anything as the hub driver doesn't start
453 * running again until after all the devices (including both EHCI and
454 * xHCI host controllers) have been resumed.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800455 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300456
457 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
458 usb_enable_intel_xhci_ports(pdev);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800459
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200460 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
461 xhci_ssic_port_unused_quirk(hcd, false);
462
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200463 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200464 xhci_pme_quirk(hcd);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200465
Andiry Xu5535b1d52010-10-14 07:23:06 -0700466 retval = xhci_resume(xhci, hibernated);
467 return retval;
468}
469#endif /* CONFIG_PM */
470
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700471/*-------------------------------------------------------------------------*/
472
473/* PCI driver selection metadata; PCI hotplugging uses this */
474static const struct pci_device_id pci_ids[] = { {
475 /* handle any USB 3.0 xHCI controller */
476 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
477 .driver_data = (unsigned long) &xhci_pci_hc_driver,
478 },
479 { /* end: all zeroes */ }
480};
481MODULE_DEVICE_TABLE(pci, pci_ids);
482
483/* pci driver glue; this is a "new style" PCI driver module */
484static struct pci_driver xhci_pci_driver = {
485 .name = (char *) hcd_name,
486 .id_table = pci_ids,
487
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800488 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700489 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700490 /* suspend and resume implemented later */
491
492 .shutdown = usb_hcd_pci_shutdown,
Alan Sternf875fdb2013-09-24 15:45:25 -0400493#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700494 .driver = {
495 .pm = &usb_hcd_pci_pm_ops
496 },
497#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700498};
499
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300500static int __init xhci_pci_init(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700501{
Roger Quadroscd33a322015-05-29 17:01:46 +0300502 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300503#ifdef CONFIG_PM
504 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
505 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
506#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700507 return pci_register_driver(&xhci_pci_driver);
508}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300509module_init(xhci_pci_init);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700510
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300511static void __exit xhci_pci_exit(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700512{
513 pci_unregister_driver(&xhci_pci_driver);
514}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300515module_exit(xhci_pci_exit);
516
517MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
518MODULE_LICENSE("GPL");