blob: 1a5ecc98eb936b7c88b85e7a53cec7a5df92fad7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010029#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Linus Torvalds612a9aa2012-10-03 23:29:23 -070035#include <drm/drm_dp_helper.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010036
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010037/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
Chris Wilson481b6af2010-08-23 17:43:35 +010045#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010046 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010047 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040048 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010049 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010050 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 break; \
53 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070054 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010059 } \
60 ret__; \
61})
62
Chris Wilson481b6af2010-08-23 17:43:35 +010063#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010065#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010067
Jani Nikula49938ac2014-01-10 17:10:20 +020068#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010070
Jesse Barnes79e53942008-11-07 14:24:08 -080071/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Sagar Kamble4726e0b2014-03-10 17:06:23 +053081/* Maximum cursor sizes */
82#define GEN2_CURSOR_WIDTH 64
83#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000084#define MAX_CURSOR_WIDTH 256
85#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053086
Jesse Barnes79e53942008-11-07 14:24:08 -080087#define INTEL_I2C_BUS_DVO 1
88#define INTEL_I2C_BUS_SDVO 2
89
90/* these are outputs from the chip - integrated only
91 external chips are via DVO or SDVO output */
92#define INTEL_OUTPUT_UNUSED 0
93#define INTEL_OUTPUT_ANALOG 1
94#define INTEL_OUTPUT_DVO 2
95#define INTEL_OUTPUT_SDVO 3
96#define INTEL_OUTPUT_LVDS 4
97#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080098#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800100#define INTEL_OUTPUT_EDP 8
Jani Nikula72ffa332013-08-27 15:12:17 +0300101#define INTEL_OUTPUT_DSI 9
102#define INTEL_OUTPUT_UNKNOWN 10
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
104#define INTEL_DVO_CHIP_NONE 0
105#define INTEL_DVO_CHIP_LVDS 1
106#define INTEL_DVO_CHIP_TMDS 2
107#define INTEL_DVO_CHIP_TVOUT 4
108
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530109#define INTEL_DSI_VIDEO_MODE 0
110#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112struct intel_framebuffer {
113 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000114 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115};
116
Chris Wilson37811fc2010-08-25 22:45:57 +0100117struct intel_fbdev {
118 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800119 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100120 struct list_head fbdev_list;
121 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800122 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Eric Anholt21d40d32010-03-25 11:11:14 -0700125struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100126 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200127 /*
128 * The new crtc this encoder will be driven from. Only differs from
129 * base->crtc while a modeset is in progress.
130 */
131 struct intel_crtc *new_crtc;
132
Jesse Barnes79e53942008-11-07 14:24:08 -0800133 int type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200134 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200135 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700136 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100137 bool (*compute_config)(struct intel_encoder *,
138 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100139 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200140 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200141 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100142 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200143 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200144 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200145 /* Read out the current hw state of this connector, returning true if
146 * the encoder is active. If the encoder is enabled it also set the pipe
147 * it is connected to in the pipe parameter. */
148 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700149 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200150 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800151 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
152 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700153 void (*get_config)(struct intel_encoder *,
154 struct intel_crtc_config *pipe_config);
Ma Lingf8aed702009-08-24 13:50:24 +0800155 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500156 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800157};
158
Jani Nikula1d508702012-10-19 14:51:49 +0300159struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300160 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530161 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300162 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200163
164 /* backlight */
165 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200166 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200167 u32 level;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200168 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200169 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200170 bool combination_mode; /* gen 2/4 only */
171 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200172 struct backlight_device *device;
173 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300174};
175
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800176struct intel_connector {
177 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200178 /*
179 * The fixed encoder this connector is connected to.
180 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100181 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200182
183 /*
184 * The new encoder this connector will be driven. Only differs from
185 * encoder while a modeset is in progress.
186 */
187 struct intel_encoder *new_encoder;
188
Daniel Vetterf0947c32012-07-02 13:10:34 +0200189 /* Reads out the current hw, returning true if the connector is enabled
190 * and active (i.e. dpms ON state). */
191 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300192
Imre Deak4932e2c2014-02-11 17:12:48 +0200193 /*
194 * Removes all interfaces through which the connector is accessible
195 * - like sysfs, debugfs entries -, so that no new operations can be
196 * started on the connector. Also makes sure all currently pending
197 * operations finish before returing.
198 */
199 void (*unregister)(struct intel_connector *);
200
Jani Nikula1d508702012-10-19 14:51:49 +0300201 /* Panel info for eDP and LVDS */
202 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300203
204 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
205 struct edid *edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200206
207 /* since POLL and HPD connectors may use the same HPD line keep the native
208 state of connector->polled in case hotplug storm detection changes it */
209 u8 polled;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800210};
211
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300212typedef struct dpll {
213 /* given values */
214 int n;
215 int m1, m2;
216 int p1, p2;
217 /* derived values */
218 int dot;
219 int vco;
220 int m;
221 int p;
222} intel_clock_t;
223
Jesse Barnes46f297f2014-03-07 08:57:48 -0800224struct intel_plane_config {
Jesse Barnes46f297f2014-03-07 08:57:48 -0800225 bool tiled;
226 int size;
227 u32 base;
228};
229
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100230struct intel_crtc_config {
Daniel Vetterbb760062013-06-06 14:55:52 +0200231 /**
232 * quirks - bitfield with hw state readout quirks
233 *
234 * For various reasons the hw state readout code might not be able to
235 * completely faithfully read out the current state. These cases are
236 * tracked with quirk flags so that fastboot and state checker can act
237 * accordingly.
238 */
Daniel Vetter99535992014-04-13 12:00:33 +0200239#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
240#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
Daniel Vetterbb760062013-06-06 14:55:52 +0200241 unsigned long quirks;
242
Ville Syrjälä5113bc92013-09-04 18:25:29 +0300243 /* User requested mode, only valid as a starting point to
244 * compute adjusted_mode, except in the case of (S)DVO where
245 * it's also for the output timings of the (S)DVO chip.
246 * adjusted_mode will then correspond to the S(DVO) chip's
247 * preferred input timings. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100248 struct drm_display_mode requested_mode;
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300249 /* Actual pipe timings ie. what we program into the pipe timing
Damien Lespiau241bfc32013-09-25 16:45:37 +0100250 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100251 struct drm_display_mode adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300252
253 /* Pipe source size (ie. panel fitter input size)
254 * All planes will be positioned inside this space,
255 * and get clipped at the edges. */
256 int pipe_src_w, pipe_src_h;
257
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100258 /* Whether to set up the PCH/FDI. Note that we never allow sharing
259 * between pch encoders and cpu encoders. */
260 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100261
Daniel Vetter3b117c82013-04-17 20:15:07 +0200262 /* CPU Transcoder for the pipe. Currently this can only differ from the
263 * pipe on Haswell (where we have a special eDP transcoder). */
264 enum transcoder cpu_transcoder;
265
Daniel Vetter50f3b012013-03-27 00:44:56 +0100266 /*
267 * Use reduced/limited/broadcast rbg range, compressing from the full
268 * range fed into the crtcs.
269 */
270 bool limited_color_range;
271
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200272 /* DP has a bunch of special case unfortunately, so mark the pipe
273 * accordingly. */
274 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200275
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200276 /* Whether we should send NULL infoframes. Required for audio. */
277 bool has_hdmi_sink;
278
Daniel Vetterd8b32242013-04-25 17:54:44 +0200279 /*
280 * Enable dithering, used when the selected pipe bpp doesn't match the
281 * plane bpp.
282 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100283 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100284
285 /* Controls for the clock computation, to override various stages. */
286 bool clock_set;
287
Daniel Vetter09ede542013-04-30 14:01:45 +0200288 /* SDVO TV has a bunch of special case. To make multifunction encoders
289 * work correctly, we need to track this at runtime.*/
290 bool sdvo_tv_clock;
291
Daniel Vettere29c22c2013-02-21 00:00:16 +0100292 /*
293 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
294 * required. This is set in the 2nd loop of calling encoder's
295 * ->compute_config if the first pick doesn't work out.
296 */
297 bool bw_constrained;
298
Daniel Vetterf47709a2013-03-28 10:42:02 +0100299 /* Settings for the intel dpll used on pretty much everything but
300 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300301 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100302
Daniel Vettera43f6e02013-06-07 23:10:32 +0200303 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
304 enum intel_dpll_id shared_dpll;
305
Daniel Vetter66e985c2013-06-05 13:34:20 +0200306 /* Actual register state of the dpll, for shared dpll cross-checking. */
307 struct intel_dpll_hw_state dpll_hw_state;
308
Daniel Vetter965e0c42013-03-27 00:44:57 +0100309 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200310 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200311
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530312 /* m2_n2 for eDP downclock */
313 struct intel_link_m_n dp_m2_n2;
314
Daniel Vetterff9a6752013-06-01 17:16:21 +0200315 /*
316 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300317 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
318 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100319 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200320 int port_clock;
321
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100322 /* Used by SDVO (and if we ever fix it, HDMI). */
323 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700324
325 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700326 struct {
327 u32 control;
328 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200329 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700330 } gmch_pfit;
331
332 /* Panel fitter placement and size for Ironlake+ */
333 struct {
334 u32 pos;
335 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100336 bool enabled;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700337 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100338
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100339 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100340 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100341 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300342
343 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300344
345 bool double_wide;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100346};
347
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300348struct intel_pipe_wm {
349 struct intel_wm_level wm[5];
350 uint32_t linetime;
351 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200352 bool pipe_enabled;
353 bool sprites_enabled;
354 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300355};
356
Jesse Barnes79e53942008-11-07 14:24:08 -0800357struct intel_crtc {
358 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700359 enum pipe pipe;
360 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800361 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200362 /*
363 * Whether the crtc and the connected output pipeline is active. Implies
364 * that crtc->enabled is set, i.e. the current mode configuration has
365 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200366 */
367 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300368 unsigned long enabled_power_domains;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +0800369 bool eld_vld;
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300370 bool primary_enabled; /* is the primary plane (partially) visible? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700371 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200372 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500373 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100374
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000375 atomic_t unpin_work_count;
376
Daniel Vettere506a0c2012-07-05 12:17:29 +0200377 /* Display surface base address adjustement for pageflips. Note that on
378 * gen4+ this only adjusts up to a tile, offsets within a tile are
379 * handled in the hw itself (with the TILEOFF register). */
380 unsigned long dspaddr_offset;
381
Chris Wilson05394f32010-11-08 19:18:58 +0000382 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100383 uint32_t cursor_addr;
384 int16_t cursor_x, cursor_y;
385 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100386 bool cursor_visible;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700387
Jesse Barnes46f297f2014-03-07 08:57:48 -0800388 struct intel_plane_config plane_config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100389 struct intel_crtc_config config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +0200390 struct intel_crtc_config *new_config;
Ville Syrjälä76688512014-01-10 11:28:06 +0200391 bool new_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100392
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300393 uint32_t ddi_pll_sel;
Ville Syrjälä10d83732013-01-29 18:13:34 +0200394
395 /* reset counter value when the last flip was submitted */
396 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300397
398 /* Access to these should be protected by dev_priv->irq_lock. */
399 bool cpu_fifo_underrun_disabled;
400 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300401
402 /* per-pipe watermark state */
403 struct {
404 /* watermarks currently being used */
405 struct intel_pipe_wm active;
406 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300407
408 wait_queue_head_t vbl_wait;
Jesse Barnes79e53942008-11-07 14:24:08 -0800409};
410
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300411struct intel_plane_wm_parameters {
412 uint32_t horiz_pixels;
413 uint8_t bytes_per_pixel;
414 bool enabled;
415 bool scaled;
416};
417
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800418struct intel_plane {
419 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700420 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800421 enum pipe pipe;
422 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100423 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800424 int max_downscale;
425 u32 lut_r[1024], lut_g[1024], lut_b[1024];
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700426 int crtc_x, crtc_y;
427 unsigned int crtc_w, crtc_h;
428 uint32_t src_x, src_y;
429 uint32_t src_w, src_h;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300430
431 /* Since we need to change the watermarks before/after
432 * enabling/disabling the planes, we need to store the parameters here
433 * as the other pieces of the struct may not reflect the values we want
434 * for the watermark calculations. Currently only Haswell uses this.
435 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300436 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300437
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800438 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300439 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800440 struct drm_framebuffer *fb,
441 struct drm_i915_gem_object *obj,
442 int crtc_x, int crtc_y,
443 unsigned int crtc_w, unsigned int crtc_h,
444 uint32_t x, uint32_t y,
445 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300446 void (*disable_plane)(struct drm_plane *plane,
447 struct drm_crtc *crtc);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800448 int (*update_colorkey)(struct drm_plane *plane,
449 struct drm_intel_sprite_colorkey *key);
450 void (*get_colorkey)(struct drm_plane *plane,
451 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800452};
453
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300454struct intel_watermark_params {
455 unsigned long fifo_size;
456 unsigned long max_wm;
457 unsigned long default_wm;
458 unsigned long guard_size;
459 unsigned long cacheline_size;
460};
461
462struct cxsr_latency {
463 int is_desktop;
464 int is_ddr3;
465 unsigned long fsb_freq;
466 unsigned long mem_freq;
467 unsigned long display_sr;
468 unsigned long display_hpll_disable;
469 unsigned long cursor_sr;
470 unsigned long cursor_hpll_disable;
471};
472
Jesse Barnes79e53942008-11-07 14:24:08 -0800473#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800474#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100475#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800476#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800477#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800478
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300479struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300480 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300481 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300482 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200483 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300484 bool has_hdmi_sink;
485 bool has_audio;
486 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200487 bool rgb_quant_range_selectable;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300488 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100489 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200490 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300491 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200492 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300493 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300494};
495
Adam Jacksonb091cd92012-09-18 10:58:49 -0400496#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300497
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530498/**
499 * HIGH_RR is the highest eDP panel refresh rate read from EDID
500 * LOW_RR is the lowest eDP panel refresh rate found from EDID
501 * parsing for same resolution.
502 */
503enum edp_drrs_refresh_rate_type {
504 DRRS_HIGH_RR,
505 DRRS_LOW_RR,
506 DRRS_MAX_RR, /* RR count */
507};
508
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300509struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300510 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300511 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300512 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300513 bool has_audio;
514 enum hdmi_force_audio force_audio;
515 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200516 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300517 uint8_t link_bw;
518 uint8_t lane_count;
519 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300520 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400521 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200522 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300523 uint8_t train_set[4];
524 int panel_power_up_delay;
525 int panel_power_down_delay;
526 int panel_power_cycle_delay;
527 int backlight_on_delay;
528 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300529 struct delayed_work panel_vdd_work;
530 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200531 unsigned long last_power_cycle;
532 unsigned long last_power_on;
533 unsigned long last_backlight_off;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300534 bool psr_setup_done;
Todd Previte06ea66b2014-01-20 10:19:39 -0700535 bool use_tps3;
Jani Nikuladd06f902012-10-19 14:51:50 +0300536 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000537
538 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000539 /*
540 * This function returns the value we have to program the AUX_CTL
541 * register with to kick off an AUX transaction.
542 */
543 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
544 bool has_aux_irq,
545 int send_bytes,
546 uint32_t aux_clock_divider);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530547 struct {
548 enum drrs_support_type type;
549 enum edp_drrs_refresh_rate_type refresh_rate_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530550 struct mutex mutex;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530551 } drrs_state;
552
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300553};
554
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200555struct intel_digital_port {
556 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200557 enum port port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -0700558 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200559 struct intel_dp dp;
560 struct intel_hdmi hdmi;
561};
562
Jesse Barnes89b667f2013-04-18 14:51:36 -0700563static inline int
564vlv_dport_to_channel(struct intel_digital_port *dport)
565{
566 switch (dport->port) {
567 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300568 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800569 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700570 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800571 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700572 default:
573 BUG();
574 }
575}
576
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300577static inline int
578vlv_pipe_to_channel(enum pipe pipe)
579{
580 switch (pipe) {
581 case PIPE_A:
582 case PIPE_C:
583 return DPIO_CH0;
584 case PIPE_B:
585 return DPIO_CH1;
586 default:
587 BUG();
588 }
589}
590
Chris Wilsonf875c152010-09-09 15:44:14 +0100591static inline struct drm_crtc *
592intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
593{
594 struct drm_i915_private *dev_priv = dev->dev_private;
595 return dev_priv->pipe_to_crtc_mapping[pipe];
596}
597
Chris Wilson417ae142011-01-19 15:04:42 +0000598static inline struct drm_crtc *
599intel_get_crtc_for_plane(struct drm_device *dev, int plane)
600{
601 struct drm_i915_private *dev_priv = dev->dev_private;
602 return dev_priv->plane_to_crtc_mapping[plane];
603}
604
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100605struct intel_unpin_work {
606 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000607 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000608 struct drm_i915_gem_object *old_fb_obj;
609 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100610 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000611 atomic_t pending;
612#define INTEL_FLIP_INACTIVE 0
613#define INTEL_FLIP_PENDING 1
614#define INTEL_FLIP_COMPLETE 2
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100615 bool enable_stall_check;
616};
617
Daniel Vetterd9e55602012-07-04 22:16:09 +0200618struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200619 struct drm_encoder **save_connector_encoders;
620 struct drm_crtc **save_encoder_crtcs;
Ville Syrjälä76688512014-01-10 11:28:06 +0200621 bool *save_crtc_enabled;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200622
623 bool fb_changed;
624 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200625};
626
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300627struct intel_load_detect_pipe {
628 struct drm_framebuffer *release_fb;
629 bool load_detect_temp;
630 int dpms_mode;
631};
Daniel Vetterb9805142012-08-31 17:37:33 +0200632
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300633static inline struct intel_encoder *
634intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100635{
636 return to_intel_connector(connector)->encoder;
637}
638
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200639static inline struct intel_digital_port *
640enc_to_dig_port(struct drm_encoder *encoder)
641{
642 return container_of(encoder, struct intel_digital_port, base.base);
643}
644
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300645static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
646{
647 return &enc_to_dig_port(encoder)->dp;
648}
649
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200650static inline struct intel_digital_port *
651dp_to_dig_port(struct intel_dp *intel_dp)
652{
653 return container_of(intel_dp, struct intel_digital_port, dp);
654}
655
656static inline struct intel_digital_port *
657hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
658{
659 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300660}
661
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000662
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300663/* i915_irq.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300664bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
665 enum pipe pipe, bool enable);
Imre Deak77961eb2014-03-05 16:20:56 +0200666bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
667 enum pipe pipe, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300668bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
669 enum transcoder pch_transcoder,
670 bool enable);
671void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
672void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
673void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
674void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Ben Widawsky09610212014-05-15 20:58:08 +0300675void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
676void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Paulo Zanoni730488b2014-03-07 20:12:32 -0300677void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
678void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300679int intel_get_crtc_scanline(struct intel_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
Chris Wilson8261b192011-04-19 23:18:09 +0100681
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300682/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300683void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300686/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300687void intel_prepare_ddi(struct drm_device *dev);
688void hsw_fdi_link_train(struct drm_crtc *crtc);
689void intel_ddi_init(struct drm_device *dev, enum port port);
690enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
691bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
692int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
693void intel_ddi_pll_init(struct drm_device *dev);
694void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
695void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
696 enum transcoder cpu_transcoder);
697void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
698void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
699void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
Paulo Zanoni566b7342013-11-25 15:27:08 -0200700bool intel_ddi_pll_select(struct intel_crtc *crtc);
701void intel_ddi_pll_enable(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300702void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
703void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
704void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
705bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
706void intel_ddi_fdi_disable(struct drm_crtc *crtc);
707void intel_ddi_get_config(struct intel_encoder *encoder,
708 struct intel_crtc_config *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300709
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300710
711/* intel_display.c */
Damien Lespiauba0fbca2014-01-08 14:18:23 +0000712const char *intel_output_name(int output);
Chris Wilson5dce5b932014-01-20 10:17:36 +0000713bool intel_has_pending_fb_unpin(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300714int intel_pch_rawclk(struct drm_device *dev);
Imre Deakd60c4472014-03-27 17:45:10 +0200715int valleyview_cur_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300716void intel_mark_busy(struct drm_device *dev);
717void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
718 struct intel_ring_buffer *ring);
719void intel_mark_idle(struct drm_device *dev);
720void intel_crtc_restore_mode(struct drm_crtc *crtc);
721void intel_crtc_update_dpms(struct drm_crtc *crtc);
722void intel_encoder_destroy(struct drm_encoder *encoder);
723void intel_connector_dpms(struct drm_connector *, int mode);
724bool intel_connector_get_hw_state(struct intel_connector *connector);
725void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300726bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
727 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -0300728void intel_connector_attach_encoder(struct intel_connector *connector,
729 struct intel_encoder *encoder);
730struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
731struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
732 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +0200733enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300734int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
735 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300736enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
737 enum pipe pipe);
738void intel_wait_for_vblank(struct drm_device *dev, int pipe);
739void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
740int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800741void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
742 struct intel_digital_port *dport);
Paulo Zanoni87440422013-09-24 15:48:31 -0300743bool intel_get_load_detect_pipe(struct drm_connector *connector,
744 struct drm_display_mode *mode,
745 struct intel_load_detect_pipe *old);
746void intel_release_load_detect_pipe(struct drm_connector *connector,
747 struct intel_load_detect_pipe *old);
748int intel_pin_and_fence_fb_obj(struct drm_device *dev,
749 struct drm_i915_gem_object *obj,
750 struct intel_ring_buffer *pipelined);
751void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Daniel Vettera8bb6812014-02-10 18:00:39 +0100752struct drm_framebuffer *
753__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -0300754 struct drm_mode_fb_cmd2 *mode_cmd,
755 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -0300756void intel_prepare_page_flip(struct drm_device *dev, int plane);
757void intel_finish_page_flip(struct drm_device *dev, int pipe);
758void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300759struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
760void assert_shared_dpll(struct drm_i915_private *dev_priv,
761 struct intel_shared_dpll *pll,
762 bool state);
763#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
764#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
765void assert_pll(struct drm_i915_private *dev_priv,
766 enum pipe pipe, bool state);
767#define assert_pll_enabled(d, p) assert_pll(d, p, true)
768#define assert_pll_disabled(d, p) assert_pll(d, p, false)
769void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
770 enum pipe pipe, bool state);
771#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
772#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300773void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300774#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
775#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300776void intel_write_eld(struct drm_encoder *encoder,
777 struct drm_display_mode *mode);
778unsigned long intel_gen4_compute_page_offset(int *x, int *y,
779 unsigned int tiling_mode,
780 unsigned int bpp,
781 unsigned int pitch);
782void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -0300783void hsw_enable_pc8(struct drm_i915_private *dev_priv);
784void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300785void intel_dp_get_m_n(struct intel_crtc *crtc,
786 struct intel_crtc_config *pipe_config);
787int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
788void
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300789ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
790 int dotclock);
Paulo Zanoni87440422013-09-24 15:48:31 -0300791bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300792void hsw_enable_ips(struct intel_crtc *crtc);
793void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deakda7e29b2014-02-18 00:02:02 +0200794void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
Imre Deak319be8a2014-03-04 19:22:57 +0200795enum intel_display_power_domain
796intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Jesse Barnes586f49d2013-11-04 16:06:59 -0800797int valleyview_get_vco(struct drm_i915_private *dev_priv);
Daniel Vetterf6a83282014-02-11 15:28:57 -0800798void intel_mode_from_pipe_config(struct drm_display_mode *mode,
799 struct intel_crtc_config *pipe_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800800int intel_format_to_fourcc(int format);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300801
802/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300803void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
804bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
805 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -0300806void intel_dp_start_link_train(struct intel_dp *intel_dp);
807void intel_dp_complete_link_train(struct intel_dp *intel_dp);
808void intel_dp_stop_link_train(struct intel_dp *intel_dp);
809void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
810void intel_dp_encoder_destroy(struct drm_encoder *encoder);
811void intel_dp_check_link_status(struct intel_dp *intel_dp);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -0200812int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300813bool intel_dp_compute_config(struct intel_encoder *encoder,
814 struct intel_crtc_config *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200815bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetter4be73782014-01-17 14:39:48 +0100816void intel_edp_backlight_on(struct intel_dp *intel_dp);
817void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +0200818void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100819void intel_edp_panel_on(struct intel_dp *intel_dp);
820void intel_edp_panel_off(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -0300821void intel_edp_psr_enable(struct intel_dp *intel_dp);
822void intel_edp_psr_disable(struct intel_dp *intel_dp);
823void intel_edp_psr_update(struct drm_device *dev);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530824void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300825
826/* intel_dsi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300827bool intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300828
829
830/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300831void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300832
833
Daniel Vetter0632fef2013-10-08 17:44:49 +0200834/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +0200835#ifdef CONFIG_DRM_I915_FBDEV
836extern int intel_fbdev_init(struct drm_device *dev);
837extern void intel_fbdev_initial_config(struct drm_device *dev);
838extern void intel_fbdev_fini(struct drm_device *dev);
839extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Daniel Vetter0632fef2013-10-08 17:44:49 +0200840extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
841extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +0200842#else
843static inline int intel_fbdev_init(struct drm_device *dev)
844{
845 return 0;
846}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300847
Daniel Vetter4520f532013-10-09 09:18:51 +0200848static inline void intel_fbdev_initial_config(struct drm_device *dev)
849{
850}
851
852static inline void intel_fbdev_fini(struct drm_device *dev)
853{
854}
855
856static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
857{
858}
859
Daniel Vetter0632fef2013-10-08 17:44:49 +0200860static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +0200861{
862}
863#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300864
865/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300866void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
867void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
868 struct intel_connector *intel_connector);
869struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
870bool intel_hdmi_compute_config(struct intel_encoder *encoder,
871 struct intel_crtc_config *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300872
873
874/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300875void intel_lvds_init(struct drm_device *dev);
876bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300877
878
879/* intel_modes.c */
880int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -0300881 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300882int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -0300883void intel_attach_force_audio_property(struct drm_connector *connector);
884void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300885
886
887/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300888void intel_setup_overlay(struct drm_device *dev);
889void intel_cleanup_overlay(struct drm_device *dev);
890int intel_overlay_switch_off(struct intel_overlay *overlay);
891int intel_overlay_put_image(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
893int intel_overlay_attrs(struct drm_device *dev, void *data,
894 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300895
896
897/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300898int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +0530899 struct drm_display_mode *fixed_mode,
900 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -0300901void intel_panel_fini(struct intel_panel *panel);
902void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
903 struct drm_display_mode *adjusted_mode);
904void intel_pch_panel_fitting(struct intel_crtc *crtc,
905 struct intel_crtc_config *pipe_config,
906 int fitting_mode);
907void intel_gmch_panel_fitting(struct intel_crtc *crtc,
908 struct intel_crtc_config *pipe_config,
909 int fitting_mode);
Jesse Barnes752aa882013-10-31 18:55:49 +0200910void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
911 u32 max);
Paulo Zanoni87440422013-09-24 15:48:31 -0300912int intel_panel_setup_backlight(struct drm_connector *connector);
Jesse Barnes752aa882013-10-31 18:55:49 +0200913void intel_panel_enable_backlight(struct intel_connector *connector);
914void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +0200915void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200916void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300917enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +0530918extern struct drm_display_mode *intel_find_panel_downclock(
919 struct drm_device *dev,
920 struct drm_display_mode *fixed_mode,
921 struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300922
923/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300924void intel_init_clock_gating(struct drm_device *dev);
925void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +0100926int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300927void intel_update_watermarks(struct drm_crtc *crtc);
928void intel_update_sprite_watermarks(struct drm_plane *plane,
929 struct drm_crtc *crtc,
930 uint32_t sprite_width, int pixel_size,
931 bool enabled, bool scaled);
932void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +0100933void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300934bool intel_fbc_enabled(struct drm_device *dev);
935void intel_update_fbc(struct drm_device *dev);
936void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
937void intel_gpu_ips_teardown(void);
Imre Deakda7e29b2014-02-18 00:02:02 +0200938int intel_power_domains_init(struct drm_i915_private *);
939void intel_power_domains_remove(struct drm_i915_private *);
940bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300941 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200942bool intel_display_power_enabled_sw(struct drm_i915_private *dev_priv,
Imre Deakddf9c532013-11-27 22:02:02 +0200943 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200944void intel_display_power_get(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300945 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200946void intel_display_power_put(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300947 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200948void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Imre Deakae484342014-03-31 15:10:44 +0300949void intel_init_gt_powersave(struct drm_device *dev);
950void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300951void intel_enable_gt_powersave(struct drm_device *dev);
952void intel_disable_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +0300953void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300954void ironlake_teardown_rc6(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300955void gen6_update_ring_freq(struct drm_device *dev);
Daniel Vetter076e29f2013-10-08 19:39:29 +0200956void gen6_rps_idle(struct drm_i915_private *dev_priv);
957void gen6_rps_boost(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300958void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
959void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200960void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deakc6df39b2014-04-14 20:24:29 +0300961void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200962void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
963void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
964void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +0300965void ilk_wm_get_hw_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300966
967
968/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300969bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300970
971
972/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300973int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +0300974void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300975 enum plane plane);
976void intel_plane_restore(struct drm_plane *plane);
977void intel_plane_disable(struct drm_plane *plane);
978int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
979 struct drm_file *file_priv);
980int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
981 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300982
983
984/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300985void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986
Jesse Barnes79e53942008-11-07 14:24:08 -0800987#endif /* __INTEL_DRV_H__ */