blob: f3be88fa88ddaf80d434261a77f99f8005cf102a [file] [log] [blame]
Zhi Wange4734052016-05-01 07:42:16 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Zhi Wang <zhi.a.wang@intel.com>
25 *
26 * Contributors:
27 * Ping Gao <ping.a.gao@intel.com>
28 * Tina Zhang <tina.zhang@intel.com>
29 * Chanbin Du <changbin.du@intel.com>
30 * Min He <min.he@intel.com>
31 * Bing Niu <bing.niu@intel.com>
32 * Zhenyu Wang <zhenyuw@linux.intel.com>
33 *
34 */
35
Zhi Wange4734052016-05-01 07:42:16 -040036#include <linux/kthread.h>
37
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080038#include "i915_drv.h"
39#include "gvt.h"
40
Zhi Wange4734052016-05-01 07:42:16 -040041#define RING_CTX_OFF(x) \
42 offsetof(struct execlist_ring_context, x)
43
Du, Changbin999ccb42016-10-20 14:08:47 +080044static void set_context_pdp_root_pointer(
45 struct execlist_ring_context *ring_context,
Zhi Wange4734052016-05-01 07:42:16 -040046 u32 pdp[8])
47{
48 struct execlist_mmio_pair *pdp_pair = &ring_context->pdp3_UDW;
49 int i;
50
51 for (i = 0; i < 8; i++)
52 pdp_pair[i].val = pdp[7 - i];
53}
54
55static int populate_shadow_context(struct intel_vgpu_workload *workload)
56{
57 struct intel_vgpu *vgpu = workload->vgpu;
58 struct intel_gvt *gvt = vgpu->gvt;
59 int ring_id = workload->ring_id;
Zhi Wang1406a142017-09-10 21:15:18 +080060 struct i915_gem_context *shadow_ctx = vgpu->submission.shadow_ctx;
Zhi Wange4734052016-05-01 07:42:16 -040061 struct drm_i915_gem_object *ctx_obj =
62 shadow_ctx->engine[ring_id].state->obj;
63 struct execlist_ring_context *shadow_ring_context;
64 struct page *page;
65 void *dst;
66 unsigned long context_gpa, context_page_num;
67 int i;
68
69 gvt_dbg_sched("ring id %d workload lrca %x", ring_id,
70 workload->ctx_desc.lrca);
71
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030072 context_page_num = gvt->dev_priv->engine[ring_id]->context_size;
Zhi Wange4734052016-05-01 07:42:16 -040073
74 context_page_num = context_page_num >> PAGE_SHIFT;
75
76 if (IS_BROADWELL(gvt->dev_priv) && ring_id == RCS)
77 context_page_num = 19;
78
79 i = 2;
80
81 while (i < context_page_num) {
82 context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
83 (u32)((workload->ctx_desc.lrca + i) <<
84 GTT_PAGE_SHIFT));
85 if (context_gpa == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -050086 gvt_vgpu_err("Invalid guest context descriptor\n");
fred gao5c568832017-09-20 05:36:47 +080087 return -EFAULT;
Zhi Wange4734052016-05-01 07:42:16 -040088 }
89
Michel Thierry0b29c752017-09-13 09:56:00 +010090 page = i915_gem_object_get_page(ctx_obj, LRC_HEADER_PAGES + i);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080091 dst = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -040092 intel_gvt_hypervisor_read_gpa(vgpu, context_gpa, dst,
93 GTT_PAGE_SIZE);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080094 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -040095 i++;
96 }
97
98 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080099 shadow_ring_context = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400100
101#define COPY_REG(name) \
102 intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
103 + RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
104
105 COPY_REG(ctx_ctrl);
106 COPY_REG(ctx_timestamp);
107
108 if (ring_id == RCS) {
109 COPY_REG(bb_per_ctx_ptr);
110 COPY_REG(rcs_indirect_ctx);
111 COPY_REG(rcs_indirect_ctx_offset);
112 }
113#undef COPY_REG
114
115 set_context_pdp_root_pointer(shadow_ring_context,
116 workload->shadow_mm->shadow_page_table);
117
118 intel_gvt_hypervisor_read_gpa(vgpu,
119 workload->ring_context_gpa +
120 sizeof(*shadow_ring_context),
121 (void *)shadow_ring_context +
122 sizeof(*shadow_ring_context),
123 GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
124
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800125 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400126 return 0;
127}
128
Changbin Dubc2d4b62017-03-22 12:35:31 +0800129static inline bool is_gvt_request(struct drm_i915_gem_request *req)
130{
131 return i915_gem_context_force_single_submission(req->ctx);
132}
133
Zhi Wange4734052016-05-01 07:42:16 -0400134static int shadow_context_status_change(struct notifier_block *nb,
135 unsigned long action, void *data)
136{
Changbin Du3fc03062017-03-13 10:47:11 +0800137 struct drm_i915_gem_request *req = (struct drm_i915_gem_request *)data;
138 struct intel_gvt *gvt = container_of(nb, struct intel_gvt,
139 shadow_ctx_notifier_block[req->engine->id]);
140 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
Changbin Du0e86cc92017-05-04 10:52:38 +0800141 enum intel_engine_id ring_id = req->engine->id;
142 struct intel_vgpu_workload *workload;
Zhi Wange4734052016-05-01 07:42:16 -0400143
Changbin Du0e86cc92017-05-04 10:52:38 +0800144 if (!is_gvt_request(req)) {
145 spin_lock_bh(&scheduler->mmio_context_lock);
146 if (action == INTEL_CONTEXT_SCHEDULE_IN &&
147 scheduler->engine_owner[ring_id]) {
148 /* Switch ring from vGPU to host. */
149 intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
150 NULL, ring_id);
151 scheduler->engine_owner[ring_id] = NULL;
152 }
153 spin_unlock_bh(&scheduler->mmio_context_lock);
154
155 return NOTIFY_OK;
156 }
157
158 workload = scheduler->current_workload[ring_id];
159 if (unlikely(!workload))
Chuanxiao Dong9272f732017-02-17 19:29:52 +0800160 return NOTIFY_OK;
161
Zhi Wange4734052016-05-01 07:42:16 -0400162 switch (action) {
163 case INTEL_CONTEXT_SCHEDULE_IN:
Changbin Du0e86cc92017-05-04 10:52:38 +0800164 spin_lock_bh(&scheduler->mmio_context_lock);
165 if (workload->vgpu != scheduler->engine_owner[ring_id]) {
166 /* Switch ring from host to vGPU or vGPU to vGPU. */
167 intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
168 workload->vgpu, ring_id);
169 scheduler->engine_owner[ring_id] = workload->vgpu;
170 } else
171 gvt_dbg_sched("skip ring %d mmio switch for vgpu%d\n",
172 ring_id, workload->vgpu->id);
173 spin_unlock_bh(&scheduler->mmio_context_lock);
Zhi Wange4734052016-05-01 07:42:16 -0400174 atomic_set(&workload->shadow_ctx_active, 1);
175 break;
176 case INTEL_CONTEXT_SCHEDULE_OUT:
Chris Wilsond6c05112017-10-03 21:34:47 +0100177 case INTEL_CONTEXT_SCHEDULE_PREEMPTED:
Zhi Wange4734052016-05-01 07:42:16 -0400178 atomic_set(&workload->shadow_ctx_active, 0);
179 break;
180 default:
181 WARN_ON(1);
182 return NOTIFY_OK;
183 }
184 wake_up(&workload->shadow_ctx_status_wq);
185 return NOTIFY_OK;
186}
187
Kechen Lu9dfb8e52017-08-10 07:41:36 +0800188static void shadow_context_descriptor_update(struct i915_gem_context *ctx,
189 struct intel_engine_cs *engine)
190{
191 struct intel_context *ce = &ctx->engine[engine->id];
192 u64 desc = 0;
193
194 desc = ce->lrc_desc;
195
196 /* Update bits 0-11 of the context descriptor which includes flags
197 * like GEN8_CTX_* cached in desc_template
198 */
199 desc &= U64_MAX << 12;
200 desc |= ctx->desc_template & ((1ULL << 12) - 1);
201
202 ce->lrc_desc = desc;
203}
204
fred gao0a53bc02017-08-18 15:41:06 +0800205static int copy_workload_to_ring_buffer(struct intel_vgpu_workload *workload)
206{
207 struct intel_vgpu *vgpu = workload->vgpu;
208 void *shadow_ring_buffer_va;
209 u32 *cs;
210
211 /* allocate shadow ring buffer */
212 cs = intel_ring_begin(workload->req, workload->rb_len / sizeof(u32));
213 if (IS_ERR(cs)) {
214 gvt_vgpu_err("fail to alloc size =%ld shadow ring buffer\n",
215 workload->rb_len);
216 return PTR_ERR(cs);
217 }
218
219 shadow_ring_buffer_va = workload->shadow_ring_buffer_va;
220
221 /* get shadow ring buffer va */
222 workload->shadow_ring_buffer_va = cs;
223
224 memcpy(cs, shadow_ring_buffer_va,
225 workload->rb_len);
226
227 cs += workload->rb_len / sizeof(u32);
228 intel_ring_advance(workload->req, cs);
229
230 return 0;
231}
232
fred gaoa3cfdca2017-08-18 15:41:07 +0800233void release_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
234{
235 if (!wa_ctx->indirect_ctx.obj)
236 return;
237
238 i915_gem_object_unpin_map(wa_ctx->indirect_ctx.obj);
239 i915_gem_object_put(wa_ctx->indirect_ctx.obj);
240}
241
Ping Gao89ea20b2017-06-29 12:22:42 +0800242/**
243 * intel_gvt_scan_and_shadow_workload - audit the workload by scanning and
244 * shadow it as well, include ringbuffer,wa_ctx and ctx.
245 * @workload: an abstract entity for each execlist submission.
246 *
247 * This function is called before the workload submitting to i915, to make
248 * sure the content of the workload is valid.
249 */
250int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
Zhi Wange4734052016-05-01 07:42:16 -0400251{
Zhi Wang1406a142017-09-10 21:15:18 +0800252 struct intel_vgpu *vgpu = workload->vgpu;
253 struct intel_vgpu_submission *s = &vgpu->submission;
254 struct i915_gem_context *shadow_ctx = s->shadow_ctx;
255 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wange4734052016-05-01 07:42:16 -0400256 int ring_id = workload->ring_id;
fred gao0a53bc02017-08-18 15:41:06 +0800257 struct intel_engine_cs *engine = dev_priv->engine[ring_id];
Chris Wilson0eb742d2016-10-20 17:29:36 +0800258 struct drm_i915_gem_request *rq;
fred gao0a53bc02017-08-18 15:41:06 +0800259 struct intel_ring *ring;
Zhi Wange4734052016-05-01 07:42:16 -0400260 int ret;
261
Ping Gao87e919d2017-07-04 14:53:03 +0800262 lockdep_assert_held(&dev_priv->drm.struct_mutex);
263
Ping Gaod0302e72017-06-29 12:22:43 +0800264 if (workload->shadowed)
265 return 0;
Zhi Wange4734052016-05-01 07:42:16 -0400266
Zhenyu Wang03806ed2017-02-13 17:07:19 +0800267 shadow_ctx->desc_template &= ~(0x3 << GEN8_CTX_ADDRESSING_MODE_SHIFT);
268 shadow_ctx->desc_template |= workload->ctx_desc.addressing_mode <<
Zhi Wange4734052016-05-01 07:42:16 -0400269 GEN8_CTX_ADDRESSING_MODE_SHIFT;
270
Zhi Wang1406a142017-09-10 21:15:18 +0800271 if (!test_and_set_bit(ring_id, s->shadow_ctx_desc_updated))
Kechen Lu9dfb8e52017-08-10 07:41:36 +0800272 shadow_context_descriptor_update(shadow_ctx,
273 dev_priv->engine[ring_id]);
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800274
Ping Gao89ea20b2017-06-29 12:22:42 +0800275 ret = intel_gvt_scan_and_shadow_ringbuffer(workload);
Zhi Wangbe1da702016-05-03 18:26:57 -0400276 if (ret)
fred gaoa3cfdca2017-08-18 15:41:07 +0800277 goto err_scan;
Zhi Wangbe1da702016-05-03 18:26:57 -0400278
Tina Zhang17f1b1a2017-03-15 23:16:01 -0400279 if ((workload->ring_id == RCS) &&
280 (workload->wa_ctx.indirect_ctx.size != 0)) {
281 ret = intel_gvt_scan_and_shadow_wa_ctx(&workload->wa_ctx);
282 if (ret)
fred gaoa3cfdca2017-08-18 15:41:07 +0800283 goto err_scan;
Tina Zhang17f1b1a2017-03-15 23:16:01 -0400284 }
Zhi Wangbe1da702016-05-03 18:26:57 -0400285
Ping Gao89ea20b2017-06-29 12:22:42 +0800286 /* pin shadow context by gvt even the shadow context will be pinned
287 * when i915 alloc request. That is because gvt will update the guest
288 * context from shadow context when workload is completed, and at that
289 * moment, i915 may already unpined the shadow context to make the
290 * shadow_ctx pages invalid. So gvt need to pin itself. After update
291 * the guest context, gvt can unpin the shadow_ctx safely.
292 */
293 ring = engine->context_pin(engine, shadow_ctx);
294 if (IS_ERR(ring)) {
295 ret = PTR_ERR(ring);
296 gvt_vgpu_err("fail to pin shadow context\n");
fred gaoa3cfdca2017-08-18 15:41:07 +0800297 goto err_shadow;
Ping Gao89ea20b2017-06-29 12:22:42 +0800298 }
Zhi Wange4734052016-05-01 07:42:16 -0400299
fred gao0a53bc02017-08-18 15:41:06 +0800300 ret = populate_shadow_context(workload);
301 if (ret)
fred gaoa3cfdca2017-08-18 15:41:07 +0800302 goto err_unpin;
fred gao0a53bc02017-08-18 15:41:06 +0800303
304 rq = i915_gem_request_alloc(dev_priv->engine[ring_id], shadow_ctx);
305 if (IS_ERR(rq)) {
306 gvt_vgpu_err("fail to allocate gem request\n");
307 ret = PTR_ERR(rq);
fred gaoa3cfdca2017-08-18 15:41:07 +0800308 goto err_unpin;
fred gao0a53bc02017-08-18 15:41:06 +0800309 }
310
311 gvt_dbg_sched("ring id %d get i915 gem request %p\n", ring_id, rq);
312
313 workload->req = i915_gem_request_get(rq);
314 ret = copy_workload_to_ring_buffer(workload);
315 if (ret)
fred gaoa3cfdca2017-08-18 15:41:07 +0800316 goto err_unpin;
fred gao0a53bc02017-08-18 15:41:06 +0800317 workload->shadowed = true;
fred gaoa3cfdca2017-08-18 15:41:07 +0800318 return 0;
fred gao0a53bc02017-08-18 15:41:06 +0800319
fred gaoa3cfdca2017-08-18 15:41:07 +0800320err_unpin:
321 engine->context_unpin(engine, shadow_ctx);
322err_shadow:
323 release_shadow_wa_ctx(&workload->wa_ctx);
324err_scan:
fred gao0a53bc02017-08-18 15:41:06 +0800325 return ret;
326}
327
Zhi Wangd8235b52017-09-12 22:06:39 +0800328static int prepare_shadow_batch_buffer(struct intel_vgpu_workload *workload)
329{
330 struct intel_gvt *gvt = workload->vgpu->gvt;
331 const int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
332 struct intel_shadow_bb_entry *entry_obj;
333
334 /* pin the gem object to ggtt */
335 list_for_each_entry(entry_obj, &workload->shadow_bb, list) {
336 struct i915_vma *vma;
337
338 vma = i915_gem_object_ggtt_pin(entry_obj->obj, NULL, 0, 4, 0);
339 if (IS_ERR(vma))
340 return PTR_ERR(vma);
341
342 /* FIXME: we are not tracking our pinned VMA leaving it
343 * up to the core to fix up the stray pin_count upon
344 * free.
345 */
346
347 /* update the relocate gma with shadow batch buffer*/
348 entry_obj->bb_start_cmd_va[1] = i915_ggtt_offset(vma);
349 if (gmadr_bytes == 8)
350 entry_obj->bb_start_cmd_va[2] = 0;
351 }
352 return 0;
353}
354
355static int update_wa_ctx_2_shadow_ctx(struct intel_shadow_wa_ctx *wa_ctx)
356{
357 struct intel_vgpu_workload *workload = container_of(wa_ctx,
358 struct intel_vgpu_workload,
359 wa_ctx);
360 int ring_id = workload->ring_id;
361 struct intel_vgpu_submission *s = &workload->vgpu->submission;
362 struct i915_gem_context *shadow_ctx = s->shadow_ctx;
363 struct drm_i915_gem_object *ctx_obj =
364 shadow_ctx->engine[ring_id].state->obj;
365 struct execlist_ring_context *shadow_ring_context;
366 struct page *page;
367
368 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
369 shadow_ring_context = kmap_atomic(page);
370
371 shadow_ring_context->bb_per_ctx_ptr.val =
372 (shadow_ring_context->bb_per_ctx_ptr.val &
373 (~PER_CTX_ADDR_MASK)) | wa_ctx->per_ctx.shadow_gma;
374 shadow_ring_context->rcs_indirect_ctx.val =
375 (shadow_ring_context->rcs_indirect_ctx.val &
376 (~INDIRECT_CTX_ADDR_MASK)) | wa_ctx->indirect_ctx.shadow_gma;
377
378 kunmap_atomic(shadow_ring_context);
379 return 0;
380}
381
382static int prepare_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
383{
384 struct i915_vma *vma;
385 unsigned char *per_ctx_va =
386 (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
387 wa_ctx->indirect_ctx.size;
388
389 if (wa_ctx->indirect_ctx.size == 0)
390 return 0;
391
392 vma = i915_gem_object_ggtt_pin(wa_ctx->indirect_ctx.obj, NULL,
393 0, CACHELINE_BYTES, 0);
394 if (IS_ERR(vma))
395 return PTR_ERR(vma);
396
397 /* FIXME: we are not tracking our pinned VMA leaving it
398 * up to the core to fix up the stray pin_count upon
399 * free.
400 */
401
402 wa_ctx->indirect_ctx.shadow_gma = i915_ggtt_offset(vma);
403
404 wa_ctx->per_ctx.shadow_gma = *((unsigned int *)per_ctx_va + 1);
405 memset(per_ctx_va, 0, CACHELINE_BYTES);
406
407 update_wa_ctx_2_shadow_ctx(wa_ctx);
408 return 0;
409}
410
411static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload)
412{
413 /* release all the shadow batch buffer */
414 if (!list_empty(&workload->shadow_bb)) {
415 struct intel_shadow_bb_entry *entry_obj =
416 list_first_entry(&workload->shadow_bb,
417 struct intel_shadow_bb_entry,
418 list);
419 struct intel_shadow_bb_entry *temp;
420
421 list_for_each_entry_safe(entry_obj, temp, &workload->shadow_bb,
422 list) {
423 i915_gem_object_unpin_map(entry_obj->obj);
424 i915_gem_object_put(entry_obj->obj);
425 list_del(&entry_obj->list);
426 kfree(entry_obj);
427 }
428 }
429}
430
Zhi Wang497aa3f2017-09-12 21:51:10 +0800431static int prepare_workload(struct intel_vgpu_workload *workload)
432{
Zhi Wangd8235b52017-09-12 22:06:39 +0800433 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wang497aa3f2017-09-12 21:51:10 +0800434 int ret = 0;
435
Zhi Wangd8235b52017-09-12 22:06:39 +0800436 ret = intel_vgpu_pin_mm(workload->shadow_mm);
437 if (ret) {
438 gvt_vgpu_err("fail to vgpu pin mm\n");
439 return ret;
440 }
Zhi Wang497aa3f2017-09-12 21:51:10 +0800441
Zhi Wangd8235b52017-09-12 22:06:39 +0800442 ret = intel_vgpu_sync_oos_pages(workload->vgpu);
443 if (ret) {
444 gvt_vgpu_err("fail to vgpu sync oos pages\n");
445 goto err_unpin_mm;
446 }
447
448 ret = intel_vgpu_flush_post_shadow(workload->vgpu);
449 if (ret) {
450 gvt_vgpu_err("fail to flush post shadow\n");
451 goto err_unpin_mm;
452 }
453
454 ret = prepare_shadow_batch_buffer(workload);
455 if (ret) {
456 gvt_vgpu_err("fail to prepare_shadow_batch_buffer\n");
457 goto err_unpin_mm;
458 }
459
460 ret = prepare_shadow_wa_ctx(&workload->wa_ctx);
461 if (ret) {
462 gvt_vgpu_err("fail to prepare_shadow_wa_ctx\n");
463 goto err_shadow_batch;
464 }
465
466 if (workload->prepare) {
467 ret = workload->prepare(workload);
468 if (ret)
469 goto err_shadow_wa_ctx;
470 }
471
472 return 0;
473err_shadow_wa_ctx:
474 release_shadow_wa_ctx(&workload->wa_ctx);
475err_shadow_batch:
476 release_shadow_batch_buffer(workload);
477err_unpin_mm:
478 intel_vgpu_unpin_mm(workload->shadow_mm);
Zhi Wang497aa3f2017-09-12 21:51:10 +0800479 return ret;
480}
481
fred gao0a53bc02017-08-18 15:41:06 +0800482static int dispatch_workload(struct intel_vgpu_workload *workload)
483{
Zhi Wang1406a142017-09-10 21:15:18 +0800484 struct intel_vgpu *vgpu = workload->vgpu;
485 struct intel_vgpu_submission *s = &vgpu->submission;
486 struct i915_gem_context *shadow_ctx = s->shadow_ctx;
487 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
fred gao0a53bc02017-08-18 15:41:06 +0800488 int ring_id = workload->ring_id;
fred gao0a53bc02017-08-18 15:41:06 +0800489 struct intel_engine_cs *engine = dev_priv->engine[ring_id];
490 int ret = 0;
491
492 gvt_dbg_sched("ring id %d prepare to dispatch workload %p\n",
493 ring_id, workload);
494
495 mutex_lock(&dev_priv->drm.struct_mutex);
496
497 ret = intel_gvt_scan_and_shadow_workload(workload);
498 if (ret)
499 goto out;
500
Zhi Wang497aa3f2017-09-12 21:51:10 +0800501 ret = prepare_workload(workload);
502 if (ret) {
503 engine->context_unpin(engine, shadow_ctx);
504 goto out;
fred gao0a53bc02017-08-18 15:41:06 +0800505 }
506
Pei Zhang90d27a12016-11-14 18:02:57 +0800507out:
508 if (ret)
509 workload->status = ret;
Chris Wilson0eb742d2016-10-20 17:29:36 +0800510
Ping Gao89ea20b2017-06-29 12:22:42 +0800511 if (!IS_ERR_OR_NULL(workload->req)) {
512 gvt_dbg_sched("ring id %d submit workload to i915 %p\n",
513 ring_id, workload->req);
514 i915_add_request(workload->req);
515 workload->dispatched = true;
516 }
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800517
Pei Zhang90d27a12016-11-14 18:02:57 +0800518 mutex_unlock(&dev_priv->drm.struct_mutex);
Zhi Wange4734052016-05-01 07:42:16 -0400519 return ret;
520}
521
522static struct intel_vgpu_workload *pick_next_workload(
523 struct intel_gvt *gvt, int ring_id)
524{
525 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
526 struct intel_vgpu_workload *workload = NULL;
527
528 mutex_lock(&gvt->lock);
529
530 /*
531 * no current vgpu / will be scheduled out / no workload
532 * bail out
533 */
534 if (!scheduler->current_vgpu) {
535 gvt_dbg_sched("ring id %d stop - no current vgpu\n", ring_id);
536 goto out;
537 }
538
539 if (scheduler->need_reschedule) {
540 gvt_dbg_sched("ring id %d stop - will reschedule\n", ring_id);
541 goto out;
542 }
543
Zhenyu Wang954180a2017-04-12 14:22:50 +0800544 if (list_empty(workload_q_head(scheduler->current_vgpu, ring_id)))
Zhi Wange4734052016-05-01 07:42:16 -0400545 goto out;
Zhi Wange4734052016-05-01 07:42:16 -0400546
547 /*
548 * still have current workload, maybe the workload disptacher
549 * fail to submit it for some reason, resubmit it.
550 */
551 if (scheduler->current_workload[ring_id]) {
552 workload = scheduler->current_workload[ring_id];
553 gvt_dbg_sched("ring id %d still have current workload %p\n",
554 ring_id, workload);
555 goto out;
556 }
557
558 /*
559 * pick a workload as current workload
560 * once current workload is set, schedule policy routines
561 * will wait the current workload is finished when trying to
562 * schedule out a vgpu.
563 */
564 scheduler->current_workload[ring_id] = container_of(
565 workload_q_head(scheduler->current_vgpu, ring_id)->next,
566 struct intel_vgpu_workload, list);
567
568 workload = scheduler->current_workload[ring_id];
569
570 gvt_dbg_sched("ring id %d pick new workload %p\n", ring_id, workload);
571
Zhi Wang1406a142017-09-10 21:15:18 +0800572 atomic_inc(&workload->vgpu->submission.running_workload_num);
Zhi Wange4734052016-05-01 07:42:16 -0400573out:
574 mutex_unlock(&gvt->lock);
575 return workload;
576}
577
578static void update_guest_context(struct intel_vgpu_workload *workload)
579{
580 struct intel_vgpu *vgpu = workload->vgpu;
581 struct intel_gvt *gvt = vgpu->gvt;
Zhi Wang1406a142017-09-10 21:15:18 +0800582 struct intel_vgpu_submission *s = &vgpu->submission;
583 struct i915_gem_context *shadow_ctx = s->shadow_ctx;
Zhi Wange4734052016-05-01 07:42:16 -0400584 int ring_id = workload->ring_id;
Zhi Wange4734052016-05-01 07:42:16 -0400585 struct drm_i915_gem_object *ctx_obj =
586 shadow_ctx->engine[ring_id].state->obj;
587 struct execlist_ring_context *shadow_ring_context;
588 struct page *page;
589 void *src;
590 unsigned long context_gpa, context_page_num;
591 int i;
592
593 gvt_dbg_sched("ring id %d workload lrca %x\n", ring_id,
594 workload->ctx_desc.lrca);
595
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300596 context_page_num = gvt->dev_priv->engine[ring_id]->context_size;
Zhi Wange4734052016-05-01 07:42:16 -0400597
598 context_page_num = context_page_num >> PAGE_SHIFT;
599
600 if (IS_BROADWELL(gvt->dev_priv) && ring_id == RCS)
601 context_page_num = 19;
602
603 i = 2;
604
605 while (i < context_page_num) {
606 context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
607 (u32)((workload->ctx_desc.lrca + i) <<
608 GTT_PAGE_SHIFT));
609 if (context_gpa == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500610 gvt_vgpu_err("invalid guest context descriptor\n");
Zhi Wange4734052016-05-01 07:42:16 -0400611 return;
612 }
613
Michel Thierry0b29c752017-09-13 09:56:00 +0100614 page = i915_gem_object_get_page(ctx_obj, LRC_HEADER_PAGES + i);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800615 src = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400616 intel_gvt_hypervisor_write_gpa(vgpu, context_gpa, src,
617 GTT_PAGE_SIZE);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800618 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400619 i++;
620 }
621
622 intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa +
623 RING_CTX_OFF(ring_header.val), &workload->rb_tail, 4);
624
625 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800626 shadow_ring_context = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400627
628#define COPY_REG(name) \
629 intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa + \
630 RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
631
632 COPY_REG(ctx_ctrl);
633 COPY_REG(ctx_timestamp);
634
635#undef COPY_REG
636
637 intel_gvt_hypervisor_write_gpa(vgpu,
638 workload->ring_context_gpa +
639 sizeof(*shadow_ring_context),
640 (void *)shadow_ring_context +
641 sizeof(*shadow_ring_context),
642 GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
643
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800644 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400645}
646
647static void complete_current_workload(struct intel_gvt *gvt, int ring_id)
648{
649 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
Zhi Wang1406a142017-09-10 21:15:18 +0800650 struct intel_vgpu_workload *workload =
651 scheduler->current_workload[ring_id];
652 struct intel_vgpu *vgpu = workload->vgpu;
653 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wangbe1da702016-05-03 18:26:57 -0400654 int event;
Zhi Wange4734052016-05-01 07:42:16 -0400655
656 mutex_lock(&gvt->lock);
657
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800658 /* For the workload w/ request, needs to wait for the context
659 * switch to make sure request is completed.
660 * For the workload w/o request, directly complete the workload.
661 */
662 if (workload->req) {
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800663 struct drm_i915_private *dev_priv =
664 workload->vgpu->gvt->dev_priv;
665 struct intel_engine_cs *engine =
666 dev_priv->engine[workload->ring_id];
Zhi Wange4734052016-05-01 07:42:16 -0400667 wait_event(workload->shadow_ctx_status_wq,
668 !atomic_read(&workload->shadow_ctx_active));
669
Chuanxiao Dong0cf5ec42017-06-23 13:01:11 +0800670 /* If this request caused GPU hang, req->fence.error will
671 * be set to -EIO. Use -EIO to set workload status so
672 * that when this request caused GPU hang, didn't trigger
673 * context switch interrupt to guest.
674 */
675 if (likely(workload->status == -EINPROGRESS)) {
676 if (workload->req->fence.error == -EIO)
677 workload->status = -EIO;
678 else
679 workload->status = 0;
680 }
681
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800682 i915_gem_request_put(fetch_and_zero(&workload->req));
Zhi Wangbe1da702016-05-03 18:26:57 -0400683
Chuanxiao Dong6184cc82017-08-01 17:47:25 +0800684 if (!workload->status && !(vgpu->resetting_eng &
685 ENGINE_MASK(ring_id))) {
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800686 update_guest_context(workload);
687
688 for_each_set_bit(event, workload->pending_events,
689 INTEL_GVT_EVENT_MAX)
690 intel_vgpu_trigger_virtual_event(vgpu, event);
691 }
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800692 mutex_lock(&dev_priv->drm.struct_mutex);
693 /* unpin shadow ctx as the shadow_ctx update is done */
Zhi Wang1406a142017-09-10 21:15:18 +0800694 engine->context_unpin(engine, s->shadow_ctx);
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800695 mutex_unlock(&dev_priv->drm.struct_mutex);
Zhi Wange4734052016-05-01 07:42:16 -0400696 }
697
698 gvt_dbg_sched("ring id %d complete workload %p status %d\n",
699 ring_id, workload, workload->status);
700
701 scheduler->current_workload[ring_id] = NULL;
702
Zhi Wange4734052016-05-01 07:42:16 -0400703 list_del_init(&workload->list);
Zhi Wangd8235b52017-09-12 22:06:39 +0800704
705 if (!workload->status) {
706 release_shadow_batch_buffer(workload);
707 release_shadow_wa_ctx(&workload->wa_ctx);
708 }
709
Zhi Wange4734052016-05-01 07:42:16 -0400710 workload->complete(workload);
711
Zhi Wang1406a142017-09-10 21:15:18 +0800712 atomic_dec(&s->running_workload_num);
Zhi Wange4734052016-05-01 07:42:16 -0400713 wake_up(&scheduler->workload_complete_wq);
Ping Gaof100dae2017-05-24 09:14:11 +0800714
715 if (gvt->scheduler.need_reschedule)
716 intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EVENT_SCHED);
717
Zhi Wange4734052016-05-01 07:42:16 -0400718 mutex_unlock(&gvt->lock);
719}
720
721struct workload_thread_param {
722 struct intel_gvt *gvt;
723 int ring_id;
724};
725
726static int workload_thread(void *priv)
727{
728 struct workload_thread_param *p = (struct workload_thread_param *)priv;
729 struct intel_gvt *gvt = p->gvt;
730 int ring_id = p->ring_id;
731 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
732 struct intel_vgpu_workload *workload = NULL;
Tina Zhang695fbc02017-03-10 04:26:53 -0500733 struct intel_vgpu *vgpu = NULL;
Zhi Wange4734052016-05-01 07:42:16 -0400734 int ret;
Xu Hane3476c02017-03-29 10:13:59 +0800735 bool need_force_wake = IS_SKYLAKE(gvt->dev_priv)
736 || IS_KABYLAKE(gvt->dev_priv);
Du, Changbine45d7b72016-10-27 11:10:31 +0800737 DEFINE_WAIT_FUNC(wait, woken_wake_function);
Zhi Wange4734052016-05-01 07:42:16 -0400738
739 kfree(p);
740
741 gvt_dbg_core("workload thread for ring %d started\n", ring_id);
742
743 while (!kthread_should_stop()) {
Du, Changbine45d7b72016-10-27 11:10:31 +0800744 add_wait_queue(&scheduler->waitq[ring_id], &wait);
745 do {
746 workload = pick_next_workload(gvt, ring_id);
747 if (workload)
748 break;
749 wait_woken(&wait, TASK_INTERRUPTIBLE,
750 MAX_SCHEDULE_TIMEOUT);
751 } while (!kthread_should_stop());
752 remove_wait_queue(&scheduler->waitq[ring_id], &wait);
Zhi Wange4734052016-05-01 07:42:16 -0400753
Du, Changbine45d7b72016-10-27 11:10:31 +0800754 if (!workload)
Zhi Wange4734052016-05-01 07:42:16 -0400755 break;
756
757 gvt_dbg_sched("ring id %d next workload %p vgpu %d\n",
758 workload->ring_id, workload,
759 workload->vgpu->id);
760
761 intel_runtime_pm_get(gvt->dev_priv);
762
Zhi Wange4734052016-05-01 07:42:16 -0400763 gvt_dbg_sched("ring id %d will dispatch workload %p\n",
764 workload->ring_id, workload);
765
766 if (need_force_wake)
767 intel_uncore_forcewake_get(gvt->dev_priv,
768 FORCEWAKE_ALL);
769
Pei Zhang90d27a12016-11-14 18:02:57 +0800770 mutex_lock(&gvt->lock);
Zhi Wange4734052016-05-01 07:42:16 -0400771 ret = dispatch_workload(workload);
Pei Zhang90d27a12016-11-14 18:02:57 +0800772 mutex_unlock(&gvt->lock);
Chris Wilson66bbc3b2016-10-19 11:11:44 +0100773
Zhi Wange4734052016-05-01 07:42:16 -0400774 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500775 vgpu = workload->vgpu;
776 gvt_vgpu_err("fail to dispatch workload, skip\n");
Zhi Wange4734052016-05-01 07:42:16 -0400777 goto complete;
778 }
779
780 gvt_dbg_sched("ring id %d wait workload %p\n",
781 workload->ring_id, workload);
Chris Wilson3dce2ac2017-03-08 22:08:08 +0000782 i915_wait_request(workload->req, 0, MAX_SCHEDULE_TIMEOUT);
Zhi Wange4734052016-05-01 07:42:16 -0400783
784complete:
Changbin Du3ce32742017-02-09 10:13:16 +0800785 gvt_dbg_sched("will complete workload %p, status: %d\n",
Zhi Wange4734052016-05-01 07:42:16 -0400786 workload, workload->status);
787
Changbin Du2e51ef32017-01-05 13:28:05 +0800788 complete_current_workload(gvt, ring_id);
789
Zhi Wange4734052016-05-01 07:42:16 -0400790 if (need_force_wake)
791 intel_uncore_forcewake_put(gvt->dev_priv,
792 FORCEWAKE_ALL);
793
Zhi Wange4734052016-05-01 07:42:16 -0400794 intel_runtime_pm_put(gvt->dev_priv);
Zhi Wang6d763032017-09-12 22:33:12 +0800795 if (ret && (vgpu_is_vm_unhealthy(ret)))
fred gaoe011c6c2017-09-19 15:11:28 +0800796 enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
Zhi Wange4734052016-05-01 07:42:16 -0400797 }
798 return 0;
799}
800
801void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu)
802{
Zhi Wang1406a142017-09-10 21:15:18 +0800803 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wange4734052016-05-01 07:42:16 -0400804 struct intel_gvt *gvt = vgpu->gvt;
805 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
806
Zhi Wang1406a142017-09-10 21:15:18 +0800807 if (atomic_read(&s->running_workload_num)) {
Zhi Wange4734052016-05-01 07:42:16 -0400808 gvt_dbg_sched("wait vgpu idle\n");
809
810 wait_event(scheduler->workload_complete_wq,
Zhi Wang1406a142017-09-10 21:15:18 +0800811 !atomic_read(&s->running_workload_num));
Zhi Wange4734052016-05-01 07:42:16 -0400812 }
813}
814
815void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt)
816{
817 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
Changbin Du3fc03062017-03-13 10:47:11 +0800818 struct intel_engine_cs *engine;
819 enum intel_engine_id i;
Zhi Wange4734052016-05-01 07:42:16 -0400820
821 gvt_dbg_core("clean workload scheduler\n");
822
Changbin Du3fc03062017-03-13 10:47:11 +0800823 for_each_engine(engine, gvt->dev_priv, i) {
824 atomic_notifier_chain_unregister(
825 &engine->context_status_notifier,
826 &gvt->shadow_ctx_notifier_block[i]);
827 kthread_stop(scheduler->thread[i]);
Zhi Wange4734052016-05-01 07:42:16 -0400828 }
829}
830
831int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt)
832{
833 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
834 struct workload_thread_param *param = NULL;
Changbin Du3fc03062017-03-13 10:47:11 +0800835 struct intel_engine_cs *engine;
836 enum intel_engine_id i;
Zhi Wange4734052016-05-01 07:42:16 -0400837 int ret;
Zhi Wange4734052016-05-01 07:42:16 -0400838
839 gvt_dbg_core("init workload scheduler\n");
840
841 init_waitqueue_head(&scheduler->workload_complete_wq);
842
Changbin Du3fc03062017-03-13 10:47:11 +0800843 for_each_engine(engine, gvt->dev_priv, i) {
Zhi Wange4734052016-05-01 07:42:16 -0400844 init_waitqueue_head(&scheduler->waitq[i]);
845
846 param = kzalloc(sizeof(*param), GFP_KERNEL);
847 if (!param) {
848 ret = -ENOMEM;
849 goto err;
850 }
851
852 param->gvt = gvt;
853 param->ring_id = i;
854
855 scheduler->thread[i] = kthread_run(workload_thread, param,
856 "gvt workload %d", i);
857 if (IS_ERR(scheduler->thread[i])) {
858 gvt_err("fail to create workload thread\n");
859 ret = PTR_ERR(scheduler->thread[i]);
860 goto err;
861 }
Changbin Du3fc03062017-03-13 10:47:11 +0800862
863 gvt->shadow_ctx_notifier_block[i].notifier_call =
864 shadow_context_status_change;
865 atomic_notifier_chain_register(&engine->context_status_notifier,
866 &gvt->shadow_ctx_notifier_block[i]);
Zhi Wange4734052016-05-01 07:42:16 -0400867 }
868 return 0;
869err:
870 intel_gvt_clean_workload_scheduler(gvt);
871 kfree(param);
872 param = NULL;
873 return ret;
874}
875
Zhi Wang874b6a92017-09-10 20:08:18 +0800876/**
877 * intel_vgpu_clean_submission - free submission-related resource for vGPU
878 * @vgpu: a vGPU
879 *
880 * This function is called when a vGPU is being destroyed.
881 *
882 */
883void intel_vgpu_clean_submission(struct intel_vgpu *vgpu)
Zhi Wange4734052016-05-01 07:42:16 -0400884{
Zhi Wang1406a142017-09-10 21:15:18 +0800885 struct intel_vgpu_submission *s = &vgpu->submission;
886
Zhi Wangad1d3632017-09-13 00:31:29 +0800887 intel_vgpu_select_submission_ops(vgpu, 0);
Zhi Wang1406a142017-09-10 21:15:18 +0800888 i915_gem_context_put(s->shadow_ctx);
889 kmem_cache_destroy(s->workloads);
Zhi Wange4734052016-05-01 07:42:16 -0400890}
891
Zhi Wang874b6a92017-09-10 20:08:18 +0800892/**
893 * intel_vgpu_setup_submission - setup submission-related resource for vGPU
894 * @vgpu: a vGPU
895 *
896 * This function is called when a vGPU is being created.
897 *
898 * Returns:
899 * Zero on success, negative error code if failed.
900 *
901 */
902int intel_vgpu_setup_submission(struct intel_vgpu *vgpu)
Zhi Wange4734052016-05-01 07:42:16 -0400903{
Zhi Wang1406a142017-09-10 21:15:18 +0800904 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wang9a9829e2017-09-10 20:28:09 +0800905 enum intel_engine_id i;
906 struct intel_engine_cs *engine;
907 int ret;
Zhi Wange4734052016-05-01 07:42:16 -0400908
Zhi Wang1406a142017-09-10 21:15:18 +0800909 s->shadow_ctx = i915_gem_context_create_gvt(
Zhi Wange4734052016-05-01 07:42:16 -0400910 &vgpu->gvt->dev_priv->drm);
Zhi Wang1406a142017-09-10 21:15:18 +0800911 if (IS_ERR(s->shadow_ctx))
912 return PTR_ERR(s->shadow_ctx);
Zhi Wange4734052016-05-01 07:42:16 -0400913
Zhi Wang1406a142017-09-10 21:15:18 +0800914 bitmap_zero(s->shadow_ctx_desc_updated, I915_NUM_ENGINES);
Kechen Lu9dfb8e52017-08-10 07:41:36 +0800915
Zhi Wang1406a142017-09-10 21:15:18 +0800916 s->workloads = kmem_cache_create("gvt-g_vgpu_workload",
Zhi Wang9a9829e2017-09-10 20:28:09 +0800917 sizeof(struct intel_vgpu_workload), 0,
918 SLAB_HWCACHE_ALIGN,
919 NULL);
920
Zhi Wang1406a142017-09-10 21:15:18 +0800921 if (!s->workloads) {
Zhi Wang9a9829e2017-09-10 20:28:09 +0800922 ret = -ENOMEM;
923 goto out_shadow_ctx;
924 }
925
926 for_each_engine(engine, vgpu->gvt->dev_priv, i)
Zhi Wang1406a142017-09-10 21:15:18 +0800927 INIT_LIST_HEAD(&s->workload_q_head[i]);
Zhi Wang9a9829e2017-09-10 20:28:09 +0800928
Zhi Wang1406a142017-09-10 21:15:18 +0800929 atomic_set(&s->running_workload_num, 0);
Zhi Wang91d5d852017-09-10 21:33:20 +0800930 bitmap_zero(s->tlb_handle_pending, I915_NUM_ENGINES);
Zhi Wang9a9829e2017-09-10 20:28:09 +0800931
Zhi Wange4734052016-05-01 07:42:16 -0400932 return 0;
Zhi Wang9a9829e2017-09-10 20:28:09 +0800933
934out_shadow_ctx:
Zhi Wang1406a142017-09-10 21:15:18 +0800935 i915_gem_context_put(s->shadow_ctx);
Zhi Wang9a9829e2017-09-10 20:28:09 +0800936 return ret;
Zhi Wange4734052016-05-01 07:42:16 -0400937}
Zhi Wang21527a82017-09-12 21:42:09 +0800938
939/**
Zhi Wangad1d3632017-09-13 00:31:29 +0800940 * intel_vgpu_select_submission_ops - select virtual submission interface
941 * @vgpu: a vGPU
942 * @interface: expected vGPU virtual submission interface
943 *
944 * This function is called when guest configures submission interface.
945 *
946 * Returns:
947 * Zero on success, negative error code if failed.
948 *
949 */
950int intel_vgpu_select_submission_ops(struct intel_vgpu *vgpu,
951 unsigned int interface)
952{
953 struct intel_vgpu_submission *s = &vgpu->submission;
954 const struct intel_vgpu_submission_ops *ops[] = {
955 [INTEL_VGPU_EXECLIST_SUBMISSION] =
956 &intel_vgpu_execlist_submission_ops,
957 };
958 int ret;
959
960 if (WARN_ON(interface >= ARRAY_SIZE(ops)))
961 return -EINVAL;
962
963 if (s->active) {
964 s->ops->clean(vgpu);
965 s->active = false;
966 gvt_dbg_core("vgpu%d: de-select ops [ %s ] \n",
967 vgpu->id, s->ops->name);
968 }
969
970 if (interface == 0) {
971 s->ops = NULL;
972 s->virtual_submission_interface = 0;
973 gvt_dbg_core("vgpu%d: no submission ops\n", vgpu->id);
974 return 0;
975 }
976
977 ret = ops[interface]->init(vgpu);
978 if (ret)
979 return ret;
980
981 s->ops = ops[interface];
982 s->virtual_submission_interface = interface;
983 s->active = true;
984
985 gvt_dbg_core("vgpu%d: activate ops [ %s ]\n",
986 vgpu->id, s->ops->name);
987
988 return 0;
989}
990
991/**
Zhi Wang21527a82017-09-12 21:42:09 +0800992 * intel_vgpu_destroy_workload - destroy a vGPU workload
993 * @vgpu: a vGPU
994 *
995 * This function is called when destroy a vGPU workload.
996 *
997 */
998void intel_vgpu_destroy_workload(struct intel_vgpu_workload *workload)
999{
1000 struct intel_vgpu_submission *s = &workload->vgpu->submission;
1001
1002 if (workload->shadow_mm)
1003 intel_gvt_mm_unreference(workload->shadow_mm);
1004
1005 kmem_cache_free(s->workloads, workload);
1006}
1007
Zhi Wang6d763032017-09-12 22:33:12 +08001008static struct intel_vgpu_workload *
1009alloc_workload(struct intel_vgpu *vgpu)
Zhi Wang21527a82017-09-12 21:42:09 +08001010{
1011 struct intel_vgpu_submission *s = &vgpu->submission;
1012 struct intel_vgpu_workload *workload;
1013
1014 workload = kmem_cache_zalloc(s->workloads, GFP_KERNEL);
1015 if (!workload)
1016 return ERR_PTR(-ENOMEM);
1017
1018 INIT_LIST_HEAD(&workload->list);
1019 INIT_LIST_HEAD(&workload->shadow_bb);
1020
1021 init_waitqueue_head(&workload->shadow_ctx_status_wq);
1022 atomic_set(&workload->shadow_ctx_active, 0);
1023
1024 workload->status = -EINPROGRESS;
1025 workload->shadowed = false;
1026 workload->vgpu = vgpu;
1027
1028 return workload;
1029}
Zhi Wang6d763032017-09-12 22:33:12 +08001030
1031#define RING_CTX_OFF(x) \
1032 offsetof(struct execlist_ring_context, x)
1033
1034static void read_guest_pdps(struct intel_vgpu *vgpu,
1035 u64 ring_context_gpa, u32 pdp[8])
1036{
1037 u64 gpa;
1038 int i;
1039
1040 gpa = ring_context_gpa + RING_CTX_OFF(pdp3_UDW.val);
1041
1042 for (i = 0; i < 8; i++)
1043 intel_gvt_hypervisor_read_gpa(vgpu,
1044 gpa + i * 8, &pdp[7 - i], 4);
1045}
1046
1047static int prepare_mm(struct intel_vgpu_workload *workload)
1048{
1049 struct execlist_ctx_descriptor_format *desc = &workload->ctx_desc;
1050 struct intel_vgpu_mm *mm;
1051 struct intel_vgpu *vgpu = workload->vgpu;
1052 int page_table_level;
1053 u32 pdp[8];
1054
1055 if (desc->addressing_mode == 1) { /* legacy 32-bit */
1056 page_table_level = 3;
1057 } else if (desc->addressing_mode == 3) { /* legacy 64 bit */
1058 page_table_level = 4;
1059 } else {
1060 gvt_vgpu_err("Advanced Context mode(SVM) is not supported!\n");
1061 return -EINVAL;
1062 }
1063
1064 read_guest_pdps(workload->vgpu, workload->ring_context_gpa, pdp);
1065
1066 mm = intel_vgpu_find_ppgtt_mm(workload->vgpu, page_table_level, pdp);
1067 if (mm) {
1068 intel_gvt_mm_reference(mm);
1069 } else {
1070
1071 mm = intel_vgpu_create_mm(workload->vgpu, INTEL_GVT_MM_PPGTT,
1072 pdp, page_table_level, 0);
1073 if (IS_ERR(mm)) {
1074 gvt_vgpu_err("fail to create mm object.\n");
1075 return PTR_ERR(mm);
1076 }
1077 }
1078 workload->shadow_mm = mm;
1079 return 0;
1080}
1081
1082#define same_context(a, b) (((a)->context_id == (b)->context_id) && \
1083 ((a)->lrca == (b)->lrca))
1084
1085#define get_last_workload(q) \
1086 (list_empty(q) ? NULL : container_of(q->prev, \
1087 struct intel_vgpu_workload, list))
1088/**
1089 * intel_vgpu_create_workload - create a vGPU workload
1090 * @vgpu: a vGPU
1091 * @desc: a guest context descriptor
1092 *
1093 * This function is called when creating a vGPU workload.
1094 *
1095 * Returns:
1096 * struct intel_vgpu_workload * on success, negative error code in
1097 * pointer if failed.
1098 *
1099 */
1100struct intel_vgpu_workload *
1101intel_vgpu_create_workload(struct intel_vgpu *vgpu, int ring_id,
1102 struct execlist_ctx_descriptor_format *desc)
1103{
1104 struct intel_vgpu_submission *s = &vgpu->submission;
1105 struct list_head *q = workload_q_head(vgpu, ring_id);
1106 struct intel_vgpu_workload *last_workload = get_last_workload(q);
1107 struct intel_vgpu_workload *workload = NULL;
1108 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1109 u64 ring_context_gpa;
1110 u32 head, tail, start, ctl, ctx_ctl, per_ctx, indirect_ctx;
1111 int ret;
1112
1113 ring_context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
1114 (u32)((desc->lrca + 1) << GTT_PAGE_SHIFT));
1115 if (ring_context_gpa == INTEL_GVT_INVALID_ADDR) {
1116 gvt_vgpu_err("invalid guest context LRCA: %x\n", desc->lrca);
1117 return ERR_PTR(-EINVAL);
1118 }
1119
1120 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1121 RING_CTX_OFF(ring_header.val), &head, 4);
1122
1123 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1124 RING_CTX_OFF(ring_tail.val), &tail, 4);
1125
1126 head &= RB_HEAD_OFF_MASK;
1127 tail &= RB_TAIL_OFF_MASK;
1128
1129 if (last_workload && same_context(&last_workload->ctx_desc, desc)) {
1130 gvt_dbg_el("ring id %d cur workload == last\n", ring_id);
1131 gvt_dbg_el("ctx head %x real head %lx\n", head,
1132 last_workload->rb_tail);
1133 /*
1134 * cannot use guest context head pointer here,
1135 * as it might not be updated at this time
1136 */
1137 head = last_workload->rb_tail;
1138 }
1139
1140 gvt_dbg_el("ring id %d begin a new workload\n", ring_id);
1141
1142 /* record some ring buffer register values for scan and shadow */
1143 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1144 RING_CTX_OFF(rb_start.val), &start, 4);
1145 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1146 RING_CTX_OFF(rb_ctrl.val), &ctl, 4);
1147 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1148 RING_CTX_OFF(ctx_ctrl.val), &ctx_ctl, 4);
1149
1150 workload = alloc_workload(vgpu);
1151 if (IS_ERR(workload))
1152 return workload;
1153
1154 workload->ring_id = ring_id;
1155 workload->ctx_desc = *desc;
1156 workload->ring_context_gpa = ring_context_gpa;
1157 workload->rb_head = head;
1158 workload->rb_tail = tail;
1159 workload->rb_start = start;
1160 workload->rb_ctl = ctl;
1161
1162 if (ring_id == RCS) {
1163 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1164 RING_CTX_OFF(bb_per_ctx_ptr.val), &per_ctx, 4);
1165 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1166 RING_CTX_OFF(rcs_indirect_ctx.val), &indirect_ctx, 4);
1167
1168 workload->wa_ctx.indirect_ctx.guest_gma =
1169 indirect_ctx & INDIRECT_CTX_ADDR_MASK;
1170 workload->wa_ctx.indirect_ctx.size =
1171 (indirect_ctx & INDIRECT_CTX_SIZE_MASK) *
1172 CACHELINE_BYTES;
1173 workload->wa_ctx.per_ctx.guest_gma =
1174 per_ctx & PER_CTX_ADDR_MASK;
1175 workload->wa_ctx.per_ctx.valid = per_ctx & 1;
1176 }
1177
1178 gvt_dbg_el("workload %p ring id %d head %x tail %x start %x ctl %x\n",
1179 workload, ring_id, head, tail, start, ctl);
1180
1181 ret = prepare_mm(workload);
1182 if (ret) {
1183 kmem_cache_free(s->workloads, workload);
1184 return ERR_PTR(ret);
1185 }
1186
1187 /* Only scan and shadow the first workload in the queue
1188 * as there is only one pre-allocated buf-obj for shadow.
1189 */
1190 if (list_empty(workload_q_head(vgpu, ring_id))) {
1191 intel_runtime_pm_get(dev_priv);
1192 mutex_lock(&dev_priv->drm.struct_mutex);
1193 ret = intel_gvt_scan_and_shadow_workload(workload);
1194 mutex_unlock(&dev_priv->drm.struct_mutex);
1195 intel_runtime_pm_put(dev_priv);
1196 }
1197
1198 if (ret && (vgpu_is_vm_unhealthy(ret))) {
1199 enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
1200 intel_vgpu_destroy_workload(workload);
1201 return ERR_PTR(ret);
1202 }
1203
1204 return workload;
1205}