Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 1 | /* QLogic qedr NIC Driver |
| 2 | * Copyright (c) 2015-2016 QLogic Corporation |
| 3 | * |
| 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and /or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
| 31 | */ |
| 32 | #include <linux/module.h> |
| 33 | #include <rdma/ib_verbs.h> |
| 34 | #include <rdma/ib_addr.h> |
Ram Amrani | ac1b36e | 2016-10-10 13:15:32 +0300 | [diff] [blame] | 35 | #include <rdma/ib_user_verbs.h> |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 36 | #include <linux/netdevice.h> |
| 37 | #include <linux/iommu.h> |
Joerg Roedel | 461a694 | 2017-04-26 15:46:20 +0200 | [diff] [blame] | 38 | #include <linux/pci.h> |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 39 | #include <net/addrconf.h> |
Michal Kalderon | b262a06 | 2017-06-20 16:00:03 +0300 | [diff] [blame] | 40 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 41 | #include <linux/qed/qed_chain.h> |
| 42 | #include <linux/qed/qed_if.h> |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 43 | #include "qedr.h" |
Ram Amrani | ac1b36e | 2016-10-10 13:15:32 +0300 | [diff] [blame] | 44 | #include "verbs.h" |
| 45 | #include <rdma/qedr-abi.h> |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 46 | |
| 47 | MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver"); |
| 48 | MODULE_AUTHOR("QLogic Corporation"); |
| 49 | MODULE_LICENSE("Dual BSD/GPL"); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 50 | |
Ram Amrani | cecbcdd | 2016-10-10 13:15:34 +0300 | [diff] [blame] | 51 | #define QEDR_WQ_MULTIPLIER_DFT (3) |
| 52 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 53 | void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num, |
| 54 | enum ib_event_type type) |
| 55 | { |
| 56 | struct ib_event ibev; |
| 57 | |
| 58 | ibev.device = &dev->ibdev; |
| 59 | ibev.element.port_num = port_num; |
| 60 | ibev.event = type; |
| 61 | |
| 62 | ib_dispatch_event(&ibev); |
| 63 | } |
| 64 | |
| 65 | static enum rdma_link_layer qedr_link_layer(struct ib_device *device, |
| 66 | u8 port_num) |
| 67 | { |
| 68 | return IB_LINK_LAYER_ETHERNET; |
| 69 | } |
| 70 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 71 | static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str, |
| 72 | size_t str_len) |
| 73 | { |
| 74 | struct qedr_dev *qedr = get_qedr_dev(ibdev); |
| 75 | u32 fw_ver = (u32)qedr->attr.fw_ver; |
| 76 | |
| 77 | snprintf(str, str_len, "%d. %d. %d. %d", |
| 78 | (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF, |
| 79 | (fw_ver >> 8) & 0xFF, fw_ver & 0xFF); |
| 80 | } |
| 81 | |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 82 | static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num) |
| 83 | { |
| 84 | struct qedr_dev *qdev; |
| 85 | |
| 86 | qdev = get_qedr_dev(dev); |
| 87 | dev_hold(qdev->ndev); |
| 88 | |
| 89 | /* The HW vendor's device driver must guarantee |
| 90 | * that this function returns NULL before the net device reaches |
| 91 | * NETDEV_UNREGISTER_FINAL state. |
| 92 | */ |
| 93 | return qdev->ndev; |
| 94 | } |
| 95 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 96 | static int qedr_register_device(struct qedr_dev *dev) |
| 97 | { |
| 98 | strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX); |
| 99 | |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 100 | dev->ibdev.node_guid = dev->attr.node_guid; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 101 | memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC)); |
| 102 | dev->ibdev.owner = THIS_MODULE; |
Ram Amrani | ac1b36e | 2016-10-10 13:15:32 +0300 | [diff] [blame] | 103 | dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION; |
| 104 | |
| 105 | dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) | |
| 106 | QEDR_UVERBS(QUERY_DEVICE) | |
Ram Amrani | a7efd77 | 2016-10-10 13:15:33 +0300 | [diff] [blame] | 107 | QEDR_UVERBS(QUERY_PORT) | |
| 108 | QEDR_UVERBS(ALLOC_PD) | |
| 109 | QEDR_UVERBS(DEALLOC_PD) | |
| 110 | QEDR_UVERBS(CREATE_COMP_CHANNEL) | |
| 111 | QEDR_UVERBS(CREATE_CQ) | |
| 112 | QEDR_UVERBS(RESIZE_CQ) | |
| 113 | QEDR_UVERBS(DESTROY_CQ) | |
Ram Amrani | cecbcdd | 2016-10-10 13:15:34 +0300 | [diff] [blame] | 114 | QEDR_UVERBS(REQ_NOTIFY_CQ) | |
| 115 | QEDR_UVERBS(CREATE_QP) | |
| 116 | QEDR_UVERBS(MODIFY_QP) | |
| 117 | QEDR_UVERBS(QUERY_QP) | |
Ram Amrani | e0290cc | 2016-10-10 13:15:35 +0300 | [diff] [blame] | 118 | QEDR_UVERBS(DESTROY_QP) | |
| 119 | QEDR_UVERBS(REG_MR) | |
Ram Amrani | afa0e13 | 2016-10-10 13:15:36 +0300 | [diff] [blame] | 120 | QEDR_UVERBS(DEREG_MR) | |
| 121 | QEDR_UVERBS(POLL_CQ) | |
| 122 | QEDR_UVERBS(POST_SEND) | |
| 123 | QEDR_UVERBS(POST_RECV); |
Ram Amrani | ac1b36e | 2016-10-10 13:15:32 +0300 | [diff] [blame] | 124 | |
| 125 | dev->ibdev.phys_port_cnt = 1; |
| 126 | dev->ibdev.num_comp_vectors = dev->num_cnq; |
| 127 | dev->ibdev.node_type = RDMA_NODE_IB_CA; |
| 128 | |
| 129 | dev->ibdev.query_device = qedr_query_device; |
| 130 | dev->ibdev.query_port = qedr_query_port; |
| 131 | dev->ibdev.modify_port = qedr_modify_port; |
| 132 | |
| 133 | dev->ibdev.query_gid = qedr_query_gid; |
| 134 | dev->ibdev.add_gid = qedr_add_gid; |
| 135 | dev->ibdev.del_gid = qedr_del_gid; |
| 136 | |
| 137 | dev->ibdev.alloc_ucontext = qedr_alloc_ucontext; |
| 138 | dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext; |
| 139 | dev->ibdev.mmap = qedr_mmap; |
| 140 | |
Ram Amrani | a7efd77 | 2016-10-10 13:15:33 +0300 | [diff] [blame] | 141 | dev->ibdev.alloc_pd = qedr_alloc_pd; |
| 142 | dev->ibdev.dealloc_pd = qedr_dealloc_pd; |
| 143 | |
| 144 | dev->ibdev.create_cq = qedr_create_cq; |
| 145 | dev->ibdev.destroy_cq = qedr_destroy_cq; |
| 146 | dev->ibdev.resize_cq = qedr_resize_cq; |
| 147 | dev->ibdev.req_notify_cq = qedr_arm_cq; |
| 148 | |
Ram Amrani | cecbcdd | 2016-10-10 13:15:34 +0300 | [diff] [blame] | 149 | dev->ibdev.create_qp = qedr_create_qp; |
| 150 | dev->ibdev.modify_qp = qedr_modify_qp; |
| 151 | dev->ibdev.query_qp = qedr_query_qp; |
| 152 | dev->ibdev.destroy_qp = qedr_destroy_qp; |
| 153 | |
Ram Amrani | a7efd77 | 2016-10-10 13:15:33 +0300 | [diff] [blame] | 154 | dev->ibdev.query_pkey = qedr_query_pkey; |
| 155 | |
Ram Amrani | 0488677 | 2016-10-10 13:15:38 +0300 | [diff] [blame] | 156 | dev->ibdev.create_ah = qedr_create_ah; |
| 157 | dev->ibdev.destroy_ah = qedr_destroy_ah; |
| 158 | |
Ram Amrani | e0290cc | 2016-10-10 13:15:35 +0300 | [diff] [blame] | 159 | dev->ibdev.get_dma_mr = qedr_get_dma_mr; |
| 160 | dev->ibdev.dereg_mr = qedr_dereg_mr; |
| 161 | dev->ibdev.reg_user_mr = qedr_reg_user_mr; |
| 162 | dev->ibdev.alloc_mr = qedr_alloc_mr; |
| 163 | dev->ibdev.map_mr_sg = qedr_map_mr_sg; |
| 164 | |
Ram Amrani | afa0e13 | 2016-10-10 13:15:36 +0300 | [diff] [blame] | 165 | dev->ibdev.poll_cq = qedr_poll_cq; |
| 166 | dev->ibdev.post_send = qedr_post_send; |
| 167 | dev->ibdev.post_recv = qedr_post_recv; |
| 168 | |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 169 | dev->ibdev.process_mad = qedr_process_mad; |
| 170 | dev->ibdev.get_port_immutable = qedr_port_immutable; |
| 171 | dev->ibdev.get_netdev = qedr_get_netdev; |
| 172 | |
Bart Van Assche | 6911710 | 2017-01-20 13:04:25 -0800 | [diff] [blame] | 173 | dev->ibdev.dev.parent = &dev->pdev->dev; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 174 | |
| 175 | dev->ibdev.get_link_layer = qedr_link_layer; |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 176 | dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 177 | |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 178 | return ib_register_device(&dev->ibdev, NULL); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 179 | } |
| 180 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 181 | /* This function allocates fast-path status block memory */ |
| 182 | static int qedr_alloc_mem_sb(struct qedr_dev *dev, |
| 183 | struct qed_sb_info *sb_info, u16 sb_id) |
| 184 | { |
| 185 | struct status_block *sb_virt; |
| 186 | dma_addr_t sb_phys; |
| 187 | int rc; |
| 188 | |
| 189 | sb_virt = dma_alloc_coherent(&dev->pdev->dev, |
| 190 | sizeof(*sb_virt), &sb_phys, GFP_KERNEL); |
| 191 | if (!sb_virt) |
| 192 | return -ENOMEM; |
| 193 | |
| 194 | rc = dev->ops->common->sb_init(dev->cdev, sb_info, |
| 195 | sb_virt, sb_phys, sb_id, |
| 196 | QED_SB_TYPE_CNQ); |
| 197 | if (rc) { |
| 198 | pr_err("Status block initialization failed\n"); |
| 199 | dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt), |
| 200 | sb_virt, sb_phys); |
| 201 | return rc; |
| 202 | } |
| 203 | |
| 204 | return 0; |
| 205 | } |
| 206 | |
| 207 | static void qedr_free_mem_sb(struct qedr_dev *dev, |
| 208 | struct qed_sb_info *sb_info, int sb_id) |
| 209 | { |
| 210 | if (sb_info->sb_virt) { |
| 211 | dev->ops->common->sb_release(dev->cdev, sb_info, sb_id); |
| 212 | dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt), |
| 213 | (void *)sb_info->sb_virt, sb_info->sb_phys); |
| 214 | } |
| 215 | } |
| 216 | |
| 217 | static void qedr_free_resources(struct qedr_dev *dev) |
| 218 | { |
| 219 | int i; |
| 220 | |
| 221 | for (i = 0; i < dev->num_cnq; i++) { |
| 222 | qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); |
| 223 | dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); |
| 224 | } |
| 225 | |
| 226 | kfree(dev->cnq_array); |
| 227 | kfree(dev->sb_array); |
| 228 | kfree(dev->sgid_tbl); |
| 229 | } |
| 230 | |
| 231 | static int qedr_alloc_resources(struct qedr_dev *dev) |
| 232 | { |
| 233 | struct qedr_cnq *cnq; |
| 234 | __le16 *cons_pi; |
| 235 | u16 n_entries; |
| 236 | int i, rc; |
| 237 | |
| 238 | dev->sgid_tbl = kzalloc(sizeof(union ib_gid) * |
| 239 | QEDR_MAX_SGID, GFP_KERNEL); |
| 240 | if (!dev->sgid_tbl) |
| 241 | return -ENOMEM; |
| 242 | |
| 243 | spin_lock_init(&dev->sgid_lock); |
| 244 | |
| 245 | /* Allocate Status blocks for CNQ */ |
| 246 | dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array), |
| 247 | GFP_KERNEL); |
| 248 | if (!dev->sb_array) { |
| 249 | rc = -ENOMEM; |
| 250 | goto err1; |
| 251 | } |
| 252 | |
| 253 | dev->cnq_array = kcalloc(dev->num_cnq, |
| 254 | sizeof(*dev->cnq_array), GFP_KERNEL); |
| 255 | if (!dev->cnq_array) { |
| 256 | rc = -ENOMEM; |
| 257 | goto err2; |
| 258 | } |
| 259 | |
| 260 | dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev); |
| 261 | |
| 262 | /* Allocate CNQ PBLs */ |
| 263 | n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE); |
| 264 | for (i = 0; i < dev->num_cnq; i++) { |
| 265 | cnq = &dev->cnq_array[i]; |
| 266 | |
| 267 | rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i], |
| 268 | dev->sb_start + i); |
| 269 | if (rc) |
| 270 | goto err3; |
| 271 | |
| 272 | rc = dev->ops->common->chain_alloc(dev->cdev, |
| 273 | QED_CHAIN_USE_TO_CONSUME, |
| 274 | QED_CHAIN_MODE_PBL, |
| 275 | QED_CHAIN_CNT_TYPE_U16, |
| 276 | n_entries, |
| 277 | sizeof(struct regpair *), |
Mintz, Yuval | 1a4a697 | 2017-06-20 16:00:00 +0300 | [diff] [blame] | 278 | &cnq->pbl, NULL); |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 279 | if (rc) |
| 280 | goto err4; |
| 281 | |
| 282 | cnq->dev = dev; |
| 283 | cnq->sb = &dev->sb_array[i]; |
| 284 | cons_pi = dev->sb_array[i].sb_virt->pi_array; |
| 285 | cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX]; |
| 286 | cnq->index = i; |
| 287 | sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev)); |
| 288 | |
| 289 | DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n", |
| 290 | i, qed_chain_get_cons_idx(&cnq->pbl)); |
| 291 | } |
| 292 | |
| 293 | return 0; |
| 294 | err4: |
| 295 | qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); |
| 296 | err3: |
| 297 | for (--i; i >= 0; i--) { |
| 298 | dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); |
| 299 | qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); |
| 300 | } |
| 301 | kfree(dev->cnq_array); |
| 302 | err2: |
| 303 | kfree(dev->sb_array); |
| 304 | err1: |
| 305 | kfree(dev->sgid_tbl); |
| 306 | return rc; |
| 307 | } |
| 308 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 309 | /* QEDR sysfs interface */ |
| 310 | static ssize_t show_rev(struct device *device, struct device_attribute *attr, |
| 311 | char *buf) |
| 312 | { |
| 313 | struct qedr_dev *dev = dev_get_drvdata(device); |
| 314 | |
| 315 | return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor); |
| 316 | } |
| 317 | |
| 318 | static ssize_t show_hca_type(struct device *device, |
| 319 | struct device_attribute *attr, char *buf) |
| 320 | { |
| 321 | return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET"); |
| 322 | } |
| 323 | |
| 324 | static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL); |
| 325 | static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL); |
| 326 | |
| 327 | static struct device_attribute *qedr_attributes[] = { |
| 328 | &dev_attr_hw_rev, |
| 329 | &dev_attr_hca_type |
| 330 | }; |
| 331 | |
| 332 | static void qedr_remove_sysfiles(struct qedr_dev *dev) |
| 333 | { |
| 334 | int i; |
| 335 | |
| 336 | for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++) |
| 337 | device_remove_file(&dev->ibdev.dev, qedr_attributes[i]); |
| 338 | } |
| 339 | |
| 340 | static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev) |
| 341 | { |
| 342 | struct pci_dev *bridge; |
Amrani, Ram | f92faab | 2017-04-27 13:35:32 +0300 | [diff] [blame] | 343 | u32 ctl2, cap2; |
| 344 | u16 flags; |
| 345 | int rc; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 346 | |
| 347 | bridge = pdev->bus->self; |
| 348 | if (!bridge) |
Amrani, Ram | f92faab | 2017-04-27 13:35:32 +0300 | [diff] [blame] | 349 | goto disable; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 350 | |
Amrani, Ram | f92faab | 2017-04-27 13:35:32 +0300 | [diff] [blame] | 351 | /* Check atomic routing support all the way to root complex */ |
| 352 | while (bridge->bus->parent) { |
| 353 | rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags); |
| 354 | if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2)) |
| 355 | goto disable; |
| 356 | |
| 357 | rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2); |
| 358 | if (rc) |
| 359 | goto disable; |
| 360 | |
| 361 | rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl2); |
| 362 | if (rc) |
| 363 | goto disable; |
| 364 | |
| 365 | if (!(cap2 & PCI_EXP_DEVCAP2_ATOMIC_ROUTE) || |
| 366 | (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)) |
| 367 | goto disable; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 368 | bridge = bridge->bus->parent->self; |
| 369 | } |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 370 | |
Amrani, Ram | f92faab | 2017-04-27 13:35:32 +0300 | [diff] [blame] | 371 | rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags); |
| 372 | if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2)) |
| 373 | goto disable; |
| 374 | |
| 375 | rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2); |
| 376 | if (rc || !(cap2 & PCI_EXP_DEVCAP2_ATOMIC_COMP64)) |
| 377 | goto disable; |
| 378 | |
| 379 | /* Set atomic operations */ |
| 380 | pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2, |
| 381 | PCI_EXP_DEVCTL2_ATOMIC_REQ); |
| 382 | dev->atomic_cap = IB_ATOMIC_GLOB; |
| 383 | |
| 384 | DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n"); |
| 385 | |
| 386 | return; |
| 387 | |
| 388 | disable: |
| 389 | pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2, |
| 390 | PCI_EXP_DEVCTL2_ATOMIC_REQ); |
| 391 | dev->atomic_cap = IB_ATOMIC_NONE; |
| 392 | |
| 393 | DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n"); |
| 394 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 395 | } |
| 396 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 397 | static const struct qed_rdma_ops *qed_ops; |
| 398 | |
| 399 | #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) |
| 400 | |
| 401 | static irqreturn_t qedr_irq_handler(int irq, void *handle) |
| 402 | { |
| 403 | u16 hw_comp_cons, sw_comp_cons; |
| 404 | struct qedr_cnq *cnq = handle; |
Ram Amrani | a7efd77 | 2016-10-10 13:15:33 +0300 | [diff] [blame] | 405 | struct regpair *cq_handle; |
| 406 | struct qedr_cq *cq; |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 407 | |
| 408 | qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0); |
| 409 | |
| 410 | qed_sb_update_sb_idx(cnq->sb); |
| 411 | |
| 412 | hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr); |
| 413 | sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); |
| 414 | |
| 415 | /* Align protocol-index and chain reads */ |
| 416 | rmb(); |
| 417 | |
| 418 | while (sw_comp_cons != hw_comp_cons) { |
Ram Amrani | a7efd77 | 2016-10-10 13:15:33 +0300 | [diff] [blame] | 419 | cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl); |
| 420 | cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi, |
| 421 | cq_handle->lo); |
| 422 | |
| 423 | if (cq == NULL) { |
| 424 | DP_ERR(cnq->dev, |
| 425 | "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n", |
| 426 | cq_handle->hi, cq_handle->lo, sw_comp_cons, |
| 427 | hw_comp_cons); |
| 428 | |
| 429 | break; |
| 430 | } |
| 431 | |
| 432 | if (cq->sig != QEDR_CQ_MAGIC_NUMBER) { |
| 433 | DP_ERR(cnq->dev, |
| 434 | "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n", |
| 435 | cq_handle->hi, cq_handle->lo, cq); |
| 436 | break; |
| 437 | } |
| 438 | |
| 439 | cq->arm_flags = 0; |
| 440 | |
Amrani, Ram | 4dd7263 | 2017-04-27 13:35:34 +0300 | [diff] [blame] | 441 | if (!cq->destroyed && cq->ibcq.comp_handler) |
Ram Amrani | a7efd77 | 2016-10-10 13:15:33 +0300 | [diff] [blame] | 442 | (*cq->ibcq.comp_handler) |
| 443 | (&cq->ibcq, cq->ibcq.cq_context); |
| 444 | |
Amrani, Ram | 4dd7263 | 2017-04-27 13:35:34 +0300 | [diff] [blame] | 445 | /* The CQ's CNQ notification counter is checked before |
| 446 | * destroying the CQ in a busy-wait loop that waits for all of |
| 447 | * the CQ's CNQ interrupts to be processed. It is increased |
| 448 | * here, only after the completion handler, to ensure that the |
| 449 | * the handler is not running when the CQ is destroyed. |
| 450 | */ |
| 451 | cq->cnq_notif++; |
| 452 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 453 | sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); |
Ram Amrani | a7efd77 | 2016-10-10 13:15:33 +0300 | [diff] [blame] | 454 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 455 | cnq->n_comp++; |
| 456 | } |
| 457 | |
| 458 | qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index, |
| 459 | sw_comp_cons); |
| 460 | |
| 461 | qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1); |
| 462 | |
| 463 | return IRQ_HANDLED; |
| 464 | } |
| 465 | |
| 466 | static void qedr_sync_free_irqs(struct qedr_dev *dev) |
| 467 | { |
| 468 | u32 vector; |
| 469 | int i; |
| 470 | |
| 471 | for (i = 0; i < dev->int_info.used_cnt; i++) { |
| 472 | if (dev->int_info.msix_cnt) { |
| 473 | vector = dev->int_info.msix[i * dev->num_hwfns].vector; |
| 474 | synchronize_irq(vector); |
| 475 | free_irq(vector, &dev->cnq_array[i]); |
| 476 | } |
| 477 | } |
| 478 | |
| 479 | dev->int_info.used_cnt = 0; |
| 480 | } |
| 481 | |
| 482 | static int qedr_req_msix_irqs(struct qedr_dev *dev) |
| 483 | { |
| 484 | int i, rc = 0; |
| 485 | |
| 486 | if (dev->num_cnq > dev->int_info.msix_cnt) { |
| 487 | DP_ERR(dev, |
| 488 | "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n", |
| 489 | dev->num_cnq, dev->int_info.msix_cnt); |
| 490 | return -EINVAL; |
| 491 | } |
| 492 | |
| 493 | for (i = 0; i < dev->num_cnq; i++) { |
| 494 | rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector, |
| 495 | qedr_irq_handler, 0, dev->cnq_array[i].name, |
| 496 | &dev->cnq_array[i]); |
| 497 | if (rc) { |
| 498 | DP_ERR(dev, "Request cnq %d irq failed\n", i); |
| 499 | qedr_sync_free_irqs(dev); |
| 500 | } else { |
| 501 | DP_DEBUG(dev, QEDR_MSG_INIT, |
| 502 | "Requested cnq irq for %s [entry %d]. Cookie is at %p\n", |
| 503 | dev->cnq_array[i].name, i, |
| 504 | &dev->cnq_array[i]); |
| 505 | dev->int_info.used_cnt++; |
| 506 | } |
| 507 | } |
| 508 | |
| 509 | return rc; |
| 510 | } |
| 511 | |
| 512 | static int qedr_setup_irqs(struct qedr_dev *dev) |
| 513 | { |
| 514 | int rc; |
| 515 | |
| 516 | DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n"); |
| 517 | |
| 518 | /* Learn Interrupt configuration */ |
| 519 | rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq); |
| 520 | if (rc < 0) |
| 521 | return rc; |
| 522 | |
| 523 | rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info); |
| 524 | if (rc) { |
| 525 | DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n"); |
| 526 | return rc; |
| 527 | } |
| 528 | |
| 529 | if (dev->int_info.msix_cnt) { |
| 530 | DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n", |
| 531 | dev->int_info.msix_cnt); |
| 532 | rc = qedr_req_msix_irqs(dev); |
| 533 | if (rc) |
| 534 | return rc; |
| 535 | } |
| 536 | |
| 537 | DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n"); |
| 538 | |
| 539 | return 0; |
| 540 | } |
| 541 | |
| 542 | static int qedr_set_device_attr(struct qedr_dev *dev) |
| 543 | { |
| 544 | struct qed_rdma_device *qed_attr; |
| 545 | struct qedr_device_attr *attr; |
| 546 | u32 page_size; |
| 547 | |
| 548 | /* Part 1 - query core capabilities */ |
| 549 | qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx); |
| 550 | |
| 551 | /* Part 2 - check capabilities */ |
| 552 | page_size = ~dev->attr.page_size_caps + 1; |
| 553 | if (page_size > PAGE_SIZE) { |
| 554 | DP_ERR(dev, |
| 555 | "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n", |
| 556 | PAGE_SIZE, page_size); |
| 557 | return -ENODEV; |
| 558 | } |
| 559 | |
| 560 | /* Part 3 - copy and update capabilities */ |
| 561 | attr = &dev->attr; |
| 562 | attr->vendor_id = qed_attr->vendor_id; |
| 563 | attr->vendor_part_id = qed_attr->vendor_part_id; |
| 564 | attr->hw_ver = qed_attr->hw_ver; |
| 565 | attr->fw_ver = qed_attr->fw_ver; |
| 566 | attr->node_guid = qed_attr->node_guid; |
| 567 | attr->sys_image_guid = qed_attr->sys_image_guid; |
| 568 | attr->max_cnq = qed_attr->max_cnq; |
| 569 | attr->max_sge = qed_attr->max_sge; |
| 570 | attr->max_inline = qed_attr->max_inline; |
| 571 | attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE); |
| 572 | attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE); |
| 573 | attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc; |
| 574 | attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc; |
| 575 | attr->max_dev_resp_rd_atomic_resc = |
| 576 | qed_attr->max_dev_resp_rd_atomic_resc; |
| 577 | attr->max_cq = qed_attr->max_cq; |
| 578 | attr->max_qp = qed_attr->max_qp; |
| 579 | attr->max_mr = qed_attr->max_mr; |
| 580 | attr->max_mr_size = qed_attr->max_mr_size; |
| 581 | attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES); |
| 582 | attr->max_mw = qed_attr->max_mw; |
| 583 | attr->max_fmr = qed_attr->max_fmr; |
| 584 | attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl; |
| 585 | attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size; |
| 586 | attr->max_pd = qed_attr->max_pd; |
| 587 | attr->max_ah = qed_attr->max_ah; |
| 588 | attr->max_pkey = qed_attr->max_pkey; |
| 589 | attr->max_srq = qed_attr->max_srq; |
| 590 | attr->max_srq_wr = qed_attr->max_srq_wr; |
| 591 | attr->dev_caps = qed_attr->dev_caps; |
| 592 | attr->page_size_caps = qed_attr->page_size_caps; |
| 593 | attr->dev_ack_delay = qed_attr->dev_ack_delay; |
| 594 | attr->reserved_lkey = qed_attr->reserved_lkey; |
| 595 | attr->bad_pkey_counter = qed_attr->bad_pkey_counter; |
| 596 | attr->max_stats_queues = qed_attr->max_stats_queues; |
| 597 | |
| 598 | return 0; |
| 599 | } |
| 600 | |
Ram Amrani | 1a59075 | 2017-01-24 13:51:40 +0200 | [diff] [blame] | 601 | void qedr_unaffiliated_event(void *context, u8 event_code) |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 602 | { |
| 603 | pr_err("unaffiliated event not implemented yet\n"); |
| 604 | } |
| 605 | |
| 606 | void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle) |
| 607 | { |
| 608 | #define EVENT_TYPE_NOT_DEFINED 0 |
| 609 | #define EVENT_TYPE_CQ 1 |
| 610 | #define EVENT_TYPE_QP 2 |
| 611 | struct qedr_dev *dev = (struct qedr_dev *)context; |
Mintz, Yuval | be086e7 | 2017-03-11 18:39:18 +0200 | [diff] [blame] | 612 | struct regpair *async_handle = (struct regpair *)fw_handle; |
| 613 | u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo; |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 614 | u8 event_type = EVENT_TYPE_NOT_DEFINED; |
| 615 | struct ib_event event; |
| 616 | struct ib_cq *ibcq; |
| 617 | struct ib_qp *ibqp; |
| 618 | struct qedr_cq *cq; |
| 619 | struct qedr_qp *qp; |
| 620 | |
| 621 | switch (e_code) { |
| 622 | case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR: |
| 623 | event.event = IB_EVENT_CQ_ERR; |
| 624 | event_type = EVENT_TYPE_CQ; |
| 625 | break; |
| 626 | case ROCE_ASYNC_EVENT_SQ_DRAINED: |
| 627 | event.event = IB_EVENT_SQ_DRAINED; |
| 628 | event_type = EVENT_TYPE_QP; |
| 629 | break; |
| 630 | case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR: |
| 631 | event.event = IB_EVENT_QP_FATAL; |
| 632 | event_type = EVENT_TYPE_QP; |
| 633 | break; |
| 634 | case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR: |
| 635 | event.event = IB_EVENT_QP_REQ_ERR; |
| 636 | event_type = EVENT_TYPE_QP; |
| 637 | break; |
| 638 | case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR: |
| 639 | event.event = IB_EVENT_QP_ACCESS_ERR; |
| 640 | event_type = EVENT_TYPE_QP; |
| 641 | break; |
| 642 | default: |
| 643 | DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code, |
| 644 | roce_handle64); |
| 645 | } |
| 646 | |
| 647 | switch (event_type) { |
| 648 | case EVENT_TYPE_CQ: |
| 649 | cq = (struct qedr_cq *)(uintptr_t)roce_handle64; |
| 650 | if (cq) { |
| 651 | ibcq = &cq->ibcq; |
| 652 | if (ibcq->event_handler) { |
| 653 | event.device = ibcq->device; |
| 654 | event.element.cq = ibcq; |
| 655 | ibcq->event_handler(&event, ibcq->cq_context); |
| 656 | } |
| 657 | } else { |
| 658 | WARN(1, |
| 659 | "Error: CQ event with NULL pointer ibcq. Handle=%llx\n", |
| 660 | roce_handle64); |
| 661 | } |
| 662 | DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq); |
| 663 | break; |
| 664 | case EVENT_TYPE_QP: |
| 665 | qp = (struct qedr_qp *)(uintptr_t)roce_handle64; |
| 666 | if (qp) { |
| 667 | ibqp = &qp->ibqp; |
| 668 | if (ibqp->event_handler) { |
| 669 | event.device = ibqp->device; |
| 670 | event.element.qp = ibqp; |
| 671 | ibqp->event_handler(&event, ibqp->qp_context); |
| 672 | } |
| 673 | } else { |
| 674 | WARN(1, |
| 675 | "Error: QP event with NULL pointer ibqp. Handle=%llx\n", |
| 676 | roce_handle64); |
| 677 | } |
| 678 | DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp); |
| 679 | break; |
| 680 | default: |
| 681 | break; |
| 682 | } |
| 683 | } |
| 684 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 685 | static int qedr_init_hw(struct qedr_dev *dev) |
| 686 | { |
| 687 | struct qed_rdma_add_user_out_params out_params; |
| 688 | struct qed_rdma_start_in_params *in_params; |
| 689 | struct qed_rdma_cnq_params *cur_pbl; |
| 690 | struct qed_rdma_events events; |
| 691 | dma_addr_t p_phys_table; |
| 692 | u32 page_cnt; |
| 693 | int rc = 0; |
| 694 | int i; |
| 695 | |
| 696 | in_params = kzalloc(sizeof(*in_params), GFP_KERNEL); |
| 697 | if (!in_params) { |
| 698 | rc = -ENOMEM; |
| 699 | goto out; |
| 700 | } |
| 701 | |
| 702 | in_params->desired_cnq = dev->num_cnq; |
| 703 | for (i = 0; i < dev->num_cnq; i++) { |
| 704 | cur_pbl = &in_params->cnq_pbl_list[i]; |
| 705 | |
| 706 | page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl); |
| 707 | cur_pbl->num_pbl_pages = page_cnt; |
| 708 | |
| 709 | p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl); |
| 710 | cur_pbl->pbl_ptr = (u64)p_phys_table; |
| 711 | } |
| 712 | |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 713 | events.affiliated_event = qedr_affiliated_event; |
| 714 | events.unaffiliated_event = qedr_unaffiliated_event; |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 715 | events.context = dev; |
| 716 | |
| 717 | in_params->events = &events; |
| 718 | in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS; |
| 719 | in_params->max_mtu = dev->ndev->mtu; |
| 720 | ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr); |
| 721 | |
| 722 | rc = dev->ops->rdma_init(dev->cdev, in_params); |
| 723 | if (rc) |
| 724 | goto out; |
| 725 | |
| 726 | rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params); |
| 727 | if (rc) |
| 728 | goto out; |
| 729 | |
| 730 | dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr; |
| 731 | dev->db_phys_addr = out_params.dpi_phys_addr; |
| 732 | dev->db_size = out_params.dpi_size; |
| 733 | dev->dpi = out_params.dpi; |
| 734 | |
| 735 | rc = qedr_set_device_attr(dev); |
| 736 | out: |
| 737 | kfree(in_params); |
| 738 | if (rc) |
| 739 | DP_ERR(dev, "Init HW Failed rc = %d\n", rc); |
| 740 | |
| 741 | return rc; |
| 742 | } |
| 743 | |
| 744 | void qedr_stop_hw(struct qedr_dev *dev) |
| 745 | { |
| 746 | dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi); |
| 747 | dev->ops->rdma_stop(dev->rdma_ctx); |
| 748 | } |
| 749 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 750 | static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev, |
| 751 | struct net_device *ndev) |
| 752 | { |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 753 | struct qed_dev_rdma_info dev_info; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 754 | struct qedr_dev *dev; |
| 755 | int rc = 0, i; |
| 756 | |
| 757 | dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev)); |
| 758 | if (!dev) { |
| 759 | pr_err("Unable to allocate ib device\n"); |
| 760 | return NULL; |
| 761 | } |
| 762 | |
| 763 | DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n"); |
| 764 | |
| 765 | dev->pdev = pdev; |
| 766 | dev->ndev = ndev; |
| 767 | dev->cdev = cdev; |
| 768 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 769 | qed_ops = qed_get_rdma_ops(); |
| 770 | if (!qed_ops) { |
| 771 | DP_ERR(dev, "Failed to get qed roce operations\n"); |
| 772 | goto init_err; |
| 773 | } |
| 774 | |
| 775 | dev->ops = qed_ops; |
| 776 | rc = qed_ops->fill_dev_info(cdev, &dev_info); |
| 777 | if (rc) |
| 778 | goto init_err; |
| 779 | |
Amrani, Ram | ad84dad | 2017-06-26 19:05:05 +0300 | [diff] [blame^] | 780 | dev->user_dpm_enabled = dev_info.user_dpm_enabled; |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 781 | dev->num_hwfns = dev_info.common.num_hwfns; |
| 782 | dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev); |
| 783 | |
| 784 | dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev); |
| 785 | if (!dev->num_cnq) { |
| 786 | DP_ERR(dev, "not enough CNQ resources.\n"); |
| 787 | goto init_err; |
| 788 | } |
| 789 | |
Ram Amrani | cecbcdd | 2016-10-10 13:15:34 +0300 | [diff] [blame] | 790 | dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT; |
| 791 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 792 | qedr_pci_set_atomic(dev, pdev); |
| 793 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 794 | rc = qedr_alloc_resources(dev); |
| 795 | if (rc) |
| 796 | goto init_err; |
| 797 | |
| 798 | rc = qedr_init_hw(dev); |
| 799 | if (rc) |
| 800 | goto alloc_err; |
| 801 | |
| 802 | rc = qedr_setup_irqs(dev); |
| 803 | if (rc) |
| 804 | goto irq_err; |
| 805 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 806 | rc = qedr_register_device(dev); |
| 807 | if (rc) { |
| 808 | DP_ERR(dev, "Unable to allocate register device\n"); |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 809 | goto reg_err; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 810 | } |
| 811 | |
| 812 | for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++) |
| 813 | if (device_create_file(&dev->ibdev.dev, qedr_attributes[i])) |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 814 | goto sysfs_err; |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 815 | |
Ram Amrani | f449c7a | 2017-01-24 13:51:43 +0200 | [diff] [blame] | 816 | if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) |
| 817 | qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); |
| 818 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 819 | DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n"); |
| 820 | return dev; |
| 821 | |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 822 | sysfs_err: |
| 823 | ib_unregister_device(&dev->ibdev); |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 824 | reg_err: |
| 825 | qedr_sync_free_irqs(dev); |
| 826 | irq_err: |
| 827 | qedr_stop_hw(dev); |
| 828 | alloc_err: |
| 829 | qedr_free_resources(dev); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 830 | init_err: |
| 831 | ib_dealloc_device(&dev->ibdev); |
| 832 | DP_ERR(dev, "qedr driver load failed rc=%d\n", rc); |
| 833 | |
| 834 | return NULL; |
| 835 | } |
| 836 | |
| 837 | static void qedr_remove(struct qedr_dev *dev) |
| 838 | { |
| 839 | /* First unregister with stack to stop all the active traffic |
| 840 | * of the registered clients. |
| 841 | */ |
| 842 | qedr_remove_sysfiles(dev); |
Ram Amrani | 993d1b5 | 2016-10-10 13:15:39 +0300 | [diff] [blame] | 843 | ib_unregister_device(&dev->ibdev); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 844 | |
Ram Amrani | ec72fce | 2016-10-10 13:15:31 +0300 | [diff] [blame] | 845 | qedr_stop_hw(dev); |
| 846 | qedr_sync_free_irqs(dev); |
| 847 | qedr_free_resources(dev); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 848 | ib_dealloc_device(&dev->ibdev); |
| 849 | } |
| 850 | |
Ram Amrani | f449c7a | 2017-01-24 13:51:43 +0200 | [diff] [blame] | 851 | static void qedr_close(struct qedr_dev *dev) |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 852 | { |
Ram Amrani | f449c7a | 2017-01-24 13:51:43 +0200 | [diff] [blame] | 853 | if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) |
| 854 | qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 855 | } |
| 856 | |
| 857 | static void qedr_shutdown(struct qedr_dev *dev) |
| 858 | { |
| 859 | qedr_close(dev); |
| 860 | qedr_remove(dev); |
| 861 | } |
| 862 | |
Ram Amrani | f449c7a | 2017-01-24 13:51:43 +0200 | [diff] [blame] | 863 | static void qedr_open(struct qedr_dev *dev) |
| 864 | { |
| 865 | if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) |
| 866 | qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); |
| 867 | } |
| 868 | |
Ram Amrani | 1d1424c | 2016-10-10 13:15:37 +0300 | [diff] [blame] | 869 | static void qedr_mac_address_change(struct qedr_dev *dev) |
| 870 | { |
| 871 | union ib_gid *sgid = &dev->sgid_tbl[0]; |
| 872 | u8 guid[8], mac_addr[6]; |
| 873 | int rc; |
| 874 | |
| 875 | /* Update SGID */ |
| 876 | ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr); |
| 877 | guid[0] = mac_addr[0] ^ 2; |
| 878 | guid[1] = mac_addr[1]; |
| 879 | guid[2] = mac_addr[2]; |
| 880 | guid[3] = 0xff; |
| 881 | guid[4] = 0xfe; |
| 882 | guid[5] = mac_addr[3]; |
| 883 | guid[6] = mac_addr[4]; |
| 884 | guid[7] = mac_addr[5]; |
| 885 | sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL); |
| 886 | memcpy(&sgid->raw[8], guid, sizeof(guid)); |
| 887 | |
| 888 | /* Update LL2 */ |
Michal Kalderon | 0518c12 | 2017-06-09 17:13:22 +0300 | [diff] [blame] | 889 | rc = dev->ops->ll2_set_mac_filter(dev->cdev, |
| 890 | dev->gsi_ll2_mac_address, |
| 891 | dev->ndev->dev_addr); |
Ram Amrani | 1d1424c | 2016-10-10 13:15:37 +0300 | [diff] [blame] | 892 | |
| 893 | ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr); |
| 894 | |
Ram Amrani | f449c7a | 2017-01-24 13:51:43 +0200 | [diff] [blame] | 895 | qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE); |
Ram Amrani | 1d1424c | 2016-10-10 13:15:37 +0300 | [diff] [blame] | 896 | |
| 897 | if (rc) |
| 898 | DP_ERR(dev, "Error updating mac filter\n"); |
| 899 | } |
| 900 | |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 901 | /* event handling via NIC driver ensures that all the NIC specific |
| 902 | * initialization done before RoCE driver notifies |
| 903 | * event to stack. |
| 904 | */ |
Michal Kalderon | bbfcd1e | 2017-06-20 16:00:04 +0300 | [diff] [blame] | 905 | static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event) |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 906 | { |
| 907 | switch (event) { |
| 908 | case QEDE_UP: |
Ram Amrani | f449c7a | 2017-01-24 13:51:43 +0200 | [diff] [blame] | 909 | qedr_open(dev); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 910 | break; |
| 911 | case QEDE_DOWN: |
| 912 | qedr_close(dev); |
| 913 | break; |
| 914 | case QEDE_CLOSE: |
| 915 | qedr_shutdown(dev); |
| 916 | break; |
| 917 | case QEDE_CHANGE_ADDR: |
Ram Amrani | 1d1424c | 2016-10-10 13:15:37 +0300 | [diff] [blame] | 918 | qedr_mac_address_change(dev); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 919 | break; |
| 920 | default: |
| 921 | pr_err("Event not supported\n"); |
| 922 | } |
| 923 | } |
| 924 | |
| 925 | static struct qedr_driver qedr_drv = { |
| 926 | .name = "qedr_driver", |
| 927 | .add = qedr_add, |
| 928 | .remove = qedr_remove, |
| 929 | .notify = qedr_notify, |
| 930 | }; |
| 931 | |
| 932 | static int __init qedr_init_module(void) |
| 933 | { |
Michal Kalderon | bbfcd1e | 2017-06-20 16:00:04 +0300 | [diff] [blame] | 934 | return qede_rdma_register_driver(&qedr_drv); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 935 | } |
| 936 | |
| 937 | static void __exit qedr_exit_module(void) |
| 938 | { |
Michal Kalderon | bbfcd1e | 2017-06-20 16:00:04 +0300 | [diff] [blame] | 939 | qede_rdma_unregister_driver(&qedr_drv); |
Ram Amrani | 2e0cbc4 | 2016-10-10 13:15:30 +0300 | [diff] [blame] | 940 | } |
| 941 | |
| 942 | module_init(qedr_init_module); |
| 943 | module_exit(qedr_exit_module); |