blob: eb8f1034e1ef17b4e6e8424719a553546c246c42 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
3 * BRIEF MODULE DESCRIPTION
4 * Include file for Alchemy Semiconductor's Au1k CPU.
5 *
Sergei Shtylyov01675092008-03-24 23:15:50 +03006 * Copyright 2000-2001, 2006-2008 MontaVista Software Inc.
7 * Author: MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
15 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
16 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
17 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
19 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
20 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
21 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
22 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
23 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
24 *
25 * You should have received a copy of the GNU General Public License along
26 * with this program; if not, write to the Free Software Foundation, Inc.,
27 * 675 Mass Ave, Cambridge, MA 02139, USA.
28 */
29
30 /*
31 * some definitions add by takuzo@sm.sony.co.jp and sato@sm.sony.co.jp
32 */
33
34#ifndef _AU1000_H_
35#define _AU1000_H_
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#ifndef _LANGUAGE_ASSEMBLY
39
40#include <linux/delay.h>
Ralf Baechle786d7cd2006-11-07 09:58:30 +000041#include <linux/types.h>
Ralf Baechle9d360ab2007-10-17 15:38:30 +010042
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040043#include <linux/io.h>
44#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* cpu pipeline flush */
47void static inline au_sync(void)
48{
49 __asm__ volatile ("sync");
50}
51
52void static inline au_sync_udelay(int us)
53{
54 __asm__ volatile ("sync");
55 udelay(us);
56}
57
58void static inline au_sync_delay(int ms)
59{
60 __asm__ volatile ("sync");
61 mdelay(ms);
62}
63
Pete Popov7de8d2322005-04-21 05:31:59 +000064void static inline au_writeb(u8 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070065{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040066 *(volatile u8 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067}
68
Pete Popov7de8d2322005-04-21 05:31:59 +000069void static inline au_writew(u16 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040071 *(volatile u16 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072}
73
Pete Popov7de8d2322005-04-21 05:31:59 +000074void static inline au_writel(u32 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040076 *(volatile u32 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
Pete Popov7de8d2322005-04-21 05:31:59 +000079static inline u8 au_readb(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040081 return *(volatile u8 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070082}
83
Pete Popov7de8d2322005-04-21 05:31:59 +000084static inline u16 au_readw(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040086 return *(volatile u16 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070087}
88
Pete Popov7de8d2322005-04-21 05:31:59 +000089static inline u32 au_readl(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040091 return *(volatile u32 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092}
93
Manuel Lauss074cf652008-12-21 09:26:21 +010094/* Early Au1000 have a write-only SYS_CPUPLL register. */
95static inline int au1xxx_cpu_has_pll_wo(void)
96{
97 switch (read_c0_prid()) {
98 case 0x00030100: /* Au1000 DA */
99 case 0x00030201: /* Au1000 HA */
100 case 0x00030202: /* Au1000 HB */
101 return 1;
102 }
103 return 0;
104}
105
106/* does CPU need CONFIG[OD] set to fix tons of errata? */
107static inline int au1xxx_cpu_needs_config_od(void)
108{
109 /*
110 * c0_config.od (bit 19) was write only (and read as 0) on the
111 * early revisions of Alchemy SOCs. It disables the bus trans-
112 * action overlapping and needs to be set to fix various errata.
113 */
114 switch (read_c0_prid()) {
115 case 0x00030100: /* Au1000 DA */
116 case 0x00030201: /* Au1000 HA */
117 case 0x00030202: /* Au1000 HB */
118 case 0x01030200: /* Au1500 AB */
119 /*
120 * Au1100/Au1200 errata actually keep silence about this bit,
121 * so we set it just in case for those revisions that require
122 * it to be set according to the (now gone) cpu_table.
123 */
124 case 0x02030200: /* Au1100 AB */
125 case 0x02030201: /* Au1100 BA */
126 case 0x02030202: /* Au1100 BC */
127 case 0x04030201: /* Au1200 AC */
128 return 1;
129 }
130 return 0;
131}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Manuel Lauss93e9cd82009-10-07 20:15:14 +0200133#define ALCHEMY_CPU_UNKNOWN -1
134#define ALCHEMY_CPU_AU1000 0
135#define ALCHEMY_CPU_AU1500 1
136#define ALCHEMY_CPU_AU1100 2
137#define ALCHEMY_CPU_AU1550 3
138#define ALCHEMY_CPU_AU1200 4
139
140static inline int alchemy_get_cputype(void)
141{
142 switch (read_c0_prid() & 0xffff0000) {
143 case 0x00030000:
144 return ALCHEMY_CPU_AU1000;
145 break;
146 case 0x01030000:
147 return ALCHEMY_CPU_AU1500;
148 break;
149 case 0x02030000:
150 return ALCHEMY_CPU_AU1100;
151 break;
152 case 0x03030000:
153 return ALCHEMY_CPU_AU1550;
154 break;
155 case 0x04030000:
156 case 0x05030000:
157 return ALCHEMY_CPU_AU1200;
158 break;
159 }
160
161 return ALCHEMY_CPU_UNKNOWN;
162}
163
Manuel Lauss8402a152009-10-15 18:49:27 +0200164static inline void alchemy_uart_putchar(u32 uart_phys, u8 c)
165{
166 void __iomem *base = (void __iomem *)KSEG1ADDR(uart_phys);
167 int timeout, i;
168
169 /* check LSR TX_EMPTY bit */
170 timeout = 0xffffff;
171 do {
172 if (__raw_readl(base + 0x1c) & 0x20)
173 break;
174 /* slow down */
175 for (i = 10000; i; i--)
176 asm volatile ("nop");
177 } while (--timeout);
178
179 __raw_writel(c, base + 0x04); /* tx */
180 wmb();
181}
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183/* arch/mips/au1000/common/clocks.c */
184extern void set_au1x00_speed(unsigned int new_freq);
185extern unsigned int get_au1x00_speed(void);
186extern void set_au1x00_uart_baud_base(unsigned long new_baud_base);
187extern unsigned long get_au1x00_uart_baud_base(void);
Manuel Lauss2699cdf2008-12-21 09:26:24 +0100188extern unsigned long au1xxx_calc_clock(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Manuel Lauss564365b2008-12-21 09:26:25 +0100190/* PM: arch/mips/alchemy/common/sleeper.S, power.c, irq.c */
Manuel Lauss2e93d1e2010-05-24 19:42:52 +0200191void alchemy_sleep_au1000(void);
192void alchemy_sleep_au1550(void);
Manuel Lauss564365b2008-12-21 09:26:25 +0100193void au_sleep(void);
Manuel Lauss564365b2008-12-21 09:26:25 +0100194
Manuel Lauss78814462009-10-07 20:15:15 +0200195
196/* SOC Interrupt numbers */
197
198#define AU1000_INTC0_INT_BASE (MIPS_CPU_IRQ_BASE + 8)
199#define AU1000_INTC0_INT_LAST (AU1000_INTC0_INT_BASE + 31)
200#define AU1000_INTC1_INT_BASE (AU1000_INTC0_INT_LAST + 1)
201#define AU1000_INTC1_INT_LAST (AU1000_INTC1_INT_BASE + 31)
202#define AU1000_MAX_INTR AU1000_INTC1_INT_LAST
203
204enum soc_au1000_ints {
205 AU1000_FIRST_INT = AU1000_INTC0_INT_BASE,
206 AU1000_UART0_INT = AU1000_FIRST_INT,
207 AU1000_UART1_INT,
208 AU1000_UART2_INT,
209 AU1000_UART3_INT,
210 AU1000_SSI0_INT,
211 AU1000_SSI1_INT,
212 AU1000_DMA_INT_BASE,
213
214 AU1000_TOY_INT = AU1000_FIRST_INT + 14,
215 AU1000_TOY_MATCH0_INT,
216 AU1000_TOY_MATCH1_INT,
217 AU1000_TOY_MATCH2_INT,
218 AU1000_RTC_INT,
219 AU1000_RTC_MATCH0_INT,
220 AU1000_RTC_MATCH1_INT,
221 AU1000_RTC_MATCH2_INT,
222 AU1000_IRDA_TX_INT,
223 AU1000_IRDA_RX_INT,
224 AU1000_USB_DEV_REQ_INT,
225 AU1000_USB_DEV_SUS_INT,
226 AU1000_USB_HOST_INT,
227 AU1000_ACSYNC_INT,
228 AU1000_MAC0_DMA_INT,
229 AU1000_MAC1_DMA_INT,
230 AU1000_I2S_UO_INT,
231 AU1000_AC97C_INT,
232 AU1000_GPIO0_INT,
233 AU1000_GPIO1_INT,
234 AU1000_GPIO2_INT,
235 AU1000_GPIO3_INT,
236 AU1000_GPIO4_INT,
237 AU1000_GPIO5_INT,
238 AU1000_GPIO6_INT,
239 AU1000_GPIO7_INT,
240 AU1000_GPIO8_INT,
241 AU1000_GPIO9_INT,
242 AU1000_GPIO10_INT,
243 AU1000_GPIO11_INT,
244 AU1000_GPIO12_INT,
245 AU1000_GPIO13_INT,
246 AU1000_GPIO14_INT,
247 AU1000_GPIO15_INT,
248 AU1000_GPIO16_INT,
249 AU1000_GPIO17_INT,
250 AU1000_GPIO18_INT,
251 AU1000_GPIO19_INT,
252 AU1000_GPIO20_INT,
253 AU1000_GPIO21_INT,
254 AU1000_GPIO22_INT,
255 AU1000_GPIO23_INT,
256 AU1000_GPIO24_INT,
257 AU1000_GPIO25_INT,
258 AU1000_GPIO26_INT,
259 AU1000_GPIO27_INT,
260 AU1000_GPIO28_INT,
261 AU1000_GPIO29_INT,
262 AU1000_GPIO30_INT,
263 AU1000_GPIO31_INT,
264};
265
266enum soc_au1100_ints {
267 AU1100_FIRST_INT = AU1000_INTC0_INT_BASE,
268 AU1100_UART0_INT = AU1100_FIRST_INT,
269 AU1100_UART1_INT,
270 AU1100_SD_INT,
271 AU1100_UART3_INT,
272 AU1100_SSI0_INT,
273 AU1100_SSI1_INT,
274 AU1100_DMA_INT_BASE,
275
276 AU1100_TOY_INT = AU1100_FIRST_INT + 14,
277 AU1100_TOY_MATCH0_INT,
278 AU1100_TOY_MATCH1_INT,
279 AU1100_TOY_MATCH2_INT,
280 AU1100_RTC_INT,
281 AU1100_RTC_MATCH0_INT,
282 AU1100_RTC_MATCH1_INT,
283 AU1100_RTC_MATCH2_INT,
284 AU1100_IRDA_TX_INT,
285 AU1100_IRDA_RX_INT,
286 AU1100_USB_DEV_REQ_INT,
287 AU1100_USB_DEV_SUS_INT,
288 AU1100_USB_HOST_INT,
289 AU1100_ACSYNC_INT,
290 AU1100_MAC0_DMA_INT,
291 AU1100_GPIO208_215_INT,
292 AU1100_LCD_INT,
293 AU1100_AC97C_INT,
294 AU1100_GPIO0_INT,
295 AU1100_GPIO1_INT,
296 AU1100_GPIO2_INT,
297 AU1100_GPIO3_INT,
298 AU1100_GPIO4_INT,
299 AU1100_GPIO5_INT,
300 AU1100_GPIO6_INT,
301 AU1100_GPIO7_INT,
302 AU1100_GPIO8_INT,
303 AU1100_GPIO9_INT,
304 AU1100_GPIO10_INT,
305 AU1100_GPIO11_INT,
306 AU1100_GPIO12_INT,
307 AU1100_GPIO13_INT,
308 AU1100_GPIO14_INT,
309 AU1100_GPIO15_INT,
310 AU1100_GPIO16_INT,
311 AU1100_GPIO17_INT,
312 AU1100_GPIO18_INT,
313 AU1100_GPIO19_INT,
314 AU1100_GPIO20_INT,
315 AU1100_GPIO21_INT,
316 AU1100_GPIO22_INT,
317 AU1100_GPIO23_INT,
318 AU1100_GPIO24_INT,
319 AU1100_GPIO25_INT,
320 AU1100_GPIO26_INT,
321 AU1100_GPIO27_INT,
322 AU1100_GPIO28_INT,
323 AU1100_GPIO29_INT,
324 AU1100_GPIO30_INT,
325 AU1100_GPIO31_INT,
326};
327
328enum soc_au1500_ints {
329 AU1500_FIRST_INT = AU1000_INTC0_INT_BASE,
330 AU1500_UART0_INT = AU1500_FIRST_INT,
331 AU1500_PCI_INTA,
332 AU1500_PCI_INTB,
333 AU1500_UART3_INT,
334 AU1500_PCI_INTC,
335 AU1500_PCI_INTD,
336 AU1500_DMA_INT_BASE,
337
338 AU1500_TOY_INT = AU1500_FIRST_INT + 14,
339 AU1500_TOY_MATCH0_INT,
340 AU1500_TOY_MATCH1_INT,
341 AU1500_TOY_MATCH2_INT,
342 AU1500_RTC_INT,
343 AU1500_RTC_MATCH0_INT,
344 AU1500_RTC_MATCH1_INT,
345 AU1500_RTC_MATCH2_INT,
346 AU1500_PCI_ERR_INT,
347 AU1500_RESERVED_INT,
348 AU1500_USB_DEV_REQ_INT,
349 AU1500_USB_DEV_SUS_INT,
350 AU1500_USB_HOST_INT,
351 AU1500_ACSYNC_INT,
352 AU1500_MAC0_DMA_INT,
353 AU1500_MAC1_DMA_INT,
354 AU1500_AC97C_INT = AU1500_FIRST_INT + 31,
355 AU1500_GPIO0_INT,
356 AU1500_GPIO1_INT,
357 AU1500_GPIO2_INT,
358 AU1500_GPIO3_INT,
359 AU1500_GPIO4_INT,
360 AU1500_GPIO5_INT,
361 AU1500_GPIO6_INT,
362 AU1500_GPIO7_INT,
363 AU1500_GPIO8_INT,
364 AU1500_GPIO9_INT,
365 AU1500_GPIO10_INT,
366 AU1500_GPIO11_INT,
367 AU1500_GPIO12_INT,
368 AU1500_GPIO13_INT,
369 AU1500_GPIO14_INT,
370 AU1500_GPIO15_INT,
371 AU1500_GPIO200_INT,
372 AU1500_GPIO201_INT,
373 AU1500_GPIO202_INT,
374 AU1500_GPIO203_INT,
375 AU1500_GPIO20_INT,
376 AU1500_GPIO204_INT,
377 AU1500_GPIO205_INT,
378 AU1500_GPIO23_INT,
379 AU1500_GPIO24_INT,
380 AU1500_GPIO25_INT,
381 AU1500_GPIO26_INT,
382 AU1500_GPIO27_INT,
383 AU1500_GPIO28_INT,
384 AU1500_GPIO206_INT,
385 AU1500_GPIO207_INT,
386 AU1500_GPIO208_215_INT,
387};
388
389enum soc_au1550_ints {
390 AU1550_FIRST_INT = AU1000_INTC0_INT_BASE,
391 AU1550_UART0_INT = AU1550_FIRST_INT,
392 AU1550_PCI_INTA,
393 AU1550_PCI_INTB,
394 AU1550_DDMA_INT,
395 AU1550_CRYPTO_INT,
396 AU1550_PCI_INTC,
397 AU1550_PCI_INTD,
398 AU1550_PCI_RST_INT,
399 AU1550_UART1_INT,
400 AU1550_UART3_INT,
401 AU1550_PSC0_INT,
402 AU1550_PSC1_INT,
403 AU1550_PSC2_INT,
404 AU1550_PSC3_INT,
405 AU1550_TOY_INT,
406 AU1550_TOY_MATCH0_INT,
407 AU1550_TOY_MATCH1_INT,
408 AU1550_TOY_MATCH2_INT,
409 AU1550_RTC_INT,
410 AU1550_RTC_MATCH0_INT,
411 AU1550_RTC_MATCH1_INT,
412 AU1550_RTC_MATCH2_INT,
413
414 AU1550_NAND_INT = AU1550_FIRST_INT + 23,
415 AU1550_USB_DEV_REQ_INT,
416 AU1550_USB_DEV_SUS_INT,
417 AU1550_USB_HOST_INT,
418 AU1550_MAC0_DMA_INT,
419 AU1550_MAC1_DMA_INT,
420 AU1550_GPIO0_INT = AU1550_FIRST_INT + 32,
421 AU1550_GPIO1_INT,
422 AU1550_GPIO2_INT,
423 AU1550_GPIO3_INT,
424 AU1550_GPIO4_INT,
425 AU1550_GPIO5_INT,
426 AU1550_GPIO6_INT,
427 AU1550_GPIO7_INT,
428 AU1550_GPIO8_INT,
429 AU1550_GPIO9_INT,
430 AU1550_GPIO10_INT,
431 AU1550_GPIO11_INT,
432 AU1550_GPIO12_INT,
433 AU1550_GPIO13_INT,
434 AU1550_GPIO14_INT,
435 AU1550_GPIO15_INT,
436 AU1550_GPIO200_INT,
437 AU1550_GPIO201_205_INT, /* Logical or of GPIO201:205 */
438 AU1550_GPIO16_INT,
439 AU1550_GPIO17_INT,
440 AU1550_GPIO20_INT,
441 AU1550_GPIO21_INT,
442 AU1550_GPIO22_INT,
443 AU1550_GPIO23_INT,
444 AU1550_GPIO24_INT,
445 AU1550_GPIO25_INT,
446 AU1550_GPIO26_INT,
447 AU1550_GPIO27_INT,
448 AU1550_GPIO28_INT,
449 AU1550_GPIO206_INT,
450 AU1550_GPIO207_INT,
451 AU1550_GPIO208_215_INT, /* Logical or of GPIO208:215 */
452};
453
454enum soc_au1200_ints {
455 AU1200_FIRST_INT = AU1000_INTC0_INT_BASE,
456 AU1200_UART0_INT = AU1200_FIRST_INT,
457 AU1200_SWT_INT,
458 AU1200_SD_INT,
459 AU1200_DDMA_INT,
460 AU1200_MAE_BE_INT,
461 AU1200_GPIO200_INT,
462 AU1200_GPIO201_INT,
463 AU1200_GPIO202_INT,
464 AU1200_UART1_INT,
465 AU1200_MAE_FE_INT,
466 AU1200_PSC0_INT,
467 AU1200_PSC1_INT,
468 AU1200_AES_INT,
469 AU1200_CAMERA_INT,
470 AU1200_TOY_INT,
471 AU1200_TOY_MATCH0_INT,
472 AU1200_TOY_MATCH1_INT,
473 AU1200_TOY_MATCH2_INT,
474 AU1200_RTC_INT,
475 AU1200_RTC_MATCH0_INT,
476 AU1200_RTC_MATCH1_INT,
477 AU1200_RTC_MATCH2_INT,
478 AU1200_GPIO203_INT,
479 AU1200_NAND_INT,
480 AU1200_GPIO204_INT,
481 AU1200_GPIO205_INT,
482 AU1200_GPIO206_INT,
483 AU1200_GPIO207_INT,
484 AU1200_GPIO208_215_INT, /* Logical OR of 208:215 */
485 AU1200_USB_INT,
486 AU1200_LCD_INT,
487 AU1200_MAE_BOTH_INT,
488 AU1200_GPIO0_INT,
489 AU1200_GPIO1_INT,
490 AU1200_GPIO2_INT,
491 AU1200_GPIO3_INT,
492 AU1200_GPIO4_INT,
493 AU1200_GPIO5_INT,
494 AU1200_GPIO6_INT,
495 AU1200_GPIO7_INT,
496 AU1200_GPIO8_INT,
497 AU1200_GPIO9_INT,
498 AU1200_GPIO10_INT,
499 AU1200_GPIO11_INT,
500 AU1200_GPIO12_INT,
501 AU1200_GPIO13_INT,
502 AU1200_GPIO14_INT,
503 AU1200_GPIO15_INT,
504 AU1200_GPIO16_INT,
505 AU1200_GPIO17_INT,
506 AU1200_GPIO18_INT,
507 AU1200_GPIO19_INT,
508 AU1200_GPIO20_INT,
509 AU1200_GPIO21_INT,
510 AU1200_GPIO22_INT,
511 AU1200_GPIO23_INT,
512 AU1200_GPIO24_INT,
513 AU1200_GPIO25_INT,
514 AU1200_GPIO26_INT,
515 AU1200_GPIO27_INT,
516 AU1200_GPIO28_INT,
517 AU1200_GPIO29_INT,
518 AU1200_GPIO30_INT,
519 AU1200_GPIO31_INT,
520};
521
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522#endif /* !defined (_LANGUAGE_ASSEMBLY) */
523
Pete Popove3ad1c22005-03-01 06:33:16 +0000524/*
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400525 * SDRAM register offsets
Pete Popove3ad1c22005-03-01 06:33:16 +0000526 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400527#if defined(CONFIG_SOC_AU1000) || defined(CONFIG_SOC_AU1500) || \
528 defined(CONFIG_SOC_AU1100)
529#define MEM_SDMODE0 0x0000
530#define MEM_SDMODE1 0x0004
531#define MEM_SDMODE2 0x0008
532#define MEM_SDADDR0 0x000C
533#define MEM_SDADDR1 0x0010
534#define MEM_SDADDR2 0x0014
535#define MEM_SDREFCFG 0x0018
536#define MEM_SDPRECMD 0x001C
537#define MEM_SDAUTOREF 0x0020
538#define MEM_SDWRMD0 0x0024
539#define MEM_SDWRMD1 0x0028
540#define MEM_SDWRMD2 0x002C
541#define MEM_SDSLEEP 0x0030
542#define MEM_SDSMCKE 0x0034
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Pete Popove3ad1c22005-03-01 06:33:16 +0000544/*
545 * MEM_SDMODE register content definitions
546 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400547#define MEM_SDMODE_F (1 << 22)
548#define MEM_SDMODE_SR (1 << 21)
549#define MEM_SDMODE_BS (1 << 20)
550#define MEM_SDMODE_RS (3 << 18)
551#define MEM_SDMODE_CS (7 << 15)
552#define MEM_SDMODE_TRAS (15 << 11)
553#define MEM_SDMODE_TMRD (3 << 9)
554#define MEM_SDMODE_TWR (3 << 7)
555#define MEM_SDMODE_TRP (3 << 5)
556#define MEM_SDMODE_TRCD (3 << 3)
557#define MEM_SDMODE_TCL (7 << 0)
Pete Popove3ad1c22005-03-01 06:33:16 +0000558
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400559#define MEM_SDMODE_BS_2Bank (0 << 20)
560#define MEM_SDMODE_BS_4Bank (1 << 20)
561#define MEM_SDMODE_RS_11Row (0 << 18)
562#define MEM_SDMODE_RS_12Row (1 << 18)
563#define MEM_SDMODE_RS_13Row (2 << 18)
564#define MEM_SDMODE_RS_N(N) ((N) << 18)
565#define MEM_SDMODE_CS_7Col (0 << 15)
566#define MEM_SDMODE_CS_8Col (1 << 15)
567#define MEM_SDMODE_CS_9Col (2 << 15)
568#define MEM_SDMODE_CS_10Col (3 << 15)
569#define MEM_SDMODE_CS_11Col (4 << 15)
570#define MEM_SDMODE_CS_N(N) ((N) << 15)
571#define MEM_SDMODE_TRAS_N(N) ((N) << 11)
572#define MEM_SDMODE_TMRD_N(N) ((N) << 9)
573#define MEM_SDMODE_TWR_N(N) ((N) << 7)
574#define MEM_SDMODE_TRP_N(N) ((N) << 5)
575#define MEM_SDMODE_TRCD_N(N) ((N) << 3)
576#define MEM_SDMODE_TCL_N(N) ((N) << 0)
Pete Popove3ad1c22005-03-01 06:33:16 +0000577
578/*
579 * MEM_SDADDR register contents definitions
580 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400581#define MEM_SDADDR_E (1 << 20)
582#define MEM_SDADDR_CSBA (0x03FF << 10)
583#define MEM_SDADDR_CSMASK (0x03FF << 0)
584#define MEM_SDADDR_CSBA_N(N) ((N) & (0x03FF << 22) >> 12)
585#define MEM_SDADDR_CSMASK_N(N) ((N)&(0x03FF << 22) >> 22)
Pete Popove3ad1c22005-03-01 06:33:16 +0000586
587/*
588 * MEM_SDREFCFG register content definitions
589 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400590#define MEM_SDREFCFG_TRC (15 << 28)
591#define MEM_SDREFCFG_TRPM (3 << 26)
592#define MEM_SDREFCFG_E (1 << 25)
593#define MEM_SDREFCFG_RE (0x1ffffff << 0)
594#define MEM_SDREFCFG_TRC_N(N) ((N) << MEM_SDREFCFG_TRC)
595#define MEM_SDREFCFG_TRPM_N(N) ((N) << MEM_SDREFCFG_TRPM)
Pete Popove3ad1c22005-03-01 06:33:16 +0000596#define MEM_SDREFCFG_REF_N(N) (N)
597#endif
598
599/***********************************************************************/
600
601/*
602 * Au1550 SDRAM Register Offsets
603 */
604
605/***********************************************************************/
606
607#if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400608#define MEM_SDMODE0 0x0800
609#define MEM_SDMODE1 0x0808
610#define MEM_SDMODE2 0x0810
611#define MEM_SDADDR0 0x0820
612#define MEM_SDADDR1 0x0828
613#define MEM_SDADDR2 0x0830
614#define MEM_SDCONFIGA 0x0840
615#define MEM_SDCONFIGB 0x0848
616#define MEM_SDSTAT 0x0850
617#define MEM_SDERRADDR 0x0858
618#define MEM_SDSTRIDE0 0x0860
619#define MEM_SDSTRIDE1 0x0868
620#define MEM_SDSTRIDE2 0x0870
621#define MEM_SDWRMD0 0x0880
622#define MEM_SDWRMD1 0x0888
623#define MEM_SDWRMD2 0x0890
624#define MEM_SDPRECMD 0x08C0
625#define MEM_SDAUTOREF 0x08C8
626#define MEM_SDSREF 0x08D0
Pete Popove3ad1c22005-03-01 06:33:16 +0000627#define MEM_SDSLEEP MEM_SDSREF
628
Pete Popove3ad1c22005-03-01 06:33:16 +0000629#endif
630
631/*
632 * Physical base addresses for integrated peripherals
Manuel Laussdca75872011-05-08 10:42:14 +0200633 * 0..au1000 1..au1500 2..au1100 3..au1550 4..au1200
Pete Popove3ad1c22005-03-01 06:33:16 +0000634 */
635
Manuel Laussdca75872011-05-08 10:42:14 +0200636#define AU1000_IC0_PHYS_ADDR 0x10400000 /* 01234 */
637#define AU1000_IC1_PHYS_ADDR 0x11800000 /* 01234 */
Manuel Laussadcb8622011-05-08 10:42:16 +0200638#define AU1550_DBDMA_PHYS_ADDR 0x14002000 /* 34 */
639#define AU1550_DBDMA_CONF_PHYS_ADDR 0x14003000 /* 34 */
Manuel Laussdca75872011-05-08 10:42:14 +0200640
641
Pete Popove3ad1c22005-03-01 06:33:16 +0000642#ifdef CONFIG_SOC_AU1000
643#define MEM_PHYS_ADDR 0x14000000
644#define STATIC_MEM_PHYS_ADDR 0x14001000
645#define DMA0_PHYS_ADDR 0x14002000
646#define DMA1_PHYS_ADDR 0x14002100
647#define DMA2_PHYS_ADDR 0x14002200
648#define DMA3_PHYS_ADDR 0x14002300
649#define DMA4_PHYS_ADDR 0x14002400
650#define DMA5_PHYS_ADDR 0x14002500
651#define DMA6_PHYS_ADDR 0x14002600
652#define DMA7_PHYS_ADDR 0x14002700
Pete Popove3ad1c22005-03-01 06:33:16 +0000653#define AC97_PHYS_ADDR 0x10000000
654#define USBH_PHYS_ADDR 0x10100000
655#define USBD_PHYS_ADDR 0x10200000
656#define IRDA_PHYS_ADDR 0x10300000
657#define MAC0_PHYS_ADDR 0x10500000
658#define MAC1_PHYS_ADDR 0x10510000
659#define MACEN_PHYS_ADDR 0x10520000
660#define MACDMA0_PHYS_ADDR 0x14004000
661#define MACDMA1_PHYS_ADDR 0x14004200
662#define I2S_PHYS_ADDR 0x11000000
663#define UART0_PHYS_ADDR 0x11100000
664#define UART1_PHYS_ADDR 0x11200000
665#define UART2_PHYS_ADDR 0x11300000
666#define UART3_PHYS_ADDR 0x11400000
667#define SSI0_PHYS_ADDR 0x11600000
668#define SSI1_PHYS_ADDR 0x11680000
669#define SYS_PHYS_ADDR 0x11900000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400670#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
671#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
672#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000673#endif
674
675/********************************************************************/
676
677#ifdef CONFIG_SOC_AU1500
678#define MEM_PHYS_ADDR 0x14000000
679#define STATIC_MEM_PHYS_ADDR 0x14001000
680#define DMA0_PHYS_ADDR 0x14002000
681#define DMA1_PHYS_ADDR 0x14002100
682#define DMA2_PHYS_ADDR 0x14002200
683#define DMA3_PHYS_ADDR 0x14002300
684#define DMA4_PHYS_ADDR 0x14002400
685#define DMA5_PHYS_ADDR 0x14002500
686#define DMA6_PHYS_ADDR 0x14002600
687#define DMA7_PHYS_ADDR 0x14002700
Pete Popove3ad1c22005-03-01 06:33:16 +0000688#define AC97_PHYS_ADDR 0x10000000
689#define USBH_PHYS_ADDR 0x10100000
690#define USBD_PHYS_ADDR 0x10200000
691#define PCI_PHYS_ADDR 0x14005000
692#define MAC0_PHYS_ADDR 0x11500000
693#define MAC1_PHYS_ADDR 0x11510000
694#define MACEN_PHYS_ADDR 0x11520000
695#define MACDMA0_PHYS_ADDR 0x14004000
696#define MACDMA1_PHYS_ADDR 0x14004200
697#define I2S_PHYS_ADDR 0x11000000
698#define UART0_PHYS_ADDR 0x11100000
699#define UART3_PHYS_ADDR 0x11400000
700#define GPIO2_PHYS_ADDR 0x11700000
701#define SYS_PHYS_ADDR 0x11900000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400702#define PCI_MEM_PHYS_ADDR 0x400000000ULL
703#define PCI_IO_PHYS_ADDR 0x500000000ULL
704#define PCI_CONFIG0_PHYS_ADDR 0x600000000ULL
705#define PCI_CONFIG1_PHYS_ADDR 0x680000000ULL
706#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
707#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
708#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000709#endif
710
711/********************************************************************/
712
713#ifdef CONFIG_SOC_AU1100
714#define MEM_PHYS_ADDR 0x14000000
715#define STATIC_MEM_PHYS_ADDR 0x14001000
716#define DMA0_PHYS_ADDR 0x14002000
717#define DMA1_PHYS_ADDR 0x14002100
718#define DMA2_PHYS_ADDR 0x14002200
719#define DMA3_PHYS_ADDR 0x14002300
720#define DMA4_PHYS_ADDR 0x14002400
721#define DMA5_PHYS_ADDR 0x14002500
722#define DMA6_PHYS_ADDR 0x14002600
723#define DMA7_PHYS_ADDR 0x14002700
Pete Popove3ad1c22005-03-01 06:33:16 +0000724#define SD0_PHYS_ADDR 0x10600000
725#define SD1_PHYS_ADDR 0x10680000
Pete Popove3ad1c22005-03-01 06:33:16 +0000726#define AC97_PHYS_ADDR 0x10000000
727#define USBH_PHYS_ADDR 0x10100000
728#define USBD_PHYS_ADDR 0x10200000
729#define IRDA_PHYS_ADDR 0x10300000
730#define MAC0_PHYS_ADDR 0x10500000
731#define MACEN_PHYS_ADDR 0x10520000
732#define MACDMA0_PHYS_ADDR 0x14004000
733#define MACDMA1_PHYS_ADDR 0x14004200
734#define I2S_PHYS_ADDR 0x11000000
735#define UART0_PHYS_ADDR 0x11100000
736#define UART1_PHYS_ADDR 0x11200000
737#define UART3_PHYS_ADDR 0x11400000
738#define SSI0_PHYS_ADDR 0x11600000
739#define SSI1_PHYS_ADDR 0x11680000
740#define GPIO2_PHYS_ADDR 0x11700000
741#define SYS_PHYS_ADDR 0x11900000
742#define LCD_PHYS_ADDR 0x15000000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400743#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
744#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
745#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000746#endif
747
748/***********************************************************************/
749
750#ifdef CONFIG_SOC_AU1550
751#define MEM_PHYS_ADDR 0x14000000
752#define STATIC_MEM_PHYS_ADDR 0x14001000
Pete Popove3ad1c22005-03-01 06:33:16 +0000753#define USBH_PHYS_ADDR 0x14020000
754#define USBD_PHYS_ADDR 0x10200000
755#define PCI_PHYS_ADDR 0x14005000
756#define MAC0_PHYS_ADDR 0x10500000
757#define MAC1_PHYS_ADDR 0x10510000
758#define MACEN_PHYS_ADDR 0x10520000
759#define MACDMA0_PHYS_ADDR 0x14004000
760#define MACDMA1_PHYS_ADDR 0x14004200
761#define UART0_PHYS_ADDR 0x11100000
762#define UART1_PHYS_ADDR 0x11200000
763#define UART3_PHYS_ADDR 0x11400000
764#define GPIO2_PHYS_ADDR 0x11700000
765#define SYS_PHYS_ADDR 0x11900000
Pete Popove3ad1c22005-03-01 06:33:16 +0000766#define PE_PHYS_ADDR 0x14008000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400767#define PSC0_PHYS_ADDR 0x11A00000
768#define PSC1_PHYS_ADDR 0x11B00000
769#define PSC2_PHYS_ADDR 0x10A00000
770#define PSC3_PHYS_ADDR 0x10B00000
771#define PCI_MEM_PHYS_ADDR 0x400000000ULL
772#define PCI_IO_PHYS_ADDR 0x500000000ULL
773#define PCI_CONFIG0_PHYS_ADDR 0x600000000ULL
774#define PCI_CONFIG1_PHYS_ADDR 0x680000000ULL
775#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
776#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
777#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000778#endif
779
780/***********************************************************************/
781
782#ifdef CONFIG_SOC_AU1200
783#define MEM_PHYS_ADDR 0x14000000
784#define STATIC_MEM_PHYS_ADDR 0x14001000
785#define AES_PHYS_ADDR 0x10300000
786#define CIM_PHYS_ADDR 0x14004000
Pete Popove3ad1c22005-03-01 06:33:16 +0000787#define USBM_PHYS_ADDR 0x14020000
788#define USBH_PHYS_ADDR 0x14020100
789#define UART0_PHYS_ADDR 0x11100000
790#define UART1_PHYS_ADDR 0x11200000
791#define GPIO2_PHYS_ADDR 0x11700000
792#define SYS_PHYS_ADDR 0x11900000
Pete Popove3ad1c22005-03-01 06:33:16 +0000793#define PSC0_PHYS_ADDR 0x11A00000
794#define PSC1_PHYS_ADDR 0x11B00000
Pete Popove3ad1c22005-03-01 06:33:16 +0000795#define SD0_PHYS_ADDR 0x10600000
796#define SD1_PHYS_ADDR 0x10680000
797#define LCD_PHYS_ADDR 0x15000000
798#define SWCNT_PHYS_ADDR 0x1110010C
799#define MAEFE_PHYS_ADDR 0x14012000
800#define MAEBE_PHYS_ADDR 0x14010000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400801#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
802#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
803#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000804#endif
805
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806/* Static Bus Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400807#define MEM_STCFG0 0xB4001000
808#define MEM_STTIME0 0xB4001004
809#define MEM_STADDR0 0xB4001008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400811#define MEM_STCFG1 0xB4001010
812#define MEM_STTIME1 0xB4001014
813#define MEM_STADDR1 0xB4001018
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400815#define MEM_STCFG2 0xB4001020
816#define MEM_STTIME2 0xB4001024
817#define MEM_STADDR2 0xB4001028
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400819#define MEM_STCFG3 0xB4001030
820#define MEM_STTIME3 0xB4001034
821#define MEM_STADDR3 0xB4001038
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
823#if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400824#define MEM_STNDCTL 0xB4001100
825#define MEM_STSTAT 0xB4001104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400827#define MEM_STNAND_CMD 0x0
828#define MEM_STNAND_ADDR 0x4
829#define MEM_STNAND_DATA 0x20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830#endif
831
Manuel Lauss0f0d85b2010-04-13 20:49:14 +0200832
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Manuel Lauss78814462009-10-07 20:15:15 +0200834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835/* Au1000 */
836#ifdef CONFIG_SOC_AU1000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400838#define UART0_ADDR 0xB1100000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400839#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400841#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
842#define USB_HOST_CONFIG 0xB017FFFC
Manuel Lauss78814462009-10-07 20:15:15 +0200843#define FOR_PLATFORM_C_USB_HOST_INT AU1000_USB_HOST_INT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400845#define AU1000_ETH0_BASE 0xB0500000
846#define AU1000_ETH1_BASE 0xB0510000
847#define AU1000_MAC0_ENABLE 0xB0520000
848#define AU1000_MAC1_ENABLE 0xB0520004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +0000850#endif /* CONFIG_SOC_AU1000 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852/* Au1500 */
853#ifdef CONFIG_SOC_AU1500
Pete Popov2d32ffa2005-03-01 07:54:50 +0000854
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400855#define UART0_ADDR 0xB1100000
856#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400858#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
859#define USB_HOST_CONFIG 0xB017fffc
Manuel Lauss78814462009-10-07 20:15:15 +0200860#define FOR_PLATFORM_C_USB_HOST_INT AU1500_USB_HOST_INT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400862#define AU1500_ETH0_BASE 0xB1500000
863#define AU1500_ETH1_BASE 0xB1510000
864#define AU1500_MAC0_ENABLE 0xB1520000
865#define AU1500_MAC1_ENABLE 0xB1520004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +0000867#endif /* CONFIG_SOC_AU1500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
869/* Au1100 */
870#ifdef CONFIG_SOC_AU1100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400872#define UART0_ADDR 0xB1100000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400873#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400875#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
876#define USB_HOST_CONFIG 0xB017FFFC
Manuel Lauss78814462009-10-07 20:15:15 +0200877#define FOR_PLATFORM_C_USB_HOST_INT AU1100_USB_HOST_INT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400879#define AU1100_ETH0_BASE 0xB0500000
880#define AU1100_MAC0_ENABLE 0xB0520000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881#define NUM_ETH_INTERFACES 1
Pete Popove3ad1c22005-03-01 06:33:16 +0000882#endif /* CONFIG_SOC_AU1100 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
884#ifdef CONFIG_SOC_AU1550
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400885#define UART0_ADDR 0xB1100000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400887#define USB_OHCI_BASE 0x14020000 /* phys addr for ioremap */
888#define USB_OHCI_LEN 0x00060000
889#define USB_HOST_CONFIG 0xB4027ffc
Manuel Lauss78814462009-10-07 20:15:15 +0200890#define FOR_PLATFORM_C_USB_HOST_INT AU1550_USB_HOST_INT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400892#define AU1550_ETH0_BASE 0xB0500000
893#define AU1550_ETH1_BASE 0xB0510000
894#define AU1550_MAC0_ENABLE 0xB0520000
895#define AU1550_MAC1_ENABLE 0xB0520004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +0000897#endif /* CONFIG_SOC_AU1550 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Manuel Lauss78814462009-10-07 20:15:15 +0200899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900#ifdef CONFIG_SOC_AU1200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400902#define UART0_ADDR 0xB1100000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400904#define USB_UOC_BASE 0x14020020
905#define USB_UOC_LEN 0x20
906#define USB_OHCI_BASE 0x14020100
907#define USB_OHCI_LEN 0x100
908#define USB_EHCI_BASE 0x14020200
909#define USB_EHCI_LEN 0x100
910#define USB_UDC_BASE 0x14022000
911#define USB_UDC_LEN 0x2000
912#define USB_MSR_BASE 0xB4020000
913#define USB_MSR_MCFG 4
914#define USBMSRMCFG_OMEMEN 0
915#define USBMSRMCFG_OBMEN 1
916#define USBMSRMCFG_EMEMEN 2
917#define USBMSRMCFG_EBMEN 3
918#define USBMSRMCFG_DMEMEN 4
919#define USBMSRMCFG_DBMEN 5
920#define USBMSRMCFG_GMEMEN 6
921#define USBMSRMCFG_OHCCLKEN 16
922#define USBMSRMCFG_EHCCLKEN 17
923#define USBMSRMCFG_UDCCLKEN 18
924#define USBMSRMCFG_PHYPLLEN 19
925#define USBMSRMCFG_RDCOMB 30
926#define USBMSRMCFG_PFEN 31
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927
Manuel Lauss78814462009-10-07 20:15:15 +0200928#define FOR_PLATFORM_C_USB_HOST_INT AU1200_USB_INT
929
Pete Popove3ad1c22005-03-01 06:33:16 +0000930#endif /* CONFIG_SOC_AU1200 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932/* Programmable Counters 0 and 1 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400933#define SYS_BASE 0xB1900000
934#define SYS_COUNTER_CNTRL (SYS_BASE + 0x14)
935# define SYS_CNTRL_E1S (1 << 23)
936# define SYS_CNTRL_T1S (1 << 20)
937# define SYS_CNTRL_M21 (1 << 19)
938# define SYS_CNTRL_M11 (1 << 18)
939# define SYS_CNTRL_M01 (1 << 17)
940# define SYS_CNTRL_C1S (1 << 16)
941# define SYS_CNTRL_BP (1 << 14)
942# define SYS_CNTRL_EN1 (1 << 13)
943# define SYS_CNTRL_BT1 (1 << 12)
944# define SYS_CNTRL_EN0 (1 << 11)
945# define SYS_CNTRL_BT0 (1 << 10)
946# define SYS_CNTRL_E0 (1 << 8)
947# define SYS_CNTRL_E0S (1 << 7)
948# define SYS_CNTRL_32S (1 << 5)
949# define SYS_CNTRL_T0S (1 << 4)
950# define SYS_CNTRL_M20 (1 << 3)
951# define SYS_CNTRL_M10 (1 << 2)
952# define SYS_CNTRL_M00 (1 << 1)
953# define SYS_CNTRL_C0S (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
955/* Programmable Counter 0 Registers */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400956#define SYS_TOYTRIM (SYS_BASE + 0)
957#define SYS_TOYWRITE (SYS_BASE + 4)
958#define SYS_TOYMATCH0 (SYS_BASE + 8)
959#define SYS_TOYMATCH1 (SYS_BASE + 0xC)
960#define SYS_TOYMATCH2 (SYS_BASE + 0x10)
961#define SYS_TOYREAD (SYS_BASE + 0x40)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
963/* Programmable Counter 1 Registers */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400964#define SYS_RTCTRIM (SYS_BASE + 0x44)
965#define SYS_RTCWRITE (SYS_BASE + 0x48)
966#define SYS_RTCMATCH0 (SYS_BASE + 0x4C)
967#define SYS_RTCMATCH1 (SYS_BASE + 0x50)
968#define SYS_RTCMATCH2 (SYS_BASE + 0x54)
969#define SYS_RTCREAD (SYS_BASE + 0x58)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970
971/* I2S Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400972#define I2S_DATA 0xB1000000
973# define I2S_DATA_MASK 0xffffff
974#define I2S_CONFIG 0xB1000004
975# define I2S_CONFIG_XU (1 << 25)
976# define I2S_CONFIG_XO (1 << 24)
977# define I2S_CONFIG_RU (1 << 23)
978# define I2S_CONFIG_RO (1 << 22)
979# define I2S_CONFIG_TR (1 << 21)
980# define I2S_CONFIG_TE (1 << 20)
981# define I2S_CONFIG_TF (1 << 19)
982# define I2S_CONFIG_RR (1 << 18)
983# define I2S_CONFIG_RE (1 << 17)
984# define I2S_CONFIG_RF (1 << 16)
985# define I2S_CONFIG_PD (1 << 11)
986# define I2S_CONFIG_LB (1 << 10)
987# define I2S_CONFIG_IC (1 << 9)
988# define I2S_CONFIG_FM_BIT 7
989# define I2S_CONFIG_FM_MASK (0x3 << I2S_CONFIG_FM_BIT)
990# define I2S_CONFIG_FM_I2S (0x0 << I2S_CONFIG_FM_BIT)
991# define I2S_CONFIG_FM_LJ (0x1 << I2S_CONFIG_FM_BIT)
992# define I2S_CONFIG_FM_RJ (0x2 << I2S_CONFIG_FM_BIT)
993# define I2S_CONFIG_TN (1 << 6)
994# define I2S_CONFIG_RN (1 << 5)
995# define I2S_CONFIG_SZ_BIT 0
996# define I2S_CONFIG_SZ_MASK (0x1F << I2S_CONFIG_SZ_BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400998#define I2S_CONTROL 0xB1000008
999# define I2S_CONTROL_D (1 << 1)
1000# define I2S_CONTROL_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
1002/* USB Host Controller */
Sergei Shtylyovc5c64e22005-11-25 22:08:08 +03001003#ifndef USB_OHCI_LEN
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001004#define USB_OHCI_LEN 0x00100000
Sergei Shtylyovc5c64e22005-11-25 22:08:08 +03001005#endif
1006
1007#ifndef CONFIG_SOC_AU1200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
1009/* USB Device Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001010#define USBD_EP0RD 0xB0200000
1011#define USBD_EP0WR 0xB0200004
1012#define USBD_EP2WR 0xB0200008
1013#define USBD_EP3WR 0xB020000C
1014#define USBD_EP4RD 0xB0200010
1015#define USBD_EP5RD 0xB0200014
1016#define USBD_INTEN 0xB0200018
1017#define USBD_INTSTAT 0xB020001C
1018# define USBDEV_INT_SOF (1 << 12)
1019# define USBDEV_INT_HF_BIT 6
Mariusz Kozlowski25829b02008-05-23 13:04:28 -07001020# define USBDEV_INT_HF_MASK (0x3f << USBDEV_INT_HF_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001021# define USBDEV_INT_CMPLT_BIT 0
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001022# define USBDEV_INT_CMPLT_MASK (0x3f << USBDEV_INT_CMPLT_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001023#define USBD_CONFIG 0xB0200020
1024#define USBD_EP0CS 0xB0200024
1025#define USBD_EP2CS 0xB0200028
1026#define USBD_EP3CS 0xB020002C
1027#define USBD_EP4CS 0xB0200030
1028#define USBD_EP5CS 0xB0200034
1029# define USBDEV_CS_SU (1 << 14)
1030# define USBDEV_CS_NAK (1 << 13)
1031# define USBDEV_CS_ACK (1 << 12)
1032# define USBDEV_CS_BUSY (1 << 11)
1033# define USBDEV_CS_TSIZE_BIT 1
1034# define USBDEV_CS_TSIZE_MASK (0x3ff << USBDEV_CS_TSIZE_BIT)
1035# define USBDEV_CS_STALL (1 << 0)
1036#define USBD_EP0RDSTAT 0xB0200040
1037#define USBD_EP0WRSTAT 0xB0200044
1038#define USBD_EP2WRSTAT 0xB0200048
1039#define USBD_EP3WRSTAT 0xB020004C
1040#define USBD_EP4RDSTAT 0xB0200050
1041#define USBD_EP5RDSTAT 0xB0200054
1042# define USBDEV_FSTAT_FLUSH (1 << 6)
1043# define USBDEV_FSTAT_UF (1 << 5)
1044# define USBDEV_FSTAT_OF (1 << 4)
1045# define USBDEV_FSTAT_FCNT_BIT 0
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001046# define USBDEV_FSTAT_FCNT_MASK (0x0f << USBDEV_FSTAT_FCNT_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001047#define USBD_ENABLE 0xB0200058
1048# define USBDEV_ENABLE (1 << 1)
1049# define USBDEV_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Pete Popove3ad1c22005-03-01 06:33:16 +00001051#endif /* !CONFIG_SOC_AU1200 */
1052
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053/* Ethernet Controllers */
1054
1055/* 4 byte offsets from AU1000_ETH_BASE */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001056#define MAC_CONTROL 0x0
1057# define MAC_RX_ENABLE (1 << 2)
1058# define MAC_TX_ENABLE (1 << 3)
1059# define MAC_DEF_CHECK (1 << 5)
1060# define MAC_SET_BL(X) (((X) & 0x3) << 6)
1061# define MAC_AUTO_PAD (1 << 8)
1062# define MAC_DISABLE_RETRY (1 << 10)
1063# define MAC_DISABLE_BCAST (1 << 11)
1064# define MAC_LATE_COL (1 << 12)
1065# define MAC_HASH_MODE (1 << 13)
1066# define MAC_HASH_ONLY (1 << 15)
1067# define MAC_PASS_ALL (1 << 16)
1068# define MAC_INVERSE_FILTER (1 << 17)
1069# define MAC_PROMISCUOUS (1 << 18)
1070# define MAC_PASS_ALL_MULTI (1 << 19)
1071# define MAC_FULL_DUPLEX (1 << 20)
1072# define MAC_NORMAL_MODE 0
1073# define MAC_INT_LOOPBACK (1 << 21)
1074# define MAC_EXT_LOOPBACK (1 << 22)
1075# define MAC_DISABLE_RX_OWN (1 << 23)
1076# define MAC_BIG_ENDIAN (1 << 30)
1077# define MAC_RX_ALL (1 << 31)
1078#define MAC_ADDRESS_HIGH 0x4
1079#define MAC_ADDRESS_LOW 0x8
1080#define MAC_MCAST_HIGH 0xC
1081#define MAC_MCAST_LOW 0x10
1082#define MAC_MII_CNTRL 0x14
1083# define MAC_MII_BUSY (1 << 0)
1084# define MAC_MII_READ 0
1085# define MAC_MII_WRITE (1 << 1)
1086# define MAC_SET_MII_SELECT_REG(X) (((X) & 0x1f) << 6)
1087# define MAC_SET_MII_SELECT_PHY(X) (((X) & 0x1f) << 11)
1088#define MAC_MII_DATA 0x18
1089#define MAC_FLOW_CNTRL 0x1C
1090# define MAC_FLOW_CNTRL_BUSY (1 << 0)
1091# define MAC_FLOW_CNTRL_ENABLE (1 << 1)
1092# define MAC_PASS_CONTROL (1 << 2)
1093# define MAC_SET_PAUSE(X) (((X) & 0xffff) << 16)
1094#define MAC_VLAN1_TAG 0x20
1095#define MAC_VLAN2_TAG 0x24
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
1097/* Ethernet Controller Enable */
1098
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001099# define MAC_EN_CLOCK_ENABLE (1 << 0)
1100# define MAC_EN_RESET0 (1 << 1)
1101# define MAC_EN_TOSS (0 << 2)
1102# define MAC_EN_CACHEABLE (1 << 3)
1103# define MAC_EN_RESET1 (1 << 4)
1104# define MAC_EN_RESET2 (1 << 5)
1105# define MAC_DMA_RESET (1 << 6)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
1107/* Ethernet Controller DMA Channels */
1108
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001109#define MAC0_TX_DMA_ADDR 0xB4004000
1110#define MAC1_TX_DMA_ADDR 0xB4004200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111/* offsets from MAC_TX_RING_ADDR address */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001112#define MAC_TX_BUFF0_STATUS 0x0
1113# define TX_FRAME_ABORTED (1 << 0)
1114# define TX_JAB_TIMEOUT (1 << 1)
1115# define TX_NO_CARRIER (1 << 2)
1116# define TX_LOSS_CARRIER (1 << 3)
1117# define TX_EXC_DEF (1 << 4)
1118# define TX_LATE_COLL_ABORT (1 << 5)
1119# define TX_EXC_COLL (1 << 6)
1120# define TX_UNDERRUN (1 << 7)
1121# define TX_DEFERRED (1 << 8)
1122# define TX_LATE_COLL (1 << 9)
1123# define TX_COLL_CNT_MASK (0xF << 10)
1124# define TX_PKT_RETRY (1 << 31)
1125#define MAC_TX_BUFF0_ADDR 0x4
1126# define TX_DMA_ENABLE (1 << 0)
1127# define TX_T_DONE (1 << 1)
1128# define TX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3)
1129#define MAC_TX_BUFF0_LEN 0x8
1130#define MAC_TX_BUFF1_STATUS 0x10
1131#define MAC_TX_BUFF1_ADDR 0x14
1132#define MAC_TX_BUFF1_LEN 0x18
1133#define MAC_TX_BUFF2_STATUS 0x20
1134#define MAC_TX_BUFF2_ADDR 0x24
1135#define MAC_TX_BUFF2_LEN 0x28
1136#define MAC_TX_BUFF3_STATUS 0x30
1137#define MAC_TX_BUFF3_ADDR 0x34
1138#define MAC_TX_BUFF3_LEN 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001140#define MAC0_RX_DMA_ADDR 0xB4004100
1141#define MAC1_RX_DMA_ADDR 0xB4004300
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142/* offsets from MAC_RX_RING_ADDR */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001143#define MAC_RX_BUFF0_STATUS 0x0
1144# define RX_FRAME_LEN_MASK 0x3fff
1145# define RX_WDOG_TIMER (1 << 14)
1146# define RX_RUNT (1 << 15)
1147# define RX_OVERLEN (1 << 16)
1148# define RX_COLL (1 << 17)
1149# define RX_ETHER (1 << 18)
1150# define RX_MII_ERROR (1 << 19)
1151# define RX_DRIBBLING (1 << 20)
1152# define RX_CRC_ERROR (1 << 21)
1153# define RX_VLAN1 (1 << 22)
1154# define RX_VLAN2 (1 << 23)
1155# define RX_LEN_ERROR (1 << 24)
1156# define RX_CNTRL_FRAME (1 << 25)
1157# define RX_U_CNTRL_FRAME (1 << 26)
1158# define RX_MCAST_FRAME (1 << 27)
1159# define RX_BCAST_FRAME (1 << 28)
1160# define RX_FILTER_FAIL (1 << 29)
1161# define RX_PACKET_FILTER (1 << 30)
1162# define RX_MISSED_FRAME (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001164# define RX_ERROR (RX_WDOG_TIMER | RX_RUNT | RX_OVERLEN | \
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001165 RX_COLL | RX_MII_ERROR | RX_CRC_ERROR | \
1166 RX_LEN_ERROR | RX_U_CNTRL_FRAME | RX_MISSED_FRAME)
1167#define MAC_RX_BUFF0_ADDR 0x4
1168# define RX_DMA_ENABLE (1 << 0)
1169# define RX_T_DONE (1 << 1)
1170# define RX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3)
1171# define RX_SET_BUFF_ADDR(X) ((X) & 0xffffffc0)
1172#define MAC_RX_BUFF1_STATUS 0x10
1173#define MAC_RX_BUFF1_ADDR 0x14
1174#define MAC_RX_BUFF2_STATUS 0x20
1175#define MAC_RX_BUFF2_ADDR 0x24
1176#define MAC_RX_BUFF3_STATUS 0x30
1177#define MAC_RX_BUFF3_ADDR 0x34
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179#define UART_RX 0 /* Receive buffer */
1180#define UART_TX 4 /* Transmit buffer */
1181#define UART_IER 8 /* Interrupt Enable Register */
1182#define UART_IIR 0xC /* Interrupt ID Register */
1183#define UART_FCR 0x10 /* FIFO Control Register */
1184#define UART_LCR 0x14 /* Line Control Register */
1185#define UART_MCR 0x18 /* Modem Control Register */
1186#define UART_LSR 0x1C /* Line Status Register */
1187#define UART_MSR 0x20 /* Modem Status Register */
1188#define UART_CLK 0x28 /* Baud Rate Clock Divider */
1189#define UART_MOD_CNTRL 0x100 /* Module Control */
1190
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191/* SSIO */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001192#define SSI0_STATUS 0xB1600000
1193# define SSI_STATUS_BF (1 << 4)
1194# define SSI_STATUS_OF (1 << 3)
1195# define SSI_STATUS_UF (1 << 2)
1196# define SSI_STATUS_D (1 << 1)
1197# define SSI_STATUS_B (1 << 0)
1198#define SSI0_INT 0xB1600004
1199# define SSI_INT_OI (1 << 3)
1200# define SSI_INT_UI (1 << 2)
1201# define SSI_INT_DI (1 << 1)
1202#define SSI0_INT_ENABLE 0xB1600008
1203# define SSI_INTE_OIE (1 << 3)
1204# define SSI_INTE_UIE (1 << 2)
1205# define SSI_INTE_DIE (1 << 1)
1206#define SSI0_CONFIG 0xB1600020
1207# define SSI_CONFIG_AO (1 << 24)
1208# define SSI_CONFIG_DO (1 << 23)
1209# define SSI_CONFIG_ALEN_BIT 20
1210# define SSI_CONFIG_ALEN_MASK (0x7 << 20)
1211# define SSI_CONFIG_DLEN_BIT 16
1212# define SSI_CONFIG_DLEN_MASK (0x7 << 16)
1213# define SSI_CONFIG_DD (1 << 11)
1214# define SSI_CONFIG_AD (1 << 10)
1215# define SSI_CONFIG_BM_BIT 8
1216# define SSI_CONFIG_BM_MASK (0x3 << 8)
1217# define SSI_CONFIG_CE (1 << 7)
1218# define SSI_CONFIG_DP (1 << 6)
1219# define SSI_CONFIG_DL (1 << 5)
1220# define SSI_CONFIG_EP (1 << 4)
1221#define SSI0_ADATA 0xB1600024
1222# define SSI_AD_D (1 << 24)
1223# define SSI_AD_ADDR_BIT 16
1224# define SSI_AD_ADDR_MASK (0xff << 16)
1225# define SSI_AD_DATA_BIT 0
1226# define SSI_AD_DATA_MASK (0xfff << 0)
1227#define SSI0_CLKDIV 0xB1600028
1228#define SSI0_CONTROL 0xB1600100
1229# define SSI_CONTROL_CD (1 << 1)
1230# define SSI_CONTROL_E (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
1232/* SSI1 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001233#define SSI1_STATUS 0xB1680000
1234#define SSI1_INT 0xB1680004
1235#define SSI1_INT_ENABLE 0xB1680008
1236#define SSI1_CONFIG 0xB1680020
1237#define SSI1_ADATA 0xB1680024
1238#define SSI1_CLKDIV 0xB1680028
1239#define SSI1_ENABLE 0xB1680100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241/*
1242 * Register content definitions
1243 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001244#define SSI_STATUS_BF (1 << 4)
1245#define SSI_STATUS_OF (1 << 3)
1246#define SSI_STATUS_UF (1 << 2)
1247#define SSI_STATUS_D (1 << 1)
1248#define SSI_STATUS_B (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250/* SSI_INT */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001251#define SSI_INT_OI (1 << 3)
1252#define SSI_INT_UI (1 << 2)
1253#define SSI_INT_DI (1 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254
1255/* SSI_INTEN */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001256#define SSI_INTEN_OIE (1 << 3)
1257#define SSI_INTEN_UIE (1 << 2)
1258#define SSI_INTEN_DIE (1 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001260#define SSI_CONFIG_AO (1 << 24)
1261#define SSI_CONFIG_DO (1 << 23)
1262#define SSI_CONFIG_ALEN (7 << 20)
1263#define SSI_CONFIG_DLEN (15 << 16)
1264#define SSI_CONFIG_DD (1 << 11)
1265#define SSI_CONFIG_AD (1 << 10)
1266#define SSI_CONFIG_BM (3 << 8)
1267#define SSI_CONFIG_CE (1 << 7)
1268#define SSI_CONFIG_DP (1 << 6)
1269#define SSI_CONFIG_DL (1 << 5)
1270#define SSI_CONFIG_EP (1 << 4)
1271#define SSI_CONFIG_ALEN_N(N) ((N-1) << 20)
1272#define SSI_CONFIG_DLEN_N(N) ((N-1) << 16)
1273#define SSI_CONFIG_BM_HI (0 << 8)
1274#define SSI_CONFIG_BM_LO (1 << 8)
1275#define SSI_CONFIG_BM_CY (2 << 8)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001277#define SSI_ADATA_D (1 << 24)
1278#define SSI_ADATA_ADDR (0xFF << 16)
1279#define SSI_ADATA_DATA 0x0FFF
1280#define SSI_ADATA_ADDR_N(N) (N << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001282#define SSI_ENABLE_CD (1 << 1)
1283#define SSI_ENABLE_E (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
1285/* IrDA Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001286#define IRDA_BASE 0xB0300000
1287#define IR_RING_PTR_STATUS (IRDA_BASE + 0x00)
1288#define IR_RING_BASE_ADDR_H (IRDA_BASE + 0x04)
1289#define IR_RING_BASE_ADDR_L (IRDA_BASE + 0x08)
1290#define IR_RING_SIZE (IRDA_BASE + 0x0C)
1291#define IR_RING_PROMPT (IRDA_BASE + 0x10)
1292#define IR_RING_ADDR_CMPR (IRDA_BASE + 0x14)
1293#define IR_INT_CLEAR (IRDA_BASE + 0x18)
1294#define IR_CONFIG_1 (IRDA_BASE + 0x20)
1295# define IR_RX_INVERT_LED (1 << 0)
1296# define IR_TX_INVERT_LED (1 << 1)
1297# define IR_ST (1 << 2)
1298# define IR_SF (1 << 3)
1299# define IR_SIR (1 << 4)
1300# define IR_MIR (1 << 5)
1301# define IR_FIR (1 << 6)
1302# define IR_16CRC (1 << 7)
1303# define IR_TD (1 << 8)
1304# define IR_RX_ALL (1 << 9)
1305# define IR_DMA_ENABLE (1 << 10)
1306# define IR_RX_ENABLE (1 << 11)
1307# define IR_TX_ENABLE (1 << 12)
1308# define IR_LOOPBACK (1 << 14)
1309# define IR_SIR_MODE (IR_SIR | IR_DMA_ENABLE | \
1310 IR_RX_ALL | IR_RX_ENABLE | IR_SF | IR_16CRC)
1311#define IR_SIR_FLAGS (IRDA_BASE + 0x24)
1312#define IR_ENABLE (IRDA_BASE + 0x28)
1313# define IR_RX_STATUS (1 << 9)
1314# define IR_TX_STATUS (1 << 10)
1315#define IR_READ_PHY_CONFIG (IRDA_BASE + 0x2C)
1316#define IR_WRITE_PHY_CONFIG (IRDA_BASE + 0x30)
1317#define IR_MAX_PKT_LEN (IRDA_BASE + 0x34)
1318#define IR_RX_BYTE_CNT (IRDA_BASE + 0x38)
1319#define IR_CONFIG_2 (IRDA_BASE + 0x3C)
1320# define IR_MODE_INV (1 << 0)
1321# define IR_ONE_PIN (1 << 1)
1322#define IR_INTERFACE_CONFIG (IRDA_BASE + 0x40)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323
1324/* GPIO */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001325#define SYS_PINFUNC 0xB190002C
1326# define SYS_PF_USB (1 << 15) /* 2nd USB device/host */
1327# define SYS_PF_U3 (1 << 14) /* GPIO23/U3TXD */
1328# define SYS_PF_U2 (1 << 13) /* GPIO22/U2TXD */
1329# define SYS_PF_U1 (1 << 12) /* GPIO21/U1TXD */
1330# define SYS_PF_SRC (1 << 11) /* GPIO6/SROMCKE */
1331# define SYS_PF_CK5 (1 << 10) /* GPIO3/CLK5 */
1332# define SYS_PF_CK4 (1 << 9) /* GPIO2/CLK4 */
1333# define SYS_PF_IRF (1 << 8) /* GPIO15/IRFIRSEL */
1334# define SYS_PF_UR3 (1 << 7) /* GPIO[14:9]/UART3 */
1335# define SYS_PF_I2D (1 << 6) /* GPIO8/I2SDI */
1336# define SYS_PF_I2S (1 << 5) /* I2S/GPIO[29:31] */
1337# define SYS_PF_NI2 (1 << 4) /* NI2/GPIO[24:28] */
1338# define SYS_PF_U0 (1 << 3) /* U0TXD/GPIO20 */
1339# define SYS_PF_RD (1 << 2) /* IRTXD/GPIO19 */
1340# define SYS_PF_A97 (1 << 1) /* AC97/SSL1 */
1341# define SYS_PF_S0 (1 << 0) /* SSI_0/GPIO[16:18] */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001343/* Au1100 only */
1344# define SYS_PF_PC (1 << 18) /* PCMCIA/GPIO[207:204] */
1345# define SYS_PF_LCD (1 << 17) /* extern lcd/GPIO[203:200] */
1346# define SYS_PF_CS (1 << 16) /* EXTCLK0/32KHz to gpio2 */
1347# define SYS_PF_EX0 (1 << 9) /* GPIO2/clock */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001349/* Au1550 only. Redefines lots of pins */
1350# define SYS_PF_PSC2_MASK (7 << 17)
1351# define SYS_PF_PSC2_AC97 0
1352# define SYS_PF_PSC2_SPI 0
1353# define SYS_PF_PSC2_I2S (1 << 17)
1354# define SYS_PF_PSC2_SMBUS (3 << 17)
1355# define SYS_PF_PSC2_GPIO (7 << 17)
1356# define SYS_PF_PSC3_MASK (7 << 20)
1357# define SYS_PF_PSC3_AC97 0
1358# define SYS_PF_PSC3_SPI 0
1359# define SYS_PF_PSC3_I2S (1 << 20)
1360# define SYS_PF_PSC3_SMBUS (3 << 20)
1361# define SYS_PF_PSC3_GPIO (7 << 20)
1362# define SYS_PF_PSC1_S1 (1 << 1)
1363# define SYS_PF_MUST_BE_SET ((1 << 5) | (1 << 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001365/* Au1200 only */
Pete Popove3ad1c22005-03-01 06:33:16 +00001366#ifdef CONFIG_SOC_AU1200
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001367#define SYS_PINFUNC_DMA (1 << 31)
1368#define SYS_PINFUNC_S0A (1 << 30)
1369#define SYS_PINFUNC_S1A (1 << 29)
1370#define SYS_PINFUNC_LP0 (1 << 28)
1371#define SYS_PINFUNC_LP1 (1 << 27)
1372#define SYS_PINFUNC_LD16 (1 << 26)
1373#define SYS_PINFUNC_LD8 (1 << 25)
1374#define SYS_PINFUNC_LD1 (1 << 24)
1375#define SYS_PINFUNC_LD0 (1 << 23)
1376#define SYS_PINFUNC_P1A (3 << 21)
1377#define SYS_PINFUNC_P1B (1 << 20)
1378#define SYS_PINFUNC_FS3 (1 << 19)
1379#define SYS_PINFUNC_P0A (3 << 17)
1380#define SYS_PINFUNC_CS (1 << 16)
1381#define SYS_PINFUNC_CIM (1 << 15)
1382#define SYS_PINFUNC_P1C (1 << 14)
1383#define SYS_PINFUNC_U1T (1 << 12)
1384#define SYS_PINFUNC_U1R (1 << 11)
1385#define SYS_PINFUNC_EX1 (1 << 10)
1386#define SYS_PINFUNC_EX0 (1 << 9)
1387#define SYS_PINFUNC_U0R (1 << 8)
1388#define SYS_PINFUNC_MC (1 << 7)
1389#define SYS_PINFUNC_S0B (1 << 6)
1390#define SYS_PINFUNC_S0C (1 << 5)
1391#define SYS_PINFUNC_P0B (1 << 4)
1392#define SYS_PINFUNC_U0T (1 << 3)
1393#define SYS_PINFUNC_S1B (1 << 2)
Pete Popove3ad1c22005-03-01 06:33:16 +00001394#endif
1395
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001396#define SYS_TRIOUTRD 0xB1900100
1397#define SYS_TRIOUTCLR 0xB1900100
1398#define SYS_OUTPUTRD 0xB1900108
1399#define SYS_OUTPUTSET 0xB1900108
1400#define SYS_OUTPUTCLR 0xB190010C
1401#define SYS_PINSTATERD 0xB1900110
1402#define SYS_PININPUTEN 0xB1900110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
1404/* GPIO2, Au1500, Au1550 only */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001405#define GPIO2_BASE 0xB1700000
1406#define GPIO2_DIR (GPIO2_BASE + 0)
1407#define GPIO2_OUTPUT (GPIO2_BASE + 8)
1408#define GPIO2_PINSTATE (GPIO2_BASE + 0xC)
1409#define GPIO2_INTENABLE (GPIO2_BASE + 0x10)
1410#define GPIO2_ENABLE (GPIO2_BASE + 0x14)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
1412/* Power Management */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001413#define SYS_SCRATCH0 0xB1900018
1414#define SYS_SCRATCH1 0xB190001C
1415#define SYS_WAKEMSK 0xB1900034
1416#define SYS_ENDIAN 0xB1900038
1417#define SYS_POWERCTRL 0xB190003C
1418#define SYS_WAKESRC 0xB190005C
1419#define SYS_SLPPWR 0xB1900078
1420#define SYS_SLEEP 0xB190007C
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
Manuel Lauss61f9c582008-12-21 09:26:27 +01001422#define SYS_WAKEMSK_D2 (1 << 9)
1423#define SYS_WAKEMSK_M2 (1 << 8)
1424#define SYS_WAKEMSK_GPIO(x) (1 << (x))
1425
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426/* Clock Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001427#define SYS_FREQCTRL0 0xB1900020
1428# define SYS_FC_FRDIV2_BIT 22
1429# define SYS_FC_FRDIV2_MASK (0xff << SYS_FC_FRDIV2_BIT)
1430# define SYS_FC_FE2 (1 << 21)
1431# define SYS_FC_FS2 (1 << 20)
1432# define SYS_FC_FRDIV1_BIT 12
1433# define SYS_FC_FRDIV1_MASK (0xff << SYS_FC_FRDIV1_BIT)
1434# define SYS_FC_FE1 (1 << 11)
1435# define SYS_FC_FS1 (1 << 10)
1436# define SYS_FC_FRDIV0_BIT 2
1437# define SYS_FC_FRDIV0_MASK (0xff << SYS_FC_FRDIV0_BIT)
1438# define SYS_FC_FE0 (1 << 1)
1439# define SYS_FC_FS0 (1 << 0)
1440#define SYS_FREQCTRL1 0xB1900024
1441# define SYS_FC_FRDIV5_BIT 22
1442# define SYS_FC_FRDIV5_MASK (0xff << SYS_FC_FRDIV5_BIT)
1443# define SYS_FC_FE5 (1 << 21)
1444# define SYS_FC_FS5 (1 << 20)
1445# define SYS_FC_FRDIV4_BIT 12
1446# define SYS_FC_FRDIV4_MASK (0xff << SYS_FC_FRDIV4_BIT)
1447# define SYS_FC_FE4 (1 << 11)
1448# define SYS_FC_FS4 (1 << 10)
1449# define SYS_FC_FRDIV3_BIT 2
1450# define SYS_FC_FRDIV3_MASK (0xff << SYS_FC_FRDIV3_BIT)
1451# define SYS_FC_FE3 (1 << 1)
1452# define SYS_FC_FS3 (1 << 0)
1453#define SYS_CLKSRC 0xB1900028
1454# define SYS_CS_ME1_BIT 27
1455# define SYS_CS_ME1_MASK (0x7 << SYS_CS_ME1_BIT)
1456# define SYS_CS_DE1 (1 << 26)
1457# define SYS_CS_CE1 (1 << 25)
1458# define SYS_CS_ME0_BIT 22
1459# define SYS_CS_ME0_MASK (0x7 << SYS_CS_ME0_BIT)
1460# define SYS_CS_DE0 (1 << 21)
1461# define SYS_CS_CE0 (1 << 20)
1462# define SYS_CS_MI2_BIT 17
1463# define SYS_CS_MI2_MASK (0x7 << SYS_CS_MI2_BIT)
1464# define SYS_CS_DI2 (1 << 16)
1465# define SYS_CS_CI2 (1 << 15)
Pete Popov3b495f22005-04-04 01:06:19 +00001466#ifdef CONFIG_SOC_AU1100
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001467# define SYS_CS_ML_BIT 7
1468# define SYS_CS_ML_MASK (0x7 << SYS_CS_ML_BIT)
1469# define SYS_CS_DL (1 << 6)
1470# define SYS_CS_CL (1 << 5)
Pete Popov3b495f22005-04-04 01:06:19 +00001471#else
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001472# define SYS_CS_MUH_BIT 12
1473# define SYS_CS_MUH_MASK (0x7 << SYS_CS_MUH_BIT)
1474# define SYS_CS_DUH (1 << 11)
1475# define SYS_CS_CUH (1 << 10)
1476# define SYS_CS_MUD_BIT 7
1477# define SYS_CS_MUD_MASK (0x7 << SYS_CS_MUD_BIT)
1478# define SYS_CS_DUD (1 << 6)
1479# define SYS_CS_CUD (1 << 5)
Pete Popov3b495f22005-04-04 01:06:19 +00001480#endif
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001481# define SYS_CS_MIR_BIT 2
1482# define SYS_CS_MIR_MASK (0x7 << SYS_CS_MIR_BIT)
1483# define SYS_CS_DIR (1 << 1)
1484# define SYS_CS_CIR (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001486# define SYS_CS_MUX_AUX 0x1
1487# define SYS_CS_MUX_FQ0 0x2
1488# define SYS_CS_MUX_FQ1 0x3
1489# define SYS_CS_MUX_FQ2 0x4
1490# define SYS_CS_MUX_FQ3 0x5
1491# define SYS_CS_MUX_FQ4 0x6
1492# define SYS_CS_MUX_FQ5 0x7
1493#define SYS_CPUPLL 0xB1900060
1494#define SYS_AUXPLL 0xB1900064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
1496/* AC97 Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001497#define AC97C_CONFIG 0xB0000000
1498# define AC97C_RECV_SLOTS_BIT 13
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001499# define AC97C_RECV_SLOTS_MASK (0x3ff << AC97C_RECV_SLOTS_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001500# define AC97C_XMIT_SLOTS_BIT 3
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001501# define AC97C_XMIT_SLOTS_MASK (0x3ff << AC97C_XMIT_SLOTS_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001502# define AC97C_SG (1 << 2)
1503# define AC97C_SYNC (1 << 1)
1504# define AC97C_RESET (1 << 0)
1505#define AC97C_STATUS 0xB0000004
1506# define AC97C_XU (1 << 11)
1507# define AC97C_XO (1 << 10)
1508# define AC97C_RU (1 << 9)
1509# define AC97C_RO (1 << 8)
1510# define AC97C_READY (1 << 7)
1511# define AC97C_CP (1 << 6)
1512# define AC97C_TR (1 << 5)
1513# define AC97C_TE (1 << 4)
1514# define AC97C_TF (1 << 3)
1515# define AC97C_RR (1 << 2)
1516# define AC97C_RE (1 << 1)
1517# define AC97C_RF (1 << 0)
1518#define AC97C_DATA 0xB0000008
1519#define AC97C_CMD 0xB000000C
1520# define AC97C_WD_BIT 16
1521# define AC97C_READ (1 << 7)
1522# define AC97C_INDEX_MASK 0x7f
1523#define AC97C_CNTRL 0xB0000010
1524# define AC97C_RS (1 << 1)
1525# define AC97C_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
1527/* Secure Digital (SD) Controller */
1528#define SD0_XMIT_FIFO 0xB0600000
1529#define SD0_RECV_FIFO 0xB0600004
1530#define SD1_XMIT_FIFO 0xB0680000
1531#define SD1_RECV_FIFO 0xB0680004
1532
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001533#if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534/* Au1500 PCI Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001535#define Au1500_CFG_BASE 0xB4005000 /* virtual, KSEG1 addr */
1536#define Au1500_PCI_CMEM (Au1500_CFG_BASE + 0)
1537#define Au1500_PCI_CFG (Au1500_CFG_BASE + 4)
1538# define PCI_ERROR ((1 << 22) | (1 << 23) | (1 << 24) | \
1539 (1 << 25) | (1 << 26) | (1 << 27))
1540#define Au1500_PCI_B2BMASK_CCH (Au1500_CFG_BASE + 8)
1541#define Au1500_PCI_B2B0_VID (Au1500_CFG_BASE + 0xC)
1542#define Au1500_PCI_B2B1_ID (Au1500_CFG_BASE + 0x10)
1543#define Au1500_PCI_MWMASK_DEV (Au1500_CFG_BASE + 0x14)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544#define Au1500_PCI_MWBASE_REV_CCL (Au1500_CFG_BASE + 0x18)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001545#define Au1500_PCI_ERR_ADDR (Au1500_CFG_BASE + 0x1C)
1546#define Au1500_PCI_SPEC_INTACK (Au1500_CFG_BASE + 0x20)
1547#define Au1500_PCI_ID (Au1500_CFG_BASE + 0x100)
1548#define Au1500_PCI_STATCMD (Au1500_CFG_BASE + 0x104)
1549#define Au1500_PCI_CLASSREV (Au1500_CFG_BASE + 0x108)
1550#define Au1500_PCI_HDRTYPE (Au1500_CFG_BASE + 0x10C)
1551#define Au1500_PCI_MBAR (Au1500_CFG_BASE + 0x110)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001553#define Au1500_PCI_HDR 0xB4005100 /* virtual, KSEG1 addr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001555/*
1556 * All of our structures, like PCI resource, have 32-bit members.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 * Drivers are expected to do an ioremap on the PCI MEM resource, but it's
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001558 * hard to store 0x4 0000 0000 in a 32-bit type. We require a small patch
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 * to __ioremap to check for addresses between (u32)Au1500_PCI_MEM_START and
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001560 * (u32)Au1500_PCI_MEM_END and change those to the full 36-bit PCI MEM
1561 * addresses. For PCI I/O, it's simpler because we get to do the ioremap
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 * ourselves and then adjust the device's resources.
1563 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001564#define Au1500_EXT_CFG 0x600000000ULL
1565#define Au1500_EXT_CFG_TYPE1 0x680000000ULL
1566#define Au1500_PCI_IO_START 0x500000000ULL
1567#define Au1500_PCI_IO_END 0x5000FFFFFULL
1568#define Au1500_PCI_MEM_START 0x440000000ULL
1569#define Au1500_PCI_MEM_END 0x44FFFFFFFULL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
Sergei Shtylyovdd99d962007-12-10 20:28:51 +03001571#define PCI_IO_START 0x00001000
1572#define PCI_IO_END 0x000FFFFF
1573#define PCI_MEM_START 0x40000000
1574#define PCI_MEM_END 0x4FFFFFFF
1575
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001576#define PCI_FIRST_DEVFN (0 << 3)
1577#define PCI_LAST_DEVFN (19 << 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001579#define IOPORT_RESOURCE_START 0x00001000 /* skip legacy probing */
1580#define IOPORT_RESOURCE_END 0xffffffff
1581#define IOMEM_RESOURCE_START 0x10000000
pascal@pabr.org60ec6572010-01-03 13:39:12 +01001582#define IOMEM_RESOURCE_END 0xfffffffffULL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
Pete Popove3ad1c22005-03-01 06:33:16 +00001584#else /* Au1000 and Au1100 and Au1200 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001586/* Don't allow any legacy ports probing */
1587#define IOPORT_RESOURCE_START 0x10000000
1588#define IOPORT_RESOURCE_END 0xffffffff
1589#define IOMEM_RESOURCE_START 0x10000000
pascal@pabr.org60ec6572010-01-03 13:39:12 +01001590#define IOMEM_RESOURCE_END 0xfffffffffULL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001592#define PCI_IO_START 0
1593#define PCI_IO_END 0
1594#define PCI_MEM_START 0
1595#define PCI_MEM_END 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596#define PCI_FIRST_DEVFN 0
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001597#define PCI_LAST_DEVFN 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
1599#endif
1600
Pete Popove3ad1c22005-03-01 06:33:16 +00001601#endif