blob: a0ebd9ecf243b9f73fc0bd990b178359706881b0 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad37689012016-01-07 10:13:03 -08004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070033#include "ixgbe.h"
Auke Kok9a799d72007-09-15 14:07:45 -070034#include "ixgbe_phy.h"
35
36#define IXGBE_82598_MAX_TX_QUEUES 32
37#define IXGBE_82598_MAX_RX_QUEUES 64
38#define IXGBE_82598_RAR_ENTRIES 16
Christopher Leech2c5645c2008-08-26 04:27:02 -070039#define IXGBE_82598_MC_TBL_SIZE 128
40#define IXGBE_82598_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000041#define IXGBE_82598_RX_PB_SIZE 512
Auke Kok9a799d72007-09-15 14:07:45 -070042
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000043static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000044 ixgbe_link_speed speed,
45 bool autoneg_wait_to_complete);
Donald Skidmorec4900be2008-11-20 21:11:42 -080046static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
Jacob Kellere7cf7452014-04-09 06:03:10 +000047 u8 *eeprom_data);
Auke Kok9a799d72007-09-15 14:07:45 -070048
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070049/**
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000050 * ixgbe_set_pcie_completion_timeout - set pci-e completion timeout
51 * @hw: pointer to the HW structure
52 *
53 * The defaults for 82598 should be in the range of 50us to 50ms,
54 * however the hardware default for these parts is 500us to 1ms which is less
55 * than the 10ms recommended by the pci-e spec. To address this we need to
56 * increase the value to either 10ms to 250ms for capability version 1 config,
57 * or 16ms to 55ms for version 2.
58 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +000059static void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000060{
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000061 u32 gcr = IXGBE_READ_REG(hw, IXGBE_GCR);
62 u16 pcie_devctl2;
63
Mark Rustad14438462014-02-28 15:48:57 -080064 if (ixgbe_removed(hw->hw_addr))
65 return;
66
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000067 /* only take action if timeout value is defaulted to 0 */
68 if (gcr & IXGBE_GCR_CMPL_TMOUT_MASK)
69 goto out;
70
71 /*
72 * if capababilities version is type 1 we can write the
73 * timeout of 10ms to 250ms through the GCR register
74 */
75 if (!(gcr & IXGBE_GCR_CAP_VER2)) {
76 gcr |= IXGBE_GCR_CMPL_TMOUT_10ms;
77 goto out;
78 }
79
80 /*
81 * for version 2 capabilities we need to write the config space
82 * directly in order to set the completion timeout value for
83 * 16ms to 55ms
84 */
Mark Rustad14438462014-02-28 15:48:57 -080085 pcie_devctl2 = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_DEVICE_CONTROL2);
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000086 pcie_devctl2 |= IXGBE_PCI_DEVICE_CONTROL2_16ms;
Jacob Kellered192312014-02-22 01:23:53 +000087 ixgbe_write_pci_cfg_word(hw, IXGBE_PCI_DEVICE_CONTROL2, pcie_devctl2);
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000088out:
89 /* disable completion timeout resend */
90 gcr &= ~IXGBE_GCR_CMPL_TMOUT_RESEND;
91 IXGBE_WRITE_REG(hw, IXGBE_GCR, gcr);
92}
93
Auke Kok9a799d72007-09-15 14:07:45 -070094static s32 ixgbe_get_invariants_82598(struct ixgbe_hw *hw)
95{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070096 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz03cfa202009-03-19 01:23:29 +000097
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070098 /* Call PHY identify routine to get the phy type */
99 ixgbe_identify_phy_generic(hw);
Auke Kok3957d632007-10-31 15:22:10 -0700100
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000101 mac->mcft_size = IXGBE_82598_MC_TBL_SIZE;
102 mac->vft_size = IXGBE_82598_VFT_TBL_SIZE;
103 mac->num_rar_entries = IXGBE_82598_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +0000104 mac->rx_pb_size = IXGBE_82598_RX_PB_SIZE;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000105 mac->max_rx_queues = IXGBE_82598_MAX_RX_QUEUES;
106 mac->max_tx_queues = IXGBE_82598_MAX_TX_QUEUES;
Emil Tantilov71161302012-03-22 03:00:29 +0000107 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000108
109 return 0;
110}
111
112/**
113 * ixgbe_init_phy_ops_82598 - PHY/SFP specific init
114 * @hw: pointer to hardware structure
115 *
116 * Initialize any function pointers that were not able to be
117 * set during get_invariants because the PHY/SFP type was
118 * not known. Perform the SFP init if necessary.
119 *
120 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000121static s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000122{
123 struct ixgbe_mac_info *mac = &hw->mac;
124 struct ixgbe_phy_info *phy = &hw->phy;
Mark Rustade90dd262014-07-22 06:51:08 +0000125 s32 ret_val;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000126 u16 list_offset, data_offset;
127
128 /* Identify the PHY */
129 phy->ops.identify(hw);
130
131 /* Overwrite the link function pointers if copper PHY */
132 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
133 mac->ops.setup_link = &ixgbe_setup_copper_link_82598;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000134 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800135 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000136 }
137
138 switch (hw->phy.type) {
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700139 case ixgbe_phy_tn:
Emil Tantilov9dda1732011-03-05 01:28:07 +0000140 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700141 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700142 break;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800143 case ixgbe_phy_nl:
144 phy->ops.reset = &ixgbe_reset_phy_nl;
145
146 /* Call SFP+ identify routine to get the SFP+ module type */
147 ret_val = phy->ops.identify_sfp(hw);
Mark Rustade90dd262014-07-22 06:51:08 +0000148 if (ret_val)
149 return ret_val;
150 if (hw->phy.sfp_type == ixgbe_sfp_type_unknown)
151 return IXGBE_ERR_SFP_NOT_SUPPORTED;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800152
153 /* Check to see if SFP+ module is supported */
154 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000155 &list_offset,
156 &data_offset);
Mark Rustade90dd262014-07-22 06:51:08 +0000157 if (ret_val)
158 return IXGBE_ERR_SFP_NOT_SUPPORTED;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800159 break;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700160 default:
161 break;
Auke Kok3957d632007-10-31 15:22:10 -0700162 }
163
Mark Rustade90dd262014-07-22 06:51:08 +0000164 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700165}
166
167/**
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000168 * ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx
169 * @hw: pointer to hardware structure
170 *
171 * Starts the hardware using the generic start_hw function.
Jeff Kirsher887012e2015-03-13 14:04:35 -0700172 * Disables relaxed ordering for archs other than SPARC
173 * Then set pcie completion timeout
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000174 *
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000175 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000176static s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000177{
Mark Rustade90dd262014-07-22 06:51:08 +0000178 s32 ret_val;
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000179
180 ret_val = ixgbe_start_hw_generic(hw);
Mark Rustade90dd262014-07-22 06:51:08 +0000181 if (ret_val)
182 return ret_val;
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000183
Mark Rustade90dd262014-07-22 06:51:08 +0000184 /* set the completion timeout for interface */
185 ixgbe_set_pcie_completion_timeout(hw);
186
187 return 0;
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000188}
189
190/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700191 * ixgbe_get_link_capabilities_82598 - Determines link capabilities
Auke Kok9a799d72007-09-15 14:07:45 -0700192 * @hw: pointer to hardware structure
193 * @speed: pointer to link speed
194 * @autoneg: boolean auto-negotiation value
195 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700196 * Determines the link capabilities by reading the AUTOC register.
Auke Kok9a799d72007-09-15 14:07:45 -0700197 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700198static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000199 ixgbe_link_speed *speed,
200 bool *autoneg)
Auke Kok9a799d72007-09-15 14:07:45 -0700201{
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000202 u32 autoc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700203
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800204 /*
205 * Determine link capabilities based on the stored value of AUTOC,
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000206 * which represents EEPROM defaults. If AUTOC value has not been
207 * stored, use the current register value.
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800208 */
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000209 if (hw->mac.orig_link_settings_stored)
210 autoc = hw->mac.orig_autoc;
211 else
212 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
213
214 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
Auke Kok9a799d72007-09-15 14:07:45 -0700215 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
216 *speed = IXGBE_LINK_SPEED_1GB_FULL;
217 *autoneg = false;
218 break;
219
220 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
221 *speed = IXGBE_LINK_SPEED_10GB_FULL;
222 *autoneg = false;
223 break;
224
225 case IXGBE_AUTOC_LMS_1G_AN:
226 *speed = IXGBE_LINK_SPEED_1GB_FULL;
227 *autoneg = true;
228 break;
229
230 case IXGBE_AUTOC_LMS_KX4_AN:
231 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
232 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000233 if (autoc & IXGBE_AUTOC_KX4_SUPP)
Auke Kok9a799d72007-09-15 14:07:45 -0700234 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000235 if (autoc & IXGBE_AUTOC_KX_SUPP)
Auke Kok9a799d72007-09-15 14:07:45 -0700236 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
237 *autoneg = true;
238 break;
239
240 default:
Mark Rustade90dd262014-07-22 06:51:08 +0000241 return IXGBE_ERR_LINK_SETUP;
Auke Kok9a799d72007-09-15 14:07:45 -0700242 }
243
Mark Rustade90dd262014-07-22 06:51:08 +0000244 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700245}
246
247/**
Auke Kok9a799d72007-09-15 14:07:45 -0700248 * ixgbe_get_media_type_82598 - Determines media type
249 * @hw: pointer to hardware structure
250 *
251 * Returns the media type (fiber, copper, backplane)
252 **/
253static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw)
254{
Emil Tantilov037c6d02011-02-25 07:49:39 +0000255 /* Detect if there is a copper PHY attached. */
256 switch (hw->phy.type) {
257 case ixgbe_phy_cu_unknown:
258 case ixgbe_phy_tn:
Mark Rustade90dd262014-07-22 06:51:08 +0000259 return ixgbe_media_type_copper;
260
Emil Tantilov037c6d02011-02-25 07:49:39 +0000261 default:
262 break;
263 }
264
Auke Kok9a799d72007-09-15 14:07:45 -0700265 /* Media type for I82598 is based on device ID */
266 switch (hw->device_id) {
Don Skidmore1e336d02009-01-26 20:57:51 -0800267 case IXGBE_DEV_ID_82598:
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800268 case IXGBE_DEV_ID_82598_BX:
Emil Tantilov037c6d02011-02-25 07:49:39 +0000269 /* Default device ID is mezzanine card KX/KX4 */
Mark Rustade90dd262014-07-22 06:51:08 +0000270 return ixgbe_media_type_backplane;
271
Auke Kok9a799d72007-09-15 14:07:45 -0700272 case IXGBE_DEV_ID_82598AF_DUAL_PORT:
273 case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
Donald Skidmorec4900be2008-11-20 21:11:42 -0800274 case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
275 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -0700276 case IXGBE_DEV_ID_82598EB_XF_LR:
Donald Skidmorec4900be2008-11-20 21:11:42 -0800277 case IXGBE_DEV_ID_82598EB_SFP_LOM:
Mark Rustade90dd262014-07-22 06:51:08 +0000278 return ixgbe_media_type_fiber;
279
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000280 case IXGBE_DEV_ID_82598EB_CX4:
281 case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
Mark Rustade90dd262014-07-22 06:51:08 +0000282 return ixgbe_media_type_cx4;
283
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700284 case IXGBE_DEV_ID_82598AT:
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +0000285 case IXGBE_DEV_ID_82598AT2:
Mark Rustade90dd262014-07-22 06:51:08 +0000286 return ixgbe_media_type_copper;
287
Auke Kok9a799d72007-09-15 14:07:45 -0700288 default:
Mark Rustade90dd262014-07-22 06:51:08 +0000289 return ixgbe_media_type_unknown;
Auke Kok9a799d72007-09-15 14:07:45 -0700290 }
Auke Kok9a799d72007-09-15 14:07:45 -0700291}
292
293/**
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800294 * ixgbe_fc_enable_82598 - Enable flow control
295 * @hw: pointer to hardware structure
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800296 *
297 * Enable flow control according to the current settings.
298 **/
Alexander Duyck041441d2012-04-19 17:48:48 +0000299static s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800300{
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800301 u32 fctrl_reg;
302 u32 rmcs_reg;
303 u32 reg;
Alexander Duyck041441d2012-04-19 17:48:48 +0000304 u32 fcrtl, fcrth;
Don Skidmorea626e842010-02-11 04:13:49 +0000305 u32 link_speed = 0;
Alexander Duyck041441d2012-04-19 17:48:48 +0000306 int i;
Don Skidmorea626e842010-02-11 04:13:49 +0000307 bool link_up;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800308
Jacob Kellere5776622014-04-05 02:35:52 +0000309 /* Validate the water mark configuration */
Mark Rustade90dd262014-07-22 06:51:08 +0000310 if (!hw->fc.pause_time)
311 return IXGBE_ERR_INVALID_LINK_SETTINGS;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000312
Jacob Kellere5776622014-04-05 02:35:52 +0000313 /* Low water mark of zero causes XOFF floods */
314 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
315 if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
316 hw->fc.high_water[i]) {
317 if (!hw->fc.low_water[i] ||
318 hw->fc.low_water[i] >= hw->fc.high_water[i]) {
319 hw_dbg(hw, "Invalid water mark configuration\n");
Mark Rustade90dd262014-07-22 06:51:08 +0000320 return IXGBE_ERR_INVALID_LINK_SETTINGS;
Jacob Kellere5776622014-04-05 02:35:52 +0000321 }
322 }
323 }
324
Don Skidmorea626e842010-02-11 04:13:49 +0000325 /*
326 * On 82598 having Rx FC on causes resets while doing 1G
327 * so if it's on turn it off once we know link_speed. For
328 * more details see 82598 Specification update.
329 */
330 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
331 if (link_up && link_speed == IXGBE_LINK_SPEED_1GB_FULL) {
332 switch (hw->fc.requested_mode) {
333 case ixgbe_fc_full:
334 hw->fc.requested_mode = ixgbe_fc_tx_pause;
335 break;
336 case ixgbe_fc_rx_pause:
337 hw->fc.requested_mode = ixgbe_fc_none;
338 break;
339 default:
340 /* no change */
341 break;
342 }
343 }
344
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000345 /* Negotiate the fc mode to use */
Don Skidmore29165002016-09-27 14:31:12 -0400346 hw->mac.ops.fc_autoneg(hw);
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000347
348 /* Disable any previous flow control settings */
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800349 fctrl_reg = IXGBE_READ_REG(hw, IXGBE_FCTRL);
350 fctrl_reg &= ~(IXGBE_FCTRL_RFCE | IXGBE_FCTRL_RPFCE);
351
352 rmcs_reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
353 rmcs_reg &= ~(IXGBE_RMCS_TFCE_PRIORITY | IXGBE_RMCS_TFCE_802_3X);
354
355 /*
356 * The possible values of fc.current_mode are:
357 * 0: Flow control is completely disabled
358 * 1: Rx flow control is enabled (we can receive pause frames,
359 * but not send pause frames).
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000360 * 2: Tx flow control is enabled (we can send pause frames but
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800361 * we do not support receiving pause frames).
362 * 3: Both Rx and Tx flow control (symmetric) are enabled.
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000363 * other: Invalid.
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800364 */
365 switch (hw->fc.current_mode) {
366 case ixgbe_fc_none:
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000367 /*
368 * Flow control is disabled by software override or autoneg.
369 * The code below will actually disable it in the HW.
370 */
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800371 break;
372 case ixgbe_fc_rx_pause:
373 /*
374 * Rx Flow control is enabled and Tx Flow control is
375 * disabled by software override. Since there really
376 * isn't a way to advertise that we are capable of RX
377 * Pause ONLY, we will advertise that we support both
378 * symmetric and asymmetric Rx PAUSE. Later, we will
379 * disable the adapter's ability to send PAUSE frames.
380 */
381 fctrl_reg |= IXGBE_FCTRL_RFCE;
382 break;
383 case ixgbe_fc_tx_pause:
384 /*
385 * Tx Flow control is enabled, and Rx Flow control is
386 * disabled by software override.
387 */
388 rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
389 break;
390 case ixgbe_fc_full:
391 /* Flow control (both Rx and Tx) is enabled by SW override. */
392 fctrl_reg |= IXGBE_FCTRL_RFCE;
393 rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
394 break;
395 default:
396 hw_dbg(hw, "Flow control param set incorrectly\n");
Mark Rustade90dd262014-07-22 06:51:08 +0000397 return IXGBE_ERR_CONFIG;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800398 }
399
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000400 /* Set 802.3x based flow control settings. */
PJ Waskiewicz2132d382009-04-09 22:26:21 +0000401 fctrl_reg |= IXGBE_FCTRL_DPF;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800402 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl_reg);
403 IXGBE_WRITE_REG(hw, IXGBE_RMCS, rmcs_reg);
404
405 /* Set up and enable Rx high/low water mark thresholds, enable XON. */
Alexander Duyck041441d2012-04-19 17:48:48 +0000406 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
407 if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
408 hw->fc.high_water[i]) {
Jacob Kellere5776622014-04-05 02:35:52 +0000409 fcrtl = (hw->fc.low_water[i] << 10) | IXGBE_FCRTL_XONE;
Alexander Duyck041441d2012-04-19 17:48:48 +0000410 fcrth = (hw->fc.high_water[i] << 10) | IXGBE_FCRTH_FCEN;
411 IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), fcrtl);
412 IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), fcrth);
413 } else {
414 IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), 0);
415 IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), 0);
416 }
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000417
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800418 }
419
420 /* Configure pause time (2 TCs per register) */
Alexander Duyck041441d2012-04-19 17:48:48 +0000421 reg = hw->fc.pause_time * 0x00010001;
422 for (i = 0; i < (MAX_TRAFFIC_CLASS / 2); i++)
423 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800424
Alexander Duyck041441d2012-04-19 17:48:48 +0000425 /* Configure flow control refresh threshold value */
426 IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800427
Mark Rustade90dd262014-07-22 06:51:08 +0000428 return 0;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800429}
430
431/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000432 * ixgbe_start_mac_link_82598 - Configures MAC link settings
Auke Kok9a799d72007-09-15 14:07:45 -0700433 * @hw: pointer to hardware structure
Tony Nguyen5ba643c2017-12-04 11:28:30 -0800434 * @autoneg_wait_to_complete: true when waiting for completion is needed
Auke Kok9a799d72007-09-15 14:07:45 -0700435 *
436 * Configures link settings based on values in the ixgbe_hw struct.
437 * Restarts the link. Performs autonegotiation if needed.
438 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000439static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000440 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700441{
442 u32 autoc_reg;
443 u32 links_reg;
444 u32 i;
445 s32 status = 0;
446
Auke Kok9a799d72007-09-15 14:07:45 -0700447 /* Restart link */
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800448 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Auke Kok9a799d72007-09-15 14:07:45 -0700449 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
450 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
451
452 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000453 if (autoneg_wait_to_complete) {
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800454 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
455 IXGBE_AUTOC_LMS_KX4_AN ||
456 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
457 IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
Auke Kok9a799d72007-09-15 14:07:45 -0700458 links_reg = 0; /* Just in case Autoneg time = 0 */
459 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
460 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
461 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
462 break;
463 msleep(100);
464 }
465 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
466 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700467 hw_dbg(hw, "Autonegotiation did not complete.\n");
Auke Kok9a799d72007-09-15 14:07:45 -0700468 }
469 }
470 }
471
Auke Kok9a799d72007-09-15 14:07:45 -0700472 /* Add delay to filter out noises during initial link setup */
473 msleep(50);
474
475 return status;
476}
477
478/**
Mallikarjuna R Chilakala734e9792009-12-15 11:57:20 +0000479 * ixgbe_validate_link_ready - Function looks for phy link
480 * @hw: pointer to hardware structure
481 *
482 * Function indicates success when phy link is available. If phy is not ready
483 * within 5 seconds of MAC indicating link, the function returns error.
484 **/
485static s32 ixgbe_validate_link_ready(struct ixgbe_hw *hw)
486{
487 u32 timeout;
488 u16 an_reg;
489
490 if (hw->device_id != IXGBE_DEV_ID_82598AT2)
491 return 0;
492
493 for (timeout = 0;
494 timeout < IXGBE_VALIDATE_LINK_READY_TIMEOUT; timeout++) {
495 hw->phy.ops.read_reg(hw, MDIO_STAT1, MDIO_MMD_AN, &an_reg);
496
497 if ((an_reg & MDIO_AN_STAT1_COMPLETE) &&
498 (an_reg & MDIO_STAT1_LSTATUS))
499 break;
500
501 msleep(100);
502 }
503
504 if (timeout == IXGBE_VALIDATE_LINK_READY_TIMEOUT) {
505 hw_dbg(hw, "Link was indicated but link is down\n");
506 return IXGBE_ERR_LINK_SETUP;
507 }
508
509 return 0;
510}
511
512/**
Auke Kok9a799d72007-09-15 14:07:45 -0700513 * ixgbe_check_mac_link_82598 - Get link/speed status
514 * @hw: pointer to hardware structure
515 * @speed: pointer to link speed
516 * @link_up: true is link is up, false otherwise
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700517 * @link_up_wait_to_complete: bool used to wait for link up or not
Auke Kok9a799d72007-09-15 14:07:45 -0700518 *
519 * Reads the links register to determine if link is up and the current speed
520 **/
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700521static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000522 ixgbe_link_speed *speed, bool *link_up,
523 bool link_up_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700524{
525 u32 links_reg;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700526 u32 i;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800527 u16 link_reg, adapt_comp_reg;
528
529 /*
530 * SERDES PHY requires us to read link status from register 0xC79F.
531 * Bit 0 set indicates link is up/ready; clear indicates link down.
532 * 0xC00C is read to check that the XAUI lanes are active. Bit 0
533 * clear indicates active; set indicates inactive.
534 */
535 if (hw->phy.type == ixgbe_phy_nl) {
Ben Hutchings6b73e102009-04-29 08:08:58 +0000536 hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg);
537 hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg);
538 hw->phy.ops.read_reg(hw, 0xC00C, MDIO_MMD_PMAPMD,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000539 &adapt_comp_reg);
Donald Skidmorec4900be2008-11-20 21:11:42 -0800540 if (link_up_wait_to_complete) {
541 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
542 if ((link_reg & 1) &&
543 ((adapt_comp_reg & 1) == 0)) {
544 *link_up = true;
545 break;
546 } else {
547 *link_up = false;
548 }
549 msleep(100);
550 hw->phy.ops.read_reg(hw, 0xC79F,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000551 MDIO_MMD_PMAPMD,
552 &link_reg);
Donald Skidmorec4900be2008-11-20 21:11:42 -0800553 hw->phy.ops.read_reg(hw, 0xC00C,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000554 MDIO_MMD_PMAPMD,
555 &adapt_comp_reg);
Donald Skidmorec4900be2008-11-20 21:11:42 -0800556 }
557 } else {
558 if ((link_reg & 1) && ((adapt_comp_reg & 1) == 0))
559 *link_up = true;
560 else
561 *link_up = false;
562 }
563
Joe Perches23677ce2012-02-09 11:17:23 +0000564 if (!*link_up)
Mark Rustade90dd262014-07-22 06:51:08 +0000565 return 0;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800566 }
Auke Kok9a799d72007-09-15 14:07:45 -0700567
568 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700569 if (link_up_wait_to_complete) {
570 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
571 if (links_reg & IXGBE_LINKS_UP) {
572 *link_up = true;
573 break;
574 } else {
575 *link_up = false;
576 }
577 msleep(100);
578 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
579 }
580 } else {
581 if (links_reg & IXGBE_LINKS_UP)
582 *link_up = true;
583 else
584 *link_up = false;
585 }
Auke Kok9a799d72007-09-15 14:07:45 -0700586
587 if (links_reg & IXGBE_LINKS_SPEED)
588 *speed = IXGBE_LINK_SPEED_10GB_FULL;
589 else
590 *speed = IXGBE_LINK_SPEED_1GB_FULL;
591
Joe Perches23677ce2012-02-09 11:17:23 +0000592 if ((hw->device_id == IXGBE_DEV_ID_82598AT2) && *link_up &&
Mallikarjuna R Chilakala734e9792009-12-15 11:57:20 +0000593 (ixgbe_validate_link_ready(hw) != 0))
594 *link_up = false;
595
Auke Kok9a799d72007-09-15 14:07:45 -0700596 return 0;
597}
598
599/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000600 * ixgbe_setup_mac_link_82598 - Set MAC link speed
Auke Kok9a799d72007-09-15 14:07:45 -0700601 * @hw: pointer to hardware structure
602 * @speed: new link speed
Emil Tantilov037c6d02011-02-25 07:49:39 +0000603 * @autoneg_wait_to_complete: true when waiting for completion is needed
Auke Kok9a799d72007-09-15 14:07:45 -0700604 *
605 * Set the link speed in the AUTOC register and restarts link.
606 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000607static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000608 ixgbe_link_speed speed,
609 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700610{
Josh Hayfd0326f2012-12-15 03:28:30 +0000611 bool autoneg = false;
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800612 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
613 u32 curr_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
614 u32 autoc = curr_autoc;
615 u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
Auke Kok9a799d72007-09-15 14:07:45 -0700616
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800617 /* Check to see if speed passed in is supported. */
618 ixgbe_get_link_capabilities_82598(hw, &link_capabilities, &autoneg);
619 speed &= link_capabilities;
620
621 if (speed == IXGBE_LINK_SPEED_UNKNOWN)
Mark Rustade90dd262014-07-22 06:51:08 +0000622 return IXGBE_ERR_LINK_SETUP;
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800623
624 /* Set KX4/KX support according to speed requested */
625 else if (link_mode == IXGBE_AUTOC_LMS_KX4_AN ||
Jacob Kellere7cf7452014-04-09 06:03:10 +0000626 link_mode == IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800627 autoc &= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK;
628 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
629 autoc |= IXGBE_AUTOC_KX4_SUPP;
630 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
631 autoc |= IXGBE_AUTOC_KX_SUPP;
632 if (autoc != curr_autoc)
633 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
Auke Kok9a799d72007-09-15 14:07:45 -0700634 }
635
Mark Rustade90dd262014-07-22 06:51:08 +0000636 /* Setup and restart the link based on the new values in
637 * ixgbe_hw This will write the AUTOC register based on the new
638 * stored values
639 */
640 return ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
Auke Kok9a799d72007-09-15 14:07:45 -0700641}
642
643
644/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000645 * ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field
Auke Kok9a799d72007-09-15 14:07:45 -0700646 * @hw: pointer to hardware structure
647 * @speed: new link speed
Auke Kok9a799d72007-09-15 14:07:45 -0700648 * @autoneg_wait_to_complete: true if waiting is needed to complete
649 *
650 * Sets the link speed in the AUTOC register in the MAC and restarts link.
651 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000652static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000653 ixgbe_link_speed speed,
654 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700655{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700656 s32 status;
Auke Kok9a799d72007-09-15 14:07:45 -0700657
658 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +0000659 status = hw->phy.ops.setup_link_speed(hw, speed,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000660 autoneg_wait_to_complete);
Auke Kok3957d632007-10-31 15:22:10 -0700661 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000662 ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
Auke Kok9a799d72007-09-15 14:07:45 -0700663
664 return status;
665}
666
667/**
668 * ixgbe_reset_hw_82598 - Performs hardware reset
669 * @hw: pointer to hardware structure
670 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700671 * Resets the hardware by resetting the transmit and receive units, masks and
Auke Kok9a799d72007-09-15 14:07:45 -0700672 * clears all interrupts, performing a PHY reset, and performing a link (MAC)
673 * reset.
674 **/
675static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw)
676{
Mark Rustade90dd262014-07-22 06:51:08 +0000677 s32 status;
Don Skidmore8ca783a2009-05-26 20:40:47 -0700678 s32 phy_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700679 u32 ctrl;
680 u32 gheccr;
681 u32 i;
682 u32 autoc;
683 u8 analog_val;
684
685 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000686 status = hw->mac.ops.stop_adapter(hw);
Mark Rustade90dd262014-07-22 06:51:08 +0000687 if (status)
688 return status;
Auke Kok9a799d72007-09-15 14:07:45 -0700689
690 /*
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700691 * Power up the Atlas Tx lanes if they are currently powered down.
692 * Atlas Tx lanes are powered down for MAC loopback tests, but
Auke Kok9a799d72007-09-15 14:07:45 -0700693 * they are not automatically restored on reset.
694 */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700695 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700696 if (analog_val & IXGBE_ATLAS_PDN_TX_REG_EN) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700697 /* Enable Tx Atlas so packets can be transmitted again */
698 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000699 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700700 analog_val &= ~IXGBE_ATLAS_PDN_TX_REG_EN;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700701 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000702 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700703
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700704 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000705 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700706 analog_val &= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700707 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000708 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700709
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700710 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000711 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700712 analog_val &= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700713 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000714 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700715
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700716 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000717 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700718 analog_val &= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700719 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000720 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700721 }
722
723 /* Reset PHY */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000724 if (hw->phy.reset_disable == false) {
725 /* PHY ops must be identified and initialized prior to reset */
726
727 /* Init PHY and function pointers, perform SFP setup */
Don Skidmore8ca783a2009-05-26 20:40:47 -0700728 phy_status = hw->phy.ops.init(hw);
729 if (phy_status == IXGBE_ERR_SFP_NOT_SUPPORTED)
Mark Rustade90dd262014-07-22 06:51:08 +0000730 return phy_status;
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000731 if (phy_status == IXGBE_ERR_SFP_NOT_PRESENT)
732 goto mac_reset_top;
Don Skidmore8ca783a2009-05-26 20:40:47 -0700733
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700734 hw->phy.ops.reset(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000735 }
Auke Kok9a799d72007-09-15 14:07:45 -0700736
Emil Tantilova4297dc2011-02-14 08:45:13 +0000737mac_reset_top:
Auke Kok9a799d72007-09-15 14:07:45 -0700738 /*
739 * Issue global reset to the MAC. This needs to be a SW reset.
740 * If link reset is used, it might reset the MAC when mng is using it
741 */
Alexander Duyck8132b542011-07-15 07:29:44 +0000742 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL) | IXGBE_CTRL_RST;
743 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
Auke Kok9a799d72007-09-15 14:07:45 -0700744 IXGBE_WRITE_FLUSH(hw);
Mark Rustadefff2e02015-10-27 13:23:14 -0700745 usleep_range(1000, 1200);
Auke Kok9a799d72007-09-15 14:07:45 -0700746
747 /* Poll for reset bit to self-clear indicating reset is complete */
748 for (i = 0; i < 10; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -0700749 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
750 if (!(ctrl & IXGBE_CTRL_RST))
751 break;
Mark Rustadefff2e02015-10-27 13:23:14 -0700752 udelay(1);
Auke Kok9a799d72007-09-15 14:07:45 -0700753 }
754 if (ctrl & IXGBE_CTRL_RST) {
755 status = IXGBE_ERR_RESET_FAILED;
756 hw_dbg(hw, "Reset polling failed to complete.\n");
757 }
758
Alexander Duyck8132b542011-07-15 07:29:44 +0000759 msleep(50);
760
Emil Tantilova4297dc2011-02-14 08:45:13 +0000761 /*
762 * Double resets are required for recovery from certain error
763 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +0000764 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +0000765 */
766 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
767 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +0000768 goto mac_reset_top;
769 }
770
Auke Kok9a799d72007-09-15 14:07:45 -0700771 gheccr = IXGBE_READ_REG(hw, IXGBE_GHECCR);
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700772 gheccr &= ~(BIT(21) | BIT(18) | BIT(9) | BIT(6));
Auke Kok9a799d72007-09-15 14:07:45 -0700773 IXGBE_WRITE_REG(hw, IXGBE_GHECCR, gheccr);
774
775 /*
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800776 * Store the original AUTOC value if it has not been
777 * stored off yet. Otherwise restore the stored original
778 * AUTOC value since the reset operation sets back to deaults.
Auke Kok9a799d72007-09-15 14:07:45 -0700779 */
780 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800781 if (hw->mac.orig_link_settings_stored == false) {
782 hw->mac.orig_autoc = autoc;
783 hw->mac.orig_link_settings_stored = true;
784 } else if (autoc != hw->mac.orig_autoc) {
785 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
Auke Kok9a799d72007-09-15 14:07:45 -0700786 }
787
Emil Tantilov278675d2011-02-19 08:43:49 +0000788 /* Store the permanent mac address */
789 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
790
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +0000791 /*
792 * Store MAC address from RAR0, clear receive address registers, and
793 * clear the multicast table
794 */
795 hw->mac.ops.init_rx_addrs(hw);
796
Don Skidmore8ca783a2009-05-26 20:40:47 -0700797 if (phy_status)
798 status = phy_status;
799
Auke Kok9a799d72007-09-15 14:07:45 -0700800 return status;
801}
802
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700803/**
804 * ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address
805 * @hw: pointer to hardware struct
806 * @rar: receive address register index to associate with a VMDq index
807 * @vmdq: VMDq set index
808 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800809static s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700810{
811 u32 rar_high;
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000812 u32 rar_entries = hw->mac.num_rar_entries;
813
814 /* Make sure we are using a valid rar index range */
815 if (rar >= rar_entries) {
816 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
817 return IXGBE_ERR_INVALID_ARGUMENT;
818 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700819
820 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
821 rar_high &= ~IXGBE_RAH_VIND_MASK;
822 rar_high |= ((vmdq << IXGBE_RAH_VIND_SHIFT) & IXGBE_RAH_VIND_MASK);
823 IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
824 return 0;
825}
826
827/**
828 * ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address
829 * @hw: pointer to hardware struct
830 * @rar: receive address register index to associate with a VMDq index
831 * @vmdq: VMDq clear index (not used in 82598, but elsewhere)
832 **/
833static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
834{
835 u32 rar_high;
836 u32 rar_entries = hw->mac.num_rar_entries;
837
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000838
839 /* Make sure we are using a valid rar index range */
840 if (rar >= rar_entries) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700841 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000842 return IXGBE_ERR_INVALID_ARGUMENT;
843 }
844
845 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
846 if (rar_high & IXGBE_RAH_VIND_MASK) {
847 rar_high &= ~IXGBE_RAH_VIND_MASK;
848 IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700849 }
850
851 return 0;
852}
853
854/**
855 * ixgbe_set_vfta_82598 - Set VLAN filter table
856 * @hw: pointer to hardware structure
857 * @vlan: VLAN id to write to VLAN filter
858 * @vind: VMDq output index that maps queue to VLAN id in VFTA
859 * @vlan_on: boolean flag to turn on/off VLAN in VFTA
Alexander Duyckb6488b62015-11-02 17:10:01 -0800860 * @vlvf_bypass: boolean flag - unused
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700861 *
862 * Turn on/off specified VLAN in the VLAN filter table.
863 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800864static s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan, u32 vind,
Alexander Duyckb6488b62015-11-02 17:10:01 -0800865 bool vlan_on, bool vlvf_bypass)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700866{
867 u32 regindex;
868 u32 bitindex;
869 u32 bits;
870 u32 vftabyte;
871
872 if (vlan > 4095)
873 return IXGBE_ERR_PARAM;
874
875 /* Determine 32-bit word position in array */
876 regindex = (vlan >> 5) & 0x7F; /* upper seven bits */
877
878 /* Determine the location of the (VMD) queue index */
879 vftabyte = ((vlan >> 3) & 0x03); /* bits (4:3) indicating byte array */
880 bitindex = (vlan & 0x7) << 2; /* lower 3 bits indicate nibble */
881
882 /* Set the nibble for VMD queue index */
883 bits = IXGBE_READ_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex));
884 bits &= (~(0x0F << bitindex));
885 bits |= (vind << bitindex);
886 IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex), bits);
887
888 /* Determine the location of the bit for this VLAN id */
889 bitindex = vlan & 0x1F; /* lower five bits */
890
891 bits = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex));
892 if (vlan_on)
893 /* Turn on this VLAN id */
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700894 bits |= BIT(bitindex);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700895 else
896 /* Turn off this VLAN id */
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700897 bits &= ~BIT(bitindex);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700898 IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), bits);
899
900 return 0;
901}
902
903/**
904 * ixgbe_clear_vfta_82598 - Clear VLAN filter table
905 * @hw: pointer to hardware structure
906 *
907 * Clears the VLAN filer table, and the VMDq index associated with the filter
908 **/
909static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw)
910{
911 u32 offset;
912 u32 vlanbyte;
913
914 for (offset = 0; offset < hw->mac.vft_size; offset++)
915 IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
916
917 for (vlanbyte = 0; vlanbyte < 4; vlanbyte++)
918 for (offset = 0; offset < hw->mac.vft_size; offset++)
919 IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vlanbyte, offset),
Jacob Kellere7cf7452014-04-09 06:03:10 +0000920 0);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700921
922 return 0;
923}
924
925/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700926 * ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register
927 * @hw: pointer to hardware structure
928 * @reg: analog register to read
929 * @val: read value
930 *
931 * Performs read operation to Atlas analog register specified.
932 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800933static s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700934{
935 u32 atlas_ctl;
936
937 IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000938 IXGBE_ATLASCTL_WRITE_CMD | (reg << 8));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700939 IXGBE_WRITE_FLUSH(hw);
940 udelay(10);
941 atlas_ctl = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
942 *val = (u8)atlas_ctl;
943
944 return 0;
945}
946
947/**
948 * ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register
949 * @hw: pointer to hardware structure
950 * @reg: atlas register to write
951 * @val: value to write
952 *
953 * Performs write operation to Atlas analog register specified.
954 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800955static s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700956{
957 u32 atlas_ctl;
958
959 atlas_ctl = (reg << 8) | val;
960 IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, atlas_ctl);
961 IXGBE_WRITE_FLUSH(hw);
962 udelay(10);
963
964 return 0;
965}
966
967/**
Emil Tantilov07ce8702012-12-19 07:14:17 +0000968 * ixgbe_read_i2c_phy_82598 - Reads 8 bit word over I2C interface.
Donald Skidmorec4900be2008-11-20 21:11:42 -0800969 * @hw: pointer to hardware structure
Emil Tantilov07ce8702012-12-19 07:14:17 +0000970 * @dev_addr: address to read from
971 * @byte_offset: byte offset to read from dev_addr
Donald Skidmorec4900be2008-11-20 21:11:42 -0800972 * @eeprom_data: value read
973 *
Emil Tantilov07ce8702012-12-19 07:14:17 +0000974 * Performs 8 byte read operation to SFP module's data over I2C interface.
Donald Skidmorec4900be2008-11-20 21:11:42 -0800975 **/
Emil Tantilov07ce8702012-12-19 07:14:17 +0000976static s32 ixgbe_read_i2c_phy_82598(struct ixgbe_hw *hw, u8 dev_addr,
977 u8 byte_offset, u8 *eeprom_data)
Donald Skidmorec4900be2008-11-20 21:11:42 -0800978{
979 s32 status = 0;
980 u16 sfp_addr = 0;
981 u16 sfp_data = 0;
982 u16 sfp_stat = 0;
Emil Tantilov3dcc2f412013-05-29 06:23:05 +0000983 u16 gssr;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800984 u32 i;
985
Emil Tantilov3dcc2f412013-05-29 06:23:05 +0000986 if (IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_LAN_ID_1)
987 gssr = IXGBE_GSSR_PHY1_SM;
988 else
989 gssr = IXGBE_GSSR_PHY0_SM;
990
991 if (hw->mac.ops.acquire_swfw_sync(hw, gssr) != 0)
992 return IXGBE_ERR_SWFW_SYNC;
993
Donald Skidmorec4900be2008-11-20 21:11:42 -0800994 if (hw->phy.type == ixgbe_phy_nl) {
995 /*
996 * phy SDA/SCL registers are at addresses 0xC30A to
997 * 0xC30D. These registers are used to talk to the SFP+
998 * module's EEPROM through the SDA/SCL (I2C) interface.
999 */
Emil Tantilov07ce8702012-12-19 07:14:17 +00001000 sfp_addr = (dev_addr << 8) + byte_offset;
Donald Skidmorec4900be2008-11-20 21:11:42 -08001001 sfp_addr = (sfp_addr | IXGBE_I2C_EEPROM_READ_MASK);
Emil Tantilov3dcc2f412013-05-29 06:23:05 +00001002 hw->phy.ops.write_reg_mdi(hw,
1003 IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR,
1004 MDIO_MMD_PMAPMD,
1005 sfp_addr);
Donald Skidmorec4900be2008-11-20 21:11:42 -08001006
1007 /* Poll status */
1008 for (i = 0; i < 100; i++) {
Emil Tantilov3dcc2f412013-05-29 06:23:05 +00001009 hw->phy.ops.read_reg_mdi(hw,
1010 IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT,
1011 MDIO_MMD_PMAPMD,
1012 &sfp_stat);
Donald Skidmorec4900be2008-11-20 21:11:42 -08001013 sfp_stat = sfp_stat & IXGBE_I2C_EEPROM_STATUS_MASK;
1014 if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS)
1015 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001016 usleep_range(10000, 20000);
Donald Skidmorec4900be2008-11-20 21:11:42 -08001017 }
1018
1019 if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_PASS) {
1020 hw_dbg(hw, "EEPROM read did not pass.\n");
1021 status = IXGBE_ERR_SFP_NOT_PRESENT;
1022 goto out;
1023 }
1024
1025 /* Read data */
Emil Tantilov3dcc2f412013-05-29 06:23:05 +00001026 hw->phy.ops.read_reg_mdi(hw, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA,
1027 MDIO_MMD_PMAPMD, &sfp_data);
Donald Skidmorec4900be2008-11-20 21:11:42 -08001028
1029 *eeprom_data = (u8)(sfp_data >> 8);
1030 } else {
1031 status = IXGBE_ERR_PHY;
Donald Skidmorec4900be2008-11-20 21:11:42 -08001032 }
1033
1034out:
Emil Tantilov3dcc2f412013-05-29 06:23:05 +00001035 hw->mac.ops.release_swfw_sync(hw, gssr);
Donald Skidmorec4900be2008-11-20 21:11:42 -08001036 return status;
1037}
1038
1039/**
Emil Tantilov07ce8702012-12-19 07:14:17 +00001040 * ixgbe_read_i2c_eeprom_82598 - Reads 8 bit word over I2C interface.
1041 * @hw: pointer to hardware structure
1042 * @byte_offset: EEPROM byte offset to read
1043 * @eeprom_data: value read
1044 *
1045 * Performs 8 byte read operation to SFP module's EEPROM over I2C interface.
1046 **/
1047static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
1048 u8 *eeprom_data)
1049{
1050 return ixgbe_read_i2c_phy_82598(hw, IXGBE_I2C_EEPROM_DEV_ADDR,
1051 byte_offset, eeprom_data);
1052}
1053
1054/**
1055 * ixgbe_read_i2c_sff8472_82598 - Reads 8 bit word over I2C interface.
1056 * @hw: pointer to hardware structure
1057 * @byte_offset: byte offset at address 0xA2
Tony Nguyen5ba643c2017-12-04 11:28:30 -08001058 * @sff8472_data: value read
Emil Tantilov07ce8702012-12-19 07:14:17 +00001059 *
1060 * Performs 8 byte read operation to SFP module's SFF-8472 data over I2C
1061 **/
1062static s32 ixgbe_read_i2c_sff8472_82598(struct ixgbe_hw *hw, u8 byte_offset,
1063 u8 *sff8472_data)
1064{
1065 return ixgbe_read_i2c_phy_82598(hw, IXGBE_I2C_EEPROM_DEV_ADDR2,
1066 byte_offset, sff8472_data);
1067}
1068
1069/**
Emil Tantilovc9130182011-03-16 01:55:55 +00001070 * ixgbe_set_lan_id_multi_port_pcie_82598 - Set LAN id for PCIe multiple
1071 * port devices.
1072 * @hw: pointer to the HW structure
1073 *
1074 * Calls common function and corrects issue with some single port devices
1075 * that enable LAN1 but not LAN0.
1076 **/
1077static void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw *hw)
1078{
1079 struct ixgbe_bus_info *bus = &hw->bus;
1080 u16 pci_gen = 0;
1081 u16 pci_ctrl2 = 0;
1082
1083 ixgbe_set_lan_id_multi_port_pcie(hw);
1084
1085 /* check if LAN0 is disabled */
1086 hw->eeprom.ops.read(hw, IXGBE_PCIE_GENERAL_PTR, &pci_gen);
1087 if ((pci_gen != 0) && (pci_gen != 0xFFFF)) {
1088
1089 hw->eeprom.ops.read(hw, pci_gen + IXGBE_PCIE_CTRL2, &pci_ctrl2);
1090
1091 /* if LAN0 is completely disabled force function to 0 */
1092 if ((pci_ctrl2 & IXGBE_PCIE_CTRL2_LAN_DISABLE) &&
1093 !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DISABLE_SELECT) &&
1094 !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DUMMY_ENABLE)) {
1095
1096 bus->func = 0;
1097 }
1098 }
1099}
1100
John Fastabend80605c652011-05-02 12:34:10 +00001101/**
Jacob Keller44834702014-02-22 01:23:51 +00001102 * ixgbe_set_rxpba_82598 - Initialize RX packet buffer
John Fastabend80605c652011-05-02 12:34:10 +00001103 * @hw: pointer to hardware structure
Jacob Keller44834702014-02-22 01:23:51 +00001104 * @num_pb: number of packet buffers to allocate
1105 * @headroom: reserve n KB of headroom
1106 * @strategy: packet buffer allocation strategy
1107 **/
1108static void ixgbe_set_rxpba_82598(struct ixgbe_hw *hw, int num_pb,
1109 u32 headroom, int strategy)
John Fastabend80605c652011-05-02 12:34:10 +00001110{
1111 u32 rxpktsize = IXGBE_RXPBSIZE_64KB;
1112 u8 i = 0;
1113
1114 if (!num_pb)
1115 return;
1116
1117 /* Setup Rx packet buffer sizes */
1118 switch (strategy) {
1119 case PBA_STRATEGY_WEIGHTED:
1120 /* Setup the first four at 80KB */
1121 rxpktsize = IXGBE_RXPBSIZE_80KB;
1122 for (; i < 4; i++)
1123 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
1124 /* Setup the last four at 48KB...don't re-init i */
1125 rxpktsize = IXGBE_RXPBSIZE_48KB;
1126 /* Fall Through */
1127 case PBA_STRATEGY_EQUAL:
1128 default:
1129 /* Divide the remaining Rx packet buffer evenly among the TCs */
1130 for (; i < IXGBE_MAX_PACKET_BUFFERS; i++)
1131 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
1132 break;
1133 }
1134
1135 /* Setup Tx packet buffer sizes */
1136 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++)
1137 IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), IXGBE_TXPBSIZE_40KB);
John Fastabend80605c652011-05-02 12:34:10 +00001138}
1139
Mark Rustad37689012016-01-07 10:13:03 -08001140static const struct ixgbe_mac_operations mac_ops_82598 = {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001141 .init_hw = &ixgbe_init_hw_generic,
1142 .reset_hw = &ixgbe_reset_hw_82598,
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +00001143 .start_hw = &ixgbe_start_hw_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001144 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
Auke Kok9a799d72007-09-15 14:07:45 -07001145 .get_media_type = &ixgbe_get_media_type_82598,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001146 .enable_rx_dma = &ixgbe_enable_rx_dma_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001147 .get_mac_addr = &ixgbe_get_mac_addr_generic,
1148 .stop_adapter = &ixgbe_stop_adapter_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001149 .get_bus_info = &ixgbe_get_bus_info_generic,
Emil Tantilovc9130182011-03-16 01:55:55 +00001150 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001151 .read_analog_reg8 = &ixgbe_read_analog_reg8_82598,
1152 .write_analog_reg8 = &ixgbe_write_analog_reg8_82598,
Auke Kok3957d632007-10-31 15:22:10 -07001153 .setup_link = &ixgbe_setup_mac_link_82598,
John Fastabend80605c652011-05-02 12:34:10 +00001154 .set_rxpba = &ixgbe_set_rxpba_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001155 .check_link = &ixgbe_check_mac_link_82598,
1156 .get_link_capabilities = &ixgbe_get_link_capabilities_82598,
1157 .led_on = &ixgbe_led_on_generic,
1158 .led_off = &ixgbe_led_off_generic,
Don Skidmore805cedd2016-10-20 21:42:00 -04001159 .init_led_link_act = ixgbe_init_led_link_act_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00001160 .blink_led_start = &ixgbe_blink_led_start_generic,
1161 .blink_led_stop = &ixgbe_blink_led_stop_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001162 .set_rar = &ixgbe_set_rar_generic,
1163 .clear_rar = &ixgbe_clear_rar_generic,
1164 .set_vmdq = &ixgbe_set_vmdq_82598,
1165 .clear_vmdq = &ixgbe_clear_vmdq_82598,
1166 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001167 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
1168 .enable_mc = &ixgbe_enable_mc_generic,
1169 .disable_mc = &ixgbe_disable_mc_generic,
1170 .clear_vfta = &ixgbe_clear_vfta_82598,
1171 .set_vfta = &ixgbe_set_vfta_82598,
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00001172 .fc_enable = &ixgbe_fc_enable_82598,
Mark Rustadafdc71e2016-01-25 16:32:10 -08001173 .setup_fc = ixgbe_setup_fc_generic,
Don Skidmore29165002016-09-27 14:31:12 -04001174 .fc_autoneg = ixgbe_fc_autoneg,
Emil Tantilov9612de92011-05-07 07:40:20 +00001175 .set_fw_drv_ver = NULL,
Don Skidmore5e655102011-02-25 01:58:04 +00001176 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
1177 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmoredbd15b82016-03-09 16:45:00 -05001178 .init_swfw_sync = NULL,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00001179 .get_thermal_sensor_data = NULL,
1180 .init_thermal_sensor_thresh = NULL,
Don Skidmore429d6a32014-02-27 20:32:41 -08001181 .prot_autoc_read = &prot_autoc_read_generic,
1182 .prot_autoc_write = &prot_autoc_write_generic,
Don Skidmore1f9ac572015-03-13 13:54:30 -07001183 .enable_rx = &ixgbe_enable_rx_generic,
1184 .disable_rx = &ixgbe_disable_rx_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001185};
1186
Mark Rustad37689012016-01-07 10:13:03 -08001187static const struct ixgbe_eeprom_operations eeprom_ops_82598 = {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001188 .init_params = &ixgbe_init_eeprom_params_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001189 .read = &ixgbe_read_eerd_generic,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00001190 .write = &ixgbe_write_eeprom_generic,
1191 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00001192 .read_buffer = &ixgbe_read_eerd_buffer_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08001193 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001194 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
1195 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
1196};
1197
Mark Rustad37689012016-01-07 10:13:03 -08001198static const struct ixgbe_phy_operations phy_ops_82598 = {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001199 .identify = &ixgbe_identify_phy_generic,
Don Skidmore8f583322013-07-27 06:25:38 +00001200 .identify_sfp = &ixgbe_identify_module_generic,
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001201 .init = &ixgbe_init_phy_ops_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001202 .reset = &ixgbe_reset_phy_generic,
1203 .read_reg = &ixgbe_read_phy_reg_generic,
1204 .write_reg = &ixgbe_write_phy_reg_generic,
Emil Tantilov3dcc2f412013-05-29 06:23:05 +00001205 .read_reg_mdi = &ixgbe_read_phy_reg_mdi,
1206 .write_reg_mdi = &ixgbe_write_phy_reg_mdi,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001207 .setup_link = &ixgbe_setup_phy_link_generic,
1208 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00001209 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_82598,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001210 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_82598,
Don Skidmore961fac82015-06-09 16:09:47 -07001211 .check_overtemp = &ixgbe_tn_check_overtemp,
Auke Kok9a799d72007-09-15 14:07:45 -07001212};
1213
Mark Rustad37689012016-01-07 10:13:03 -08001214const struct ixgbe_info ixgbe_82598_info = {
Auke Kok9a799d72007-09-15 14:07:45 -07001215 .mac = ixgbe_mac_82598EB,
1216 .get_invariants = &ixgbe_get_invariants_82598,
1217 .mac_ops = &mac_ops_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001218 .eeprom_ops = &eeprom_ops_82598,
1219 .phy_ops = &phy_ops_82598,
Don Skidmore9a900ec2015-06-09 17:15:01 -07001220 .mvals = ixgbe_mvals_8259X,
Auke Kok9a799d72007-09-15 14:07:45 -07001221};