blob: a567cbf8c5b465edf3aff52d0454886e3d0239c7 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2016 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +020032
Yuval Mintz05fafbf2016-08-19 09:33:31 +030033#ifndef _COMMON_HSI_H
34#define _COMMON_HSI_H
35#include <linux/types.h>
36#include <asm/byteorder.h>
37#include <linux/bitops.h>
38#include <linux/slab.h>
39
40/* dma_addr_t manip */
Yuval Mintzf1ff8662016-08-23 07:19:50 +030041#define DMA_LO_LE(x) cpu_to_le32(lower_32_bits(x))
42#define DMA_HI_LE(x) cpu_to_le32(upper_32_bits(x))
43#define DMA_REGPAIR_LE(x, val) do { \
44 (x).hi = DMA_HI_LE((val)); \
45 (x).lo = DMA_LO_LE((val)); \
46 } while (0)
Yuval Mintz05fafbf2016-08-19 09:33:31 +030047
48#define HILO_GEN(hi, lo, type) ((((type)(hi)) << 32) + (lo))
Yuval Mintzf1ff8662016-08-23 07:19:50 +030049#define HILO_64(hi, lo) HILO_GEN((le32_to_cpu(hi)), (le32_to_cpu(lo)), u64)
Yuval Mintz05fafbf2016-08-19 09:33:31 +030050#define HILO_64_REGPAIR(regpair) (HILO_64(regpair.hi, regpair.lo))
Yuval Mintzf1ff8662016-08-23 07:19:50 +030051#define HILO_DMA_REGPAIR(regpair) ((dma_addr_t)HILO_64_REGPAIR(regpair))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020052
53#ifndef __COMMON_HSI__
54#define __COMMON_HSI__
55
Tomer Tayar76a9a362015-12-07 06:25:57 -050056
Yuval Mintzfc48b7a2016-02-15 13:22:35 -050057#define X_FINAL_CLEANUP_AGG_INT 1
Yuval Mintz05fafbf2016-08-19 09:33:31 +030058
59#define EVENT_RING_PAGE_SIZE_BYTES 4096
60
Yuval Mintz7a9b6b82016-06-03 14:35:33 +030061#define NUM_OF_GLOBAL_QUEUES 128
Yuval Mintz05fafbf2016-08-19 09:33:31 +030062#define COMMON_QUEUE_ENTRY_MAX_BYTE_SIZE 64
63
64#define ISCSI_CDU_TASK_SEG_TYPE 0
Arun Easi1e128c82017-02-15 06:28:22 -080065#define FCOE_CDU_TASK_SEG_TYPE 0
Yuval Mintz05fafbf2016-08-19 09:33:31 +030066#define RDMA_CDU_TASK_SEG_TYPE 1
67
68#define FW_ASSERT_GENERAL_ATTN_IDX 32
69
70#define MAX_PINNED_CCFC 32
Yuval Mintzfc48b7a2016-02-15 13:22:35 -050071
Yuval Mintz351a4ded2016-06-02 10:23:29 +030072/* Queue Zone sizes in bytes */
73#define TSTORM_QZONE_SIZE 8
Yuval Mintz05fafbf2016-08-19 09:33:31 +030074#define MSTORM_QZONE_SIZE 16
Yuval Mintz351a4ded2016-06-02 10:23:29 +030075#define USTORM_QZONE_SIZE 8
76#define XSTORM_QZONE_SIZE 8
77#define YSTORM_QZONE_SIZE 0
78#define PSTORM_QZONE_SIZE 0
79
Yuval Mintz05fafbf2016-08-19 09:33:31 +030080#define MSTORM_VF_ZONE_DEFAULT_SIZE_LOG 7
81#define ETH_MAX_NUM_RX_QUEUES_PER_VF_DEFAULT 16
82#define ETH_MAX_NUM_RX_QUEUES_PER_VF_DOUBLE 48
83#define ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD 112
84
85/********************************/
86/* CORE (LIGHT L2) FW CONSTANTS */
87/********************************/
88
89#define CORE_LL2_MAX_RAMROD_PER_CON 8
90#define CORE_LL2_TX_BD_PAGE_SIZE_BYTES 4096
91#define CORE_LL2_RX_BD_PAGE_SIZE_BYTES 4096
92#define CORE_LL2_RX_CQE_PAGE_SIZE_BYTES 4096
93#define CORE_LL2_RX_NUM_NEXT_PAGE_BDS 1
94
95#define CORE_LL2_TX_MAX_BDS_PER_PACKET 12
96
97#define CORE_SPQE_PAGE_SIZE_BYTES 4096
98
Mintz, Yuval7b6859f2017-05-18 19:41:04 +030099#define MAX_NUM_LL2_RX_QUEUES 48
100#define MAX_NUM_LL2_TX_STATS_COUNTERS 48
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300101
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200102#define FW_MAJOR_VERSION 8
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300103#define FW_MINOR_VERSION 20
104#define FW_REVISION_VERSION 0
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200105#define FW_ENGINEERING_VERSION 0
106
107/***********************/
108/* COMMON HW CONSTANTS */
109/***********************/
110
111/* PCI functions */
112#define MAX_NUM_PORTS_K2 (4)
113#define MAX_NUM_PORTS_BB (2)
114#define MAX_NUM_PORTS (MAX_NUM_PORTS_K2)
115
116#define MAX_NUM_PFS_K2 (16)
117#define MAX_NUM_PFS_BB (8)
118#define MAX_NUM_PFS (MAX_NUM_PFS_K2)
119#define MAX_NUM_OF_PFS_IN_CHIP (16) /* On both engines */
120
121#define MAX_NUM_VFS_K2 (192)
122#define MAX_NUM_VFS_BB (120)
123#define MAX_NUM_VFS (MAX_NUM_VFS_K2)
124
125#define MAX_NUM_FUNCTIONS_BB (MAX_NUM_PFS_BB + MAX_NUM_VFS_BB)
126#define MAX_NUM_FUNCTIONS (MAX_NUM_PFS + MAX_NUM_VFS)
127
128#define MAX_FUNCTION_NUMBER_BB (MAX_NUM_PFS + MAX_NUM_VFS_BB)
129#define MAX_FUNCTION_NUMBER (MAX_NUM_PFS + MAX_NUM_VFS)
130
131#define MAX_NUM_VPORTS_K2 (208)
132#define MAX_NUM_VPORTS_BB (160)
133#define MAX_NUM_VPORTS (MAX_NUM_VPORTS_K2)
134
135#define MAX_NUM_L2_QUEUES_K2 (320)
136#define MAX_NUM_L2_QUEUES_BB (256)
137#define MAX_NUM_L2_QUEUES (MAX_NUM_L2_QUEUES_K2)
138
139/* Traffic classes in network-facing blocks (PBF, BTB, NIG, BRB, PRS and QM) */
140#define NUM_PHYS_TCS_4PORT_K2 (4)
141#define NUM_OF_PHYS_TCS (8)
142
143#define NUM_TCS_4PORT_K2 (NUM_PHYS_TCS_4PORT_K2 + 1)
144#define NUM_OF_TCS (NUM_OF_PHYS_TCS + 1)
145
146#define LB_TC (NUM_OF_PHYS_TCS)
147
148/* Num of possible traffic priority values */
149#define NUM_OF_PRIO (8)
150
151#define MAX_NUM_VOQS_K2 (NUM_TCS_4PORT_K2 * MAX_NUM_PORTS_K2)
152#define MAX_NUM_VOQS_BB (NUM_OF_TCS * MAX_NUM_PORTS_BB)
153#define MAX_NUM_VOQS (MAX_NUM_VOQS_K2)
154#define MAX_PHYS_VOQS (NUM_OF_PHYS_TCS * MAX_NUM_PORTS_BB)
155
156/* CIDs */
157#define NUM_OF_CONNECTION_TYPES (8)
158#define NUM_OF_LCIDS (320)
159#define NUM_OF_LTIDS (320)
160
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300161/* Clock values */
162#define MASTER_CLK_FREQ_E4 (375e6)
163#define STORM_CLK_FREQ_E4 (1000e6)
164#define CLK25M_CLK_FREQ_E4 (25e6)
165
166/* Global PXP windows (GTT) */
167#define NUM_OF_GTT 19
168#define GTT_DWORD_SIZE_BITS 10
169#define GTT_BYTE_SIZE_BITS (GTT_DWORD_SIZE_BITS + 2)
170#define GTT_DWORD_SIZE BIT(GTT_DWORD_SIZE_BITS)
171
Tomer Tayarc965db42016-09-07 16:36:24 +0300172/* Tools Version */
173#define TOOLS_VERSION 10
174
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200175/*****************/
176/* CDU CONSTANTS */
177/*****************/
178
179#define CDU_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (17)
180#define CDU_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0x1ffff)
181
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300182#define CDU_VF_FL_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (12)
183#define CDU_VF_FL_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0xfff)
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300184
185#define CDU_CONTEXT_VALIDATION_CFG_ENABLE_SHIFT (0)
186#define CDU_CONTEXT_VALIDATION_CFG_VALIDATION_TYPE_SHIFT (1)
187#define CDU_CONTEXT_VALIDATION_CFG_USE_TYPE (2)
188#define CDU_CONTEXT_VALIDATION_CFG_USE_REGION (3)
189#define CDU_CONTEXT_VALIDATION_CFG_USE_CID (4)
190#define CDU_CONTEXT_VALIDATION_CFG_USE_ACTIVE (5)
191
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200192/*****************/
193/* DQ CONSTANTS */
194/*****************/
195
196/* DEMS */
197#define DQ_DEMS_LEGACY 0
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200198#define DQ_DEMS_TOE_MORE_TO_SEND 3
199#define DQ_DEMS_TOE_LOCAL_ADV_WND 4
200#define DQ_DEMS_ROCE_CQ_CONS 7
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200201
202/* XCM agg val selection */
203#define DQ_XCM_AGG_VAL_SEL_WORD2 0
204#define DQ_XCM_AGG_VAL_SEL_WORD3 1
205#define DQ_XCM_AGG_VAL_SEL_WORD4 2
206#define DQ_XCM_AGG_VAL_SEL_WORD5 3
207#define DQ_XCM_AGG_VAL_SEL_REG3 4
208#define DQ_XCM_AGG_VAL_SEL_REG4 5
209#define DQ_XCM_AGG_VAL_SEL_REG5 6
210#define DQ_XCM_AGG_VAL_SEL_REG6 7
211
212/* XCM agg val selection */
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300213#define DQ_XCM_CORE_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
214#define DQ_XCM_CORE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
215#define DQ_XCM_CORE_SPQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
216#define DQ_XCM_ETH_EDPM_NUM_BDS_CMD DQ_XCM_AGG_VAL_SEL_WORD2
217#define DQ_XCM_ETH_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
218#define DQ_XCM_ETH_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
219#define DQ_XCM_ETH_GO_TO_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD5
Arun Easi1e128c82017-02-15 06:28:22 -0800220#define DQ_XCM_FCOE_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
221#define DQ_XCM_FCOE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
222#define DQ_XCM_FCOE_X_FERQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD5
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300223#define DQ_XCM_ISCSI_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
224#define DQ_XCM_ISCSI_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
225#define DQ_XCM_ISCSI_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
226#define DQ_XCM_ISCSI_EXP_STAT_SN_CMD DQ_XCM_AGG_VAL_SEL_REG6
227#define DQ_XCM_ROCE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200228#define DQ_XCM_TOE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
229#define DQ_XCM_TOE_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
230#define DQ_XCM_TOE_LOCAL_ADV_WND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG4
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300231
232/* UCM agg val selection (HW) */
233#define DQ_UCM_AGG_VAL_SEL_WORD0 0
234#define DQ_UCM_AGG_VAL_SEL_WORD1 1
235#define DQ_UCM_AGG_VAL_SEL_WORD2 2
236#define DQ_UCM_AGG_VAL_SEL_WORD3 3
237#define DQ_UCM_AGG_VAL_SEL_REG0 4
238#define DQ_UCM_AGG_VAL_SEL_REG1 5
239#define DQ_UCM_AGG_VAL_SEL_REG2 6
240#define DQ_UCM_AGG_VAL_SEL_REG3 7
241
242/* UCM agg val selection (FW) */
243#define DQ_UCM_ETH_PMD_TX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD2
244#define DQ_UCM_ETH_PMD_RX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD3
245#define DQ_UCM_ROCE_CQ_CONS_CMD DQ_UCM_AGG_VAL_SEL_REG0
246#define DQ_UCM_ROCE_CQ_PROD_CMD DQ_UCM_AGG_VAL_SEL_REG2
247
248/* TCM agg val selection (HW) */
249#define DQ_TCM_AGG_VAL_SEL_WORD0 0
250#define DQ_TCM_AGG_VAL_SEL_WORD1 1
251#define DQ_TCM_AGG_VAL_SEL_WORD2 2
252#define DQ_TCM_AGG_VAL_SEL_WORD3 3
253#define DQ_TCM_AGG_VAL_SEL_REG1 4
254#define DQ_TCM_AGG_VAL_SEL_REG2 5
255#define DQ_TCM_AGG_VAL_SEL_REG6 6
256#define DQ_TCM_AGG_VAL_SEL_REG9 7
257
258/* TCM agg val selection (FW) */
259#define DQ_TCM_L2B_BD_PROD_CMD \
260 DQ_TCM_AGG_VAL_SEL_WORD1
261#define DQ_TCM_ROCE_RQ_PROD_CMD \
262 DQ_TCM_AGG_VAL_SEL_WORD0
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200263
264/* XCM agg counter flag selection */
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300265#define DQ_XCM_AGG_FLG_SHIFT_BIT14 0
266#define DQ_XCM_AGG_FLG_SHIFT_BIT15 1
267#define DQ_XCM_AGG_FLG_SHIFT_CF12 2
268#define DQ_XCM_AGG_FLG_SHIFT_CF13 3
269#define DQ_XCM_AGG_FLG_SHIFT_CF18 4
270#define DQ_XCM_AGG_FLG_SHIFT_CF19 5
271#define DQ_XCM_AGG_FLG_SHIFT_CF22 6
272#define DQ_XCM_AGG_FLG_SHIFT_CF23 7
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200273
274/* XCM agg counter flag selection */
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300275#define DQ_XCM_CORE_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
276#define DQ_XCM_CORE_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
277#define DQ_XCM_CORE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
278#define DQ_XCM_ETH_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
279#define DQ_XCM_ETH_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
280#define DQ_XCM_ETH_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
281#define DQ_XCM_ETH_TPH_EN_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
Arun Easi1e128c82017-02-15 06:28:22 -0800282#define DQ_XCM_FCOE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300283#define DQ_XCM_ISCSI_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
284#define DQ_XCM_ISCSI_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
285#define DQ_XCM_ISCSI_PROC_ONLY_CLEANUP_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200286#define DQ_XCM_TOE_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
287#define DQ_XCM_TOE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300288
289/* UCM agg counter flag selection (HW) */
290#define DQ_UCM_AGG_FLG_SHIFT_CF0 0
291#define DQ_UCM_AGG_FLG_SHIFT_CF1 1
292#define DQ_UCM_AGG_FLG_SHIFT_CF3 2
293#define DQ_UCM_AGG_FLG_SHIFT_CF4 3
294#define DQ_UCM_AGG_FLG_SHIFT_CF5 4
295#define DQ_UCM_AGG_FLG_SHIFT_CF6 5
296#define DQ_UCM_AGG_FLG_SHIFT_RULE0EN 6
297#define DQ_UCM_AGG_FLG_SHIFT_RULE1EN 7
298
299/* UCM agg counter flag selection (FW) */
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300300#define DQ_UCM_ETH_PMD_TX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
301#define DQ_UCM_ETH_PMD_RX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
302#define DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
303#define DQ_UCM_ROCE_CQ_ARM_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200304#define DQ_UCM_TOE_TIMER_STOP_ALL_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF3)
305#define DQ_UCM_TOE_SLOW_PATH_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
306#define DQ_UCM_TOE_DQ_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300307
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300308/* TCM agg counter flag selection (HW) */
309#define DQ_TCM_AGG_FLG_SHIFT_CF0 0
310#define DQ_TCM_AGG_FLG_SHIFT_CF1 1
311#define DQ_TCM_AGG_FLG_SHIFT_CF2 2
312#define DQ_TCM_AGG_FLG_SHIFT_CF3 3
313#define DQ_TCM_AGG_FLG_SHIFT_CF4 4
314#define DQ_TCM_AGG_FLG_SHIFT_CF5 5
315#define DQ_TCM_AGG_FLG_SHIFT_CF6 6
316#define DQ_TCM_AGG_FLG_SHIFT_CF7 7
317/* TCM agg counter flag selection (FW) */
Arun Easi1e128c82017-02-15 06:28:22 -0800318#define DQ_TCM_FCOE_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
319#define DQ_TCM_FCOE_DUMMY_TIMER_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF2)
320#define DQ_TCM_FCOE_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300321#define DQ_TCM_ISCSI_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
322#define DQ_TCM_ISCSI_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200323#define DQ_TCM_TOE_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
324#define DQ_TCM_TOE_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
325#define DQ_TCM_IWARP_POST_RQ_CF_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300326
327/* PWM address mapping */
328#define DQ_PWM_OFFSET_DPM_BASE 0x0
329#define DQ_PWM_OFFSET_DPM_END 0x27
330#define DQ_PWM_OFFSET_XCM16_BASE 0x40
331#define DQ_PWM_OFFSET_XCM32_BASE 0x44
332#define DQ_PWM_OFFSET_UCM16_BASE 0x48
333#define DQ_PWM_OFFSET_UCM32_BASE 0x4C
334#define DQ_PWM_OFFSET_UCM16_4 0x50
335#define DQ_PWM_OFFSET_TCM16_BASE 0x58
336#define DQ_PWM_OFFSET_TCM32_BASE 0x5C
337#define DQ_PWM_OFFSET_XCM_FLAGS 0x68
338#define DQ_PWM_OFFSET_UCM_FLAGS 0x69
339#define DQ_PWM_OFFSET_TCM_FLAGS 0x6B
340
341#define DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD (DQ_PWM_OFFSET_XCM16_BASE + 2)
342#define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT (DQ_PWM_OFFSET_UCM32_BASE)
343#define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_16BIT (DQ_PWM_OFFSET_UCM16_4)
344#define DQ_PWM_OFFSET_UCM_RDMA_INT_TIMEOUT (DQ_PWM_OFFSET_UCM16_BASE + 2)
345#define DQ_PWM_OFFSET_UCM_RDMA_ARM_FLAGS (DQ_PWM_OFFSET_UCM_FLAGS)
346#define DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 1)
347#define DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 3)
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300348#define DQ_REGION_SHIFT (12)
349
350/* DPM */
351#define DQ_DPM_WQE_BUFF_SIZE (320)
352
353/* Conn type ranges */
354#define DQ_CONN_TYPE_RANGE_SHIFT (4)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200355
356/*****************/
357/* QM CONSTANTS */
358/*****************/
359
360/* number of TX queues in the QM */
361#define MAX_QM_TX_QUEUES_K2 512
362#define MAX_QM_TX_QUEUES_BB 448
363#define MAX_QM_TX_QUEUES MAX_QM_TX_QUEUES_K2
364
365/* number of Other queues in the QM */
366#define MAX_QM_OTHER_QUEUES_BB 64
367#define MAX_QM_OTHER_QUEUES_K2 128
368#define MAX_QM_OTHER_QUEUES MAX_QM_OTHER_QUEUES_K2
369
370/* number of queues in a PF queue group */
371#define QM_PF_QUEUE_GROUP_SIZE 8
372
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500373/* the size of a single queue element in bytes */
374#define QM_PQ_ELEMENT_SIZE 4
375
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200376/* base number of Tx PQs in the CM PQ representation.
377 * should be used when storing PQ IDs in CM PQ registers and context
378 */
379#define CM_TX_PQ_BASE 0x200
380
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300381/* number of global Vport/QCN rate limiters */
382#define MAX_QM_GLOBAL_RLS 256
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200383/* QM registers data */
384#define QM_LINE_CRD_REG_WIDTH 16
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300385#define QM_LINE_CRD_REG_SIGN_BIT BIT((QM_LINE_CRD_REG_WIDTH - 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200386#define QM_BYTE_CRD_REG_WIDTH 24
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300387#define QM_BYTE_CRD_REG_SIGN_BIT BIT((QM_BYTE_CRD_REG_WIDTH - 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200388#define QM_WFQ_CRD_REG_WIDTH 32
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300389#define QM_WFQ_CRD_REG_SIGN_BIT BIT((QM_WFQ_CRD_REG_WIDTH - 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200390#define QM_RL_CRD_REG_WIDTH 32
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300391#define QM_RL_CRD_REG_SIGN_BIT BIT((QM_RL_CRD_REG_WIDTH - 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200392
393/*****************/
394/* CAU CONSTANTS */
395/*****************/
396
397#define CAU_FSM_ETH_RX 0
398#define CAU_FSM_ETH_TX 1
399
400/* Number of Protocol Indices per Status Block */
401#define PIS_PER_SB 12
402
403#define CAU_HC_STOPPED_STATE 3
404#define CAU_HC_DISABLE_STATE 4
405#define CAU_HC_ENABLE_STATE 0
406
407/*****************/
408/* IGU CONSTANTS */
409/*****************/
410
411#define MAX_SB_PER_PATH_K2 (368)
412#define MAX_SB_PER_PATH_BB (288)
413#define MAX_TOT_SB_PER_PATH \
414 MAX_SB_PER_PATH_K2
415
416#define MAX_SB_PER_PF_MIMD 129
417#define MAX_SB_PER_PF_SIMD 64
418#define MAX_SB_PER_VF 64
419
420/* Memory addresses on the BAR for the IGU Sub Block */
421#define IGU_MEM_BASE 0x0000
422
423#define IGU_MEM_MSIX_BASE 0x0000
424#define IGU_MEM_MSIX_UPPER 0x0101
425#define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
426
427#define IGU_MEM_PBA_MSIX_BASE 0x0200
428#define IGU_MEM_PBA_MSIX_UPPER 0x0202
429#define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
430
431#define IGU_CMD_INT_ACK_BASE 0x0400
432#define IGU_CMD_INT_ACK_UPPER (IGU_CMD_INT_ACK_BASE + \
433 MAX_TOT_SB_PER_PATH - \
434 1)
435#define IGU_CMD_INT_ACK_RESERVED_UPPER 0x05ff
436
437#define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05f0
438#define IGU_CMD_ATTN_BIT_SET_UPPER 0x05f1
439#define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05f2
440
441#define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05f3
442#define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05f4
443#define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05f5
444#define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05f6
445
446#define IGU_CMD_PROD_UPD_BASE 0x0600
447#define IGU_CMD_PROD_UPD_UPPER (IGU_CMD_PROD_UPD_BASE +\
448 MAX_TOT_SB_PER_PATH - \
449 1)
450#define IGU_CMD_PROD_UPD_RESERVED_UPPER 0x07ff
451
452/*****************/
453/* PXP CONSTANTS */
454/*****************/
455
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300456/* Bars for Blocks */
457#define PXP_BAR_GRC 0
458#define PXP_BAR_TSDM 0
459#define PXP_BAR_USDM 0
460#define PXP_BAR_XSDM 0
461#define PXP_BAR_MSDM 0
462#define PXP_BAR_YSDM 0
463#define PXP_BAR_PSDM 0
464#define PXP_BAR_IGU 0
465#define PXP_BAR_DQ 1
466
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200467/* PTT and GTT */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200468#define PXP_PER_PF_ENTRY_SIZE 8
469#define PXP_NUM_GLOBAL_WINDOWS 243
470#define PXP_GLOBAL_ENTRY_SIZE 4
471#define PXP_ADMIN_WINDOW_ALLOWED_LENGTH 4
472#define PXP_PF_WINDOW_ADMIN_START 0
473#define PXP_PF_WINDOW_ADMIN_LENGTH 0x1000
474#define PXP_PF_WINDOW_ADMIN_END (PXP_PF_WINDOW_ADMIN_START + \
475 PXP_PF_WINDOW_ADMIN_LENGTH - 1)
476#define PXP_PF_WINDOW_ADMIN_PER_PF_START 0
477#define PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH (PXP_NUM_PF_WINDOWS * \
478 PXP_PER_PF_ENTRY_SIZE)
479#define PXP_PF_WINDOW_ADMIN_PER_PF_END (PXP_PF_WINDOW_ADMIN_PER_PF_START + \
480 PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH - 1)
481#define PXP_PF_WINDOW_ADMIN_GLOBAL_START 0x200
482#define PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH (PXP_NUM_GLOBAL_WINDOWS * \
483 PXP_GLOBAL_ENTRY_SIZE)
484#define PXP_PF_WINDOW_ADMIN_GLOBAL_END \
485 (PXP_PF_WINDOW_ADMIN_GLOBAL_START + \
486 PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH - 1)
487#define PXP_PF_GLOBAL_PRETEND_ADDR 0x1f0
488#define PXP_PF_ME_OPAQUE_MASK_ADDR 0xf4
489#define PXP_PF_ME_OPAQUE_ADDR 0x1f8
490#define PXP_PF_ME_CONCRETE_ADDR 0x1fc
491
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300492#define PXP_NUM_PF_WINDOWS 12
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200493#define PXP_EXTERNAL_BAR_PF_WINDOW_START 0x1000
494#define PXP_EXTERNAL_BAR_PF_WINDOW_NUM PXP_NUM_PF_WINDOWS
495#define PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE 0x1000
496#define PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH \
497 (PXP_EXTERNAL_BAR_PF_WINDOW_NUM * \
498 PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE)
499#define PXP_EXTERNAL_BAR_PF_WINDOW_END \
500 (PXP_EXTERNAL_BAR_PF_WINDOW_START + \
501 PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH - 1)
502
503#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START \
504 (PXP_EXTERNAL_BAR_PF_WINDOW_END + 1)
505#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM PXP_NUM_GLOBAL_WINDOWS
506#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE 0x1000
507#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH \
508 (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM * \
509 PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE)
510#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_END \
511 (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START + \
512 PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH - 1)
513
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300514/* PF BAR */
515#define PXP_BAR0_START_GRC 0x0000
516#define PXP_BAR0_GRC_LENGTH 0x1C00000
517#define PXP_BAR0_END_GRC (PXP_BAR0_START_GRC + \
518 PXP_BAR0_GRC_LENGTH - 1)
519
520#define PXP_BAR0_START_IGU 0x1C00000
521#define PXP_BAR0_IGU_LENGTH 0x10000
522#define PXP_BAR0_END_IGU (PXP_BAR0_START_IGU + \
523 PXP_BAR0_IGU_LENGTH - 1)
524
525#define PXP_BAR0_START_TSDM 0x1C80000
526#define PXP_BAR0_SDM_LENGTH 0x40000
527#define PXP_BAR0_SDM_RESERVED_LENGTH 0x40000
528#define PXP_BAR0_END_TSDM (PXP_BAR0_START_TSDM + \
529 PXP_BAR0_SDM_LENGTH - 1)
530
531#define PXP_BAR0_START_MSDM 0x1D00000
532#define PXP_BAR0_END_MSDM (PXP_BAR0_START_MSDM + \
533 PXP_BAR0_SDM_LENGTH - 1)
534
535#define PXP_BAR0_START_USDM 0x1D80000
536#define PXP_BAR0_END_USDM (PXP_BAR0_START_USDM + \
537 PXP_BAR0_SDM_LENGTH - 1)
538
539#define PXP_BAR0_START_XSDM 0x1E00000
540#define PXP_BAR0_END_XSDM (PXP_BAR0_START_XSDM + \
541 PXP_BAR0_SDM_LENGTH - 1)
542
543#define PXP_BAR0_START_YSDM 0x1E80000
544#define PXP_BAR0_END_YSDM (PXP_BAR0_START_YSDM + \
545 PXP_BAR0_SDM_LENGTH - 1)
546
547#define PXP_BAR0_START_PSDM 0x1F00000
548#define PXP_BAR0_END_PSDM (PXP_BAR0_START_PSDM + \
549 PXP_BAR0_SDM_LENGTH - 1)
550
551#define PXP_BAR0_FIRST_INVALID_ADDRESS (PXP_BAR0_END_PSDM + 1)
552
553/* VF BAR */
554#define PXP_VF_BAR0 0
555
556#define PXP_VF_BAR0_START_GRC 0x3E00
557#define PXP_VF_BAR0_GRC_LENGTH 0x200
558#define PXP_VF_BAR0_END_GRC (PXP_VF_BAR0_START_GRC + \
559 PXP_VF_BAR0_GRC_LENGTH - 1)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200560
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300561#define PXP_VF_BAR0_START_IGU 0
562#define PXP_VF_BAR0_IGU_LENGTH 0x3000
563#define PXP_VF_BAR0_END_IGU (PXP_VF_BAR0_START_IGU + \
564 PXP_VF_BAR0_IGU_LENGTH - 1)
565
566#define PXP_VF_BAR0_START_DQ 0x3000
567#define PXP_VF_BAR0_DQ_LENGTH 0x200
568#define PXP_VF_BAR0_DQ_OPAQUE_OFFSET 0
569#define PXP_VF_BAR0_ME_OPAQUE_ADDRESS (PXP_VF_BAR0_START_DQ + \
570 PXP_VF_BAR0_DQ_OPAQUE_OFFSET)
571#define PXP_VF_BAR0_ME_CONCRETE_ADDRESS (PXP_VF_BAR0_ME_OPAQUE_ADDRESS \
572 + 4)
573#define PXP_VF_BAR0_END_DQ (PXP_VF_BAR0_START_DQ + \
574 PXP_VF_BAR0_DQ_LENGTH - 1)
575
576#define PXP_VF_BAR0_START_TSDM_ZONE_B 0x3200
577#define PXP_VF_BAR0_SDM_LENGTH_ZONE_B 0x200
578#define PXP_VF_BAR0_END_TSDM_ZONE_B (PXP_VF_BAR0_START_TSDM_ZONE_B \
579 + \
580 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
581 - 1)
582
583#define PXP_VF_BAR0_START_MSDM_ZONE_B 0x3400
584#define PXP_VF_BAR0_END_MSDM_ZONE_B (PXP_VF_BAR0_START_MSDM_ZONE_B \
585 + \
586 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
587 - 1)
588
589#define PXP_VF_BAR0_START_USDM_ZONE_B 0x3600
590#define PXP_VF_BAR0_END_USDM_ZONE_B (PXP_VF_BAR0_START_USDM_ZONE_B \
591 + \
592 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
593 - 1)
594
595#define PXP_VF_BAR0_START_XSDM_ZONE_B 0x3800
596#define PXP_VF_BAR0_END_XSDM_ZONE_B (PXP_VF_BAR0_START_XSDM_ZONE_B \
597 + \
598 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
599 - 1)
600
601#define PXP_VF_BAR0_START_YSDM_ZONE_B 0x3a00
602#define PXP_VF_BAR0_END_YSDM_ZONE_B (PXP_VF_BAR0_START_YSDM_ZONE_B \
603 + \
604 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
605 - 1)
606
607#define PXP_VF_BAR0_START_PSDM_ZONE_B 0x3c00
608#define PXP_VF_BAR0_END_PSDM_ZONE_B (PXP_VF_BAR0_START_PSDM_ZONE_B \
609 + \
610 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
611 - 1)
612
613#define PXP_VF_BAR0_START_SDM_ZONE_A 0x4000
614#define PXP_VF_BAR0_END_SDM_ZONE_A 0x10000
615
616#define PXP_VF_BAR0_GRC_WINDOW_LENGTH 32
617
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300618#define PXP_ILT_PAGE_SIZE_NUM_BITS_MIN 12
619#define PXP_ILT_BLOCK_FACTOR_MULTIPLIER 1024
620
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200621/* ILT Records */
622#define PXP_NUM_ILT_RECORDS_BB 7600
623#define PXP_NUM_ILT_RECORDS_K2 11000
624#define MAX_NUM_ILT_RECORDS MAX(PXP_NUM_ILT_RECORDS_BB, PXP_NUM_ILT_RECORDS_K2)
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300625#define PXP_QUEUES_ZONE_MAX_NUM 320
626/*****************/
627/* PRM CONSTANTS */
628/*****************/
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300629#define PRM_DMA_PAD_BYTES_NUM 2
630/*****************/
631/* SDMs CONSTANTS */
632/*****************/
633
634#define SDM_OP_GEN_TRIG_NONE 0
635#define SDM_OP_GEN_TRIG_WAKE_THREAD 1
636#define SDM_OP_GEN_TRIG_AGG_INT 2
637#define SDM_OP_GEN_TRIG_LOADER 4
638#define SDM_OP_GEN_TRIG_INDICATE_ERROR 6
639#define SDM_OP_GEN_TRIG_INC_ORDER_CNT 9
640
641/********************/
642/* Completion types */
643/********************/
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200644
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500645#define SDM_COMP_TYPE_NONE 0
646#define SDM_COMP_TYPE_WAKE_THREAD 1
647#define SDM_COMP_TYPE_AGG_INT 2
648#define SDM_COMP_TYPE_CM 3
649#define SDM_COMP_TYPE_LOADER 4
650#define SDM_COMP_TYPE_PXP 5
651#define SDM_COMP_TYPE_INDICATE_ERROR 6
652#define SDM_COMP_TYPE_RELEASE_THREAD 7
653#define SDM_COMP_TYPE_RAM 8
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300654#define SDM_COMP_TYPE_INC_ORDER_CNT 9
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500655
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300656/*****************/
657/* PBF Constants */
658/*****************/
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200659
660/* Number of PBF command queue lines. Each line is 32B. */
661#define PBF_MAX_CMD_LINES 3328
662
663/* Number of BTB blocks. Each block is 256B. */
664#define BTB_MAX_BLOCKS 1440
665
666/*****************/
667/* PRS CONSTANTS */
668/*****************/
669
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300670#define PRS_GFT_CAM_LINES_NO_MATCH 31
671
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200672/* Async data KCQ CQE */
673struct async_data {
674 __le32 cid;
675 __le16 itid;
676 u8 error_code;
677 u8 fw_debug_param;
678};
679
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300680struct coalescing_timeset {
681 u8 value;
682#define COALESCING_TIMESET_TIMESET_MASK 0x7F
683#define COALESCING_TIMESET_TIMESET_SHIFT 0
684#define COALESCING_TIMESET_VALID_MASK 0x1
685#define COALESCING_TIMESET_VALID_SHIFT 7
686};
687
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300688struct common_queue_zone {
689 __le16 ring_drv_data_consumer;
690 __le16 reserved;
691};
692
693struct eth_rx_prod_data {
694 __le16 bd_prod;
695 __le16 cqe_prod;
696};
697
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200698struct regpair {
699 __le32 lo;
700 __le32 hi;
701};
702
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300703struct vf_pf_channel_eqe_data {
704 struct regpair msg_addr;
705};
706
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300707struct iscsi_eqe_data {
708 __le32 cid;
709 __le16 conn_id;
710 u8 error_code;
711 u8 error_pdu_opcode_reserved;
712#define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_MASK 0x3F
713#define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_SHIFT 0
714#define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_MASK 0x1
715#define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_SHIFT 6
716#define ISCSI_EQE_DATA_RESERVED0_MASK 0x1
717#define ISCSI_EQE_DATA_RESERVED0_SHIFT 7
718};
719
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200720struct rdma_eqe_destroy_qp {
721 __le32 cid;
722 u8 reserved[4];
723};
724
725union rdma_eqe_data {
726 struct regpair async_handle;
727 struct rdma_eqe_destroy_qp rdma_destroy_qp_data;
728};
729
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300730struct malicious_vf_eqe_data {
731 u8 vf_id;
732 u8 err_id;
733 __le16 reserved[3];
734};
735
736struct initial_cleanup_eqe_data {
737 u8 vf_id;
738 u8 reserved[7];
739};
740
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200741/* Event Data Union */
742union event_ring_data {
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300743 u8 bytes[8];
744 struct vf_pf_channel_eqe_data vf_pf_channel;
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300745 struct iscsi_eqe_data iscsi_info;
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200746 union rdma_eqe_data rdma_data;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300747 struct malicious_vf_eqe_data malicious_vf;
748 struct initial_cleanup_eqe_data vf_init_cleanup;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200749};
750
751/* Event Ring Entry */
752struct event_ring_entry {
753 u8 protocol_id;
754 u8 opcode;
755 __le16 reserved0;
756 __le16 echo;
757 u8 fw_return_code;
758 u8 flags;
759#define EVENT_RING_ENTRY_ASYNC_MASK 0x1
760#define EVENT_RING_ENTRY_ASYNC_SHIFT 0
761#define EVENT_RING_ENTRY_RESERVED1_MASK 0x7F
762#define EVENT_RING_ENTRY_RESERVED1_SHIFT 1
763 union event_ring_data data;
764};
765
766/* Multi function mode */
767enum mf_mode {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500768 ERROR_MODE /* Unsupported mode */,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200769 MF_OVLAN,
770 MF_NPAR,
771 MAX_MF_MODE
772};
773
774/* Per-protocol connection types */
775enum protocol_type {
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300776 PROTOCOLID_ISCSI,
Arun Easi1e128c82017-02-15 06:28:22 -0800777 PROTOCOLID_FCOE,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300778 PROTOCOLID_ROCE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200779 PROTOCOLID_CORE,
780 PROTOCOLID_ETH,
781 PROTOCOLID_RESERVED4,
782 PROTOCOLID_RESERVED5,
783 PROTOCOLID_PREROCE,
784 PROTOCOLID_COMMON,
785 PROTOCOLID_RESERVED6,
786 MAX_PROTOCOL_TYPE
787};
788
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300789struct ustorm_eth_queue_zone {
790 struct coalescing_timeset int_coalescing_timeset;
791 u8 reserved[3];
792};
793
794struct ustorm_queue_zone {
795 struct ustorm_eth_queue_zone eth;
796 struct common_queue_zone common;
797};
798
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200799/* status block structure */
800struct cau_pi_entry {
801 u32 prod;
802#define CAU_PI_ENTRY_PROD_VAL_MASK 0xFFFF
803#define CAU_PI_ENTRY_PROD_VAL_SHIFT 0
804#define CAU_PI_ENTRY_PI_TIMESET_MASK 0x7F
805#define CAU_PI_ENTRY_PI_TIMESET_SHIFT 16
806#define CAU_PI_ENTRY_FSM_SEL_MASK 0x1
807#define CAU_PI_ENTRY_FSM_SEL_SHIFT 23
808#define CAU_PI_ENTRY_RESERVED_MASK 0xFF
809#define CAU_PI_ENTRY_RESERVED_SHIFT 24
810};
811
812/* status block structure */
813struct cau_sb_entry {
814 u32 data;
815#define CAU_SB_ENTRY_SB_PROD_MASK 0xFFFFFF
816#define CAU_SB_ENTRY_SB_PROD_SHIFT 0
817#define CAU_SB_ENTRY_STATE0_MASK 0xF
818#define CAU_SB_ENTRY_STATE0_SHIFT 24
819#define CAU_SB_ENTRY_STATE1_MASK 0xF
820#define CAU_SB_ENTRY_STATE1_SHIFT 28
821 u32 params;
822#define CAU_SB_ENTRY_SB_TIMESET0_MASK 0x7F
823#define CAU_SB_ENTRY_SB_TIMESET0_SHIFT 0
824#define CAU_SB_ENTRY_SB_TIMESET1_MASK 0x7F
825#define CAU_SB_ENTRY_SB_TIMESET1_SHIFT 7
826#define CAU_SB_ENTRY_TIMER_RES0_MASK 0x3
827#define CAU_SB_ENTRY_TIMER_RES0_SHIFT 14
828#define CAU_SB_ENTRY_TIMER_RES1_MASK 0x3
829#define CAU_SB_ENTRY_TIMER_RES1_SHIFT 16
830#define CAU_SB_ENTRY_VF_NUMBER_MASK 0xFF
831#define CAU_SB_ENTRY_VF_NUMBER_SHIFT 18
832#define CAU_SB_ENTRY_VF_VALID_MASK 0x1
833#define CAU_SB_ENTRY_VF_VALID_SHIFT 26
834#define CAU_SB_ENTRY_PF_NUMBER_MASK 0xF
835#define CAU_SB_ENTRY_PF_NUMBER_SHIFT 27
836#define CAU_SB_ENTRY_TPH_MASK 0x1
837#define CAU_SB_ENTRY_TPH_SHIFT 31
838};
839
840/* core doorbell data */
841struct core_db_data {
842 u8 params;
843#define CORE_DB_DATA_DEST_MASK 0x3
844#define CORE_DB_DATA_DEST_SHIFT 0
845#define CORE_DB_DATA_AGG_CMD_MASK 0x3
846#define CORE_DB_DATA_AGG_CMD_SHIFT 2
847#define CORE_DB_DATA_BYPASS_EN_MASK 0x1
848#define CORE_DB_DATA_BYPASS_EN_SHIFT 4
849#define CORE_DB_DATA_RESERVED_MASK 0x1
850#define CORE_DB_DATA_RESERVED_SHIFT 5
851#define CORE_DB_DATA_AGG_VAL_SEL_MASK 0x3
852#define CORE_DB_DATA_AGG_VAL_SEL_SHIFT 6
853 u8 agg_flags;
854 __le16 spq_prod;
855};
856
857/* Enum of doorbell aggregative command selection */
858enum db_agg_cmd_sel {
859 DB_AGG_CMD_NOP,
860 DB_AGG_CMD_SET,
861 DB_AGG_CMD_ADD,
862 DB_AGG_CMD_MAX,
863 MAX_DB_AGG_CMD_SEL
864};
865
866/* Enum of doorbell destination */
867enum db_dest {
868 DB_DEST_XCM,
869 DB_DEST_UCM,
870 DB_DEST_TCM,
871 DB_NUM_DESTINATIONS,
872 MAX_DB_DEST
873};
874
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300875/* Enum of doorbell DPM types */
876enum db_dpm_type {
877 DPM_LEGACY,
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300878 DPM_RDMA,
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300879 DPM_L2_INLINE,
880 DPM_L2_BD,
881 MAX_DB_DPM_TYPE
882};
883
884/* Structure for doorbell data, in L2 DPM mode, for 1st db in a DPM burst */
885struct db_l2_dpm_data {
886 __le16 icid;
887 __le16 bd_prod;
888 __le32 params;
889#define DB_L2_DPM_DATA_SIZE_MASK 0x3F
890#define DB_L2_DPM_DATA_SIZE_SHIFT 0
891#define DB_L2_DPM_DATA_DPM_TYPE_MASK 0x3
892#define DB_L2_DPM_DATA_DPM_TYPE_SHIFT 6
893#define DB_L2_DPM_DATA_NUM_BDS_MASK 0xFF
894#define DB_L2_DPM_DATA_NUM_BDS_SHIFT 8
895#define DB_L2_DPM_DATA_PKT_SIZE_MASK 0x7FF
896#define DB_L2_DPM_DATA_PKT_SIZE_SHIFT 16
897#define DB_L2_DPM_DATA_RESERVED0_MASK 0x1
898#define DB_L2_DPM_DATA_RESERVED0_SHIFT 27
899#define DB_L2_DPM_DATA_SGE_NUM_MASK 0x7
900#define DB_L2_DPM_DATA_SGE_NUM_SHIFT 28
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300901#define DB_L2_DPM_DATA_GFS_SRC_EN_MASK 0x1
902#define DB_L2_DPM_DATA_GFS_SRC_EN_SHIFT 31
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300903};
904
905/* Structure for SGE in a DPM doorbell of type DPM_L2_BD */
906struct db_l2_dpm_sge {
907 struct regpair addr;
908 __le16 nbytes;
909 __le16 bitfields;
910#define DB_L2_DPM_SGE_TPH_ST_INDEX_MASK 0x1FF
911#define DB_L2_DPM_SGE_TPH_ST_INDEX_SHIFT 0
912#define DB_L2_DPM_SGE_RESERVED0_MASK 0x3
913#define DB_L2_DPM_SGE_RESERVED0_SHIFT 9
914#define DB_L2_DPM_SGE_ST_VALID_MASK 0x1
915#define DB_L2_DPM_SGE_ST_VALID_SHIFT 11
916#define DB_L2_DPM_SGE_RESERVED1_MASK 0xF
917#define DB_L2_DPM_SGE_RESERVED1_SHIFT 12
918 __le32 reserved2;
919};
920
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200921/* Structure for doorbell address, in legacy mode */
922struct db_legacy_addr {
923 __le32 addr;
924#define DB_LEGACY_ADDR_RESERVED0_MASK 0x3
925#define DB_LEGACY_ADDR_RESERVED0_SHIFT 0
926#define DB_LEGACY_ADDR_DEMS_MASK 0x7
927#define DB_LEGACY_ADDR_DEMS_SHIFT 2
928#define DB_LEGACY_ADDR_ICID_MASK 0x7FFFFFF
929#define DB_LEGACY_ADDR_ICID_SHIFT 5
930};
931
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300932/* Structure for doorbell address, in PWM mode */
933struct db_pwm_addr {
934 __le32 addr;
935#define DB_PWM_ADDR_RESERVED0_MASK 0x7
936#define DB_PWM_ADDR_RESERVED0_SHIFT 0
937#define DB_PWM_ADDR_OFFSET_MASK 0x7F
938#define DB_PWM_ADDR_OFFSET_SHIFT 3
939#define DB_PWM_ADDR_WID_MASK 0x3
940#define DB_PWM_ADDR_WID_SHIFT 10
941#define DB_PWM_ADDR_DPI_MASK 0xFFFF
942#define DB_PWM_ADDR_DPI_SHIFT 12
943#define DB_PWM_ADDR_RESERVED1_MASK 0xF
944#define DB_PWM_ADDR_RESERVED1_SHIFT 28
945};
946
947/* Parameters to RoCE firmware, passed in EDPM doorbell */
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300948struct db_rdma_dpm_params {
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300949 __le32 params;
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300950#define DB_RDMA_DPM_PARAMS_SIZE_MASK 0x3F
951#define DB_RDMA_DPM_PARAMS_SIZE_SHIFT 0
952#define DB_RDMA_DPM_PARAMS_DPM_TYPE_MASK 0x3
953#define DB_RDMA_DPM_PARAMS_DPM_TYPE_SHIFT 6
954#define DB_RDMA_DPM_PARAMS_OPCODE_MASK 0xFF
955#define DB_RDMA_DPM_PARAMS_OPCODE_SHIFT 8
956#define DB_RDMA_DPM_PARAMS_WQE_SIZE_MASK 0x7FF
957#define DB_RDMA_DPM_PARAMS_WQE_SIZE_SHIFT 16
958#define DB_RDMA_DPM_PARAMS_RESERVED0_MASK 0x1
959#define DB_RDMA_DPM_PARAMS_RESERVED0_SHIFT 27
960#define DB_RDMA_DPM_PARAMS_COMPLETION_FLG_MASK 0x1
961#define DB_RDMA_DPM_PARAMS_COMPLETION_FLG_SHIFT 28
962#define DB_RDMA_DPM_PARAMS_S_FLG_MASK 0x1
963#define DB_RDMA_DPM_PARAMS_S_FLG_SHIFT 29
964#define DB_RDMA_DPM_PARAMS_RESERVED1_MASK 0x1
965#define DB_RDMA_DPM_PARAMS_RESERVED1_SHIFT 30
966#define DB_RDMA_DPM_PARAMS_CONN_TYPE_IS_IWARP_MASK 0x1
967#define DB_RDMA_DPM_PARAMS_CONN_TYPE_IS_IWARP_SHIFT 31
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300968};
969
970/* Structure for doorbell data, in ROCE DPM mode, for 1st db in a DPM burst */
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300971struct db_rdma_dpm_data {
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300972 __le16 icid;
973 __le16 prod_val;
Mintz, Yuval7b6859f2017-05-18 19:41:04 +0300974 struct db_rdma_dpm_params params;
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300975};
976
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200977/* Igu interrupt command */
978enum igu_int_cmd {
979 IGU_INT_ENABLE = 0,
980 IGU_INT_DISABLE = 1,
981 IGU_INT_NOP = 2,
982 IGU_INT_NOP2 = 3,
983 MAX_IGU_INT_CMD
984};
985
986/* IGU producer or consumer update command */
987struct igu_prod_cons_update {
988 u32 sb_id_and_flags;
989#define IGU_PROD_CONS_UPDATE_SB_INDEX_MASK 0xFFFFFF
990#define IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT 0
991#define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_MASK 0x1
992#define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT 24
993#define IGU_PROD_CONS_UPDATE_ENABLE_INT_MASK 0x3
994#define IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT 25
995#define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_MASK 0x1
996#define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT 27
997#define IGU_PROD_CONS_UPDATE_TIMER_MASK_MASK 0x1
998#define IGU_PROD_CONS_UPDATE_TIMER_MASK_SHIFT 28
999#define IGU_PROD_CONS_UPDATE_RESERVED0_MASK 0x3
1000#define IGU_PROD_CONS_UPDATE_RESERVED0_SHIFT 29
1001#define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_MASK 0x1
1002#define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_SHIFT 31
1003 u32 reserved1;
1004};
1005
1006/* Igu segments access for default status block only */
1007enum igu_seg_access {
1008 IGU_SEG_ACCESS_REG = 0,
1009 IGU_SEG_ACCESS_ATTN = 1,
1010 MAX_IGU_SEG_ACCESS
1011};
1012
1013struct parsing_and_err_flags {
1014 __le16 flags;
1015#define PARSING_AND_ERR_FLAGS_L3TYPE_MASK 0x3
1016#define PARSING_AND_ERR_FLAGS_L3TYPE_SHIFT 0
1017#define PARSING_AND_ERR_FLAGS_L4PROTOCOL_MASK 0x3
1018#define PARSING_AND_ERR_FLAGS_L4PROTOCOL_SHIFT 2
1019#define PARSING_AND_ERR_FLAGS_IPV4FRAG_MASK 0x1
1020#define PARSING_AND_ERR_FLAGS_IPV4FRAG_SHIFT 4
1021#define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_MASK 0x1
1022#define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_SHIFT 5
1023#define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_MASK 0x1
1024#define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_SHIFT 6
1025#define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_MASK 0x1
1026#define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_SHIFT 7
1027#define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_MASK 0x1
1028#define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_SHIFT 8
1029#define PARSING_AND_ERR_FLAGS_IPHDRERROR_MASK 0x1
1030#define PARSING_AND_ERR_FLAGS_IPHDRERROR_SHIFT 9
1031#define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_MASK 0x1
1032#define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_SHIFT 10
1033#define PARSING_AND_ERR_FLAGS_TUNNELEXIST_MASK 0x1
1034#define PARSING_AND_ERR_FLAGS_TUNNELEXIST_SHIFT 11
1035#define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_MASK 0x1
1036#define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_SHIFT 12
1037#define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_MASK 0x1
1038#define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_SHIFT 13
1039#define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_MASK 0x1
1040#define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_SHIFT 14
1041#define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_MASK 0x1
1042#define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_SHIFT 15
1043};
1044
Mintz, Yuval7b6859f2017-05-18 19:41:04 +03001045struct parsing_err_flags {
1046 __le16 flags;
1047#define PARSING_ERR_FLAGS_MAC_ERROR_MASK 0x1
1048#define PARSING_ERR_FLAGS_MAC_ERROR_SHIFT 0
1049#define PARSING_ERR_FLAGS_TRUNC_ERROR_MASK 0x1
1050#define PARSING_ERR_FLAGS_TRUNC_ERROR_SHIFT 1
1051#define PARSING_ERR_FLAGS_PKT_TOO_SMALL_MASK 0x1
1052#define PARSING_ERR_FLAGS_PKT_TOO_SMALL_SHIFT 2
1053#define PARSING_ERR_FLAGS_ANY_HDR_MISSING_TAG_MASK 0x1
1054#define PARSING_ERR_FLAGS_ANY_HDR_MISSING_TAG_SHIFT 3
1055#define PARSING_ERR_FLAGS_ANY_HDR_IP_VER_MISMTCH_MASK 0x1
1056#define PARSING_ERR_FLAGS_ANY_HDR_IP_VER_MISMTCH_SHIFT 4
1057#define PARSING_ERR_FLAGS_ANY_HDR_IP_V4_HDR_LEN_TOO_SMALL_MASK 0x1
1058#define PARSING_ERR_FLAGS_ANY_HDR_IP_V4_HDR_LEN_TOO_SMALL_SHIFT 5
1059#define PARSING_ERR_FLAGS_ANY_HDR_IP_BAD_TOTAL_LEN_MASK 0x1
1060#define PARSING_ERR_FLAGS_ANY_HDR_IP_BAD_TOTAL_LEN_SHIFT 6
1061#define PARSING_ERR_FLAGS_IP_V4_CHKSM_ERROR_MASK 0x1
1062#define PARSING_ERR_FLAGS_IP_V4_CHKSM_ERROR_SHIFT 7
1063#define PARSING_ERR_FLAGS_ANY_HDR_L4_IP_LEN_MISMTCH_MASK 0x1
1064#define PARSING_ERR_FLAGS_ANY_HDR_L4_IP_LEN_MISMTCH_SHIFT 8
1065#define PARSING_ERR_FLAGS_ZERO_UDP_IP_V6_CHKSM_MASK 0x1
1066#define PARSING_ERR_FLAGS_ZERO_UDP_IP_V6_CHKSM_SHIFT 9
1067#define PARSING_ERR_FLAGS_INNER_L4_CHKSM_ERROR_MASK 0x1
1068#define PARSING_ERR_FLAGS_INNER_L4_CHKSM_ERROR_SHIFT 10
1069#define PARSING_ERR_FLAGS_ANY_HDR_ZERO_TTL_OR_HOP_LIM_MASK 0x1
1070#define PARSING_ERR_FLAGS_ANY_HDR_ZERO_TTL_OR_HOP_LIM_SHIFT 11
1071#define PARSING_ERR_FLAGS_NON_8021Q_TAG_EXISTS_IN_BOTH_HDRS_MASK 0x1
1072#define PARSING_ERR_FLAGS_NON_8021Q_TAG_EXISTS_IN_BOTH_HDRS_SHIFT 12
1073#define PARSING_ERR_FLAGS_GENEVE_OPTION_OVERSIZED_MASK 0x1
1074#define PARSING_ERR_FLAGS_GENEVE_OPTION_OVERSIZED_SHIFT 13
1075#define PARSING_ERR_FLAGS_TUNNEL_IP_V4_CHKSM_ERROR_MASK 0x1
1076#define PARSING_ERR_FLAGS_TUNNEL_IP_V4_CHKSM_ERROR_SHIFT 14
1077#define PARSING_ERR_FLAGS_TUNNEL_L4_CHKSM_ERROR_MASK 0x1
1078#define PARSING_ERR_FLAGS_TUNNEL_L4_CHKSM_ERROR_SHIFT 15
1079};
1080
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001081struct pb_context {
1082 __le32 crc[4];
1083};
1084
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001085struct pxp_concrete_fid {
1086 __le16 fid;
1087#define PXP_CONCRETE_FID_PFID_MASK 0xF
1088#define PXP_CONCRETE_FID_PFID_SHIFT 0
1089#define PXP_CONCRETE_FID_PORT_MASK 0x3
1090#define PXP_CONCRETE_FID_PORT_SHIFT 4
1091#define PXP_CONCRETE_FID_PATH_MASK 0x1
1092#define PXP_CONCRETE_FID_PATH_SHIFT 6
1093#define PXP_CONCRETE_FID_VFVALID_MASK 0x1
1094#define PXP_CONCRETE_FID_VFVALID_SHIFT 7
1095#define PXP_CONCRETE_FID_VFID_MASK 0xFF
1096#define PXP_CONCRETE_FID_VFID_SHIFT 8
1097};
1098
1099struct pxp_pretend_concrete_fid {
1100 __le16 fid;
1101#define PXP_PRETEND_CONCRETE_FID_PFID_MASK 0xF
1102#define PXP_PRETEND_CONCRETE_FID_PFID_SHIFT 0
1103#define PXP_PRETEND_CONCRETE_FID_RESERVED_MASK 0x7
1104#define PXP_PRETEND_CONCRETE_FID_RESERVED_SHIFT 4
1105#define PXP_PRETEND_CONCRETE_FID_VFVALID_MASK 0x1
1106#define PXP_PRETEND_CONCRETE_FID_VFVALID_SHIFT 7
1107#define PXP_PRETEND_CONCRETE_FID_VFID_MASK 0xFF
1108#define PXP_PRETEND_CONCRETE_FID_VFID_SHIFT 8
1109};
1110
1111union pxp_pretend_fid {
1112 struct pxp_pretend_concrete_fid concrete_fid;
1113 __le16 opaque_fid;
1114};
1115
1116/* Pxp Pretend Command Register. */
1117struct pxp_pretend_cmd {
1118 union pxp_pretend_fid fid;
1119 __le16 control;
1120#define PXP_PRETEND_CMD_PATH_MASK 0x1
1121#define PXP_PRETEND_CMD_PATH_SHIFT 0
1122#define PXP_PRETEND_CMD_USE_PORT_MASK 0x1
1123#define PXP_PRETEND_CMD_USE_PORT_SHIFT 1
1124#define PXP_PRETEND_CMD_PORT_MASK 0x3
1125#define PXP_PRETEND_CMD_PORT_SHIFT 2
1126#define PXP_PRETEND_CMD_RESERVED0_MASK 0xF
1127#define PXP_PRETEND_CMD_RESERVED0_SHIFT 4
1128#define PXP_PRETEND_CMD_RESERVED1_MASK 0xF
1129#define PXP_PRETEND_CMD_RESERVED1_SHIFT 8
1130#define PXP_PRETEND_CMD_PRETEND_PATH_MASK 0x1
1131#define PXP_PRETEND_CMD_PRETEND_PATH_SHIFT 12
1132#define PXP_PRETEND_CMD_PRETEND_PORT_MASK 0x1
1133#define PXP_PRETEND_CMD_PRETEND_PORT_SHIFT 13
1134#define PXP_PRETEND_CMD_PRETEND_FUNCTION_MASK 0x1
1135#define PXP_PRETEND_CMD_PRETEND_FUNCTION_SHIFT 14
1136#define PXP_PRETEND_CMD_IS_CONCRETE_MASK 0x1
1137#define PXP_PRETEND_CMD_IS_CONCRETE_SHIFT 15
1138};
1139
1140/* PTT Record in PXP Admin Window. */
1141struct pxp_ptt_entry {
1142 __le32 offset;
1143#define PXP_PTT_ENTRY_OFFSET_MASK 0x7FFFFF
1144#define PXP_PTT_ENTRY_OFFSET_SHIFT 0
1145#define PXP_PTT_ENTRY_RESERVED0_MASK 0x1FF
1146#define PXP_PTT_ENTRY_RESERVED0_SHIFT 23
1147 struct pxp_pretend_cmd pretend;
1148};
1149
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001150/* VF Zone A Permission Register. */
1151struct pxp_vf_zone_a_permission {
1152 __le32 control;
1153#define PXP_VF_ZONE_A_PERMISSION_VFID_MASK 0xFF
1154#define PXP_VF_ZONE_A_PERMISSION_VFID_SHIFT 0
1155#define PXP_VF_ZONE_A_PERMISSION_VALID_MASK 0x1
1156#define PXP_VF_ZONE_A_PERMISSION_VALID_SHIFT 8
1157#define PXP_VF_ZONE_A_PERMISSION_RESERVED0_MASK 0x7F
1158#define PXP_VF_ZONE_A_PERMISSION_RESERVED0_SHIFT 9
1159#define PXP_VF_ZONE_A_PERMISSION_RESERVED1_MASK 0xFFFF
1160#define PXP_VF_ZONE_A_PERMISSION_RESERVED1_SHIFT 16
1161};
1162
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001163/* RSS hash type */
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001164struct rdif_task_context {
1165 __le32 initial_ref_tag;
1166 __le16 app_tag_value;
1167 __le16 app_tag_mask;
1168 u8 flags0;
1169#define RDIF_TASK_CONTEXT_IGNOREAPPTAG_MASK 0x1
1170#define RDIF_TASK_CONTEXT_IGNOREAPPTAG_SHIFT 0
1171#define RDIF_TASK_CONTEXT_INITIALREFTAGVALID_MASK 0x1
1172#define RDIF_TASK_CONTEXT_INITIALREFTAGVALID_SHIFT 1
1173#define RDIF_TASK_CONTEXT_HOSTGUARDTYPE_MASK 0x1
1174#define RDIF_TASK_CONTEXT_HOSTGUARDTYPE_SHIFT 2
1175#define RDIF_TASK_CONTEXT_SETERRORWITHEOP_MASK 0x1
1176#define RDIF_TASK_CONTEXT_SETERRORWITHEOP_SHIFT 3
1177#define RDIF_TASK_CONTEXT_PROTECTIONTYPE_MASK 0x3
1178#define RDIF_TASK_CONTEXT_PROTECTIONTYPE_SHIFT 4
1179#define RDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
1180#define RDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
1181#define RDIF_TASK_CONTEXT_KEEPREFTAGCONST_MASK 0x1
1182#define RDIF_TASK_CONTEXT_KEEPREFTAGCONST_SHIFT 7
1183 u8 partial_dif_data[7];
1184 __le16 partial_crc_value;
1185 __le16 partial_checksum_value;
1186 __le32 offset_in_io;
1187 __le16 flags1;
1188#define RDIF_TASK_CONTEXT_VALIDATEGUARD_MASK 0x1
1189#define RDIF_TASK_CONTEXT_VALIDATEGUARD_SHIFT 0
1190#define RDIF_TASK_CONTEXT_VALIDATEAPPTAG_MASK 0x1
1191#define RDIF_TASK_CONTEXT_VALIDATEAPPTAG_SHIFT 1
1192#define RDIF_TASK_CONTEXT_VALIDATEREFTAG_MASK 0x1
1193#define RDIF_TASK_CONTEXT_VALIDATEREFTAG_SHIFT 2
1194#define RDIF_TASK_CONTEXT_FORWARDGUARD_MASK 0x1
1195#define RDIF_TASK_CONTEXT_FORWARDGUARD_SHIFT 3
1196#define RDIF_TASK_CONTEXT_FORWARDAPPTAG_MASK 0x1
1197#define RDIF_TASK_CONTEXT_FORWARDAPPTAG_SHIFT 4
1198#define RDIF_TASK_CONTEXT_FORWARDREFTAG_MASK 0x1
1199#define RDIF_TASK_CONTEXT_FORWARDREFTAG_SHIFT 5
1200#define RDIF_TASK_CONTEXT_INTERVALSIZE_MASK 0x7
1201#define RDIF_TASK_CONTEXT_INTERVALSIZE_SHIFT 6
1202#define RDIF_TASK_CONTEXT_HOSTINTERFACE_MASK 0x3
1203#define RDIF_TASK_CONTEXT_HOSTINTERFACE_SHIFT 9
1204#define RDIF_TASK_CONTEXT_DIFBEFOREDATA_MASK 0x1
1205#define RDIF_TASK_CONTEXT_DIFBEFOREDATA_SHIFT 11
1206#define RDIF_TASK_CONTEXT_RESERVED0_MASK 0x1
1207#define RDIF_TASK_CONTEXT_RESERVED0_SHIFT 12
1208#define RDIF_TASK_CONTEXT_NETWORKINTERFACE_MASK 0x1
1209#define RDIF_TASK_CONTEXT_NETWORKINTERFACE_SHIFT 13
1210#define RDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_MASK 0x1
1211#define RDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_SHIFT 14
1212#define RDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_MASK 0x1
1213#define RDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_SHIFT 15
1214 __le16 state;
1215#define RDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFT_MASK 0xF
1216#define RDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFT_SHIFT 0
1217#define RDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFT_MASK 0xF
1218#define RDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFT_SHIFT 4
1219#define RDIF_TASK_CONTEXT_ERRORINIO_MASK 0x1
1220#define RDIF_TASK_CONTEXT_ERRORINIO_SHIFT 8
1221#define RDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_MASK 0x1
1222#define RDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_SHIFT 9
1223#define RDIF_TASK_CONTEXT_REFTAGMASK_MASK 0xF
1224#define RDIF_TASK_CONTEXT_REFTAGMASK_SHIFT 10
1225#define RDIF_TASK_CONTEXT_RESERVED1_MASK 0x3
1226#define RDIF_TASK_CONTEXT_RESERVED1_SHIFT 14
1227 __le32 reserved2;
1228};
1229
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001230/* RSS hash type */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001231enum rss_hash_type {
1232 RSS_HASH_TYPE_DEFAULT = 0,
1233 RSS_HASH_TYPE_IPV4 = 1,
1234 RSS_HASH_TYPE_TCP_IPV4 = 2,
1235 RSS_HASH_TYPE_IPV6 = 3,
1236 RSS_HASH_TYPE_TCP_IPV6 = 4,
1237 RSS_HASH_TYPE_UDP_IPV4 = 5,
1238 RSS_HASH_TYPE_UDP_IPV6 = 6,
1239 MAX_RSS_HASH_TYPE
1240};
1241
1242/* status block structure */
1243struct status_block {
1244 __le16 pi_array[PIS_PER_SB];
1245 __le32 sb_num;
1246#define STATUS_BLOCK_SB_NUM_MASK 0x1FF
1247#define STATUS_BLOCK_SB_NUM_SHIFT 0
1248#define STATUS_BLOCK_ZERO_PAD_MASK 0x7F
1249#define STATUS_BLOCK_ZERO_PAD_SHIFT 9
1250#define STATUS_BLOCK_ZERO_PAD2_MASK 0xFFFF
1251#define STATUS_BLOCK_ZERO_PAD2_SHIFT 16
1252 __le32 prod_index;
1253#define STATUS_BLOCK_PROD_INDEX_MASK 0xFFFFFF
1254#define STATUS_BLOCK_PROD_INDEX_SHIFT 0
1255#define STATUS_BLOCK_ZERO_PAD3_MASK 0xFF
1256#define STATUS_BLOCK_ZERO_PAD3_SHIFT 24
1257};
1258
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001259struct tdif_task_context {
1260 __le32 initial_ref_tag;
1261 __le16 app_tag_value;
1262 __le16 app_tag_mask;
1263 __le16 partial_crc_valueB;
1264 __le16 partial_checksum_valueB;
1265 __le16 stateB;
1266#define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTB_MASK 0xF
1267#define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTB_SHIFT 0
1268#define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTB_MASK 0xF
1269#define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTB_SHIFT 4
1270#define TDIF_TASK_CONTEXT_ERRORINIOB_MASK 0x1
1271#define TDIF_TASK_CONTEXT_ERRORINIOB_SHIFT 8
1272#define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_MASK 0x1
1273#define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_SHIFT 9
1274#define TDIF_TASK_CONTEXT_RESERVED0_MASK 0x3F
1275#define TDIF_TASK_CONTEXT_RESERVED0_SHIFT 10
1276 u8 reserved1;
1277 u8 flags0;
1278#define TDIF_TASK_CONTEXT_IGNOREAPPTAG_MASK 0x1
1279#define TDIF_TASK_CONTEXT_IGNOREAPPTAG_SHIFT 0
1280#define TDIF_TASK_CONTEXT_INITIALREFTAGVALID_MASK 0x1
1281#define TDIF_TASK_CONTEXT_INITIALREFTAGVALID_SHIFT 1
1282#define TDIF_TASK_CONTEXT_HOSTGUARDTYPE_MASK 0x1
1283#define TDIF_TASK_CONTEXT_HOSTGUARDTYPE_SHIFT 2
1284#define TDIF_TASK_CONTEXT_SETERRORWITHEOP_MASK 0x1
1285#define TDIF_TASK_CONTEXT_SETERRORWITHEOP_SHIFT 3
1286#define TDIF_TASK_CONTEXT_PROTECTIONTYPE_MASK 0x3
1287#define TDIF_TASK_CONTEXT_PROTECTIONTYPE_SHIFT 4
1288#define TDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
1289#define TDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
1290#define TDIF_TASK_CONTEXT_RESERVED2_MASK 0x1
1291#define TDIF_TASK_CONTEXT_RESERVED2_SHIFT 7
1292 __le32 flags1;
1293#define TDIF_TASK_CONTEXT_VALIDATEGUARD_MASK 0x1
1294#define TDIF_TASK_CONTEXT_VALIDATEGUARD_SHIFT 0
1295#define TDIF_TASK_CONTEXT_VALIDATEAPPTAG_MASK 0x1
1296#define TDIF_TASK_CONTEXT_VALIDATEAPPTAG_SHIFT 1
1297#define TDIF_TASK_CONTEXT_VALIDATEREFTAG_MASK 0x1
1298#define TDIF_TASK_CONTEXT_VALIDATEREFTAG_SHIFT 2
1299#define TDIF_TASK_CONTEXT_FORWARDGUARD_MASK 0x1
1300#define TDIF_TASK_CONTEXT_FORWARDGUARD_SHIFT 3
1301#define TDIF_TASK_CONTEXT_FORWARDAPPTAG_MASK 0x1
1302#define TDIF_TASK_CONTEXT_FORWARDAPPTAG_SHIFT 4
1303#define TDIF_TASK_CONTEXT_FORWARDREFTAG_MASK 0x1
1304#define TDIF_TASK_CONTEXT_FORWARDREFTAG_SHIFT 5
1305#define TDIF_TASK_CONTEXT_INTERVALSIZE_MASK 0x7
1306#define TDIF_TASK_CONTEXT_INTERVALSIZE_SHIFT 6
1307#define TDIF_TASK_CONTEXT_HOSTINTERFACE_MASK 0x3
1308#define TDIF_TASK_CONTEXT_HOSTINTERFACE_SHIFT 9
1309#define TDIF_TASK_CONTEXT_DIFBEFOREDATA_MASK 0x1
1310#define TDIF_TASK_CONTEXT_DIFBEFOREDATA_SHIFT 11
1311#define TDIF_TASK_CONTEXT_RESERVED3_MASK 0x1
1312#define TDIF_TASK_CONTEXT_RESERVED3_SHIFT 12
1313#define TDIF_TASK_CONTEXT_NETWORKINTERFACE_MASK 0x1
1314#define TDIF_TASK_CONTEXT_NETWORKINTERFACE_SHIFT 13
1315#define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTA_MASK 0xF
1316#define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTA_SHIFT 14
1317#define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTA_MASK 0xF
1318#define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTA_SHIFT 18
1319#define TDIF_TASK_CONTEXT_ERRORINIOA_MASK 0x1
1320#define TDIF_TASK_CONTEXT_ERRORINIOA_SHIFT 22
1321#define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOWA_MASK 0x1
1322#define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOWA_SHIFT 23
1323#define TDIF_TASK_CONTEXT_REFTAGMASK_MASK 0xF
1324#define TDIF_TASK_CONTEXT_REFTAGMASK_SHIFT 24
1325#define TDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_MASK 0x1
1326#define TDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_SHIFT 28
1327#define TDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_MASK 0x1
1328#define TDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_SHIFT 29
1329#define TDIF_TASK_CONTEXT_KEEPREFTAGCONST_MASK 0x1
1330#define TDIF_TASK_CONTEXT_KEEPREFTAGCONST_SHIFT 30
1331#define TDIF_TASK_CONTEXT_RESERVED4_MASK 0x1
1332#define TDIF_TASK_CONTEXT_RESERVED4_SHIFT 31
1333 __le32 offset_in_iob;
1334 __le16 partial_crc_value_a;
1335 __le16 partial_checksum_valuea_;
1336 __le32 offset_in_ioa;
1337 u8 partial_dif_data_a[8];
1338 u8 partial_dif_data_b[8];
1339};
1340
1341struct timers_context {
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001342 __le32 logical_client_0;
Mintz, Yuval7b6859f2017-05-18 19:41:04 +03001343#define TIMERS_CONTEXT_EXPIRATIONTIMELC0_MASK 0x7FFFFFF
1344#define TIMERS_CONTEXT_EXPIRATIONTIMELC0_SHIFT 0
1345#define TIMERS_CONTEXT_RESERVED0_MASK 0x1
1346#define TIMERS_CONTEXT_RESERVED0_SHIFT 27
1347#define TIMERS_CONTEXT_VALIDLC0_MASK 0x1
1348#define TIMERS_CONTEXT_VALIDLC0_SHIFT 28
1349#define TIMERS_CONTEXT_ACTIVELC0_MASK 0x1
1350#define TIMERS_CONTEXT_ACTIVELC0_SHIFT 29
1351#define TIMERS_CONTEXT_RESERVED1_MASK 0x3
1352#define TIMERS_CONTEXT_RESERVED1_SHIFT 30
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001353 __le32 logical_client_1;
Mintz, Yuval7b6859f2017-05-18 19:41:04 +03001354#define TIMERS_CONTEXT_EXPIRATIONTIMELC1_MASK 0x7FFFFFF
1355#define TIMERS_CONTEXT_EXPIRATIONTIMELC1_SHIFT 0
1356#define TIMERS_CONTEXT_RESERVED2_MASK 0x1
1357#define TIMERS_CONTEXT_RESERVED2_SHIFT 27
1358#define TIMERS_CONTEXT_VALIDLC1_MASK 0x1
1359#define TIMERS_CONTEXT_VALIDLC1_SHIFT 28
1360#define TIMERS_CONTEXT_ACTIVELC1_MASK 0x1
1361#define TIMERS_CONTEXT_ACTIVELC1_SHIFT 29
1362#define TIMERS_CONTEXT_RESERVED3_MASK 0x3
1363#define TIMERS_CONTEXT_RESERVED3_SHIFT 30
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001364 __le32 logical_client_2;
Mintz, Yuval7b6859f2017-05-18 19:41:04 +03001365#define TIMERS_CONTEXT_EXPIRATIONTIMELC2_MASK 0x7FFFFFF
1366#define TIMERS_CONTEXT_EXPIRATIONTIMELC2_SHIFT 0
1367#define TIMERS_CONTEXT_RESERVED4_MASK 0x1
1368#define TIMERS_CONTEXT_RESERVED4_SHIFT 27
1369#define TIMERS_CONTEXT_VALIDLC2_MASK 0x1
1370#define TIMERS_CONTEXT_VALIDLC2_SHIFT 28
1371#define TIMERS_CONTEXT_ACTIVELC2_MASK 0x1
1372#define TIMERS_CONTEXT_ACTIVELC2_SHIFT 29
1373#define TIMERS_CONTEXT_RESERVED5_MASK 0x3
1374#define TIMERS_CONTEXT_RESERVED5_SHIFT 30
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001375 __le32 host_expiration_fields;
Mintz, Yuval7b6859f2017-05-18 19:41:04 +03001376#define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_MASK 0x7FFFFFF
1377#define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_SHIFT 0
1378#define TIMERS_CONTEXT_RESERVED6_MASK 0x1
1379#define TIMERS_CONTEXT_RESERVED6_SHIFT 27
1380#define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_MASK 0x1
1381#define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_SHIFT 28
1382#define TIMERS_CONTEXT_RESERVED7_MASK 0x7
1383#define TIMERS_CONTEXT_RESERVED7_SHIFT 29
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001384};
Mintz, Yuval7b6859f2017-05-18 19:41:04 +03001385
1386enum tunnel_next_protocol {
1387 e_unknown = 0,
1388 e_l2 = 1,
1389 e_ipv4 = 2,
1390 e_ipv6 = 3,
1391 MAX_TUNNEL_NEXT_PROTOCOL
1392};
1393
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001394#endif /* __COMMON_HSI__ */
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001395#endif