blob: ae0e4ee6c61728b7a609451023e28a1302ef7c37 [file] [log] [blame]
Yoichi Yuasa979934d2005-09-03 15:56:04 -07001/*
2 * Interrupt handing routines for NEC VR4100 series.
3 *
Yoichi Yuasaada8e952009-07-03 00:39:38 +09004 * Copyright (C) 2005-2007 Yoichi Yuasa <yuasa@linux-mips.org>
Yoichi Yuasa979934d2005-09-03 15:56:04 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#include <linux/interrupt.h>
21#include <linux/module.h>
David Howellsca4d3e672010-10-07 14:08:54 +010022#include <linux/irq.h>
Yoichi Yuasa979934d2005-09-03 15:56:04 -070023
24#include <asm/irq_cpu.h>
Yoichi Yuasa66151bb2006-07-13 17:33:03 +090025#include <asm/vr41xx/irq.h>
Yoichi Yuasa979934d2005-09-03 15:56:04 -070026
27typedef struct irq_cascade {
Ralf Baechle937a8012006-10-07 19:44:33 +010028 int (*get_irq)(unsigned int);
Yoichi Yuasa979934d2005-09-03 15:56:04 -070029} irq_cascade_t;
30
31static irq_cascade_t irq_cascade[NR_IRQS] __cacheline_aligned;
32
33static struct irqaction cascade_irqaction = {
34 .handler = no_action,
Yoichi Yuasa979934d2005-09-03 15:56:04 -070035 .name = "cascade",
Wu Zhangjin5a4a4ad2011-07-23 12:41:24 +000036 .flags = IRQF_NO_THREAD,
Yoichi Yuasa979934d2005-09-03 15:56:04 -070037};
38
Ralf Baechle937a8012006-10-07 19:44:33 +010039int cascade_irq(unsigned int irq, int (*get_irq)(unsigned int))
Yoichi Yuasa979934d2005-09-03 15:56:04 -070040{
41 int retval = 0;
42
43 if (irq >= NR_IRQS)
44 return -EINVAL;
45
46 if (irq_cascade[irq].get_irq != NULL)
47 free_irq(irq, NULL);
48
49 irq_cascade[irq].get_irq = get_irq;
50
51 if (get_irq != NULL) {
52 retval = setup_irq(irq, &cascade_irqaction);
53 if (retval < 0)
54 irq_cascade[irq].get_irq = NULL;
55 }
56
57 return retval;
58}
59
60EXPORT_SYMBOL_GPL(cascade_irq);
61
Ralf Baechle937a8012006-10-07 19:44:33 +010062static void irq_dispatch(unsigned int irq)
Yoichi Yuasa979934d2005-09-03 15:56:04 -070063{
64 irq_cascade_t *cascade;
Yoichi Yuasa979934d2005-09-03 15:56:04 -070065
66 if (irq >= NR_IRQS) {
67 atomic_inc(&irq_err_count);
68 return;
69 }
70
71 cascade = irq_cascade + irq;
72 if (cascade->get_irq != NULL) {
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +000073 struct irq_desc *desc = irq_to_desc(irq);
74 struct irq_data *idata = irq_desc_get_irq_data(desc);
75 struct irq_chip *chip = irq_desc_get_chip(desc);
roel kluina8347952008-09-15 20:50:54 -040076 int ret;
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +000077
78 if (chip->irq_mask_ack)
79 chip->irq_mask_ack(idata);
Yoichi Yuasa364ca8a2007-01-22 23:01:06 +090080 else {
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +000081 chip->irq_mask(idata);
82 chip->irq_ack(idata);
Yoichi Yuasa364ca8a2007-01-22 23:01:06 +090083 }
roel kluina8347952008-09-15 20:50:54 -040084 ret = cascade->get_irq(irq);
85 irq = ret;
86 if (ret < 0)
Yoichi Yuasa979934d2005-09-03 15:56:04 -070087 atomic_inc(&irq_err_count);
88 else
Ralf Baechle937a8012006-10-07 19:44:33 +010089 irq_dispatch(irq);
Thomas Gleixner1d5f8212011-03-28 13:59:54 +020090 if (!irqd_irq_disabled(idata) && chip->irq_unmask)
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +000091 chip->irq_unmask(idata);
Yoichi Yuasa979934d2005-09-03 15:56:04 -070092 } else
Ralf Baechle937a8012006-10-07 19:44:33 +010093 do_IRQ(irq);
Yoichi Yuasa979934d2005-09-03 15:56:04 -070094}
95
Ralf Baechle937a8012006-10-07 19:44:33 +010096asmlinkage void plat_irq_dispatch(void)
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010097{
98 unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
99
100 if (pending & CAUSEF_IP7)
Yoichi Yuasa24d557282007-01-18 22:27:11 +0900101 do_IRQ(TIMER_IRQ);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100102 else if (pending & 0x7800) {
103 if (pending & CAUSEF_IP3)
Yoichi Yuasa24d557282007-01-18 22:27:11 +0900104 irq_dispatch(INT1_IRQ);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100105 else if (pending & CAUSEF_IP4)
Yoichi Yuasa24d557282007-01-18 22:27:11 +0900106 irq_dispatch(INT2_IRQ);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100107 else if (pending & CAUSEF_IP5)
Yoichi Yuasa24d557282007-01-18 22:27:11 +0900108 irq_dispatch(INT3_IRQ);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100109 else if (pending & CAUSEF_IP6)
Yoichi Yuasa24d557282007-01-18 22:27:11 +0900110 irq_dispatch(INT4_IRQ);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100111 } else if (pending & CAUSEF_IP2)
Yoichi Yuasa24d557282007-01-18 22:27:11 +0900112 irq_dispatch(INT0_IRQ);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100113 else if (pending & CAUSEF_IP0)
Yoichi Yuasa24d557282007-01-18 22:27:11 +0900114 do_IRQ(MIPS_SOFTINT0_IRQ);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100115 else if (pending & CAUSEF_IP1)
Yoichi Yuasa24d557282007-01-18 22:27:11 +0900116 do_IRQ(MIPS_SOFTINT1_IRQ);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100117 else
Ralf Baechle937a8012006-10-07 19:44:33 +0100118 spurious_interrupt();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100119}
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700120
121void __init arch_init_irq(void)
122{
Atsushi Nemoto97dcb822007-01-08 02:14:29 +0900123 mips_cpu_irq_init();
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700124}