blob: e29bb66f55b128a612888e5c11223b3d52e4da5d [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Russell King97ac0e42016-10-19 11:28:27 +010018#include <drm/drm_of.h>
19
Rob Clarkc8afe682013-06-26 12:44:06 -040020#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040021#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040022#include "msm_fence.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040023#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050024#include "msm_kms.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040025
Rob Clarka8d854c2016-06-01 14:02:02 -040026
27/*
28 * MSM driver version:
29 * - 1.0.0 - initial interface
30 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040031 * - 1.2.0 - adds explicit fence support for submit ioctl
Rob Clarka8d854c2016-06-01 14:02:02 -040032 */
33#define MSM_VERSION_MAJOR 1
Rob Clark7a3bcc02016-09-16 18:37:44 -040034#define MSM_VERSION_MINOR 2
Rob Clarka8d854c2016-06-01 14:02:02 -040035#define MSM_VERSION_PATCHLEVEL 0
36
Rob Clarkc8afe682013-06-26 12:44:06 -040037static void msm_fb_output_poll_changed(struct drm_device *dev)
38{
39 struct msm_drm_private *priv = dev->dev_private;
40 if (priv->fbdev)
41 drm_fb_helper_hotplug_event(priv->fbdev);
42}
43
44static const struct drm_mode_config_funcs mode_config_funcs = {
45 .fb_create = msm_framebuffer_create,
46 .output_poll_changed = msm_fb_output_poll_changed,
Daniel Vetterb4274fb2014-11-26 17:02:18 +010047 .atomic_check = msm_atomic_check,
Rob Clarkcf3a7e42014-11-08 13:21:06 -050048 .atomic_commit = msm_atomic_commit,
Rob Clark870d7382016-11-04 13:51:42 -040049 .atomic_state_alloc = msm_atomic_state_alloc,
50 .atomic_state_clear = msm_atomic_state_clear,
51 .atomic_state_free = msm_atomic_state_free,
Rob Clarkc8afe682013-06-26 12:44:06 -040052};
53
Rob Clark667ce332016-09-28 19:58:32 -040054int msm_register_address_space(struct drm_device *dev,
55 struct msm_gem_address_space *aspace)
Rob Clarkc8afe682013-06-26 12:44:06 -040056{
57 struct msm_drm_private *priv = dev->dev_private;
Rob Clark667ce332016-09-28 19:58:32 -040058 int idx = priv->num_aspaces++;
Rob Clarkc8afe682013-06-26 12:44:06 -040059
Rob Clark667ce332016-09-28 19:58:32 -040060 if (WARN_ON(idx >= ARRAY_SIZE(priv->aspace)))
Rob Clarkc8afe682013-06-26 12:44:06 -040061 return -EINVAL;
62
Rob Clark667ce332016-09-28 19:58:32 -040063 priv->aspace[idx] = aspace;
Rob Clarkc8afe682013-06-26 12:44:06 -040064
65 return idx;
66}
67
Rob Clarkc8afe682013-06-26 12:44:06 -040068#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
69static bool reglog = false;
70MODULE_PARM_DESC(reglog, "Enable register read/write logging");
71module_param(reglog, bool, 0600);
72#else
73#define reglog 0
74#endif
75
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053076#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050077static bool fbdev = true;
78MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
79module_param(fbdev, bool, 0600);
80#endif
81
Rob Clark3a10ba82014-09-08 14:24:57 -040082static char *vram = "16m";
Rob Clark4313c742016-02-03 14:02:04 -050083MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050084module_param(vram, charp, 0);
85
Rob Clark06d9f562016-11-05 11:08:12 -040086bool dumpstate = false;
87MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
88module_param(dumpstate, bool, 0600);
89
Rob Clark060530f2014-03-03 14:19:12 -050090/*
91 * Util/helpers:
92 */
93
Rob Clarkc8afe682013-06-26 12:44:06 -040094void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
95 const char *dbgname)
96{
97 struct resource *res;
98 unsigned long size;
99 void __iomem *ptr;
100
101 if (name)
102 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
103 else
104 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
105
106 if (!res) {
107 dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
108 return ERR_PTR(-EINVAL);
109 }
110
111 size = resource_size(res);
112
113 ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
114 if (!ptr) {
115 dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
116 return ERR_PTR(-ENOMEM);
117 }
118
119 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200120 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400121
122 return ptr;
123}
124
125void msm_writel(u32 data, void __iomem *addr)
126{
127 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200128 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400129 writel(data, addr);
130}
131
132u32 msm_readl(const void __iomem *addr)
133{
134 u32 val = readl(addr);
135 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200136 printk(KERN_ERR "IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400137 return val;
138}
139
Hai Li78b1d472015-07-27 13:49:45 -0400140struct vblank_event {
141 struct list_head node;
142 int crtc_id;
143 bool enable;
144};
145
146static void vblank_ctrl_worker(struct work_struct *work)
147{
148 struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
149 struct msm_vblank_ctrl, work);
150 struct msm_drm_private *priv = container_of(vbl_ctrl,
151 struct msm_drm_private, vblank_ctrl);
152 struct msm_kms *kms = priv->kms;
153 struct vblank_event *vbl_ev, *tmp;
154 unsigned long flags;
155
156 spin_lock_irqsave(&vbl_ctrl->lock, flags);
157 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
158 list_del(&vbl_ev->node);
159 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
160
161 if (vbl_ev->enable)
162 kms->funcs->enable_vblank(kms,
163 priv->crtcs[vbl_ev->crtc_id]);
164 else
165 kms->funcs->disable_vblank(kms,
166 priv->crtcs[vbl_ev->crtc_id]);
167
168 kfree(vbl_ev);
169
170 spin_lock_irqsave(&vbl_ctrl->lock, flags);
171 }
172
173 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
174}
175
176static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
177 int crtc_id, bool enable)
178{
179 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
180 struct vblank_event *vbl_ev;
181 unsigned long flags;
182
183 vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
184 if (!vbl_ev)
185 return -ENOMEM;
186
187 vbl_ev->crtc_id = crtc_id;
188 vbl_ev->enable = enable;
189
190 spin_lock_irqsave(&vbl_ctrl->lock, flags);
191 list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
192 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
193
194 queue_work(priv->wq, &vbl_ctrl->work);
195
196 return 0;
197}
198
Archit Taneja2b669872016-05-02 11:05:54 +0530199static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400200{
Archit Taneja2b669872016-05-02 11:05:54 +0530201 struct platform_device *pdev = to_platform_device(dev);
202 struct drm_device *ddev = platform_get_drvdata(pdev);
203 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400204 struct msm_kms *kms = priv->kms;
Rob Clark7198e6b2013-07-19 12:59:32 -0400205 struct msm_gpu *gpu = priv->gpu;
Hai Li78b1d472015-07-27 13:49:45 -0400206 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
207 struct vblank_event *vbl_ev, *tmp;
208
209 /* We must cancel and cleanup any pending vblank enable/disable
210 * work before drm_irq_uninstall() to avoid work re-enabling an
211 * irq after uninstall has disabled it.
212 */
213 cancel_work_sync(&vbl_ctrl->work);
214 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
215 list_del(&vbl_ev->node);
216 kfree(vbl_ev);
217 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400218
Rob Clark68209392016-05-17 16:19:32 -0400219 msm_gem_shrinker_cleanup(ddev);
220
Archit Taneja2b669872016-05-02 11:05:54 +0530221 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530222
Archit Taneja2b669872016-05-02 11:05:54 +0530223 drm_dev_unregister(ddev);
Archit Taneja8208ed92016-05-02 11:05:53 +0530224
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530225#ifdef CONFIG_DRM_FBDEV_EMULATION
226 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530227 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530228#endif
Archit Taneja2b669872016-05-02 11:05:54 +0530229 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400230
Archit Taneja2b669872016-05-02 11:05:54 +0530231 pm_runtime_get_sync(dev);
232 drm_irq_uninstall(ddev);
233 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400234
235 flush_workqueue(priv->wq);
236 destroy_workqueue(priv->wq);
237
Rob Clarkba00c3f2016-03-16 18:18:17 -0400238 flush_workqueue(priv->atomic_wq);
239 destroy_workqueue(priv->atomic_wq);
240
Archit Taneja16976082016-11-03 17:36:18 +0530241 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400242 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400243
Rob Clark7198e6b2013-07-19 12:59:32 -0400244 if (gpu) {
Archit Taneja2b669872016-05-02 11:05:54 +0530245 mutex_lock(&ddev->struct_mutex);
Rob Clark7198e6b2013-07-19 12:59:32 -0400246 gpu->funcs->pm_suspend(gpu);
Archit Taneja2b669872016-05-02 11:05:54 +0530247 mutex_unlock(&ddev->struct_mutex);
Rob Clark774449e2015-05-15 09:19:36 -0400248 gpu->funcs->destroy(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400249 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400250
Rob Clark871d8122013-11-16 12:56:06 -0500251 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700252 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500253 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530254 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700255 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500256 }
257
Archit Taneja2b669872016-05-02 11:05:54 +0530258 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500259
Archit Taneja0a6030d2016-05-08 21:36:28 +0530260 msm_mdss_destroy(ddev);
261
Archit Taneja2b669872016-05-02 11:05:54 +0530262 ddev->dev_private = NULL;
263 drm_dev_unref(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400264
265 kfree(priv);
266
267 return 0;
268}
269
Rob Clark06c0dd92013-11-30 17:51:47 -0500270static int get_mdp_ver(struct platform_device *pdev)
271{
Rob Clark06c0dd92013-11-30 17:51:47 -0500272 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530273
274 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500275}
276
Rob Clark072f1f92015-03-03 15:04:25 -0500277#include <linux/of_address.h>
278
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500279static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400280{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500281 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530282 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500283 unsigned long size = 0;
284 int ret = 0;
285
Rob Clark072f1f92015-03-03 15:04:25 -0500286 /* In the device-tree world, we could have a 'memory-region'
287 * phandle, which gives us a link to our "vram". Allocating
288 * is all nicely abstracted behind the dma api, but we need
289 * to know the entire size to allocate it all in one go. There
290 * are two cases:
291 * 1) device with no IOMMU, in which case we need exclusive
292 * access to a VRAM carveout big enough for all gpu
293 * buffers
294 * 2) device with IOMMU, but where the bootloader puts up
295 * a splash screen. In this case, the VRAM carveout
296 * need only be large enough for fbdev fb. But we need
297 * exclusive access to the buffer to avoid the kernel
298 * using those pages for other purposes (which appears
299 * as corruption on screen before we have a chance to
300 * load and do initial modeset)
301 */
Rob Clark072f1f92015-03-03 15:04:25 -0500302
303 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
304 if (node) {
305 struct resource r;
306 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800307 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500308 if (ret)
309 return ret;
310 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200311 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400312
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530313 /* if we have no IOMMU, then we need to use carveout allocator.
314 * Grab the entire CMA chunk carved out in early startup in
315 * mach-msm:
316 */
317 } else if (!iommu_present(&platform_bus_type)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500318 DRM_INFO("using %s VRAM carveout\n", vram);
319 size = memparse(vram, NULL);
320 }
321
322 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700323 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500324 void *p;
325
Rob Clark871d8122013-11-16 12:56:06 -0500326 priv->vram.size = size;
327
328 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
329
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700330 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
331 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500332
333 /* note that for no-kernel-mapping, the vaddr returned
334 * is bogus, but non-null if allocation succeeded:
335 */
336 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700337 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500338 if (!p) {
339 dev_err(dev->dev, "failed to allocate VRAM\n");
340 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500341 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500342 }
343
344 dev_info(dev->dev, "VRAM: %08x->%08x\n",
345 (uint32_t)priv->vram.paddr,
346 (uint32_t)(priv->vram.paddr + size));
347 }
348
Rob Clark072f1f92015-03-03 15:04:25 -0500349 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500350}
351
Archit Taneja2b669872016-05-02 11:05:54 +0530352static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500353{
Archit Taneja2b669872016-05-02 11:05:54 +0530354 struct platform_device *pdev = to_platform_device(dev);
355 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500356 struct msm_drm_private *priv;
357 struct msm_kms *kms;
358 int ret;
359
Archit Taneja2b669872016-05-02 11:05:54 +0530360 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200361 if (IS_ERR(ddev)) {
Archit Taneja2b669872016-05-02 11:05:54 +0530362 dev_err(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200363 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500364 }
365
Archit Taneja2b669872016-05-02 11:05:54 +0530366 platform_set_drvdata(pdev, ddev);
367 ddev->platformdev = pdev;
368
369 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
370 if (!priv) {
371 drm_dev_unref(ddev);
372 return -ENOMEM;
373 }
374
375 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400376 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500377
Archit Taneja0a6030d2016-05-08 21:36:28 +0530378 ret = msm_mdss_init(ddev);
379 if (ret) {
380 kfree(priv);
381 drm_dev_unref(ddev);
382 return ret;
383 }
384
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500385 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400386 priv->atomic_wq = alloc_ordered_workqueue("msm:atomic", 0);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500387 init_waitqueue_head(&priv->pending_crtcs_event);
388
389 INIT_LIST_HEAD(&priv->inactive_list);
Hai Li78b1d472015-07-27 13:49:45 -0400390 INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
391 INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
392 spin_lock_init(&priv->vblank_ctrl.lock);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500393
Archit Taneja2b669872016-05-02 11:05:54 +0530394 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500395
396 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530397 ret = component_bind_all(dev, ddev);
398 if (ret) {
Archit Taneja0a6030d2016-05-08 21:36:28 +0530399 msm_mdss_destroy(ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530400 kfree(priv);
401 drm_dev_unref(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500402 return ret;
Archit Taneja2b669872016-05-02 11:05:54 +0530403 }
Rob Clark060530f2014-03-03 14:19:12 -0500404
Archit Taneja2b669872016-05-02 11:05:54 +0530405 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400406 if (ret)
407 goto fail;
408
Rob Clark68209392016-05-17 16:19:32 -0400409 msm_gem_shrinker_init(ddev);
410
Rob Clark06c0dd92013-11-30 17:51:47 -0500411 switch (get_mdp_ver(pdev)) {
412 case 4:
Archit Taneja2b669872016-05-02 11:05:54 +0530413 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530414 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500415 break;
416 case 5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530417 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500418 break;
419 default:
420 kms = ERR_PTR(-ENODEV);
421 break;
422 }
423
Rob Clarkc8afe682013-06-26 12:44:06 -0400424 if (IS_ERR(kms)) {
425 /*
426 * NOTE: once we have GPU support, having no kms should not
427 * be considered fatal.. ideally we would still support gpu
428 * and (for example) use dmabuf/prime to share buffers with
429 * imx drm driver on iMX5
430 */
Archit Taneja2b669872016-05-02 11:05:54 +0530431 dev_err(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200432 ret = PTR_ERR(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400433 goto fail;
434 }
435
Rob Clarkc8afe682013-06-26 12:44:06 -0400436 if (kms) {
Rob Clarkc8afe682013-06-26 12:44:06 -0400437 ret = kms->funcs->hw_init(kms);
438 if (ret) {
Archit Taneja2b669872016-05-02 11:05:54 +0530439 dev_err(dev, "kms hw init failed: %d\n", ret);
Rob Clarkc8afe682013-06-26 12:44:06 -0400440 goto fail;
441 }
442 }
443
Archit Taneja2b669872016-05-02 11:05:54 +0530444 ddev->mode_config.funcs = &mode_config_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400445
Archit Taneja2b669872016-05-02 11:05:54 +0530446 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400447 if (ret < 0) {
Archit Taneja2b669872016-05-02 11:05:54 +0530448 dev_err(dev, "failed to initialize vblank\n");
Rob Clarkc8afe682013-06-26 12:44:06 -0400449 goto fail;
450 }
451
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530452 if (kms) {
453 pm_runtime_get_sync(dev);
454 ret = drm_irq_install(ddev, kms->irq);
455 pm_runtime_put_sync(dev);
456 if (ret < 0) {
457 dev_err(dev, "failed to install IRQ handler\n");
458 goto fail;
459 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400460 }
461
Archit Taneja2b669872016-05-02 11:05:54 +0530462 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400463 if (ret)
464 goto fail;
465
Archit Taneja2b669872016-05-02 11:05:54 +0530466 drm_mode_config_reset(ddev);
467
468#ifdef CONFIG_DRM_FBDEV_EMULATION
469 if (fbdev)
470 priv->fbdev = msm_fbdev_init(ddev);
471#endif
472
473 ret = msm_debugfs_late_init(ddev);
474 if (ret)
475 goto fail;
476
477 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400478
479 return 0;
480
481fail:
Archit Taneja2b669872016-05-02 11:05:54 +0530482 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400483 return ret;
484}
485
Archit Taneja2b669872016-05-02 11:05:54 +0530486/*
487 * DRM operations:
488 */
489
Rob Clark7198e6b2013-07-19 12:59:32 -0400490static void load_gpu(struct drm_device *dev)
491{
Rob Clarka1ad3522014-07-11 11:59:22 -0400492 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400493 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400494
Rob Clarka1ad3522014-07-11 11:59:22 -0400495 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400496
Rob Clarke2550b72014-09-05 13:30:27 -0400497 if (!priv->gpu)
498 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400499
Rob Clarka1ad3522014-07-11 11:59:22 -0400500 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400501}
502
503static int msm_open(struct drm_device *dev, struct drm_file *file)
504{
505 struct msm_file_private *ctx;
506
507 /* For now, load gpu on open.. to avoid the requirement of having
508 * firmware in the initrd.
509 */
510 load_gpu(dev);
511
512 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
513 if (!ctx)
514 return -ENOMEM;
515
516 file->driver_priv = ctx;
517
518 return 0;
519}
520
Rob Clarkc8afe682013-06-26 12:44:06 -0400521static void msm_preclose(struct drm_device *dev, struct drm_file *file)
522{
523 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400524 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400525
Rob Clark7198e6b2013-07-19 12:59:32 -0400526 mutex_lock(&dev->struct_mutex);
527 if (ctx == priv->lastctx)
528 priv->lastctx = NULL;
529 mutex_unlock(&dev->struct_mutex);
530
531 kfree(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400532}
533
534static void msm_lastclose(struct drm_device *dev)
535{
536 struct msm_drm_private *priv = dev->dev_private;
Rob Clark5ea1f752014-05-30 12:29:48 -0400537 if (priv->fbdev)
538 drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400539}
540
Daniel Vettere9f0d762013-12-11 11:34:42 +0100541static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400542{
543 struct drm_device *dev = arg;
544 struct msm_drm_private *priv = dev->dev_private;
545 struct msm_kms *kms = priv->kms;
546 BUG_ON(!kms);
547 return kms->funcs->irq(kms);
548}
549
550static void msm_irq_preinstall(struct drm_device *dev)
551{
552 struct msm_drm_private *priv = dev->dev_private;
553 struct msm_kms *kms = priv->kms;
554 BUG_ON(!kms);
555 kms->funcs->irq_preinstall(kms);
556}
557
558static int msm_irq_postinstall(struct drm_device *dev)
559{
560 struct msm_drm_private *priv = dev->dev_private;
561 struct msm_kms *kms = priv->kms;
562 BUG_ON(!kms);
563 return kms->funcs->irq_postinstall(kms);
564}
565
566static void msm_irq_uninstall(struct drm_device *dev)
567{
568 struct msm_drm_private *priv = dev->dev_private;
569 struct msm_kms *kms = priv->kms;
570 BUG_ON(!kms);
571 kms->funcs->irq_uninstall(kms);
572}
573
Thierry Reding88e72712015-09-24 18:35:31 +0200574static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400575{
576 struct msm_drm_private *priv = dev->dev_private;
577 struct msm_kms *kms = priv->kms;
578 if (!kms)
579 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200580 DBG("dev=%p, crtc=%u", dev, pipe);
581 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400582}
583
Thierry Reding88e72712015-09-24 18:35:31 +0200584static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400585{
586 struct msm_drm_private *priv = dev->dev_private;
587 struct msm_kms *kms = priv->kms;
588 if (!kms)
589 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200590 DBG("dev=%p, crtc=%u", dev, pipe);
591 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400592}
593
594/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400595 * DRM ioctls:
596 */
597
598static int msm_ioctl_get_param(struct drm_device *dev, void *data,
599 struct drm_file *file)
600{
601 struct msm_drm_private *priv = dev->dev_private;
602 struct drm_msm_param *args = data;
603 struct msm_gpu *gpu;
604
605 /* for now, we just have 3d pipe.. eventually this would need to
606 * be more clever to dispatch to appropriate gpu module:
607 */
608 if (args->pipe != MSM_PIPE_3D0)
609 return -EINVAL;
610
611 gpu = priv->gpu;
612
613 if (!gpu)
614 return -ENXIO;
615
616 return gpu->funcs->get_param(gpu, args->param, &args->value);
617}
618
619static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
620 struct drm_file *file)
621{
622 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500623
624 if (args->flags & ~MSM_BO_FLAGS) {
625 DRM_ERROR("invalid flags: %08x\n", args->flags);
626 return -EINVAL;
627 }
628
Rob Clark7198e6b2013-07-19 12:59:32 -0400629 return msm_gem_new_handle(dev, file, args->size,
630 args->flags, &args->handle);
631}
632
Rob Clark56c2da82015-05-11 11:50:03 -0400633static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
634{
635 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
636}
Rob Clark7198e6b2013-07-19 12:59:32 -0400637
638static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
639 struct drm_file *file)
640{
641 struct drm_msm_gem_cpu_prep *args = data;
642 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400643 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400644 int ret;
645
Rob Clark93ddb0d2014-03-03 09:42:33 -0500646 if (args->op & ~MSM_PREP_FLAGS) {
647 DRM_ERROR("invalid op: %08x\n", args->op);
648 return -EINVAL;
649 }
650
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100651 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400652 if (!obj)
653 return -ENOENT;
654
Rob Clark56c2da82015-05-11 11:50:03 -0400655 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400656
657 drm_gem_object_unreference_unlocked(obj);
658
659 return ret;
660}
661
662static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
663 struct drm_file *file)
664{
665 struct drm_msm_gem_cpu_fini *args = data;
666 struct drm_gem_object *obj;
667 int ret;
668
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100669 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400670 if (!obj)
671 return -ENOENT;
672
673 ret = msm_gem_cpu_fini(obj);
674
675 drm_gem_object_unreference_unlocked(obj);
676
677 return ret;
678}
679
680static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
681 struct drm_file *file)
682{
683 struct drm_msm_gem_info *args = data;
684 struct drm_gem_object *obj;
685 int ret = 0;
686
687 if (args->pad)
688 return -EINVAL;
689
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100690 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400691 if (!obj)
692 return -ENOENT;
693
694 args->offset = msm_gem_mmap_offset(obj);
695
696 drm_gem_object_unreference_unlocked(obj);
697
698 return ret;
699}
700
701static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
702 struct drm_file *file)
703{
Rob Clarkca762a82016-03-15 17:22:13 -0400704 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400705 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400706 ktime_t timeout = to_ktime(args->timeout);
Rob Clark93ddb0d2014-03-03 09:42:33 -0500707
708 if (args->pad) {
709 DRM_ERROR("invalid pad: %08x\n", args->pad);
710 return -EINVAL;
711 }
712
Rob Clarkca762a82016-03-15 17:22:13 -0400713 if (!priv->gpu)
714 return 0;
715
716 return msm_wait_fence(priv->gpu->fctx, args->fence, &timeout, true);
Rob Clark7198e6b2013-07-19 12:59:32 -0400717}
718
Rob Clark4cd33c42016-05-17 15:44:49 -0400719static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
720 struct drm_file *file)
721{
722 struct drm_msm_gem_madvise *args = data;
723 struct drm_gem_object *obj;
724 int ret;
725
726 switch (args->madv) {
727 case MSM_MADV_DONTNEED:
728 case MSM_MADV_WILLNEED:
729 break;
730 default:
731 return -EINVAL;
732 }
733
734 ret = mutex_lock_interruptible(&dev->struct_mutex);
735 if (ret)
736 return ret;
737
738 obj = drm_gem_object_lookup(file, args->handle);
739 if (!obj) {
740 ret = -ENOENT;
741 goto unlock;
742 }
743
744 ret = msm_gem_madvise(obj, args->madv);
745 if (ret >= 0) {
746 args->retained = ret;
747 ret = 0;
748 }
749
750 drm_gem_object_unreference(obj);
751
752unlock:
753 mutex_unlock(&dev->struct_mutex);
754 return ret;
755}
756
Rob Clark7198e6b2013-07-19 12:59:32 -0400757static const struct drm_ioctl_desc msm_ioctls[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200758 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
759 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
760 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
761 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
762 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
763 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
764 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark4cd33c42016-05-17 15:44:49 -0400765 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400766};
767
Rob Clarkc8afe682013-06-26 12:44:06 -0400768static const struct vm_operations_struct vm_ops = {
769 .fault = msm_gem_fault,
770 .open = drm_gem_vm_open,
771 .close = drm_gem_vm_close,
772};
773
774static const struct file_operations fops = {
775 .owner = THIS_MODULE,
776 .open = drm_open,
777 .release = drm_release,
778 .unlocked_ioctl = drm_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400779 .compat_ioctl = drm_compat_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400780 .poll = drm_poll,
781 .read = drm_read,
782 .llseek = no_llseek,
783 .mmap = msm_gem_mmap,
784};
785
786static struct drm_driver msm_driver = {
Rob Clark05b84912013-09-28 11:28:35 -0400787 .driver_features = DRIVER_HAVE_IRQ |
788 DRIVER_GEM |
789 DRIVER_PRIME |
Rob Clarkb4b15c82013-09-28 12:01:25 -0400790 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -0400791 DRIVER_ATOMIC |
Rob Clark05b84912013-09-28 11:28:35 -0400792 DRIVER_MODESET,
Rob Clark7198e6b2013-07-19 12:59:32 -0400793 .open = msm_open,
Rob Clarkc8afe682013-06-26 12:44:06 -0400794 .preclose = msm_preclose,
795 .lastclose = msm_lastclose,
796 .irq_handler = msm_irq,
797 .irq_preinstall = msm_irq_preinstall,
798 .irq_postinstall = msm_irq_postinstall,
799 .irq_uninstall = msm_irq_uninstall,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300800 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clarkc8afe682013-06-26 12:44:06 -0400801 .enable_vblank = msm_enable_vblank,
802 .disable_vblank = msm_disable_vblank,
803 .gem_free_object = msm_gem_free_object,
804 .gem_vm_ops = &vm_ops,
805 .dumb_create = msm_gem_dumb_create,
806 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark30600a92013-09-28 10:13:04 -0400807 .dumb_destroy = drm_gem_dumb_destroy,
Rob Clark05b84912013-09-28 11:28:35 -0400808 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
809 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
810 .gem_prime_export = drm_gem_prime_export,
811 .gem_prime_import = drm_gem_prime_import,
812 .gem_prime_pin = msm_gem_prime_pin,
813 .gem_prime_unpin = msm_gem_prime_unpin,
814 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
815 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
816 .gem_prime_vmap = msm_gem_prime_vmap,
817 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +0000818 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -0400819#ifdef CONFIG_DEBUG_FS
820 .debugfs_init = msm_debugfs_init,
821 .debugfs_cleanup = msm_debugfs_cleanup,
822#endif
Rob Clark7198e6b2013-07-19 12:59:32 -0400823 .ioctls = msm_ioctls,
824 .num_ioctls = DRM_MSM_NUM_IOCTLS,
Rob Clarkc8afe682013-06-26 12:44:06 -0400825 .fops = &fops,
826 .name = "msm",
827 .desc = "MSM Snapdragon DRM",
828 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -0400829 .major = MSM_VERSION_MAJOR,
830 .minor = MSM_VERSION_MINOR,
831 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -0400832};
833
834#ifdef CONFIG_PM_SLEEP
835static int msm_pm_suspend(struct device *dev)
836{
837 struct drm_device *ddev = dev_get_drvdata(dev);
838
839 drm_kms_helper_poll_disable(ddev);
840
841 return 0;
842}
843
844static int msm_pm_resume(struct device *dev)
845{
846 struct drm_device *ddev = dev_get_drvdata(dev);
847
848 drm_kms_helper_poll_enable(ddev);
849
850 return 0;
851}
852#endif
853
854static const struct dev_pm_ops msm_pm_ops = {
855 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
856};
857
858/*
Rob Clark060530f2014-03-03 14:19:12 -0500859 * Componentized driver support:
860 */
861
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530862/*
863 * NOTE: duplication of the same code as exynos or imx (or probably any other).
864 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -0500865 */
866static int compare_of(struct device *dev, void *data)
867{
868 return dev->of_node == data;
869}
Rob Clark41e69772013-12-15 16:23:05 -0500870
Archit Taneja812070e2016-05-19 10:38:39 +0530871/*
872 * Identify what components need to be added by parsing what remote-endpoints
873 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
874 * is no external component that we need to add since LVDS is within MDP4
875 * itself.
876 */
877static int add_components_mdp(struct device *mdp_dev,
878 struct component_match **matchptr)
879{
880 struct device_node *np = mdp_dev->of_node;
881 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +0530882 struct device *master_dev;
883
884 /*
885 * on MDP4 based platforms, the MDP platform device is the component
886 * master that adds other display interface components to itself.
887 *
888 * on MDP5 based platforms, the MDSS platform device is the component
889 * master that adds MDP5 and other display interface components to
890 * itself.
891 */
892 if (of_device_is_compatible(np, "qcom,mdp4"))
893 master_dev = mdp_dev;
894 else
895 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +0530896
897 for_each_endpoint_of_node(np, ep_node) {
898 struct device_node *intf;
899 struct of_endpoint ep;
900 int ret;
901
902 ret = of_graph_parse_endpoint(ep_node, &ep);
903 if (ret) {
904 dev_err(mdp_dev, "unable to parse port endpoint\n");
905 of_node_put(ep_node);
906 return ret;
907 }
908
909 /*
910 * The LCDC/LVDS port on MDP4 is a speacial case where the
911 * remote-endpoint isn't a component that we need to add
912 */
913 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +0530914 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +0530915 continue;
Archit Taneja812070e2016-05-19 10:38:39 +0530916
917 /*
918 * It's okay if some of the ports don't have a remote endpoint
919 * specified. It just means that the port isn't connected to
920 * any external interface.
921 */
922 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +0530923 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +0530924 continue;
Archit Taneja812070e2016-05-19 10:38:39 +0530925
Russell King97ac0e42016-10-19 11:28:27 +0100926 drm_of_component_match_add(master_dev, matchptr, compare_of,
927 intf);
Archit Taneja812070e2016-05-19 10:38:39 +0530928 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +0530929 }
930
931 return 0;
932}
933
Archit Taneja54011e22016-06-06 13:45:34 +0530934static int compare_name_mdp(struct device *dev, void *data)
935{
936 return (strstr(dev_name(dev), "mdp") != NULL);
937}
938
Archit Taneja7d526fcf2016-05-19 10:33:57 +0530939static int add_display_components(struct device *dev,
940 struct component_match **matchptr)
941{
Archit Taneja54011e22016-06-06 13:45:34 +0530942 struct device *mdp_dev;
943 int ret;
944
945 /*
946 * MDP5 based devices don't have a flat hierarchy. There is a top level
947 * parent: MDSS, and children: MDP5, DSI, HDMI, eDP etc. Populate the
948 * children devices, find the MDP5 node, and then add the interfaces
949 * to our components list.
950 */
951 if (of_device_is_compatible(dev->of_node, "qcom,mdss")) {
952 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
953 if (ret) {
954 dev_err(dev, "failed to populate children devices\n");
955 return ret;
956 }
957
958 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
959 if (!mdp_dev) {
960 dev_err(dev, "failed to find MDSS MDP node\n");
961 of_platform_depopulate(dev);
962 return -ENODEV;
963 }
964
965 put_device(mdp_dev);
966
967 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +0100968 drm_of_component_match_add(dev, matchptr, compare_of,
969 mdp_dev->of_node);
Archit Taneja54011e22016-06-06 13:45:34 +0530970 } else {
971 /* MDP4 */
972 mdp_dev = dev;
973 }
974
975 ret = add_components_mdp(mdp_dev, matchptr);
976 if (ret)
977 of_platform_depopulate(dev);
978
979 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +0530980}
981
Archit Tanejadc3ea262016-05-19 13:33:52 +0530982/*
983 * We don't know what's the best binding to link the gpu with the drm device.
984 * Fow now, we just hunt for all the possible gpus that we support, and add them
985 * as components.
986 */
987static const struct of_device_id msm_gpu_match[] = {
988 { .compatible = "qcom,adreno-3xx" },
989 { .compatible = "qcom,kgsl-3d0" },
990 { },
991};
992
Archit Taneja7d526fcf2016-05-19 10:33:57 +0530993static int add_gpu_components(struct device *dev,
994 struct component_match **matchptr)
995{
Archit Tanejadc3ea262016-05-19 13:33:52 +0530996 struct device_node *np;
997
998 np = of_find_matching_node(NULL, msm_gpu_match);
999 if (!np)
1000 return 0;
1001
Russell King97ac0e42016-10-19 11:28:27 +01001002 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301003
1004 of_node_put(np);
1005
1006 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301007}
1008
Russell King84448282014-04-19 11:20:42 +01001009static int msm_drm_bind(struct device *dev)
1010{
Archit Taneja2b669872016-05-02 11:05:54 +05301011 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001012}
1013
1014static void msm_drm_unbind(struct device *dev)
1015{
Archit Taneja2b669872016-05-02 11:05:54 +05301016 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001017}
1018
1019static const struct component_master_ops msm_drm_ops = {
1020 .bind = msm_drm_bind,
1021 .unbind = msm_drm_unbind,
1022};
1023
1024/*
1025 * Platform driver:
1026 */
1027
1028static int msm_pdev_probe(struct platform_device *pdev)
1029{
1030 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301031 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301032
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301033 ret = add_display_components(&pdev->dev, &match);
1034 if (ret)
1035 return ret;
1036
1037 ret = add_gpu_components(&pdev->dev, &match);
1038 if (ret)
1039 return ret;
Rob Clark060530f2014-03-03 14:19:12 -05001040
Rob Clarkc83ea572016-11-07 13:31:30 -05001041 /* on all devices that I am aware of, iommu's which can map
1042 * any address the cpu can see are used:
1043 */
1044 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1045 if (ret)
1046 return ret;
1047
Russell King84448282014-04-19 11:20:42 +01001048 return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
Rob Clarkc8afe682013-06-26 12:44:06 -04001049}
1050
1051static int msm_pdev_remove(struct platform_device *pdev)
1052{
Rob Clark060530f2014-03-03 14:19:12 -05001053 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301054 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001055
1056 return 0;
1057}
1058
Rob Clark06c0dd92013-11-30 17:51:47 -05001059static const struct of_device_id dt_match[] = {
Archit Taneja96a611b2016-05-30 17:02:00 +05301060 { .compatible = "qcom,mdp4", .data = (void *)4 }, /* MDP4 */
1061 { .compatible = "qcom,mdss", .data = (void *)5 }, /* MDP5 MDSS */
Rob Clark06c0dd92013-11-30 17:51:47 -05001062 {}
1063};
1064MODULE_DEVICE_TABLE(of, dt_match);
1065
Rob Clarkc8afe682013-06-26 12:44:06 -04001066static struct platform_driver msm_platform_driver = {
1067 .probe = msm_pdev_probe,
1068 .remove = msm_pdev_remove,
1069 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001070 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001071 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001072 .pm = &msm_pm_ops,
1073 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001074};
1075
1076static int __init msm_drm_register(void)
1077{
1078 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301079 msm_mdp_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001080 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001081 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001082 msm_hdmi_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001083 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001084 return platform_driver_register(&msm_platform_driver);
1085}
1086
1087static void __exit msm_drm_unregister(void)
1088{
1089 DBG("fini");
1090 platform_driver_unregister(&msm_platform_driver);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001091 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001092 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001093 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001094 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301095 msm_mdp_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001096}
1097
1098module_init(msm_drm_register);
1099module_exit(msm_drm_unregister);
1100
1101MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1102MODULE_DESCRIPTION("MSM DRM Driver");
1103MODULE_LICENSE("GPL");