Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Red Hat |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #include "msm_drv.h" |
Rob Clark | edcd60c | 2016-03-16 12:56:12 -0400 | [diff] [blame^] | 19 | #include "msm_debugfs.h" |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 20 | #include "msm_gpu.h" |
Rob Clark | dd2da6e | 2013-11-30 16:12:10 -0500 | [diff] [blame] | 21 | #include "msm_kms.h" |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 22 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 23 | static void msm_fb_output_poll_changed(struct drm_device *dev) |
| 24 | { |
| 25 | struct msm_drm_private *priv = dev->dev_private; |
| 26 | if (priv->fbdev) |
| 27 | drm_fb_helper_hotplug_event(priv->fbdev); |
| 28 | } |
| 29 | |
| 30 | static const struct drm_mode_config_funcs mode_config_funcs = { |
| 31 | .fb_create = msm_framebuffer_create, |
| 32 | .output_poll_changed = msm_fb_output_poll_changed, |
Daniel Vetter | b4274fb | 2014-11-26 17:02:18 +0100 | [diff] [blame] | 33 | .atomic_check = msm_atomic_check, |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 34 | .atomic_commit = msm_atomic_commit, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 35 | }; |
| 36 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 37 | int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 38 | { |
| 39 | struct msm_drm_private *priv = dev->dev_private; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 40 | int idx = priv->num_mmus++; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 41 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 42 | if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus))) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 43 | return -EINVAL; |
| 44 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 45 | priv->mmus[idx] = mmu; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 46 | |
| 47 | return idx; |
| 48 | } |
| 49 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 50 | #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING |
| 51 | static bool reglog = false; |
| 52 | MODULE_PARM_DESC(reglog, "Enable register read/write logging"); |
| 53 | module_param(reglog, bool, 0600); |
| 54 | #else |
| 55 | #define reglog 0 |
| 56 | #endif |
| 57 | |
Archit Taneja | a9ee34b | 2015-07-13 12:12:07 +0530 | [diff] [blame] | 58 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Rob Clark | e90dfec | 2015-01-30 17:05:41 -0500 | [diff] [blame] | 59 | static bool fbdev = true; |
| 60 | MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer"); |
| 61 | module_param(fbdev, bool, 0600); |
| 62 | #endif |
| 63 | |
Rob Clark | 3a10ba8 | 2014-09-08 14:24:57 -0400 | [diff] [blame] | 64 | static char *vram = "16m"; |
Rob Clark | 4313c74 | 2016-02-03 14:02:04 -0500 | [diff] [blame] | 65 | MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)"); |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 66 | module_param(vram, charp, 0); |
| 67 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 68 | /* |
| 69 | * Util/helpers: |
| 70 | */ |
| 71 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 72 | void __iomem *msm_ioremap(struct platform_device *pdev, const char *name, |
| 73 | const char *dbgname) |
| 74 | { |
| 75 | struct resource *res; |
| 76 | unsigned long size; |
| 77 | void __iomem *ptr; |
| 78 | |
| 79 | if (name) |
| 80 | res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name); |
| 81 | else |
| 82 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 83 | |
| 84 | if (!res) { |
| 85 | dev_err(&pdev->dev, "failed to get memory resource: %s\n", name); |
| 86 | return ERR_PTR(-EINVAL); |
| 87 | } |
| 88 | |
| 89 | size = resource_size(res); |
| 90 | |
| 91 | ptr = devm_ioremap_nocache(&pdev->dev, res->start, size); |
| 92 | if (!ptr) { |
| 93 | dev_err(&pdev->dev, "failed to ioremap: %s\n", name); |
| 94 | return ERR_PTR(-ENOMEM); |
| 95 | } |
| 96 | |
| 97 | if (reglog) |
Thierry Reding | fc99f97 | 2015-04-09 16:39:51 +0200 | [diff] [blame] | 98 | printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 99 | |
| 100 | return ptr; |
| 101 | } |
| 102 | |
| 103 | void msm_writel(u32 data, void __iomem *addr) |
| 104 | { |
| 105 | if (reglog) |
Thierry Reding | fc99f97 | 2015-04-09 16:39:51 +0200 | [diff] [blame] | 106 | printk(KERN_DEBUG "IO:W %p %08x\n", addr, data); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 107 | writel(data, addr); |
| 108 | } |
| 109 | |
| 110 | u32 msm_readl(const void __iomem *addr) |
| 111 | { |
| 112 | u32 val = readl(addr); |
| 113 | if (reglog) |
Thierry Reding | fc99f97 | 2015-04-09 16:39:51 +0200 | [diff] [blame] | 114 | printk(KERN_ERR "IO:R %p %08x\n", addr, val); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 115 | return val; |
| 116 | } |
| 117 | |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 118 | struct vblank_event { |
| 119 | struct list_head node; |
| 120 | int crtc_id; |
| 121 | bool enable; |
| 122 | }; |
| 123 | |
| 124 | static void vblank_ctrl_worker(struct work_struct *work) |
| 125 | { |
| 126 | struct msm_vblank_ctrl *vbl_ctrl = container_of(work, |
| 127 | struct msm_vblank_ctrl, work); |
| 128 | struct msm_drm_private *priv = container_of(vbl_ctrl, |
| 129 | struct msm_drm_private, vblank_ctrl); |
| 130 | struct msm_kms *kms = priv->kms; |
| 131 | struct vblank_event *vbl_ev, *tmp; |
| 132 | unsigned long flags; |
| 133 | |
| 134 | spin_lock_irqsave(&vbl_ctrl->lock, flags); |
| 135 | list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) { |
| 136 | list_del(&vbl_ev->node); |
| 137 | spin_unlock_irqrestore(&vbl_ctrl->lock, flags); |
| 138 | |
| 139 | if (vbl_ev->enable) |
| 140 | kms->funcs->enable_vblank(kms, |
| 141 | priv->crtcs[vbl_ev->crtc_id]); |
| 142 | else |
| 143 | kms->funcs->disable_vblank(kms, |
| 144 | priv->crtcs[vbl_ev->crtc_id]); |
| 145 | |
| 146 | kfree(vbl_ev); |
| 147 | |
| 148 | spin_lock_irqsave(&vbl_ctrl->lock, flags); |
| 149 | } |
| 150 | |
| 151 | spin_unlock_irqrestore(&vbl_ctrl->lock, flags); |
| 152 | } |
| 153 | |
| 154 | static int vblank_ctrl_queue_work(struct msm_drm_private *priv, |
| 155 | int crtc_id, bool enable) |
| 156 | { |
| 157 | struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl; |
| 158 | struct vblank_event *vbl_ev; |
| 159 | unsigned long flags; |
| 160 | |
| 161 | vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC); |
| 162 | if (!vbl_ev) |
| 163 | return -ENOMEM; |
| 164 | |
| 165 | vbl_ev->crtc_id = crtc_id; |
| 166 | vbl_ev->enable = enable; |
| 167 | |
| 168 | spin_lock_irqsave(&vbl_ctrl->lock, flags); |
| 169 | list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list); |
| 170 | spin_unlock_irqrestore(&vbl_ctrl->lock, flags); |
| 171 | |
| 172 | queue_work(priv->wq, &vbl_ctrl->work); |
| 173 | |
| 174 | return 0; |
| 175 | } |
| 176 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 177 | /* |
| 178 | * DRM operations: |
| 179 | */ |
| 180 | |
| 181 | static int msm_unload(struct drm_device *dev) |
| 182 | { |
| 183 | struct msm_drm_private *priv = dev->dev_private; |
| 184 | struct msm_kms *kms = priv->kms; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 185 | struct msm_gpu *gpu = priv->gpu; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 186 | struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl; |
| 187 | struct vblank_event *vbl_ev, *tmp; |
| 188 | |
| 189 | /* We must cancel and cleanup any pending vblank enable/disable |
| 190 | * work before drm_irq_uninstall() to avoid work re-enabling an |
| 191 | * irq after uninstall has disabled it. |
| 192 | */ |
| 193 | cancel_work_sync(&vbl_ctrl->work); |
| 194 | list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) { |
| 195 | list_del(&vbl_ev->node); |
| 196 | kfree(vbl_ev); |
| 197 | } |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 198 | |
| 199 | drm_kms_helper_poll_fini(dev); |
Archit Taneja | 1aaa57f | 2016-02-25 11:19:45 +0530 | [diff] [blame] | 200 | |
| 201 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
| 202 | if (fbdev && priv->fbdev) |
| 203 | msm_fbdev_free(dev); |
| 204 | #endif |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 205 | drm_mode_config_cleanup(dev); |
| 206 | drm_vblank_cleanup(dev); |
| 207 | |
| 208 | pm_runtime_get_sync(dev->dev); |
| 209 | drm_irq_uninstall(dev); |
| 210 | pm_runtime_put_sync(dev->dev); |
| 211 | |
| 212 | flush_workqueue(priv->wq); |
| 213 | destroy_workqueue(priv->wq); |
| 214 | |
| 215 | if (kms) { |
| 216 | pm_runtime_disable(dev->dev); |
| 217 | kms->funcs->destroy(kms); |
| 218 | } |
| 219 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 220 | if (gpu) { |
| 221 | mutex_lock(&dev->struct_mutex); |
| 222 | gpu->funcs->pm_suspend(gpu); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 223 | mutex_unlock(&dev->struct_mutex); |
Rob Clark | 774449e | 2015-05-15 09:19:36 -0400 | [diff] [blame] | 224 | gpu->funcs->destroy(gpu); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 225 | } |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 226 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 227 | if (priv->vram.paddr) { |
| 228 | DEFINE_DMA_ATTRS(attrs); |
| 229 | dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs); |
| 230 | drm_mm_takedown(&priv->vram.mm); |
| 231 | dma_free_attrs(dev->dev, priv->vram.size, NULL, |
| 232 | priv->vram.paddr, &attrs); |
| 233 | } |
| 234 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 235 | component_unbind_all(dev->dev, dev); |
| 236 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 237 | dev->dev_private = NULL; |
| 238 | |
| 239 | kfree(priv); |
| 240 | |
| 241 | return 0; |
| 242 | } |
| 243 | |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 244 | static int get_mdp_ver(struct platform_device *pdev) |
| 245 | { |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 246 | struct device *dev = &pdev->dev; |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 247 | |
| 248 | return (int) (unsigned long) of_device_get_match_data(dev); |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 249 | } |
| 250 | |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 251 | #include <linux/of_address.h> |
| 252 | |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 253 | static int msm_init_vram(struct drm_device *dev) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 254 | { |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 255 | struct msm_drm_private *priv = dev->dev_private; |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 256 | struct device_node *node; |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 257 | unsigned long size = 0; |
| 258 | int ret = 0; |
| 259 | |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 260 | /* In the device-tree world, we could have a 'memory-region' |
| 261 | * phandle, which gives us a link to our "vram". Allocating |
| 262 | * is all nicely abstracted behind the dma api, but we need |
| 263 | * to know the entire size to allocate it all in one go. There |
| 264 | * are two cases: |
| 265 | * 1) device with no IOMMU, in which case we need exclusive |
| 266 | * access to a VRAM carveout big enough for all gpu |
| 267 | * buffers |
| 268 | * 2) device with IOMMU, but where the bootloader puts up |
| 269 | * a splash screen. In this case, the VRAM carveout |
| 270 | * need only be large enough for fbdev fb. But we need |
| 271 | * exclusive access to the buffer to avoid the kernel |
| 272 | * using those pages for other purposes (which appears |
| 273 | * as corruption on screen before we have a chance to |
| 274 | * load and do initial modeset) |
| 275 | */ |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 276 | |
| 277 | node = of_parse_phandle(dev->dev->of_node, "memory-region", 0); |
| 278 | if (node) { |
| 279 | struct resource r; |
| 280 | ret = of_address_to_resource(node, 0, &r); |
| 281 | if (ret) |
| 282 | return ret; |
| 283 | size = r.end - r.start; |
Thierry Reding | fc99f97 | 2015-04-09 16:39:51 +0200 | [diff] [blame] | 284 | DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 285 | |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 286 | /* if we have no IOMMU, then we need to use carveout allocator. |
| 287 | * Grab the entire CMA chunk carved out in early startup in |
| 288 | * mach-msm: |
| 289 | */ |
| 290 | } else if (!iommu_present(&platform_bus_type)) { |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 291 | DRM_INFO("using %s VRAM carveout\n", vram); |
| 292 | size = memparse(vram, NULL); |
| 293 | } |
| 294 | |
| 295 | if (size) { |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 296 | DEFINE_DMA_ATTRS(attrs); |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 297 | void *p; |
| 298 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 299 | priv->vram.size = size; |
| 300 | |
| 301 | drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1); |
| 302 | |
| 303 | dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs); |
| 304 | dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs); |
| 305 | |
| 306 | /* note that for no-kernel-mapping, the vaddr returned |
| 307 | * is bogus, but non-null if allocation succeeded: |
| 308 | */ |
| 309 | p = dma_alloc_attrs(dev->dev, size, |
Rob Clark | 543d301 | 2014-06-02 07:25:56 -0400 | [diff] [blame] | 310 | &priv->vram.paddr, GFP_KERNEL, &attrs); |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 311 | if (!p) { |
| 312 | dev_err(dev->dev, "failed to allocate VRAM\n"); |
| 313 | priv->vram.paddr = 0; |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 314 | return -ENOMEM; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 315 | } |
| 316 | |
| 317 | dev_info(dev->dev, "VRAM: %08x->%08x\n", |
| 318 | (uint32_t)priv->vram.paddr, |
| 319 | (uint32_t)(priv->vram.paddr + size)); |
| 320 | } |
| 321 | |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 322 | return ret; |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | static int msm_load(struct drm_device *dev, unsigned long flags) |
| 326 | { |
| 327 | struct platform_device *pdev = dev->platformdev; |
| 328 | struct msm_drm_private *priv; |
| 329 | struct msm_kms *kms; |
| 330 | int ret; |
| 331 | |
| 332 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
| 333 | if (!priv) { |
| 334 | dev_err(dev->dev, "failed to allocate private data\n"); |
| 335 | return -ENOMEM; |
| 336 | } |
| 337 | |
| 338 | dev->dev_private = priv; |
| 339 | |
| 340 | priv->wq = alloc_ordered_workqueue("msm", 0); |
| 341 | init_waitqueue_head(&priv->fence_event); |
| 342 | init_waitqueue_head(&priv->pending_crtcs_event); |
| 343 | |
| 344 | INIT_LIST_HEAD(&priv->inactive_list); |
| 345 | INIT_LIST_HEAD(&priv->fence_cbs); |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 346 | INIT_LIST_HEAD(&priv->vblank_ctrl.event_list); |
| 347 | INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker); |
| 348 | spin_lock_init(&priv->vblank_ctrl.lock); |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 349 | |
| 350 | drm_mode_config_init(dev); |
| 351 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 352 | platform_set_drvdata(pdev, dev); |
| 353 | |
| 354 | /* Bind all our sub-components: */ |
| 355 | ret = component_bind_all(dev->dev, dev); |
| 356 | if (ret) |
| 357 | return ret; |
| 358 | |
Rob Clark | 13f1556 | 2015-05-07 15:20:13 -0400 | [diff] [blame] | 359 | ret = msm_init_vram(dev); |
| 360 | if (ret) |
| 361 | goto fail; |
| 362 | |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 363 | switch (get_mdp_ver(pdev)) { |
| 364 | case 4: |
| 365 | kms = mdp4_kms_init(dev); |
| 366 | break; |
| 367 | case 5: |
| 368 | kms = mdp5_kms_init(dev); |
| 369 | break; |
| 370 | default: |
| 371 | kms = ERR_PTR(-ENODEV); |
| 372 | break; |
| 373 | } |
| 374 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 375 | if (IS_ERR(kms)) { |
| 376 | /* |
| 377 | * NOTE: once we have GPU support, having no kms should not |
| 378 | * be considered fatal.. ideally we would still support gpu |
| 379 | * and (for example) use dmabuf/prime to share buffers with |
| 380 | * imx drm driver on iMX5 |
| 381 | */ |
| 382 | dev_err(dev->dev, "failed to load kms\n"); |
Thomas Meyer | e4826a9 | 2013-09-16 23:19:54 +0200 | [diff] [blame] | 383 | ret = PTR_ERR(kms); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 384 | goto fail; |
| 385 | } |
| 386 | |
| 387 | priv->kms = kms; |
| 388 | |
| 389 | if (kms) { |
| 390 | pm_runtime_enable(dev->dev); |
| 391 | ret = kms->funcs->hw_init(kms); |
| 392 | if (ret) { |
| 393 | dev_err(dev->dev, "kms hw init failed: %d\n", ret); |
| 394 | goto fail; |
| 395 | } |
| 396 | } |
| 397 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 398 | dev->mode_config.funcs = &mode_config_funcs; |
| 399 | |
Rob Clark | d65bd0e | 2014-08-06 07:43:12 -0400 | [diff] [blame] | 400 | ret = drm_vblank_init(dev, priv->num_crtcs); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 401 | if (ret < 0) { |
| 402 | dev_err(dev->dev, "failed to initialize vblank\n"); |
| 403 | goto fail; |
| 404 | } |
| 405 | |
| 406 | pm_runtime_get_sync(dev->dev); |
Daniel Vetter | bb0f1b5 | 2013-11-03 21:09:27 +0100 | [diff] [blame] | 407 | ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0)); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 408 | pm_runtime_put_sync(dev->dev); |
| 409 | if (ret < 0) { |
| 410 | dev_err(dev->dev, "failed to install IRQ handler\n"); |
| 411 | goto fail; |
| 412 | } |
| 413 | |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 414 | drm_mode_config_reset(dev); |
| 415 | |
Archit Taneja | a9ee34b | 2015-07-13 12:12:07 +0530 | [diff] [blame] | 416 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Rob Clark | e90dfec | 2015-01-30 17:05:41 -0500 | [diff] [blame] | 417 | if (fbdev) |
| 418 | priv->fbdev = msm_fbdev_init(dev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 419 | #endif |
| 420 | |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 421 | ret = msm_debugfs_late_init(dev); |
| 422 | if (ret) |
| 423 | goto fail; |
| 424 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 425 | drm_kms_helper_poll_init(dev); |
| 426 | |
| 427 | return 0; |
| 428 | |
| 429 | fail: |
| 430 | msm_unload(dev); |
| 431 | return ret; |
| 432 | } |
| 433 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 434 | static void load_gpu(struct drm_device *dev) |
| 435 | { |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 436 | static DEFINE_MUTEX(init_lock); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 437 | struct msm_drm_private *priv = dev->dev_private; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 438 | |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 439 | mutex_lock(&init_lock); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 440 | |
Rob Clark | e2550b7 | 2014-09-05 13:30:27 -0400 | [diff] [blame] | 441 | if (!priv->gpu) |
| 442 | priv->gpu = adreno_load_gpu(dev); |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 443 | |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 444 | mutex_unlock(&init_lock); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 445 | } |
| 446 | |
| 447 | static int msm_open(struct drm_device *dev, struct drm_file *file) |
| 448 | { |
| 449 | struct msm_file_private *ctx; |
| 450 | |
| 451 | /* For now, load gpu on open.. to avoid the requirement of having |
| 452 | * firmware in the initrd. |
| 453 | */ |
| 454 | load_gpu(dev); |
| 455 | |
| 456 | ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); |
| 457 | if (!ctx) |
| 458 | return -ENOMEM; |
| 459 | |
| 460 | file->driver_priv = ctx; |
| 461 | |
| 462 | return 0; |
| 463 | } |
| 464 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 465 | static void msm_preclose(struct drm_device *dev, struct drm_file *file) |
| 466 | { |
| 467 | struct msm_drm_private *priv = dev->dev_private; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 468 | struct msm_file_private *ctx = file->driver_priv; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 469 | struct msm_kms *kms = priv->kms; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 470 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 471 | mutex_lock(&dev->struct_mutex); |
| 472 | if (ctx == priv->lastctx) |
| 473 | priv->lastctx = NULL; |
| 474 | mutex_unlock(&dev->struct_mutex); |
| 475 | |
| 476 | kfree(ctx); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 477 | } |
| 478 | |
| 479 | static void msm_lastclose(struct drm_device *dev) |
| 480 | { |
| 481 | struct msm_drm_private *priv = dev->dev_private; |
Rob Clark | 5ea1f75 | 2014-05-30 12:29:48 -0400 | [diff] [blame] | 482 | if (priv->fbdev) |
| 483 | drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 484 | } |
| 485 | |
Daniel Vetter | e9f0d76 | 2013-12-11 11:34:42 +0100 | [diff] [blame] | 486 | static irqreturn_t msm_irq(int irq, void *arg) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 487 | { |
| 488 | struct drm_device *dev = arg; |
| 489 | struct msm_drm_private *priv = dev->dev_private; |
| 490 | struct msm_kms *kms = priv->kms; |
| 491 | BUG_ON(!kms); |
| 492 | return kms->funcs->irq(kms); |
| 493 | } |
| 494 | |
| 495 | static void msm_irq_preinstall(struct drm_device *dev) |
| 496 | { |
| 497 | struct msm_drm_private *priv = dev->dev_private; |
| 498 | struct msm_kms *kms = priv->kms; |
| 499 | BUG_ON(!kms); |
| 500 | kms->funcs->irq_preinstall(kms); |
| 501 | } |
| 502 | |
| 503 | static int msm_irq_postinstall(struct drm_device *dev) |
| 504 | { |
| 505 | struct msm_drm_private *priv = dev->dev_private; |
| 506 | struct msm_kms *kms = priv->kms; |
| 507 | BUG_ON(!kms); |
| 508 | return kms->funcs->irq_postinstall(kms); |
| 509 | } |
| 510 | |
| 511 | static void msm_irq_uninstall(struct drm_device *dev) |
| 512 | { |
| 513 | struct msm_drm_private *priv = dev->dev_private; |
| 514 | struct msm_kms *kms = priv->kms; |
| 515 | BUG_ON(!kms); |
| 516 | kms->funcs->irq_uninstall(kms); |
| 517 | } |
| 518 | |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 519 | static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 520 | { |
| 521 | struct msm_drm_private *priv = dev->dev_private; |
| 522 | struct msm_kms *kms = priv->kms; |
| 523 | if (!kms) |
| 524 | return -ENXIO; |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 525 | DBG("dev=%p, crtc=%u", dev, pipe); |
| 526 | return vblank_ctrl_queue_work(priv, pipe, true); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 527 | } |
| 528 | |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 529 | static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 530 | { |
| 531 | struct msm_drm_private *priv = dev->dev_private; |
| 532 | struct msm_kms *kms = priv->kms; |
| 533 | if (!kms) |
| 534 | return; |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 535 | DBG("dev=%p, crtc=%u", dev, pipe); |
| 536 | vblank_ctrl_queue_work(priv, pipe, false); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 537 | } |
| 538 | |
| 539 | /* |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 540 | * Fences: |
| 541 | */ |
| 542 | |
Wentao Xu | a9702ca | 2015-06-22 11:53:42 -0400 | [diff] [blame] | 543 | int msm_wait_fence(struct drm_device *dev, uint32_t fence, |
| 544 | ktime_t *timeout , bool interruptible) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 545 | { |
| 546 | struct msm_drm_private *priv = dev->dev_private; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 547 | int ret; |
| 548 | |
Rob Clark | f816f27 | 2013-09-11 17:34:07 -0400 | [diff] [blame] | 549 | if (!priv->gpu) |
| 550 | return 0; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 551 | |
Rob Clark | f816f27 | 2013-09-11 17:34:07 -0400 | [diff] [blame] | 552 | if (fence > priv->gpu->submitted_fence) { |
| 553 | DRM_ERROR("waiting on invalid fence: %u (of %u)\n", |
| 554 | fence, priv->gpu->submitted_fence); |
| 555 | return -EINVAL; |
| 556 | } |
| 557 | |
| 558 | if (!timeout) { |
| 559 | /* no-wait: */ |
| 560 | ret = fence_completed(dev, fence) ? 0 : -EBUSY; |
| 561 | } else { |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 562 | ktime_t now = ktime_get(); |
Rob Clark | f816f27 | 2013-09-11 17:34:07 -0400 | [diff] [blame] | 563 | unsigned long remaining_jiffies; |
| 564 | |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 565 | if (ktime_compare(*timeout, now) < 0) { |
Rob Clark | f816f27 | 2013-09-11 17:34:07 -0400 | [diff] [blame] | 566 | remaining_jiffies = 0; |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 567 | } else { |
| 568 | ktime_t rem = ktime_sub(*timeout, now); |
| 569 | struct timespec ts = ktime_to_timespec(rem); |
| 570 | remaining_jiffies = timespec_to_jiffies(&ts); |
| 571 | } |
Rob Clark | f816f27 | 2013-09-11 17:34:07 -0400 | [diff] [blame] | 572 | |
Wentao Xu | a9702ca | 2015-06-22 11:53:42 -0400 | [diff] [blame] | 573 | if (interruptible) |
| 574 | ret = wait_event_interruptible_timeout(priv->fence_event, |
| 575 | fence_completed(dev, fence), |
| 576 | remaining_jiffies); |
| 577 | else |
| 578 | ret = wait_event_timeout(priv->fence_event, |
Rob Clark | f816f27 | 2013-09-11 17:34:07 -0400 | [diff] [blame] | 579 | fence_completed(dev, fence), |
| 580 | remaining_jiffies); |
| 581 | |
| 582 | if (ret == 0) { |
| 583 | DBG("timeout waiting for fence: %u (completed: %u)", |
| 584 | fence, priv->completed_fence); |
| 585 | ret = -ETIMEDOUT; |
| 586 | } else if (ret != -ERESTARTSYS) { |
| 587 | ret = 0; |
| 588 | } |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 589 | } |
| 590 | |
| 591 | return ret; |
| 592 | } |
| 593 | |
Rob Clark | 69193e5 | 2014-11-07 18:10:04 -0500 | [diff] [blame] | 594 | int msm_queue_fence_cb(struct drm_device *dev, |
| 595 | struct msm_fence_cb *cb, uint32_t fence) |
| 596 | { |
| 597 | struct msm_drm_private *priv = dev->dev_private; |
| 598 | int ret = 0; |
| 599 | |
| 600 | mutex_lock(&dev->struct_mutex); |
| 601 | if (!list_empty(&cb->work.entry)) { |
| 602 | ret = -EINVAL; |
| 603 | } else if (fence > priv->completed_fence) { |
| 604 | cb->fence = fence; |
| 605 | list_add_tail(&cb->work.entry, &priv->fence_cbs); |
| 606 | } else { |
| 607 | queue_work(priv->wq, &cb->work); |
| 608 | } |
| 609 | mutex_unlock(&dev->struct_mutex); |
| 610 | |
| 611 | return ret; |
| 612 | } |
| 613 | |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 614 | /* called from workqueue */ |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 615 | void msm_update_fence(struct drm_device *dev, uint32_t fence) |
| 616 | { |
| 617 | struct msm_drm_private *priv = dev->dev_private; |
| 618 | |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 619 | mutex_lock(&dev->struct_mutex); |
| 620 | priv->completed_fence = max(fence, priv->completed_fence); |
| 621 | |
| 622 | while (!list_empty(&priv->fence_cbs)) { |
| 623 | struct msm_fence_cb *cb; |
| 624 | |
| 625 | cb = list_first_entry(&priv->fence_cbs, |
| 626 | struct msm_fence_cb, work.entry); |
| 627 | |
| 628 | if (cb->fence > priv->completed_fence) |
| 629 | break; |
| 630 | |
| 631 | list_del_init(&cb->work.entry); |
| 632 | queue_work(priv->wq, &cb->work); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 633 | } |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 634 | |
| 635 | mutex_unlock(&dev->struct_mutex); |
| 636 | |
| 637 | wake_up_all(&priv->fence_event); |
| 638 | } |
| 639 | |
| 640 | void __msm_fence_worker(struct work_struct *work) |
| 641 | { |
| 642 | struct msm_fence_cb *cb = container_of(work, struct msm_fence_cb, work); |
| 643 | cb->func(cb); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 644 | } |
| 645 | |
| 646 | /* |
| 647 | * DRM ioctls: |
| 648 | */ |
| 649 | |
| 650 | static int msm_ioctl_get_param(struct drm_device *dev, void *data, |
| 651 | struct drm_file *file) |
| 652 | { |
| 653 | struct msm_drm_private *priv = dev->dev_private; |
| 654 | struct drm_msm_param *args = data; |
| 655 | struct msm_gpu *gpu; |
| 656 | |
| 657 | /* for now, we just have 3d pipe.. eventually this would need to |
| 658 | * be more clever to dispatch to appropriate gpu module: |
| 659 | */ |
| 660 | if (args->pipe != MSM_PIPE_3D0) |
| 661 | return -EINVAL; |
| 662 | |
| 663 | gpu = priv->gpu; |
| 664 | |
| 665 | if (!gpu) |
| 666 | return -ENXIO; |
| 667 | |
| 668 | return gpu->funcs->get_param(gpu, args->param, &args->value); |
| 669 | } |
| 670 | |
| 671 | static int msm_ioctl_gem_new(struct drm_device *dev, void *data, |
| 672 | struct drm_file *file) |
| 673 | { |
| 674 | struct drm_msm_gem_new *args = data; |
Rob Clark | 93ddb0d | 2014-03-03 09:42:33 -0500 | [diff] [blame] | 675 | |
| 676 | if (args->flags & ~MSM_BO_FLAGS) { |
| 677 | DRM_ERROR("invalid flags: %08x\n", args->flags); |
| 678 | return -EINVAL; |
| 679 | } |
| 680 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 681 | return msm_gem_new_handle(dev, file, args->size, |
| 682 | args->flags, &args->handle); |
| 683 | } |
| 684 | |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 685 | static inline ktime_t to_ktime(struct drm_msm_timespec timeout) |
| 686 | { |
| 687 | return ktime_set(timeout.tv_sec, timeout.tv_nsec); |
| 688 | } |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 689 | |
| 690 | static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data, |
| 691 | struct drm_file *file) |
| 692 | { |
| 693 | struct drm_msm_gem_cpu_prep *args = data; |
| 694 | struct drm_gem_object *obj; |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 695 | ktime_t timeout = to_ktime(args->timeout); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 696 | int ret; |
| 697 | |
Rob Clark | 93ddb0d | 2014-03-03 09:42:33 -0500 | [diff] [blame] | 698 | if (args->op & ~MSM_PREP_FLAGS) { |
| 699 | DRM_ERROR("invalid op: %08x\n", args->op); |
| 700 | return -EINVAL; |
| 701 | } |
| 702 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 703 | obj = drm_gem_object_lookup(dev, file, args->handle); |
| 704 | if (!obj) |
| 705 | return -ENOENT; |
| 706 | |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 707 | ret = msm_gem_cpu_prep(obj, args->op, &timeout); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 708 | |
| 709 | drm_gem_object_unreference_unlocked(obj); |
| 710 | |
| 711 | return ret; |
| 712 | } |
| 713 | |
| 714 | static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data, |
| 715 | struct drm_file *file) |
| 716 | { |
| 717 | struct drm_msm_gem_cpu_fini *args = data; |
| 718 | struct drm_gem_object *obj; |
| 719 | int ret; |
| 720 | |
| 721 | obj = drm_gem_object_lookup(dev, file, args->handle); |
| 722 | if (!obj) |
| 723 | return -ENOENT; |
| 724 | |
| 725 | ret = msm_gem_cpu_fini(obj); |
| 726 | |
| 727 | drm_gem_object_unreference_unlocked(obj); |
| 728 | |
| 729 | return ret; |
| 730 | } |
| 731 | |
| 732 | static int msm_ioctl_gem_info(struct drm_device *dev, void *data, |
| 733 | struct drm_file *file) |
| 734 | { |
| 735 | struct drm_msm_gem_info *args = data; |
| 736 | struct drm_gem_object *obj; |
| 737 | int ret = 0; |
| 738 | |
| 739 | if (args->pad) |
| 740 | return -EINVAL; |
| 741 | |
| 742 | obj = drm_gem_object_lookup(dev, file, args->handle); |
| 743 | if (!obj) |
| 744 | return -ENOENT; |
| 745 | |
| 746 | args->offset = msm_gem_mmap_offset(obj); |
| 747 | |
| 748 | drm_gem_object_unreference_unlocked(obj); |
| 749 | |
| 750 | return ret; |
| 751 | } |
| 752 | |
| 753 | static int msm_ioctl_wait_fence(struct drm_device *dev, void *data, |
| 754 | struct drm_file *file) |
| 755 | { |
| 756 | struct drm_msm_wait_fence *args = data; |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 757 | ktime_t timeout = to_ktime(args->timeout); |
Rob Clark | 93ddb0d | 2014-03-03 09:42:33 -0500 | [diff] [blame] | 758 | |
| 759 | if (args->pad) { |
| 760 | DRM_ERROR("invalid pad: %08x\n", args->pad); |
| 761 | return -EINVAL; |
| 762 | } |
| 763 | |
Wentao Xu | a9702ca | 2015-06-22 11:53:42 -0400 | [diff] [blame] | 764 | return msm_wait_fence(dev, args->fence, &timeout, true); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 765 | } |
| 766 | |
| 767 | static const struct drm_ioctl_desc msm_ioctls[] = { |
Daniel Vetter | f8c4714 | 2015-09-08 13:56:30 +0200 | [diff] [blame] | 768 | DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW), |
| 769 | DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW), |
| 770 | DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW), |
| 771 | DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW), |
| 772 | DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW), |
| 773 | DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW), |
| 774 | DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW), |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 775 | }; |
| 776 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 777 | static const struct vm_operations_struct vm_ops = { |
| 778 | .fault = msm_gem_fault, |
| 779 | .open = drm_gem_vm_open, |
| 780 | .close = drm_gem_vm_close, |
| 781 | }; |
| 782 | |
| 783 | static const struct file_operations fops = { |
| 784 | .owner = THIS_MODULE, |
| 785 | .open = drm_open, |
| 786 | .release = drm_release, |
| 787 | .unlocked_ioctl = drm_ioctl, |
| 788 | #ifdef CONFIG_COMPAT |
| 789 | .compat_ioctl = drm_compat_ioctl, |
| 790 | #endif |
| 791 | .poll = drm_poll, |
| 792 | .read = drm_read, |
| 793 | .llseek = no_llseek, |
| 794 | .mmap = msm_gem_mmap, |
| 795 | }; |
| 796 | |
| 797 | static struct drm_driver msm_driver = { |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 798 | .driver_features = DRIVER_HAVE_IRQ | |
| 799 | DRIVER_GEM | |
| 800 | DRIVER_PRIME | |
Rob Clark | b4b15c8 | 2013-09-28 12:01:25 -0400 | [diff] [blame] | 801 | DRIVER_RENDER | |
Rob Clark | a5436e1 | 2015-06-04 10:12:22 -0400 | [diff] [blame] | 802 | DRIVER_ATOMIC | |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 803 | DRIVER_MODESET, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 804 | .load = msm_load, |
| 805 | .unload = msm_unload, |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 806 | .open = msm_open, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 807 | .preclose = msm_preclose, |
| 808 | .lastclose = msm_lastclose, |
David Herrmann | 915b4d1 | 2014-08-29 12:12:43 +0200 | [diff] [blame] | 809 | .set_busid = drm_platform_set_busid, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 810 | .irq_handler = msm_irq, |
| 811 | .irq_preinstall = msm_irq_preinstall, |
| 812 | .irq_postinstall = msm_irq_postinstall, |
| 813 | .irq_uninstall = msm_irq_uninstall, |
Ville Syrjälä | b44f840 | 2015-09-30 16:46:48 +0300 | [diff] [blame] | 814 | .get_vblank_counter = drm_vblank_no_hw_counter, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 815 | .enable_vblank = msm_enable_vblank, |
| 816 | .disable_vblank = msm_disable_vblank, |
| 817 | .gem_free_object = msm_gem_free_object, |
| 818 | .gem_vm_ops = &vm_ops, |
| 819 | .dumb_create = msm_gem_dumb_create, |
| 820 | .dumb_map_offset = msm_gem_dumb_map_offset, |
Rob Clark | 30600a9 | 2013-09-28 10:13:04 -0400 | [diff] [blame] | 821 | .dumb_destroy = drm_gem_dumb_destroy, |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 822 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 823 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 824 | .gem_prime_export = drm_gem_prime_export, |
| 825 | .gem_prime_import = drm_gem_prime_import, |
| 826 | .gem_prime_pin = msm_gem_prime_pin, |
| 827 | .gem_prime_unpin = msm_gem_prime_unpin, |
| 828 | .gem_prime_get_sg_table = msm_gem_prime_get_sg_table, |
| 829 | .gem_prime_import_sg_table = msm_gem_prime_import_sg_table, |
| 830 | .gem_prime_vmap = msm_gem_prime_vmap, |
| 831 | .gem_prime_vunmap = msm_gem_prime_vunmap, |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 832 | .gem_prime_mmap = msm_gem_prime_mmap, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 833 | #ifdef CONFIG_DEBUG_FS |
| 834 | .debugfs_init = msm_debugfs_init, |
| 835 | .debugfs_cleanup = msm_debugfs_cleanup, |
| 836 | #endif |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 837 | .ioctls = msm_ioctls, |
| 838 | .num_ioctls = DRM_MSM_NUM_IOCTLS, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 839 | .fops = &fops, |
| 840 | .name = "msm", |
| 841 | .desc = "MSM Snapdragon DRM", |
| 842 | .date = "20130625", |
| 843 | .major = 1, |
| 844 | .minor = 0, |
| 845 | }; |
| 846 | |
| 847 | #ifdef CONFIG_PM_SLEEP |
| 848 | static int msm_pm_suspend(struct device *dev) |
| 849 | { |
| 850 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 851 | |
| 852 | drm_kms_helper_poll_disable(ddev); |
| 853 | |
| 854 | return 0; |
| 855 | } |
| 856 | |
| 857 | static int msm_pm_resume(struct device *dev) |
| 858 | { |
| 859 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 860 | |
| 861 | drm_kms_helper_poll_enable(ddev); |
| 862 | |
| 863 | return 0; |
| 864 | } |
| 865 | #endif |
| 866 | |
| 867 | static const struct dev_pm_ops msm_pm_ops = { |
| 868 | SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume) |
| 869 | }; |
| 870 | |
| 871 | /* |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 872 | * Componentized driver support: |
| 873 | */ |
| 874 | |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 875 | /* |
| 876 | * NOTE: duplication of the same code as exynos or imx (or probably any other). |
| 877 | * so probably some room for some helpers |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 878 | */ |
| 879 | static int compare_of(struct device *dev, void *data) |
| 880 | { |
| 881 | return dev->of_node == data; |
| 882 | } |
Rob Clark | 41e6977 | 2013-12-15 16:23:05 -0500 | [diff] [blame] | 883 | |
| 884 | static int add_components(struct device *dev, struct component_match **matchptr, |
| 885 | const char *name) |
| 886 | { |
| 887 | struct device_node *np = dev->of_node; |
| 888 | unsigned i; |
| 889 | |
| 890 | for (i = 0; ; i++) { |
| 891 | struct device_node *node; |
| 892 | |
| 893 | node = of_parse_phandle(np, name, i); |
| 894 | if (!node) |
| 895 | break; |
| 896 | |
| 897 | component_match_add(dev, matchptr, compare_of, node); |
| 898 | } |
| 899 | |
| 900 | return 0; |
| 901 | } |
Russell King | 8444828 | 2014-04-19 11:20:42 +0100 | [diff] [blame] | 902 | |
| 903 | static int msm_drm_bind(struct device *dev) |
| 904 | { |
| 905 | return drm_platform_init(&msm_driver, to_platform_device(dev)); |
| 906 | } |
| 907 | |
| 908 | static void msm_drm_unbind(struct device *dev) |
| 909 | { |
| 910 | drm_put_dev(platform_get_drvdata(to_platform_device(dev))); |
| 911 | } |
| 912 | |
| 913 | static const struct component_master_ops msm_drm_ops = { |
| 914 | .bind = msm_drm_bind, |
| 915 | .unbind = msm_drm_unbind, |
| 916 | }; |
| 917 | |
| 918 | /* |
| 919 | * Platform driver: |
| 920 | */ |
| 921 | |
| 922 | static int msm_pdev_probe(struct platform_device *pdev) |
| 923 | { |
| 924 | struct component_match *match = NULL; |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 925 | |
Rob Clark | 41e6977 | 2013-12-15 16:23:05 -0500 | [diff] [blame] | 926 | add_components(&pdev->dev, &match, "connectors"); |
| 927 | add_components(&pdev->dev, &match, "gpus"); |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 928 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 929 | pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32); |
Russell King | 8444828 | 2014-04-19 11:20:42 +0100 | [diff] [blame] | 930 | return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 931 | } |
| 932 | |
| 933 | static int msm_pdev_remove(struct platform_device *pdev) |
| 934 | { |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 935 | component_master_del(&pdev->dev, &msm_drm_ops); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 936 | |
| 937 | return 0; |
| 938 | } |
| 939 | |
| 940 | static const struct platform_device_id msm_id[] = { |
| 941 | { "mdp", 0 }, |
| 942 | { } |
| 943 | }; |
| 944 | |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 945 | static const struct of_device_id dt_match[] = { |
Archit Taneja | d4fc72e | 2015-11-18 12:28:39 +0530 | [diff] [blame] | 946 | { .compatible = "qcom,mdp4", .data = (void *) 4 }, /* mdp4 */ |
| 947 | { .compatible = "qcom,mdp5", .data = (void *) 5 }, /* mdp5 */ |
| 948 | /* to support downstream DT files */ |
| 949 | { .compatible = "qcom,mdss_mdp", .data = (void *) 5 }, /* mdp5 */ |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 950 | {} |
| 951 | }; |
| 952 | MODULE_DEVICE_TABLE(of, dt_match); |
| 953 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 954 | static struct platform_driver msm_platform_driver = { |
| 955 | .probe = msm_pdev_probe, |
| 956 | .remove = msm_pdev_remove, |
| 957 | .driver = { |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 958 | .name = "msm", |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 959 | .of_match_table = dt_match, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 960 | .pm = &msm_pm_ops, |
| 961 | }, |
| 962 | .id_table = msm_id, |
| 963 | }; |
| 964 | |
| 965 | static int __init msm_drm_register(void) |
| 966 | { |
| 967 | DBG("init"); |
Hai Li | d5af49c | 2015-03-26 19:25:17 -0400 | [diff] [blame] | 968 | msm_dsi_register(); |
Hai Li | 0045398 | 2014-12-12 14:41:17 -0500 | [diff] [blame] | 969 | msm_edp_register(); |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 970 | msm_hdmi_register(); |
Rob Clark | bfd28b1 | 2014-09-05 13:06:37 -0400 | [diff] [blame] | 971 | adreno_register(); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 972 | return platform_driver_register(&msm_platform_driver); |
| 973 | } |
| 974 | |
| 975 | static void __exit msm_drm_unregister(void) |
| 976 | { |
| 977 | DBG("fini"); |
| 978 | platform_driver_unregister(&msm_platform_driver); |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 979 | msm_hdmi_unregister(); |
Rob Clark | bfd28b1 | 2014-09-05 13:06:37 -0400 | [diff] [blame] | 980 | adreno_unregister(); |
Hai Li | 0045398 | 2014-12-12 14:41:17 -0500 | [diff] [blame] | 981 | msm_edp_unregister(); |
Hai Li | d5af49c | 2015-03-26 19:25:17 -0400 | [diff] [blame] | 982 | msm_dsi_unregister(); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 983 | } |
| 984 | |
| 985 | module_init(msm_drm_register); |
| 986 | module_exit(msm_drm_unregister); |
| 987 | |
| 988 | MODULE_AUTHOR("Rob Clark <robdclark@gmail.com"); |
| 989 | MODULE_DESCRIPTION("MSM DRM Driver"); |
| 990 | MODULE_LICENSE("GPL"); |