Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Rob Clark | 8bb0daf | 2013-02-11 12:43:09 -0500 | [diff] [blame] | 2 | * drivers/gpu/drm/omapdrm/omap_crtc.c |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments |
| 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 20 | #include <linux/completion.h> |
| 21 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 22 | #include <drm/drm_atomic.h> |
| 23 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 24 | #include <drm/drm_crtc.h> |
| 25 | #include <drm/drm_crtc_helper.h> |
Andy Gross | b9ed9f0 | 2012-10-16 00:17:40 -0500 | [diff] [blame] | 26 | #include <drm/drm_mode.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 27 | #include <drm/drm_plane_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 28 | |
| 29 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 30 | |
| 31 | #define to_omap_crtc(x) container_of(x, struct omap_crtc, base) |
| 32 | |
| 33 | struct omap_crtc { |
| 34 | struct drm_crtc base; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 35 | |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 36 | const char *name; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 37 | enum omap_channel channel; |
| 38 | struct omap_overlay_manager_info info; |
Tomi Valkeinen | c7aef12 | 2014-04-03 16:30:03 +0300 | [diff] [blame] | 39 | struct drm_encoder *current_encoder; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 40 | |
| 41 | /* |
| 42 | * Temporary: eventually this will go away, but it is needed |
| 43 | * for now to keep the output's happy. (They only need |
| 44 | * mgr->id.) Eventually this will be replaced w/ something |
| 45 | * more common-panel-framework-y |
| 46 | */ |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 47 | struct omap_overlay_manager *mgr; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 48 | |
| 49 | struct omap_video_timings timings; |
| 50 | bool enabled; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 51 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 52 | struct omap_drm_irq vblank_irq; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 53 | struct omap_drm_irq error_irq; |
| 54 | |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 55 | /* pending event */ |
| 56 | struct drm_pending_vblank_event *event; |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 57 | wait_queue_head_t flip_wait; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 58 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 59 | struct completion completion; |
| 60 | |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 61 | bool ignore_digit_sync_lost; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 62 | }; |
| 63 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 64 | /* ----------------------------------------------------------------------------- |
| 65 | * Helper Functions |
| 66 | */ |
| 67 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 68 | uint32_t pipe2vbl(struct drm_crtc *crtc) |
| 69 | { |
| 70 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 71 | |
| 72 | return dispc_mgr_get_vsync_irq(omap_crtc->channel); |
| 73 | } |
| 74 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 75 | const struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc) |
| 76 | { |
| 77 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 78 | return &omap_crtc->timings; |
| 79 | } |
| 80 | |
| 81 | enum omap_channel omap_crtc_channel(struct drm_crtc *crtc) |
| 82 | { |
| 83 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 84 | return omap_crtc->channel; |
| 85 | } |
| 86 | |
| 87 | /* ----------------------------------------------------------------------------- |
| 88 | * DSS Manager Functions |
| 89 | */ |
| 90 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 91 | /* |
| 92 | * Manager-ops, callbacks from output when they need to configure |
| 93 | * the upstream part of the video pipe. |
| 94 | * |
| 95 | * Most of these we can ignore until we add support for command-mode |
| 96 | * panels.. for video-mode the crtc-helpers already do an adequate |
| 97 | * job of sequencing the setup of the video pipe in the proper order |
| 98 | */ |
| 99 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 100 | /* ovl-mgr-id -> crtc */ |
| 101 | static struct omap_crtc *omap_crtcs[8]; |
| 102 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 103 | /* we can probably ignore these until we support command-mode panels: */ |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 104 | static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 105 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 106 | { |
| 107 | if (mgr->output) |
| 108 | return -EINVAL; |
| 109 | |
| 110 | if ((mgr->supported_outputs & dst->id) == 0) |
| 111 | return -EINVAL; |
| 112 | |
| 113 | dst->manager = mgr; |
| 114 | mgr->output = dst; |
| 115 | |
| 116 | return 0; |
| 117 | } |
| 118 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 119 | static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 120 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 121 | { |
| 122 | mgr->output->manager = NULL; |
| 123 | mgr->output = NULL; |
| 124 | } |
| 125 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 126 | static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 127 | { |
| 128 | } |
| 129 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 130 | /* Called only from omap_crtc_setup and suspend/resume handlers. */ |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 131 | static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable) |
| 132 | { |
| 133 | struct drm_device *dev = crtc->dev; |
| 134 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 135 | enum omap_channel channel = omap_crtc->channel; |
| 136 | struct omap_irq_wait *wait; |
| 137 | u32 framedone_irq, vsync_irq; |
| 138 | int ret; |
| 139 | |
| 140 | if (dispc_mgr_is_enabled(channel) == enable) |
| 141 | return; |
| 142 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 143 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 144 | /* |
| 145 | * Digit output produces some sync lost interrupts during the |
| 146 | * first frame when enabling, so we need to ignore those. |
| 147 | */ |
| 148 | omap_crtc->ignore_digit_sync_lost = true; |
| 149 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 150 | |
| 151 | framedone_irq = dispc_mgr_get_framedone_irq(channel); |
| 152 | vsync_irq = dispc_mgr_get_vsync_irq(channel); |
| 153 | |
| 154 | if (enable) { |
| 155 | wait = omap_irq_wait_init(dev, vsync_irq, 1); |
| 156 | } else { |
| 157 | /* |
| 158 | * When we disable the digit output, we need to wait for |
| 159 | * FRAMEDONE to know that DISPC has finished with the output. |
| 160 | * |
| 161 | * OMAP2/3 does not have FRAMEDONE irq for digit output, and in |
| 162 | * that case we need to use vsync interrupt, and wait for both |
| 163 | * even and odd frames. |
| 164 | */ |
| 165 | |
| 166 | if (framedone_irq) |
| 167 | wait = omap_irq_wait_init(dev, framedone_irq, 1); |
| 168 | else |
| 169 | wait = omap_irq_wait_init(dev, vsync_irq, 2); |
| 170 | } |
| 171 | |
| 172 | dispc_mgr_enable(channel, enable); |
| 173 | |
| 174 | ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100)); |
| 175 | if (ret) { |
| 176 | dev_err(dev->dev, "%s: timeout waiting for %s\n", |
| 177 | omap_crtc->name, enable ? "enable" : "disable"); |
| 178 | } |
| 179 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 180 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 181 | omap_crtc->ignore_digit_sync_lost = false; |
| 182 | /* make sure the irq handler sees the value above */ |
| 183 | mb(); |
| 184 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 185 | } |
| 186 | |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 187 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 188 | static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 189 | { |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 190 | struct omap_crtc *omap_crtc = omap_crtcs[mgr->id]; |
| 191 | |
| 192 | dispc_mgr_setup(omap_crtc->channel, &omap_crtc->info); |
| 193 | dispc_mgr_set_timings(omap_crtc->channel, |
| 194 | &omap_crtc->timings); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 195 | omap_crtc_set_enabled(&omap_crtc->base, true); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 196 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 197 | return 0; |
| 198 | } |
| 199 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 200 | static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 201 | { |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 202 | struct omap_crtc *omap_crtc = omap_crtcs[mgr->id]; |
| 203 | |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 204 | omap_crtc_set_enabled(&omap_crtc->base, false); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 205 | } |
| 206 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 207 | static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 208 | const struct omap_video_timings *timings) |
| 209 | { |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 210 | struct omap_crtc *omap_crtc = omap_crtcs[mgr->id]; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 211 | DBG("%s", omap_crtc->name); |
| 212 | omap_crtc->timings = *timings; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 213 | } |
| 214 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 215 | static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 216 | const struct dss_lcd_mgr_config *config) |
| 217 | { |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 218 | struct omap_crtc *omap_crtc = omap_crtcs[mgr->id]; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 219 | DBG("%s", omap_crtc->name); |
| 220 | dispc_mgr_set_lcd_config(omap_crtc->channel, config); |
| 221 | } |
| 222 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 223 | static int omap_crtc_dss_register_framedone( |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 224 | struct omap_overlay_manager *mgr, |
| 225 | void (*handler)(void *), void *data) |
| 226 | { |
| 227 | return 0; |
| 228 | } |
| 229 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 230 | static void omap_crtc_dss_unregister_framedone( |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 231 | struct omap_overlay_manager *mgr, |
| 232 | void (*handler)(void *), void *data) |
| 233 | { |
| 234 | } |
| 235 | |
| 236 | static const struct dss_mgr_ops mgr_ops = { |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 237 | .connect = omap_crtc_dss_connect, |
| 238 | .disconnect = omap_crtc_dss_disconnect, |
| 239 | .start_update = omap_crtc_dss_start_update, |
| 240 | .enable = omap_crtc_dss_enable, |
| 241 | .disable = omap_crtc_dss_disable, |
| 242 | .set_timings = omap_crtc_dss_set_timings, |
| 243 | .set_lcd_config = omap_crtc_dss_set_lcd_config, |
| 244 | .register_framedone_handler = omap_crtc_dss_register_framedone, |
| 245 | .unregister_framedone_handler = omap_crtc_dss_unregister_framedone, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 246 | }; |
| 247 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 248 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 249 | * Setup, Flush and Page Flip |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 250 | */ |
| 251 | |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 252 | void omap_crtc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file) |
| 253 | { |
| 254 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 255 | struct drm_pending_vblank_event *event; |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 256 | struct drm_device *dev = crtc->dev; |
| 257 | unsigned long flags; |
| 258 | |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 259 | /* Destroy the pending vertical blanking event associated with the |
| 260 | * pending page flip, if any, and disable vertical blanking interrupts. |
| 261 | */ |
| 262 | |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 263 | spin_lock_irqsave(&dev->event_lock, flags); |
| 264 | |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 265 | event = omap_crtc->event; |
| 266 | omap_crtc->event = NULL; |
| 267 | |
| 268 | if (event && event->base.file_priv == file) { |
| 269 | event->base.destroy(&event->base); |
| 270 | drm_crtc_vblank_put(crtc); |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 271 | } |
| 272 | |
| 273 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 274 | } |
| 275 | |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 276 | static void omap_crtc_complete_page_flip(struct drm_crtc *crtc) |
Laurent Pinchart | 15d02e9 | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 277 | { |
| 278 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 279 | struct drm_pending_vblank_event *event; |
Laurent Pinchart | 15d02e9 | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 280 | struct drm_device *dev = crtc->dev; |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 281 | unsigned long flags; |
Laurent Pinchart | 15d02e9 | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 282 | |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 283 | spin_lock_irqsave(&dev->event_lock, flags); |
| 284 | |
| 285 | event = omap_crtc->event; |
| 286 | omap_crtc->event = NULL; |
| 287 | |
| 288 | if (event) { |
| 289 | drm_crtc_send_vblank_event(crtc, event); |
| 290 | wake_up(&omap_crtc->flip_wait); |
| 291 | drm_crtc_vblank_put(crtc); |
Laurent Pinchart | 15d02e9 | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 292 | } |
| 293 | |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 294 | spin_unlock_irqrestore(&dev->event_lock, flags); |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 295 | } |
| 296 | |
| 297 | static bool omap_crtc_page_flip_pending(struct drm_crtc *crtc) |
| 298 | { |
| 299 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 300 | struct drm_device *dev = crtc->dev; |
| 301 | unsigned long flags; |
| 302 | bool pending; |
| 303 | |
| 304 | spin_lock_irqsave(&dev->event_lock, flags); |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 305 | pending = omap_crtc->event != NULL; |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 306 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 307 | |
| 308 | return pending; |
| 309 | } |
| 310 | |
| 311 | static void omap_crtc_wait_page_flip(struct drm_crtc *crtc) |
| 312 | { |
| 313 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 314 | |
| 315 | if (wait_event_timeout(omap_crtc->flip_wait, |
| 316 | !omap_crtc_page_flip_pending(crtc), |
| 317 | msecs_to_jiffies(50))) |
| 318 | return; |
| 319 | |
| 320 | dev_warn(crtc->dev->dev, "page flip timeout!\n"); |
| 321 | |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 322 | omap_crtc_complete_page_flip(crtc); |
Laurent Pinchart | 15d02e9 | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 323 | } |
| 324 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 325 | static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus) |
| 326 | { |
| 327 | struct omap_crtc *omap_crtc = |
| 328 | container_of(irq, struct omap_crtc, error_irq); |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 329 | |
| 330 | if (omap_crtc->ignore_digit_sync_lost) { |
| 331 | irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT; |
| 332 | if (!irqstatus) |
| 333 | return; |
| 334 | } |
| 335 | |
Tomi Valkeinen | 3b143fc | 2014-11-19 12:50:13 +0200 | [diff] [blame] | 336 | DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 337 | } |
| 338 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 339 | static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 340 | { |
| 341 | struct omap_crtc *omap_crtc = |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 342 | container_of(irq, struct omap_crtc, vblank_irq); |
| 343 | struct drm_device *dev = omap_crtc->base.dev; |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 344 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 345 | if (dispc_mgr_go_busy(omap_crtc->channel)) |
| 346 | return; |
| 347 | |
| 348 | DBG("%s: apply done", omap_crtc->name); |
| 349 | __omap_irq_unregister(dev, &omap_crtc->vblank_irq); |
| 350 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 351 | /* wakeup userspace */ |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 352 | omap_crtc_complete_page_flip(&omap_crtc->base); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 353 | |
| 354 | complete(&omap_crtc->completion); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 355 | } |
| 356 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 357 | int omap_crtc_flush(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 358 | { |
| 359 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 360 | |
| 361 | DBG("%s: GO", omap_crtc->name); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 362 | |
| 363 | WARN_ON(!drm_modeset_is_locked(&crtc->mutex)); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 364 | WARN_ON(omap_crtc->vblank_irq.registered); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 365 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 366 | dispc_runtime_get(); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 367 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 368 | if (dispc_mgr_is_enabled(omap_crtc->channel)) { |
| 369 | dispc_mgr_go(omap_crtc->channel); |
| 370 | omap_irq_register(crtc->dev, &omap_crtc->vblank_irq); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 371 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 372 | WARN_ON(!wait_for_completion_timeout(&omap_crtc->completion, |
| 373 | msecs_to_jiffies(100))); |
| 374 | reinit_completion(&omap_crtc->completion); |
| 375 | } |
| 376 | |
| 377 | dispc_runtime_put(); |
| 378 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 379 | return 0; |
| 380 | } |
| 381 | |
| 382 | static void omap_crtc_setup(struct drm_crtc *crtc) |
| 383 | { |
| 384 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 385 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 386 | struct drm_encoder *encoder = NULL; |
| 387 | unsigned int i; |
| 388 | |
| 389 | DBG("%s: enabled=%d", omap_crtc->name, omap_crtc->enabled); |
| 390 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 391 | dispc_runtime_get(); |
| 392 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 393 | for (i = 0; i < priv->num_encoders; i++) { |
| 394 | if (priv->encoders[i]->crtc == crtc) { |
| 395 | encoder = priv->encoders[i]; |
| 396 | break; |
| 397 | } |
| 398 | } |
| 399 | |
| 400 | if (omap_crtc->current_encoder && encoder != omap_crtc->current_encoder) |
| 401 | omap_encoder_set_enabled(omap_crtc->current_encoder, false); |
| 402 | |
| 403 | omap_crtc->current_encoder = encoder; |
| 404 | |
| 405 | if (!omap_crtc->enabled) { |
| 406 | if (encoder) |
| 407 | omap_encoder_set_enabled(encoder, false); |
| 408 | } else { |
| 409 | if (encoder) { |
| 410 | omap_encoder_set_enabled(encoder, false); |
| 411 | omap_encoder_update(encoder, omap_crtc->mgr, |
| 412 | &omap_crtc->timings); |
| 413 | omap_encoder_set_enabled(encoder, true); |
| 414 | } |
| 415 | } |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 416 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 417 | dispc_runtime_put(); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 418 | } |
| 419 | |
| 420 | /* ----------------------------------------------------------------------------- |
| 421 | * CRTC Functions |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 422 | */ |
| 423 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 424 | static void omap_crtc_destroy(struct drm_crtc *crtc) |
| 425 | { |
| 426 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 427 | |
| 428 | DBG("%s", omap_crtc->name); |
| 429 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 430 | WARN_ON(omap_crtc->vblank_irq.registered); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 431 | omap_irq_unregister(crtc->dev, &omap_crtc->error_irq); |
| 432 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 433 | drm_crtc_cleanup(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 434 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 435 | kfree(omap_crtc); |
| 436 | } |
| 437 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 438 | static bool omap_crtc_mode_fixup(struct drm_crtc *crtc, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 439 | const struct drm_display_mode *mode, |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 440 | struct drm_display_mode *adjusted_mode) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 441 | { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 442 | return true; |
| 443 | } |
| 444 | |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 445 | static void omap_crtc_enable(struct drm_crtc *crtc) |
| 446 | { |
| 447 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 448 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 449 | unsigned int i; |
| 450 | |
| 451 | DBG("%s", omap_crtc->name); |
| 452 | |
| 453 | if (omap_crtc->enabled) |
| 454 | return; |
| 455 | |
| 456 | /* Enable all planes associated with the CRTC. */ |
| 457 | for (i = 0; i < priv->num_planes; i++) { |
| 458 | struct drm_plane *plane = priv->planes[i]; |
| 459 | |
| 460 | if (plane->crtc == crtc) |
| 461 | WARN_ON(omap_plane_set_enable(plane, true)); |
| 462 | } |
| 463 | |
| 464 | omap_crtc->enabled = true; |
| 465 | |
| 466 | omap_crtc_setup(crtc); |
| 467 | omap_crtc_flush(crtc); |
| 468 | |
| 469 | dispc_runtime_get(); |
| 470 | drm_crtc_vblank_on(crtc); |
| 471 | dispc_runtime_put(); |
| 472 | } |
| 473 | |
| 474 | static void omap_crtc_disable(struct drm_crtc *crtc) |
| 475 | { |
| 476 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 477 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 478 | unsigned int i; |
| 479 | |
| 480 | DBG("%s", omap_crtc->name); |
| 481 | |
| 482 | if (!omap_crtc->enabled) |
| 483 | return; |
| 484 | |
| 485 | omap_crtc_wait_page_flip(crtc); |
| 486 | dispc_runtime_get(); |
| 487 | drm_crtc_vblank_off(crtc); |
| 488 | dispc_runtime_put(); |
| 489 | |
| 490 | /* Disable all planes associated with the CRTC. */ |
| 491 | for (i = 0; i < priv->num_planes; i++) { |
| 492 | struct drm_plane *plane = priv->planes[i]; |
| 493 | |
| 494 | if (plane->crtc == crtc) |
| 495 | WARN_ON(omap_plane_set_enable(plane, false)); |
| 496 | } |
| 497 | |
| 498 | omap_crtc->enabled = false; |
| 499 | |
| 500 | omap_crtc_setup(crtc); |
| 501 | omap_crtc_flush(crtc); |
| 502 | } |
| 503 | |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 504 | static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 505 | { |
| 506 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 507 | struct drm_display_mode *mode = &crtc->state->adjusted_mode; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 508 | |
| 509 | DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x", |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 510 | omap_crtc->name, mode->base.id, mode->name, |
| 511 | mode->vrefresh, mode->clock, |
| 512 | mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal, |
| 513 | mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal, |
| 514 | mode->type, mode->flags); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 515 | |
| 516 | copy_timings_drm_to_omap(&omap_crtc->timings, mode); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 517 | } |
| 518 | |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 519 | static void omap_crtc_atomic_begin(struct drm_crtc *crtc) |
| 520 | { |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 521 | struct drm_pending_vblank_event *event = crtc->state->event; |
| 522 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 523 | struct drm_device *dev = crtc->dev; |
| 524 | unsigned long flags; |
| 525 | |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 526 | dispc_runtime_get(); |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 527 | |
| 528 | if (event) { |
| 529 | WARN_ON(omap_crtc->event); |
| 530 | WARN_ON(drm_crtc_vblank_get(crtc) != 0); |
| 531 | |
| 532 | spin_lock_irqsave(&dev->event_lock, flags); |
| 533 | omap_crtc->event = event; |
| 534 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 535 | } |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 536 | } |
| 537 | |
| 538 | static void omap_crtc_atomic_flush(struct drm_crtc *crtc) |
| 539 | { |
| 540 | omap_crtc_flush(crtc); |
| 541 | |
| 542 | dispc_runtime_put(); |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame^] | 543 | |
| 544 | crtc->invert_dimensions = !!(crtc->primary->state->rotation & |
| 545 | (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270))); |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 546 | } |
| 547 | |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame^] | 548 | static int omap_crtc_atomic_set_property(struct drm_crtc *crtc, |
| 549 | struct drm_crtc_state *state, |
| 550 | struct drm_property *property, |
| 551 | uint64_t val) |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 552 | { |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame^] | 553 | struct drm_plane_state *plane_state; |
| 554 | struct drm_plane *plane = crtc->primary; |
Rob Clark | 1e0fdfc | 2012-09-04 11:36:20 -0500 | [diff] [blame] | 555 | |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame^] | 556 | /* |
| 557 | * Delegate property set to the primary plane. Get the plane state and |
| 558 | * set the property directly. |
| 559 | */ |
| 560 | |
| 561 | plane_state = drm_atomic_get_plane_state(state->state, plane); |
| 562 | if (!plane_state) |
| 563 | return -EINVAL; |
| 564 | |
| 565 | return drm_atomic_plane_set_property(plane, plane_state, property, val); |
| 566 | } |
| 567 | |
| 568 | static int omap_crtc_atomic_get_property(struct drm_crtc *crtc, |
| 569 | const struct drm_crtc_state *state, |
| 570 | struct drm_property *property, |
| 571 | uint64_t *val) |
| 572 | { |
| 573 | /* |
| 574 | * Delegate property get to the primary plane. The |
| 575 | * drm_atomic_plane_get_property() function isn't exported, but can be |
| 576 | * called through drm_object_property_get_value() as that will call |
| 577 | * drm_atomic_get_property() for atomic drivers. |
| 578 | */ |
| 579 | return drm_object_property_get_value(&crtc->primary->base, property, |
| 580 | val); |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 581 | } |
| 582 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 583 | static const struct drm_crtc_funcs omap_crtc_funcs = { |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 584 | .reset = drm_atomic_helper_crtc_reset, |
Laurent Pinchart | 9416c9d | 2015-03-05 21:54:54 +0200 | [diff] [blame] | 585 | .set_config = drm_atomic_helper_set_config, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 586 | .destroy = omap_crtc_destroy, |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 587 | .page_flip = drm_atomic_helper_page_flip, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame^] | 588 | .set_property = drm_atomic_helper_crtc_set_property, |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 589 | .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, |
| 590 | .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame^] | 591 | .atomic_set_property = omap_crtc_atomic_set_property, |
| 592 | .atomic_get_property = omap_crtc_atomic_get_property, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 593 | }; |
| 594 | |
| 595 | static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 596 | .mode_fixup = omap_crtc_mode_fixup, |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 597 | .mode_set_nofb = omap_crtc_mode_set_nofb, |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 598 | .disable = omap_crtc_disable, |
| 599 | .enable = omap_crtc_enable, |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 600 | .atomic_begin = omap_crtc_atomic_begin, |
| 601 | .atomic_flush = omap_crtc_atomic_flush, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 602 | }; |
| 603 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 604 | /* ----------------------------------------------------------------------------- |
| 605 | * Init and Cleanup |
| 606 | */ |
Tomi Valkeinen | e2f8fd7 | 2014-04-02 14:31:57 +0300 | [diff] [blame] | 607 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 608 | static const char *channel_names[] = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 609 | [OMAP_DSS_CHANNEL_LCD] = "lcd", |
| 610 | [OMAP_DSS_CHANNEL_DIGIT] = "tv", |
| 611 | [OMAP_DSS_CHANNEL_LCD2] = "lcd2", |
| 612 | [OMAP_DSS_CHANNEL_LCD3] = "lcd3", |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 613 | }; |
| 614 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 615 | void omap_crtc_pre_init(void) |
| 616 | { |
| 617 | dss_install_mgr_ops(&mgr_ops); |
| 618 | } |
| 619 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 620 | void omap_crtc_pre_uninit(void) |
| 621 | { |
| 622 | dss_uninstall_mgr_ops(); |
| 623 | } |
| 624 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 625 | /* initialize crtc */ |
| 626 | struct drm_crtc *omap_crtc_init(struct drm_device *dev, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 627 | struct drm_plane *plane, enum omap_channel channel, int id) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 628 | { |
| 629 | struct drm_crtc *crtc = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 630 | struct omap_crtc *omap_crtc; |
| 631 | struct omap_overlay_manager_info *info; |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 632 | int ret; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 633 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 634 | DBG("%s", channel_names[channel]); |
| 635 | |
| 636 | omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 637 | if (!omap_crtc) |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 638 | return NULL; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 639 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 640 | crtc = &omap_crtc->base; |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 641 | |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 642 | init_waitqueue_head(&omap_crtc->flip_wait); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 643 | init_completion(&omap_crtc->completion); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 644 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 645 | omap_crtc->channel = channel; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 646 | omap_crtc->name = channel_names[channel]; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 647 | |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 648 | omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc); |
| 649 | omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 650 | |
| 651 | omap_crtc->error_irq.irqmask = |
| 652 | dispc_mgr_get_sync_lost_irq(channel); |
| 653 | omap_crtc->error_irq.irq = omap_crtc_error_irq; |
| 654 | omap_irq_register(dev, &omap_crtc->error_irq); |
| 655 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 656 | /* temporary: */ |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 657 | omap_crtc->mgr = omap_dss_get_overlay_manager(channel); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 658 | |
| 659 | /* TODO: fix hard-coded setup.. add properties! */ |
| 660 | info = &omap_crtc->info; |
| 661 | info->default_color = 0x00000000; |
| 662 | info->trans_key = 0x00000000; |
| 663 | info->trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST; |
| 664 | info->trans_enabled = false; |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 665 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 666 | ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL, |
| 667 | &omap_crtc_funcs); |
| 668 | if (ret < 0) { |
| 669 | kfree(omap_crtc); |
| 670 | return NULL; |
| 671 | } |
| 672 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 673 | drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs); |
| 674 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 675 | omap_plane_install_properties(crtc->primary, &crtc->base); |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 676 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 677 | omap_crtcs[channel] = omap_crtc; |
| 678 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 679 | return crtc; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 680 | } |