blob: da04939a2748cc2c693087748849b06c54509fb9 [file] [log] [blame]
Marcin Wojtas3f518502014-07-10 16:52:13 -03001/*
2 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Marcin Wojtas <mw@semihalf.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/platform_device.h>
17#include <linux/skbuff.h>
18#include <linux/inetdevice.h>
19#include <linux/mbus.h>
20#include <linux/module.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020021#include <linux/mfd/syscon.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030022#include <linux/interrupt.h>
23#include <linux/cpumask.h>
24#include <linux/of.h>
25#include <linux/of_irq.h>
26#include <linux/of_mdio.h>
27#include <linux/of_net.h>
28#include <linux/of_address.h>
Thomas Petazzonifaca9242017-03-07 16:53:06 +010029#include <linux/of_device.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030030#include <linux/phy.h>
Antoine Tenart542897d2017-08-30 10:29:15 +020031#include <linux/phy/phy.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030032#include <linux/clk.h>
Marcin Wojtasedc660f2015-08-06 19:00:30 +020033#include <linux/hrtimer.h>
34#include <linux/ktime.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020035#include <linux/regmap.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030036#include <uapi/linux/ppp_defs.h>
37#include <net/ip.h>
38#include <net/ipv6.h>
Antoine Ténart186cd4d2017-08-23 09:46:56 +020039#include <net/tso.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030040
41/* RX Fifo Registers */
42#define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
43#define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
44#define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
45#define MVPP2_RX_FIFO_INIT_REG 0x64
46
47/* RX DMA Top Registers */
48#define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
49#define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
50#define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
51#define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
52#define MVPP2_POOL_BUF_SIZE_OFFSET 5
53#define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
54#define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
55#define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
56#define MVPP2_RXQ_POOL_SHORT_OFFS 20
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010057#define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
58#define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
Marcin Wojtas3f518502014-07-10 16:52:13 -030059#define MVPP2_RXQ_POOL_LONG_OFFS 24
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010060#define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
61#define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
Marcin Wojtas3f518502014-07-10 16:52:13 -030062#define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
63#define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
64#define MVPP2_RXQ_DISABLE_MASK BIT(31)
65
66/* Parser Registers */
67#define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
68#define MVPP2_PRS_PORT_LU_MAX 0xf
69#define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
70#define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
71#define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
72#define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
73#define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
74#define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
75#define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
76#define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
77#define MVPP2_PRS_TCAM_IDX_REG 0x1100
78#define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
79#define MVPP2_PRS_TCAM_INV_MASK BIT(31)
80#define MVPP2_PRS_SRAM_IDX_REG 0x1200
81#define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
82#define MVPP2_PRS_TCAM_CTRL_REG 0x1230
83#define MVPP2_PRS_TCAM_EN_MASK BIT(0)
84
85/* Classifier Registers */
86#define MVPP2_CLS_MODE_REG 0x1800
87#define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
88#define MVPP2_CLS_PORT_WAY_REG 0x1810
89#define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
90#define MVPP2_CLS_LKP_INDEX_REG 0x1814
91#define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
92#define MVPP2_CLS_LKP_TBL_REG 0x1818
93#define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
94#define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
95#define MVPP2_CLS_FLOW_INDEX_REG 0x1820
96#define MVPP2_CLS_FLOW_TBL0_REG 0x1824
97#define MVPP2_CLS_FLOW_TBL1_REG 0x1828
98#define MVPP2_CLS_FLOW_TBL2_REG 0x182c
99#define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
100#define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
101#define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
102#define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
103#define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
104#define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
105
106/* Descriptor Manager Top Registers */
107#define MVPP2_RXQ_NUM_REG 0x2040
108#define MVPP2_RXQ_DESC_ADDR_REG 0x2044
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100109#define MVPP22_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300110#define MVPP2_RXQ_DESC_SIZE_REG 0x2048
111#define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
112#define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
113#define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
114#define MVPP2_RXQ_NUM_NEW_OFFSET 16
115#define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
116#define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
117#define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
118#define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
119#define MVPP2_RXQ_THRESH_REG 0x204c
120#define MVPP2_OCCUPIED_THRESH_OFFSET 0
121#define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
122#define MVPP2_RXQ_INDEX_REG 0x2050
123#define MVPP2_TXQ_NUM_REG 0x2080
124#define MVPP2_TXQ_DESC_ADDR_REG 0x2084
125#define MVPP2_TXQ_DESC_SIZE_REG 0x2088
126#define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200127#define MVPP2_TXQ_THRESH_REG 0x2094
128#define MVPP2_TXQ_THRESH_OFFSET 16
129#define MVPP2_TXQ_THRESH_MASK 0x3fff
Marcin Wojtas3f518502014-07-10 16:52:13 -0300130#define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
Marcin Wojtas3f518502014-07-10 16:52:13 -0300131#define MVPP2_TXQ_INDEX_REG 0x2098
132#define MVPP2_TXQ_PREF_BUF_REG 0x209c
133#define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
134#define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
135#define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
136#define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
137#define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
138#define MVPP2_TXQ_PENDING_REG 0x20a0
139#define MVPP2_TXQ_PENDING_MASK 0x3fff
140#define MVPP2_TXQ_INT_STATUS_REG 0x20a4
141#define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
142#define MVPP2_TRANSMITTED_COUNT_OFFSET 16
143#define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
144#define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
145#define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
146#define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
147#define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
148#define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
149#define MVPP2_TXQ_RSVD_CLR_OFFSET 16
150#define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100151#define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300152#define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
153#define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
154#define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
155#define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
156#define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
157
158/* MBUS bridge registers */
159#define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
160#define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
161#define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
162#define MVPP2_BASE_ADDR_ENABLE 0x4060
163
Thomas Petazzoni6763ce32017-03-07 16:53:15 +0100164/* AXI Bridge Registers */
165#define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
166#define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
167#define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
168#define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
169#define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
170#define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
171#define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
172#define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
173#define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
174#define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
175#define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
176#define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
177
178/* Values for AXI Bridge registers */
179#define MVPP22_AXI_ATTR_CACHE_OFFS 0
180#define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
181
182#define MVPP22_AXI_CODE_CACHE_OFFS 0
183#define MVPP22_AXI_CODE_DOMAIN_OFFS 4
184
185#define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
186#define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
187#define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
188
189#define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
190#define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
191
Marcin Wojtas3f518502014-07-10 16:52:13 -0300192/* Interrupt Cause and Mask registers */
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200193#define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port))
194#define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0
195
Marcin Wojtas3f518502014-07-10 16:52:13 -0300196#define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
Thomas Petazzoniab426762017-02-21 11:28:04 +0100197#define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
Thomas Petazzonieb1e93a2017-08-03 10:41:55 +0200198#define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port))
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100199
Antoine Ténart81b66302017-08-22 19:08:21 +0200200#define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100201#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200202#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
203#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100204
205#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200206#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100207
Antoine Ténart81b66302017-08-22 19:08:21 +0200208#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
209#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
210#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
211#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100212
Marcin Wojtas3f518502014-07-10 16:52:13 -0300213#define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
214#define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
215#define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
216#define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
217#define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
218#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200219#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16
Marcin Wojtas3f518502014-07-10 16:52:13 -0300220#define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
221#define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
222#define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
223#define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
224#define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
225#define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
226#define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
227#define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
228#define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
229#define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
230#define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
231#define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
232
233/* Buffer Manager registers */
234#define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
235#define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
236#define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
237#define MVPP2_BM_POOL_SIZE_MASK 0xfff0
238#define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
239#define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
240#define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
241#define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
242#define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
243#define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
244#define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
245#define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
246#define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
247#define MVPP2_BM_START_MASK BIT(0)
248#define MVPP2_BM_STOP_MASK BIT(1)
249#define MVPP2_BM_STATE_MASK BIT(4)
250#define MVPP2_BM_LOW_THRESH_OFFS 8
251#define MVPP2_BM_LOW_THRESH_MASK 0x7f00
252#define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
253 MVPP2_BM_LOW_THRESH_OFFS)
254#define MVPP2_BM_HIGH_THRESH_OFFS 16
255#define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
256#define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
257 MVPP2_BM_HIGH_THRESH_OFFS)
258#define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
259#define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
260#define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
261#define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
262#define MVPP2_BM_BPPE_FULL_MASK BIT(3)
263#define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
264#define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
265#define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
266#define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
267#define MVPP2_BM_VIRT_ALLOC_REG 0x6440
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100268#define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
269#define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
270#define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
271#define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300272#define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
273#define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
274#define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
275#define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
276#define MVPP2_BM_VIRT_RLS_REG 0x64c0
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100277#define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
278#define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
Antoine Ténart81b66302017-08-22 19:08:21 +0200279#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100280#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300281
282/* TX Scheduler registers */
283#define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
284#define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
285#define MVPP2_TXP_SCHED_ENQ_MASK 0xff
286#define MVPP2_TXP_SCHED_DISQ_OFFSET 8
287#define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
288#define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
289#define MVPP2_TXP_SCHED_MTU_REG 0x801c
290#define MVPP2_TXP_MTU_MAX 0x7FFFF
291#define MVPP2_TXP_SCHED_REFILL_REG 0x8020
292#define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
293#define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
294#define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
295#define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
296#define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
297#define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
298#define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
299#define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
300#define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
301#define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
302#define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
303#define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
304#define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
305
306/* TX general registers */
307#define MVPP2_TX_SNOOP_REG 0x8800
308#define MVPP2_TX_PORT_FLUSH_REG 0x8810
309#define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
310
311/* LMS registers */
312#define MVPP2_SRC_ADDR_MIDDLE 0x24
313#define MVPP2_SRC_ADDR_HIGH 0x28
Marcin Wojtas08a23752014-07-21 13:48:12 -0300314#define MVPP2_PHY_AN_CFG0_REG 0x34
315#define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300316#define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
Thomas Petazzoni31d76772017-02-21 11:28:10 +0100317#define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
Marcin Wojtas3f518502014-07-10 16:52:13 -0300318
319/* Per-port registers */
320#define MVPP2_GMAC_CTRL_0_REG 0x0
Antoine Ténart81b66302017-08-22 19:08:21 +0200321#define MVPP2_GMAC_PORT_EN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200322#define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200323#define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
324#define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
325#define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300326#define MVPP2_GMAC_CTRL_1_REG 0x4
Antoine Ténart81b66302017-08-22 19:08:21 +0200327#define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
328#define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
329#define MVPP2_GMAC_PCS_LB_EN_BIT 6
330#define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
331#define MVPP2_GMAC_SA_LOW_OFFS 7
Marcin Wojtas3f518502014-07-10 16:52:13 -0300332#define MVPP2_GMAC_CTRL_2_REG 0x8
Antoine Ténart81b66302017-08-22 19:08:21 +0200333#define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200334#define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200335#define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
336#define MVPP2_GMAC_PORT_RGMII_MASK BIT(4)
Antoine Ténart39193572017-08-22 19:08:24 +0200337#define MVPP2_GMAC_DISABLE_PADDING BIT(5)
Antoine Ténart81b66302017-08-22 19:08:21 +0200338#define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300339#define MVPP2_GMAC_AUTONEG_CONFIG 0xc
Antoine Ténart81b66302017-08-22 19:08:21 +0200340#define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
341#define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
Antoine Ténart39193572017-08-22 19:08:24 +0200342#define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2)
343#define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3)
Antoine Ténart81b66302017-08-22 19:08:21 +0200344#define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
345#define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
346#define MVPP2_GMAC_AN_SPEED_EN BIT(7)
347#define MVPP2_GMAC_FC_ADV_EN BIT(9)
Antoine Ténart39193572017-08-22 19:08:24 +0200348#define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11)
Antoine Ténart81b66302017-08-22 19:08:21 +0200349#define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
350#define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200351#define MVPP2_GMAC_STATUS0 0x10
352#define MVPP2_GMAC_STATUS0_LINK_UP BIT(0)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300353#define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
Antoine Ténart81b66302017-08-22 19:08:21 +0200354#define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
355#define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
356#define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
Marcin Wojtas3f518502014-07-10 16:52:13 -0300357 MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200358#define MVPP22_GMAC_INT_STAT 0x20
359#define MVPP22_GMAC_INT_STAT_LINK BIT(1)
360#define MVPP22_GMAC_INT_MASK 0x24
361#define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100362#define MVPP22_GMAC_CTRL_4_REG 0x90
Antoine Ténart81b66302017-08-22 19:08:21 +0200363#define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
364#define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
Antoine Ténart1068ec72017-08-22 19:08:22 +0200365#define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6)
Antoine Ténart81b66302017-08-22 19:08:21 +0200366#define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200367#define MVPP22_GMAC_INT_SUM_MASK 0xa4
368#define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100369
370/* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
371 * relative to port->base.
372 */
Antoine Ténart725757a2017-06-12 16:01:39 +0200373#define MVPP22_XLG_CTRL0_REG 0x100
Antoine Ténart81b66302017-08-22 19:08:21 +0200374#define MVPP22_XLG_CTRL0_PORT_EN BIT(0)
375#define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1)
Antoine Ténart77321952017-08-22 19:08:25 +0200376#define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7)
Antoine Ténart81b66302017-08-22 19:08:21 +0200377#define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14)
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200378#define MVPP22_XLG_CTRL1_REG 0x104
Antoine Ténartec15ecd2017-08-25 15:24:46 +0200379#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200380#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200381#define MVPP22_XLG_STATUS 0x10c
382#define MVPP22_XLG_STATUS_LINK_UP BIT(0)
383#define MVPP22_XLG_INT_STAT 0x114
384#define MVPP22_XLG_INT_STAT_LINK BIT(1)
385#define MVPP22_XLG_INT_MASK 0x118
386#define MVPP22_XLG_INT_MASK_LINK BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100387#define MVPP22_XLG_CTRL3_REG 0x11c
Antoine Ténart81b66302017-08-22 19:08:21 +0200388#define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
389#define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
390#define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200391#define MVPP22_XLG_EXT_INT_MASK 0x15c
392#define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1)
393#define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2)
Antoine Ténart77321952017-08-22 19:08:25 +0200394#define MVPP22_XLG_CTRL4_REG 0x184
395#define MVPP22_XLG_CTRL4_FWD_FC BIT(5)
396#define MVPP22_XLG_CTRL4_FWD_PFC BIT(6)
397#define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12)
398
Thomas Petazzoni26975822017-03-07 16:53:14 +0100399/* SMI registers. PPv2.2 only, relative to priv->iface_base. */
400#define MVPP22_SMI_MISC_CFG_REG 0x1204
Antoine Ténart81b66302017-08-22 19:08:21 +0200401#define MVPP22_SMI_POLLING_EN BIT(10)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300402
Thomas Petazzonia7868412017-03-07 16:53:13 +0100403#define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
404
Marcin Wojtas3f518502014-07-10 16:52:13 -0300405#define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
406
407/* Descriptor ring Macros */
408#define MVPP2_QUEUE_NEXT_DESC(q, index) \
409 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
410
Antoine Ténartf84bf382017-08-22 19:08:27 +0200411/* XPCS registers. PPv2.2 only */
412#define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000)
413#define MVPP22_MPCS_CTRL 0x14
414#define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10)
415#define MVPP22_MPCS_CLK_RESET 0x14c
416#define MAC_CLK_RESET_SD_TX BIT(0)
417#define MAC_CLK_RESET_SD_RX BIT(1)
418#define MAC_CLK_RESET_MAC BIT(2)
419#define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4)
420#define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11)
421
422/* XPCS registers. PPv2.2 only */
423#define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000)
424#define MVPP22_XPCS_CFG0 0x0
425#define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3)
426#define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5)
427
428/* System controller registers. Accessed through a regmap. */
429#define GENCONF_SOFT_RESET1 0x1108
430#define GENCONF_SOFT_RESET1_GOP BIT(6)
431#define GENCONF_PORT_CTRL0 0x1110
432#define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1)
433#define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29)
434#define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31)
435#define GENCONF_PORT_CTRL1 0x1114
436#define GENCONF_PORT_CTRL1_EN(p) BIT(p)
437#define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28)
438#define GENCONF_CTRL0 0x1120
439#define GENCONF_CTRL0_PORT0_RGMII BIT(0)
440#define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1)
441#define GENCONF_CTRL0_PORT1_RGMII BIT(2)
442
Marcin Wojtas3f518502014-07-10 16:52:13 -0300443/* Various constants */
444
445/* Coalescing */
446#define MVPP2_TXDONE_COAL_PKTS_THRESH 15
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200447#define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200448#define MVPP2_TXDONE_COAL_USEC 1000
Marcin Wojtas3f518502014-07-10 16:52:13 -0300449#define MVPP2_RX_COAL_PKTS 32
450#define MVPP2_RX_COAL_USEC 100
451
452/* The two bytes Marvell header. Either contains a special value used
453 * by Marvell switches when a specific hardware mode is enabled (not
454 * supported by this driver) or is filled automatically by zeroes on
455 * the RX side. Those two bytes being at the front of the Ethernet
456 * header, they allow to have the IP header aligned on a 4 bytes
457 * boundary automatically: the hardware skips those two bytes on its
458 * own.
459 */
460#define MVPP2_MH_SIZE 2
461#define MVPP2_ETH_TYPE_LEN 2
462#define MVPP2_PPPOE_HDR_SIZE 8
463#define MVPP2_VLAN_TAG_LEN 4
464
465/* Lbtd 802.3 type */
466#define MVPP2_IP_LBDT_TYPE 0xfffa
467
Marcin Wojtas3f518502014-07-10 16:52:13 -0300468#define MVPP2_TX_CSUM_MAX_SIZE 9800
469
470/* Timeout constants */
471#define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
472#define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
473
474#define MVPP2_TX_MTU_MAX 0x7ffff
475
476/* Maximum number of T-CONTs of PON port */
477#define MVPP2_MAX_TCONT 16
478
479/* Maximum number of supported ports */
480#define MVPP2_MAX_PORTS 4
481
482/* Maximum number of TXQs used by single port */
483#define MVPP2_MAX_TXQ 8
484
Marcin Wojtas3f518502014-07-10 16:52:13 -0300485/* Dfault number of RXQs in use */
486#define MVPP2_DEFAULT_RXQ 4
487
Marcin Wojtas3f518502014-07-10 16:52:13 -0300488/* Max number of Rx descriptors */
489#define MVPP2_MAX_RXD 128
490
491/* Max number of Tx descriptors */
492#define MVPP2_MAX_TXD 1024
493
494/* Amount of Tx descriptors that can be reserved at once by CPU */
495#define MVPP2_CPU_DESC_CHUNK 64
496
497/* Max number of Tx descriptors in each aggregated queue */
498#define MVPP2_AGGR_TXQ_SIZE 256
499
500/* Descriptor aligned size */
501#define MVPP2_DESC_ALIGNED_SIZE 32
502
503/* Descriptor alignment mask */
504#define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
505
506/* RX FIFO constants */
507#define MVPP2_RX_FIFO_PORT_DATA_SIZE 0x2000
508#define MVPP2_RX_FIFO_PORT_ATTR_SIZE 0x80
509#define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
510
511/* RX buffer constants */
512#define MVPP2_SKB_SHINFO_SIZE \
513 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
514
515#define MVPP2_RX_PKT_SIZE(mtu) \
516 ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
Jisheng Zhang4a0a12d2016-04-01 17:11:05 +0800517 ETH_HLEN + ETH_FCS_LEN, cache_line_size())
Marcin Wojtas3f518502014-07-10 16:52:13 -0300518
519#define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
520#define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
521#define MVPP2_RX_MAX_PKT_SIZE(total_size) \
522 ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
523
524#define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
525
526/* IPv6 max L3 address size */
527#define MVPP2_MAX_L3_ADDR_SIZE 16
528
529/* Port flags */
530#define MVPP2_F_LOOPBACK BIT(0)
531
532/* Marvell tag types */
533enum mvpp2_tag_type {
534 MVPP2_TAG_TYPE_NONE = 0,
535 MVPP2_TAG_TYPE_MH = 1,
536 MVPP2_TAG_TYPE_DSA = 2,
537 MVPP2_TAG_TYPE_EDSA = 3,
538 MVPP2_TAG_TYPE_VLAN = 4,
539 MVPP2_TAG_TYPE_LAST = 5
540};
541
542/* Parser constants */
543#define MVPP2_PRS_TCAM_SRAM_SIZE 256
544#define MVPP2_PRS_TCAM_WORDS 6
545#define MVPP2_PRS_SRAM_WORDS 4
546#define MVPP2_PRS_FLOW_ID_SIZE 64
547#define MVPP2_PRS_FLOW_ID_MASK 0x3f
548#define MVPP2_PRS_TCAM_ENTRY_INVALID 1
549#define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
550#define MVPP2_PRS_IPV4_HEAD 0x40
551#define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
552#define MVPP2_PRS_IPV4_MC 0xe0
553#define MVPP2_PRS_IPV4_MC_MASK 0xf0
554#define MVPP2_PRS_IPV4_BC_MASK 0xff
555#define MVPP2_PRS_IPV4_IHL 0x5
556#define MVPP2_PRS_IPV4_IHL_MASK 0xf
557#define MVPP2_PRS_IPV6_MC 0xff
558#define MVPP2_PRS_IPV6_MC_MASK 0xff
559#define MVPP2_PRS_IPV6_HOP_MASK 0xff
560#define MVPP2_PRS_TCAM_PROTO_MASK 0xff
561#define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
562#define MVPP2_PRS_DBL_VLANS_MAX 100
563
564/* Tcam structure:
565 * - lookup ID - 4 bits
566 * - port ID - 1 byte
567 * - additional information - 1 byte
568 * - header data - 8 bytes
569 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
570 */
571#define MVPP2_PRS_AI_BITS 8
572#define MVPP2_PRS_PORT_MASK 0xff
573#define MVPP2_PRS_LU_MASK 0xf
574#define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
575 (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
576#define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
577 (((offs) * 2) - ((offs) % 2) + 2)
578#define MVPP2_PRS_TCAM_AI_BYTE 16
579#define MVPP2_PRS_TCAM_PORT_BYTE 17
580#define MVPP2_PRS_TCAM_LU_BYTE 20
581#define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
582#define MVPP2_PRS_TCAM_INV_WORD 5
583/* Tcam entries ID */
584#define MVPP2_PE_DROP_ALL 0
585#define MVPP2_PE_FIRST_FREE_TID 1
586#define MVPP2_PE_LAST_FREE_TID (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
587#define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
588#define MVPP2_PE_MAC_MC_IP6 (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
589#define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
590#define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
591#define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 26)
592#define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
593#define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
594#define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
595#define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
596#define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
597#define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
598#define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
599#define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
600#define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
601#define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
602#define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
603#define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
604#define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
605#define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
606#define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
607#define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 4)
608#define MVPP2_PE_MAC_MC_ALL (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
609#define MVPP2_PE_MAC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
610#define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
611
612/* Sram structure
613 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
614 */
615#define MVPP2_PRS_SRAM_RI_OFFS 0
616#define MVPP2_PRS_SRAM_RI_WORD 0
617#define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
618#define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
619#define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
620#define MVPP2_PRS_SRAM_SHIFT_OFFS 64
621#define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
622#define MVPP2_PRS_SRAM_UDF_OFFS 73
623#define MVPP2_PRS_SRAM_UDF_BITS 8
624#define MVPP2_PRS_SRAM_UDF_MASK 0xff
625#define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
626#define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
627#define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
628#define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
629#define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
630#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
631#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
632#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
633#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
634#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
635#define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
636#define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
637#define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
638#define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
639#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
640#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
641#define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
642#define MVPP2_PRS_SRAM_AI_OFFS 90
643#define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
644#define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
645#define MVPP2_PRS_SRAM_AI_MASK 0xff
646#define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
647#define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
648#define MVPP2_PRS_SRAM_LU_DONE_BIT 110
649#define MVPP2_PRS_SRAM_LU_GEN_BIT 111
650
651/* Sram result info bits assignment */
652#define MVPP2_PRS_RI_MAC_ME_MASK 0x1
653#define MVPP2_PRS_RI_DSA_MASK 0x2
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100654#define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
655#define MVPP2_PRS_RI_VLAN_NONE 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300656#define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
657#define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
658#define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
659#define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
660#define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100661#define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
662#define MVPP2_PRS_RI_L2_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300663#define MVPP2_PRS_RI_L2_MCAST BIT(9)
664#define MVPP2_PRS_RI_L2_BCAST BIT(10)
665#define MVPP2_PRS_RI_PPPOE_MASK 0x800
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100666#define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
667#define MVPP2_PRS_RI_L3_UN 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300668#define MVPP2_PRS_RI_L3_IP4 BIT(12)
669#define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
670#define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
671#define MVPP2_PRS_RI_L3_IP6 BIT(14)
672#define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
673#define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100674#define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
675#define MVPP2_PRS_RI_L3_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300676#define MVPP2_PRS_RI_L3_MCAST BIT(15)
677#define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
678#define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
Stefan Chulskiaff3da32017-09-25 14:59:46 +0200679#define MVPP2_PRS_RI_IP_FRAG_TRUE BIT(17)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300680#define MVPP2_PRS_RI_UDF3_MASK 0x300000
681#define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
682#define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
683#define MVPP2_PRS_RI_L4_TCP BIT(22)
684#define MVPP2_PRS_RI_L4_UDP BIT(23)
685#define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
686#define MVPP2_PRS_RI_UDF7_MASK 0x60000000
687#define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
688#define MVPP2_PRS_RI_DROP_MASK 0x80000000
689
690/* Sram additional info bits assignment */
691#define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
692#define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
693#define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
694#define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
695#define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
696#define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
697#define MVPP2_PRS_SINGLE_VLAN_AI 0
698#define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
699
700/* DSA/EDSA type */
701#define MVPP2_PRS_TAGGED true
702#define MVPP2_PRS_UNTAGGED false
703#define MVPP2_PRS_EDSA true
704#define MVPP2_PRS_DSA false
705
706/* MAC entries, shadow udf */
707enum mvpp2_prs_udf {
708 MVPP2_PRS_UDF_MAC_DEF,
709 MVPP2_PRS_UDF_MAC_RANGE,
710 MVPP2_PRS_UDF_L2_DEF,
711 MVPP2_PRS_UDF_L2_DEF_COPY,
712 MVPP2_PRS_UDF_L2_USER,
713};
714
715/* Lookup ID */
716enum mvpp2_prs_lookup {
717 MVPP2_PRS_LU_MH,
718 MVPP2_PRS_LU_MAC,
719 MVPP2_PRS_LU_DSA,
720 MVPP2_PRS_LU_VLAN,
721 MVPP2_PRS_LU_L2,
722 MVPP2_PRS_LU_PPPOE,
723 MVPP2_PRS_LU_IP4,
724 MVPP2_PRS_LU_IP6,
725 MVPP2_PRS_LU_FLOWS,
726 MVPP2_PRS_LU_LAST,
727};
728
729/* L3 cast enum */
730enum mvpp2_prs_l3_cast {
731 MVPP2_PRS_L3_UNI_CAST,
732 MVPP2_PRS_L3_MULTI_CAST,
733 MVPP2_PRS_L3_BROAD_CAST
734};
735
736/* Classifier constants */
737#define MVPP2_CLS_FLOWS_TBL_SIZE 512
738#define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
739#define MVPP2_CLS_LKP_TBL_SIZE 64
740
741/* BM constants */
742#define MVPP2_BM_POOLS_NUM 8
743#define MVPP2_BM_LONG_BUF_NUM 1024
744#define MVPP2_BM_SHORT_BUF_NUM 2048
745#define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
746#define MVPP2_BM_POOL_PTR_ALIGN 128
747#define MVPP2_BM_SWF_LONG_POOL(port) ((port > 2) ? 2 : port)
748#define MVPP2_BM_SWF_SHORT_POOL 3
749
750/* BM cookie (32 bits) definition */
751#define MVPP2_BM_COOKIE_POOL_OFFS 8
752#define MVPP2_BM_COOKIE_CPU_OFFS 24
753
754/* BM short pool packet size
755 * These value assure that for SWF the total number
756 * of bytes allocated for each buffer will be 512
757 */
758#define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(512)
759
Thomas Petazzonia7868412017-03-07 16:53:13 +0100760#define MVPP21_ADDR_SPACE_SZ 0
761#define MVPP22_ADDR_SPACE_SZ SZ_64K
762
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200763#define MVPP2_MAX_THREADS 8
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200764#define MVPP2_MAX_QVECS MVPP2_MAX_THREADS
Thomas Petazzonia7868412017-03-07 16:53:13 +0100765
Marcin Wojtas3f518502014-07-10 16:52:13 -0300766enum mvpp2_bm_type {
767 MVPP2_BM_FREE,
768 MVPP2_BM_SWF_LONG,
769 MVPP2_BM_SWF_SHORT
770};
771
772/* Definitions */
773
774/* Shared Packet Processor resources */
775struct mvpp2 {
776 /* Shared registers' base addresses */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300777 void __iomem *lms_base;
Thomas Petazzonia7868412017-03-07 16:53:13 +0100778 void __iomem *iface_base;
779
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200780 /* On PPv2.2, each "software thread" can access the base
781 * register through a separate address space, each 64 KB apart
782 * from each other. Typically, such address spaces will be
783 * used per CPU.
Thomas Petazzonia7868412017-03-07 16:53:13 +0100784 */
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200785 void __iomem *swth_base[MVPP2_MAX_THREADS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300786
Antoine Ténartf84bf382017-08-22 19:08:27 +0200787 /* On PPv2.2, some port control registers are located into the system
788 * controller space. These registers are accessible through a regmap.
789 */
790 struct regmap *sysctrl_base;
791
Marcin Wojtas3f518502014-07-10 16:52:13 -0300792 /* Common clocks */
793 struct clk *pp_clk;
794 struct clk *gop_clk;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +0100795 struct clk *mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300796
797 /* List of pointers to port structures */
798 struct mvpp2_port **port_list;
799
800 /* Aggregated TXQs */
801 struct mvpp2_tx_queue *aggr_txqs;
802
803 /* BM pools */
804 struct mvpp2_bm_pool *bm_pools;
805
806 /* PRS shadow table */
807 struct mvpp2_prs_shadow *prs_shadow;
808 /* PRS auxiliary table for double vlan entries control */
809 bool *prs_double_vlans;
810
811 /* Tclk value */
812 u32 tclk;
Thomas Petazzonifaca9242017-03-07 16:53:06 +0100813
814 /* HW version */
815 enum { MVPP21, MVPP22 } hw_version;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +0100816
817 /* Maximum number of RXQs per port */
818 unsigned int max_port_rxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300819};
820
821struct mvpp2_pcpu_stats {
822 struct u64_stats_sync syncp;
823 u64 rx_packets;
824 u64 rx_bytes;
825 u64 tx_packets;
826 u64 tx_bytes;
827};
828
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200829/* Per-CPU port control */
830struct mvpp2_port_pcpu {
831 struct hrtimer tx_done_timer;
832 bool timer_scheduled;
833 /* Tasklet for egress finalization */
834 struct tasklet_struct tx_done_tasklet;
835};
836
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200837struct mvpp2_queue_vector {
838 int irq;
839 struct napi_struct napi;
840 enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type;
841 int sw_thread_id;
842 u16 sw_thread_mask;
843 int first_rxq;
844 int nrxqs;
845 u32 pending_cause_rx;
846 struct mvpp2_port *port;
847};
848
Marcin Wojtas3f518502014-07-10 16:52:13 -0300849struct mvpp2_port {
850 u8 id;
851
Thomas Petazzonia7868412017-03-07 16:53:13 +0100852 /* Index of the port from the "group of ports" complex point
853 * of view
854 */
855 int gop_id;
856
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200857 int link_irq;
858
Marcin Wojtas3f518502014-07-10 16:52:13 -0300859 struct mvpp2 *priv;
860
861 /* Per-port registers' base address */
862 void __iomem *base;
863
864 struct mvpp2_rx_queue **rxqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +0200865 unsigned int nrxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300866 struct mvpp2_tx_queue **txqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +0200867 unsigned int ntxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300868 struct net_device *dev;
869
870 int pkt_size;
871
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200872 /* Per-CPU port control */
873 struct mvpp2_port_pcpu __percpu *pcpu;
874
Marcin Wojtas3f518502014-07-10 16:52:13 -0300875 /* Flags */
876 unsigned long flags;
877
878 u16 tx_ring_size;
879 u16 rx_ring_size;
880 struct mvpp2_pcpu_stats __percpu *stats;
881
Marcin Wojtas3f518502014-07-10 16:52:13 -0300882 phy_interface_t phy_interface;
883 struct device_node *phy_node;
Antoine Tenart542897d2017-08-30 10:29:15 +0200884 struct phy *comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300885 unsigned int link;
886 unsigned int duplex;
887 unsigned int speed;
888
889 struct mvpp2_bm_pool *pool_long;
890 struct mvpp2_bm_pool *pool_short;
891
892 /* Index of first port's physical RXQ */
893 u8 first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200894
895 struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS];
896 unsigned int nqvecs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200897 bool has_tx_irqs;
898
899 u32 tx_time_coal;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300900};
901
902/* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
903 * layout of the transmit and reception DMA descriptors, and their
904 * layout is therefore defined by the hardware design
905 */
906
907#define MVPP2_TXD_L3_OFF_SHIFT 0
908#define MVPP2_TXD_IP_HLEN_SHIFT 8
909#define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
910#define MVPP2_TXD_L4_CSUM_NOT BIT(14)
911#define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
912#define MVPP2_TXD_PADDING_DISABLE BIT(23)
913#define MVPP2_TXD_L4_UDP BIT(24)
914#define MVPP2_TXD_L3_IP6 BIT(26)
915#define MVPP2_TXD_L_DESC BIT(28)
916#define MVPP2_TXD_F_DESC BIT(29)
917
918#define MVPP2_RXD_ERR_SUMMARY BIT(15)
919#define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
920#define MVPP2_RXD_ERR_CRC 0x0
921#define MVPP2_RXD_ERR_OVERRUN BIT(13)
922#define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
923#define MVPP2_RXD_BM_POOL_ID_OFFS 16
924#define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
925#define MVPP2_RXD_HWF_SYNC BIT(21)
926#define MVPP2_RXD_L4_CSUM_OK BIT(22)
927#define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
928#define MVPP2_RXD_L4_TCP BIT(25)
929#define MVPP2_RXD_L4_UDP BIT(26)
930#define MVPP2_RXD_L3_IP4 BIT(28)
931#define MVPP2_RXD_L3_IP6 BIT(30)
932#define MVPP2_RXD_BUF_HDR BIT(31)
933
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100934/* HW TX descriptor for PPv2.1 */
935struct mvpp21_tx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300936 u32 command; /* Options used by HW for packet transmitting.*/
937 u8 packet_offset; /* the offset from the buffer beginning */
938 u8 phys_txq; /* destination queue ID */
939 u16 data_size; /* data size of transmitted packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100940 u32 buf_dma_addr; /* physical addr of transmitted buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300941 u32 buf_cookie; /* cookie for access to TX buffer in tx path */
942 u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
943 u32 reserved2; /* reserved (for future use) */
944};
945
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100946/* HW RX descriptor for PPv2.1 */
947struct mvpp21_rx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300948 u32 status; /* info about received packet */
949 u16 reserved1; /* parser_info (for future use, PnC) */
950 u16 data_size; /* size of received packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100951 u32 buf_dma_addr; /* physical address of the buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300952 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
953 u16 reserved2; /* gem_port_id (for future use, PON) */
954 u16 reserved3; /* csum_l4 (for future use, PnC) */
955 u8 reserved4; /* bm_qset (for future use, BM) */
956 u8 reserved5;
957 u16 reserved6; /* classify_info (for future use, PnC) */
958 u32 reserved7; /* flow_id (for future use, PnC) */
959 u32 reserved8;
960};
961
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100962/* HW TX descriptor for PPv2.2 */
963struct mvpp22_tx_desc {
964 u32 command;
965 u8 packet_offset;
966 u8 phys_txq;
967 u16 data_size;
968 u64 reserved1;
969 u64 buf_dma_addr_ptp;
970 u64 buf_cookie_misc;
971};
972
973/* HW RX descriptor for PPv2.2 */
974struct mvpp22_rx_desc {
975 u32 status;
976 u16 reserved1;
977 u16 data_size;
978 u32 reserved2;
979 u32 reserved3;
980 u64 buf_dma_addr_key_hash;
981 u64 buf_cookie_misc;
982};
983
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100984/* Opaque type used by the driver to manipulate the HW TX and RX
985 * descriptors
986 */
987struct mvpp2_tx_desc {
988 union {
989 struct mvpp21_tx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100990 struct mvpp22_tx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100991 };
992};
993
994struct mvpp2_rx_desc {
995 union {
996 struct mvpp21_rx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100997 struct mvpp22_rx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100998 };
999};
1000
Thomas Petazzoni83544912016-12-21 11:28:49 +01001001struct mvpp2_txq_pcpu_buf {
1002 /* Transmitted SKB */
1003 struct sk_buff *skb;
1004
1005 /* Physical address of transmitted buffer */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001006 dma_addr_t dma;
Thomas Petazzoni83544912016-12-21 11:28:49 +01001007
1008 /* Size transmitted */
1009 size_t size;
1010};
1011
Marcin Wojtas3f518502014-07-10 16:52:13 -03001012/* Per-CPU Tx queue control */
1013struct mvpp2_txq_pcpu {
1014 int cpu;
1015
1016 /* Number of Tx DMA descriptors in the descriptor ring */
1017 int size;
1018
1019 /* Number of currently used Tx DMA descriptor in the
1020 * descriptor ring
1021 */
1022 int count;
1023
1024 /* Number of Tx DMA descriptors reserved for each CPU */
1025 int reserved_num;
1026
Thomas Petazzoni83544912016-12-21 11:28:49 +01001027 /* Infos about transmitted buffers */
1028 struct mvpp2_txq_pcpu_buf *buffs;
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001029
Marcin Wojtas3f518502014-07-10 16:52:13 -03001030 /* Index of last TX DMA descriptor that was inserted */
1031 int txq_put_index;
1032
1033 /* Index of the TX DMA descriptor to be cleaned up */
1034 int txq_get_index;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02001035
1036 /* DMA buffer for TSO headers */
1037 char *tso_headers;
1038 dma_addr_t tso_headers_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001039};
1040
1041struct mvpp2_tx_queue {
1042 /* Physical number of this Tx queue */
1043 u8 id;
1044
1045 /* Logical number of this Tx queue */
1046 u8 log_id;
1047
1048 /* Number of Tx DMA descriptors in the descriptor ring */
1049 int size;
1050
1051 /* Number of currently used Tx DMA descriptor in the descriptor ring */
1052 int count;
1053
1054 /* Per-CPU control of physical Tx queues */
1055 struct mvpp2_txq_pcpu __percpu *pcpu;
1056
Marcin Wojtas3f518502014-07-10 16:52:13 -03001057 u32 done_pkts_coal;
1058
1059 /* Virtual address of thex Tx DMA descriptors array */
1060 struct mvpp2_tx_desc *descs;
1061
1062 /* DMA address of the Tx DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001063 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001064
1065 /* Index of the last Tx DMA descriptor */
1066 int last_desc;
1067
1068 /* Index of the next Tx DMA descriptor to process */
1069 int next_desc_to_proc;
1070};
1071
1072struct mvpp2_rx_queue {
1073 /* RX queue number, in the range 0-31 for physical RXQs */
1074 u8 id;
1075
1076 /* Num of rx descriptors in the rx descriptor ring */
1077 int size;
1078
1079 u32 pkts_coal;
1080 u32 time_coal;
1081
1082 /* Virtual address of the RX DMA descriptors array */
1083 struct mvpp2_rx_desc *descs;
1084
1085 /* DMA address of the RX DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001086 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001087
1088 /* Index of the last RX DMA descriptor */
1089 int last_desc;
1090
1091 /* Index of the next RX DMA descriptor to process */
1092 int next_desc_to_proc;
1093
1094 /* ID of port to which physical RXQ is mapped */
1095 int port;
1096
1097 /* Port's logic RXQ number to which physical RXQ is mapped */
1098 int logic_rxq;
1099};
1100
1101union mvpp2_prs_tcam_entry {
1102 u32 word[MVPP2_PRS_TCAM_WORDS];
1103 u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
1104};
1105
1106union mvpp2_prs_sram_entry {
1107 u32 word[MVPP2_PRS_SRAM_WORDS];
1108 u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
1109};
1110
1111struct mvpp2_prs_entry {
1112 u32 index;
1113 union mvpp2_prs_tcam_entry tcam;
1114 union mvpp2_prs_sram_entry sram;
1115};
1116
1117struct mvpp2_prs_shadow {
1118 bool valid;
1119 bool finish;
1120
1121 /* Lookup ID */
1122 int lu;
1123
1124 /* User defined offset */
1125 int udf;
1126
1127 /* Result info */
1128 u32 ri;
1129 u32 ri_mask;
1130};
1131
1132struct mvpp2_cls_flow_entry {
1133 u32 index;
1134 u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1135};
1136
1137struct mvpp2_cls_lookup_entry {
1138 u32 lkpid;
1139 u32 way;
1140 u32 data;
1141};
1142
1143struct mvpp2_bm_pool {
1144 /* Pool number in the range 0-7 */
1145 int id;
1146 enum mvpp2_bm_type type;
1147
1148 /* Buffer Pointers Pool External (BPPE) size */
1149 int size;
Thomas Petazzonid01524d2017-03-07 16:53:09 +01001150 /* BPPE size in bytes */
1151 int size_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001152 /* Number of buffers for this pool */
1153 int buf_num;
1154 /* Pool buffer size */
1155 int buf_size;
1156 /* Packet size */
1157 int pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01001158 int frag_size;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001159
1160 /* BPPE virtual base address */
1161 u32 *virt_addr;
Thomas Petazzoni20396132017-03-07 16:53:00 +01001162 /* BPPE DMA base address */
1163 dma_addr_t dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001164
1165 /* Ports using BM pool */
1166 u32 port_map;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001167};
1168
Thomas Petazzoni213f4282017-08-03 10:42:00 +02001169/* Queue modes */
1170#define MVPP2_QDIST_SINGLE_MODE 0
1171#define MVPP2_QDIST_MULTI_MODE 1
1172
1173static int queue_mode = MVPP2_QDIST_SINGLE_MODE;
1174
1175module_param(queue_mode, int, 0444);
1176MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
1177
Marcin Wojtas3f518502014-07-10 16:52:13 -03001178#define MVPP2_DRIVER_NAME "mvpp2"
1179#define MVPP2_DRIVER_VERSION "1.0"
1180
1181/* Utility/helper methods */
1182
1183static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1184{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001185 writel(data, priv->swth_base[0] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001186}
1187
1188static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1189{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001190 return readl(priv->swth_base[0] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001191}
1192
1193/* These accessors should be used to access:
1194 *
1195 * - per-CPU registers, where each CPU has its own copy of the
1196 * register.
1197 *
1198 * MVPP2_BM_VIRT_ALLOC_REG
1199 * MVPP2_BM_ADDR_HIGH_ALLOC
1200 * MVPP22_BM_ADDR_HIGH_RLS_REG
1201 * MVPP2_BM_VIRT_RLS_REG
1202 * MVPP2_ISR_RX_TX_CAUSE_REG
1203 * MVPP2_ISR_RX_TX_MASK_REG
1204 * MVPP2_TXQ_NUM_REG
1205 * MVPP2_AGGR_TXQ_UPDATE_REG
1206 * MVPP2_TXQ_RSVD_REQ_REG
1207 * MVPP2_TXQ_RSVD_RSLT_REG
1208 * MVPP2_TXQ_SENT_REG
1209 * MVPP2_RXQ_NUM_REG
1210 *
1211 * - global registers that must be accessed through a specific CPU
1212 * window, because they are related to an access to a per-CPU
1213 * register
1214 *
1215 * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
1216 * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
1217 * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
1218 * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
1219 * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
1220 * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
1221 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1222 * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
1223 * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
1224 * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
1225 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1226 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1227 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1228 */
1229static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
1230 u32 offset, u32 data)
1231{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001232 writel(data, priv->swth_base[cpu] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001233}
1234
1235static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
1236 u32 offset)
1237{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001238 return readl(priv->swth_base[cpu] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001239}
1240
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001241static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
1242 struct mvpp2_tx_desc *tx_desc)
1243{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001244 if (port->priv->hw_version == MVPP21)
1245 return tx_desc->pp21.buf_dma_addr;
1246 else
1247 return tx_desc->pp22.buf_dma_addr_ptp & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001248}
1249
1250static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1251 struct mvpp2_tx_desc *tx_desc,
1252 dma_addr_t dma_addr)
1253{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001254 if (port->priv->hw_version == MVPP21) {
1255 tx_desc->pp21.buf_dma_addr = dma_addr;
1256 } else {
1257 u64 val = (u64)dma_addr;
1258
1259 tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1260 tx_desc->pp22.buf_dma_addr_ptp |= val;
1261 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001262}
1263
1264static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
1265 struct mvpp2_tx_desc *tx_desc)
1266{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001267 if (port->priv->hw_version == MVPP21)
1268 return tx_desc->pp21.data_size;
1269 else
1270 return tx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001271}
1272
1273static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1274 struct mvpp2_tx_desc *tx_desc,
1275 size_t size)
1276{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001277 if (port->priv->hw_version == MVPP21)
1278 tx_desc->pp21.data_size = size;
1279 else
1280 tx_desc->pp22.data_size = size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001281}
1282
1283static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1284 struct mvpp2_tx_desc *tx_desc,
1285 unsigned int txq)
1286{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001287 if (port->priv->hw_version == MVPP21)
1288 tx_desc->pp21.phys_txq = txq;
1289 else
1290 tx_desc->pp22.phys_txq = txq;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001291}
1292
1293static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1294 struct mvpp2_tx_desc *tx_desc,
1295 unsigned int command)
1296{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001297 if (port->priv->hw_version == MVPP21)
1298 tx_desc->pp21.command = command;
1299 else
1300 tx_desc->pp22.command = command;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001301}
1302
1303static void mvpp2_txdesc_offset_set(struct mvpp2_port *port,
1304 struct mvpp2_tx_desc *tx_desc,
1305 unsigned int offset)
1306{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001307 if (port->priv->hw_version == MVPP21)
1308 tx_desc->pp21.packet_offset = offset;
1309 else
1310 tx_desc->pp22.packet_offset = offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001311}
1312
1313static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
1314 struct mvpp2_tx_desc *tx_desc)
1315{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001316 if (port->priv->hw_version == MVPP21)
1317 return tx_desc->pp21.packet_offset;
1318 else
1319 return tx_desc->pp22.packet_offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001320}
1321
1322static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1323 struct mvpp2_rx_desc *rx_desc)
1324{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001325 if (port->priv->hw_version == MVPP21)
1326 return rx_desc->pp21.buf_dma_addr;
1327 else
1328 return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001329}
1330
1331static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1332 struct mvpp2_rx_desc *rx_desc)
1333{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001334 if (port->priv->hw_version == MVPP21)
1335 return rx_desc->pp21.buf_cookie;
1336 else
1337 return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001338}
1339
1340static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1341 struct mvpp2_rx_desc *rx_desc)
1342{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001343 if (port->priv->hw_version == MVPP21)
1344 return rx_desc->pp21.data_size;
1345 else
1346 return rx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001347}
1348
1349static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1350 struct mvpp2_rx_desc *rx_desc)
1351{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001352 if (port->priv->hw_version == MVPP21)
1353 return rx_desc->pp21.status;
1354 else
1355 return rx_desc->pp22.status;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001356}
1357
Marcin Wojtas3f518502014-07-10 16:52:13 -03001358static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1359{
1360 txq_pcpu->txq_get_index++;
1361 if (txq_pcpu->txq_get_index == txq_pcpu->size)
1362 txq_pcpu->txq_get_index = 0;
1363}
1364
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001365static void mvpp2_txq_inc_put(struct mvpp2_port *port,
1366 struct mvpp2_txq_pcpu *txq_pcpu,
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001367 struct sk_buff *skb,
1368 struct mvpp2_tx_desc *tx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001369{
Thomas Petazzoni83544912016-12-21 11:28:49 +01001370 struct mvpp2_txq_pcpu_buf *tx_buf =
1371 txq_pcpu->buffs + txq_pcpu->txq_put_index;
1372 tx_buf->skb = skb;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001373 tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
1374 tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
1375 mvpp2_txdesc_offset_get(port, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001376 txq_pcpu->txq_put_index++;
1377 if (txq_pcpu->txq_put_index == txq_pcpu->size)
1378 txq_pcpu->txq_put_index = 0;
1379}
1380
1381/* Get number of physical egress port */
1382static inline int mvpp2_egress_port(struct mvpp2_port *port)
1383{
1384 return MVPP2_MAX_TCONT + port->id;
1385}
1386
1387/* Get number of physical TXQ */
1388static inline int mvpp2_txq_phys(int port, int txq)
1389{
1390 return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1391}
1392
1393/* Parser configuration routines */
1394
1395/* Update parser tcam and sram hw entries */
1396static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1397{
1398 int i;
1399
1400 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1401 return -EINVAL;
1402
1403 /* Clear entry invalidation bit */
1404 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1405
1406 /* Write tcam index - indirect access */
1407 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1408 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1409 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1410
1411 /* Write sram index - indirect access */
1412 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1413 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1414 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1415
1416 return 0;
1417}
1418
1419/* Read tcam entry from hw */
1420static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1421{
1422 int i;
1423
1424 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1425 return -EINVAL;
1426
1427 /* Write tcam index - indirect access */
1428 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1429
1430 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1431 MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1432 if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1433 return MVPP2_PRS_TCAM_ENTRY_INVALID;
1434
1435 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1436 pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1437
1438 /* Write sram index - indirect access */
1439 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1440 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1441 pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1442
1443 return 0;
1444}
1445
1446/* Invalidate tcam hw entry */
1447static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1448{
1449 /* Write index - indirect access */
1450 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1451 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1452 MVPP2_PRS_TCAM_INV_MASK);
1453}
1454
1455/* Enable shadow table entry and set its lookup ID */
1456static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1457{
1458 priv->prs_shadow[index].valid = true;
1459 priv->prs_shadow[index].lu = lu;
1460}
1461
1462/* Update ri fields in shadow table entry */
1463static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1464 unsigned int ri, unsigned int ri_mask)
1465{
1466 priv->prs_shadow[index].ri_mask = ri_mask;
1467 priv->prs_shadow[index].ri = ri;
1468}
1469
1470/* Update lookup field in tcam sw entry */
1471static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1472{
1473 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1474
1475 pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1476 pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1477}
1478
1479/* Update mask for single port in tcam sw entry */
1480static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1481 unsigned int port, bool add)
1482{
1483 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1484
1485 if (add)
1486 pe->tcam.byte[enable_off] &= ~(1 << port);
1487 else
1488 pe->tcam.byte[enable_off] |= 1 << port;
1489}
1490
1491/* Update port map in tcam sw entry */
1492static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1493 unsigned int ports)
1494{
1495 unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1496 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1497
1498 pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1499 pe->tcam.byte[enable_off] &= ~port_mask;
1500 pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1501}
1502
1503/* Obtain port map from tcam sw entry */
1504static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1505{
1506 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1507
1508 return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1509}
1510
1511/* Set byte of data and its enable bits in tcam sw entry */
1512static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1513 unsigned int offs, unsigned char byte,
1514 unsigned char enable)
1515{
1516 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1517 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1518}
1519
1520/* Get byte of data and its enable bits from tcam sw entry */
1521static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1522 unsigned int offs, unsigned char *byte,
1523 unsigned char *enable)
1524{
1525 *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1526 *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1527}
1528
1529/* Compare tcam data bytes with a pattern */
1530static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs,
1531 u16 data)
1532{
1533 int off = MVPP2_PRS_TCAM_DATA_BYTE(offs);
1534 u16 tcam_data;
1535
1536 tcam_data = (8 << pe->tcam.byte[off + 1]) | pe->tcam.byte[off];
1537 if (tcam_data != data)
1538 return false;
1539 return true;
1540}
1541
1542/* Update ai bits in tcam sw entry */
1543static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe,
1544 unsigned int bits, unsigned int enable)
1545{
1546 int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE;
1547
1548 for (i = 0; i < MVPP2_PRS_AI_BITS; i++) {
1549
1550 if (!(enable & BIT(i)))
1551 continue;
1552
1553 if (bits & BIT(i))
1554 pe->tcam.byte[ai_idx] |= 1 << i;
1555 else
1556 pe->tcam.byte[ai_idx] &= ~(1 << i);
1557 }
1558
1559 pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable;
1560}
1561
1562/* Get ai bits from tcam sw entry */
1563static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe)
1564{
1565 return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE];
1566}
1567
1568/* Set ethertype in tcam sw entry */
1569static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1570 unsigned short ethertype)
1571{
1572 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1573 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1574}
1575
1576/* Set bits in sram sw entry */
1577static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1578 int val)
1579{
1580 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1581}
1582
1583/* Clear bits in sram sw entry */
1584static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1585 int val)
1586{
1587 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1588}
1589
1590/* Update ri bits in sram sw entry */
1591static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1592 unsigned int bits, unsigned int mask)
1593{
1594 unsigned int i;
1595
1596 for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1597 int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1598
1599 if (!(mask & BIT(i)))
1600 continue;
1601
1602 if (bits & BIT(i))
1603 mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1604 else
1605 mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1606
1607 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1608 }
1609}
1610
1611/* Obtain ri bits from sram sw entry */
1612static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe)
1613{
1614 return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD];
1615}
1616
1617/* Update ai bits in sram sw entry */
1618static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1619 unsigned int bits, unsigned int mask)
1620{
1621 unsigned int i;
1622 int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1623
1624 for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1625
1626 if (!(mask & BIT(i)))
1627 continue;
1628
1629 if (bits & BIT(i))
1630 mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1631 else
1632 mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1633
1634 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1635 }
1636}
1637
1638/* Read ai bits from sram sw entry */
1639static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1640{
1641 u8 bits;
1642 int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1643 int ai_en_off = ai_off + 1;
1644 int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1645
1646 bits = (pe->sram.byte[ai_off] >> ai_shift) |
1647 (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1648
1649 return bits;
1650}
1651
1652/* In sram sw entry set lookup ID field of the tcam key to be used in the next
1653 * lookup interation
1654 */
1655static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1656 unsigned int lu)
1657{
1658 int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1659
1660 mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1661 MVPP2_PRS_SRAM_NEXT_LU_MASK);
1662 mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1663}
1664
1665/* In the sram sw entry set sign and value of the next lookup offset
1666 * and the offset value generated to the classifier
1667 */
1668static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1669 unsigned int op)
1670{
1671 /* Set sign */
1672 if (shift < 0) {
1673 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1674 shift = 0 - shift;
1675 } else {
1676 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1677 }
1678
1679 /* Set value */
1680 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1681 (unsigned char)shift;
1682
1683 /* Reset and set operation */
1684 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1685 MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1686 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1687
1688 /* Set base offset as current */
1689 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1690}
1691
1692/* In the sram sw entry set sign and value of the user defined offset
1693 * generated to the classifier
1694 */
1695static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1696 unsigned int type, int offset,
1697 unsigned int op)
1698{
1699 /* Set sign */
1700 if (offset < 0) {
1701 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1702 offset = 0 - offset;
1703 } else {
1704 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1705 }
1706
1707 /* Set value */
1708 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1709 MVPP2_PRS_SRAM_UDF_MASK);
1710 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1711 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1712 MVPP2_PRS_SRAM_UDF_BITS)] &=
1713 ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1714 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1715 MVPP2_PRS_SRAM_UDF_BITS)] |=
1716 (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1717
1718 /* Set offset type */
1719 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1720 MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1721 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1722
1723 /* Set offset operation */
1724 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1725 MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1726 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1727
1728 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1729 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1730 ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1731 (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1732
1733 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1734 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1735 (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1736
1737 /* Set base offset as current */
1738 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1739}
1740
1741/* Find parser flow entry */
1742static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
1743{
1744 struct mvpp2_prs_entry *pe;
1745 int tid;
1746
1747 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
1748 if (!pe)
1749 return NULL;
1750 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
1751
1752 /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1753 for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1754 u8 bits;
1755
1756 if (!priv->prs_shadow[tid].valid ||
1757 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1758 continue;
1759
1760 pe->index = tid;
1761 mvpp2_prs_hw_read(priv, pe);
1762 bits = mvpp2_prs_sram_ai_get(pe);
1763
1764 /* Sram store classification lookup ID in AI bits [5:0] */
1765 if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
1766 return pe;
1767 }
1768 kfree(pe);
1769
1770 return NULL;
1771}
1772
1773/* Return first free tcam index, seeking from start to end */
1774static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1775 unsigned char end)
1776{
1777 int tid;
1778
1779 if (start > end)
1780 swap(start, end);
1781
1782 if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1783 end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1784
1785 for (tid = start; tid <= end; tid++) {
1786 if (!priv->prs_shadow[tid].valid)
1787 return tid;
1788 }
1789
1790 return -EINVAL;
1791}
1792
1793/* Enable/disable dropping all mac da's */
1794static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
1795{
1796 struct mvpp2_prs_entry pe;
1797
1798 if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
1799 /* Entry exist - update port only */
1800 pe.index = MVPP2_PE_DROP_ALL;
1801 mvpp2_prs_hw_read(priv, &pe);
1802 } else {
1803 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001804 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001805 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1806 pe.index = MVPP2_PE_DROP_ALL;
1807
1808 /* Non-promiscuous mode for all ports - DROP unknown packets */
1809 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1810 MVPP2_PRS_RI_DROP_MASK);
1811
1812 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1813 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1814
1815 /* Update shadow table */
1816 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1817
1818 /* Mask all ports */
1819 mvpp2_prs_tcam_port_map_set(&pe, 0);
1820 }
1821
1822 /* Update port mask */
1823 mvpp2_prs_tcam_port_set(&pe, port, add);
1824
1825 mvpp2_prs_hw_write(priv, &pe);
1826}
1827
1828/* Set port to promiscuous mode */
1829static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add)
1830{
1831 struct mvpp2_prs_entry pe;
1832
Joe Perchesdbedd442015-03-06 20:49:12 -08001833 /* Promiscuous mode - Accept unknown packets */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001834
1835 if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) {
1836 /* Entry exist - update port only */
1837 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1838 mvpp2_prs_hw_read(priv, &pe);
1839 } else {
1840 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001841 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001842 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1843 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1844
1845 /* Continue - set next lookup */
1846 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1847
1848 /* Set result info bits */
1849 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST,
1850 MVPP2_PRS_RI_L2_CAST_MASK);
1851
1852 /* Shift to ethertype */
1853 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1854 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1855
1856 /* Mask all ports */
1857 mvpp2_prs_tcam_port_map_set(&pe, 0);
1858
1859 /* Update shadow table */
1860 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1861 }
1862
1863 /* Update port mask */
1864 mvpp2_prs_tcam_port_set(&pe, port, add);
1865
1866 mvpp2_prs_hw_write(priv, &pe);
1867}
1868
1869/* Accept multicast */
1870static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index,
1871 bool add)
1872{
1873 struct mvpp2_prs_entry pe;
1874 unsigned char da_mc;
1875
1876 /* Ethernet multicast address first byte is
1877 * 0x01 for IPv4 and 0x33 for IPv6
1878 */
1879 da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33;
1880
1881 if (priv->prs_shadow[index].valid) {
1882 /* Entry exist - update port only */
1883 pe.index = index;
1884 mvpp2_prs_hw_read(priv, &pe);
1885 } else {
1886 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001887 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001888 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1889 pe.index = index;
1890
1891 /* Continue - set next lookup */
1892 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1893
1894 /* Set result info bits */
1895 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST,
1896 MVPP2_PRS_RI_L2_CAST_MASK);
1897
1898 /* Update tcam entry data first byte */
1899 mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff);
1900
1901 /* Shift to ethertype */
1902 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1903 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1904
1905 /* Mask all ports */
1906 mvpp2_prs_tcam_port_map_set(&pe, 0);
1907
1908 /* Update shadow table */
1909 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1910 }
1911
1912 /* Update port mask */
1913 mvpp2_prs_tcam_port_set(&pe, port, add);
1914
1915 mvpp2_prs_hw_write(priv, &pe);
1916}
1917
1918/* Set entry for dsa packets */
1919static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add,
1920 bool tagged, bool extend)
1921{
1922 struct mvpp2_prs_entry pe;
1923 int tid, shift;
1924
1925 if (extend) {
1926 tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED;
1927 shift = 8;
1928 } else {
1929 tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED;
1930 shift = 4;
1931 }
1932
1933 if (priv->prs_shadow[tid].valid) {
1934 /* Entry exist - update port only */
1935 pe.index = tid;
1936 mvpp2_prs_hw_read(priv, &pe);
1937 } else {
1938 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001939 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001940 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
1941 pe.index = tid;
1942
1943 /* Shift 4 bytes if DSA tag or 8 bytes in case of EDSA tag*/
1944 mvpp2_prs_sram_shift_set(&pe, shift,
1945 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1946
1947 /* Update shadow table */
1948 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
1949
1950 if (tagged) {
1951 /* Set tagged bit in DSA tag */
1952 mvpp2_prs_tcam_data_byte_set(&pe, 0,
1953 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
1954 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
1955 /* Clear all ai bits for next iteration */
1956 mvpp2_prs_sram_ai_update(&pe, 0,
1957 MVPP2_PRS_SRAM_AI_MASK);
1958 /* If packet is tagged continue check vlans */
1959 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
1960 } else {
1961 /* Set result info bits to 'no vlans' */
1962 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
1963 MVPP2_PRS_RI_VLAN_MASK);
1964 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
1965 }
1966
1967 /* Mask all ports */
1968 mvpp2_prs_tcam_port_map_set(&pe, 0);
1969 }
1970
1971 /* Update port mask */
1972 mvpp2_prs_tcam_port_set(&pe, port, add);
1973
1974 mvpp2_prs_hw_write(priv, &pe);
1975}
1976
1977/* Set entry for dsa ethertype */
1978static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port,
1979 bool add, bool tagged, bool extend)
1980{
1981 struct mvpp2_prs_entry pe;
1982 int tid, shift, port_mask;
1983
1984 if (extend) {
1985 tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED :
1986 MVPP2_PE_ETYPE_EDSA_UNTAGGED;
1987 port_mask = 0;
1988 shift = 8;
1989 } else {
1990 tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED :
1991 MVPP2_PE_ETYPE_DSA_UNTAGGED;
1992 port_mask = MVPP2_PRS_PORT_MASK;
1993 shift = 4;
1994 }
1995
1996 if (priv->prs_shadow[tid].valid) {
1997 /* Entry exist - update port only */
1998 pe.index = tid;
1999 mvpp2_prs_hw_read(priv, &pe);
2000 } else {
2001 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002002 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002003 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2004 pe.index = tid;
2005
2006 /* Set ethertype */
2007 mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA);
2008 mvpp2_prs_match_etype(&pe, 2, 0);
2009
2010 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK,
2011 MVPP2_PRS_RI_DSA_MASK);
2012 /* Shift ethertype + 2 byte reserved + tag*/
2013 mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift,
2014 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2015
2016 /* Update shadow table */
2017 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2018
2019 if (tagged) {
2020 /* Set tagged bit in DSA tag */
2021 mvpp2_prs_tcam_data_byte_set(&pe,
2022 MVPP2_ETH_TYPE_LEN + 2 + 3,
2023 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2024 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2025 /* Clear all ai bits for next iteration */
2026 mvpp2_prs_sram_ai_update(&pe, 0,
2027 MVPP2_PRS_SRAM_AI_MASK);
2028 /* If packet is tagged continue check vlans */
2029 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2030 } else {
2031 /* Set result info bits to 'no vlans' */
2032 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2033 MVPP2_PRS_RI_VLAN_MASK);
2034 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2035 }
2036 /* Mask/unmask all ports, depending on dsa type */
2037 mvpp2_prs_tcam_port_map_set(&pe, port_mask);
2038 }
2039
2040 /* Update port mask */
2041 mvpp2_prs_tcam_port_set(&pe, port, add);
2042
2043 mvpp2_prs_hw_write(priv, &pe);
2044}
2045
2046/* Search for existing single/triple vlan entry */
2047static struct mvpp2_prs_entry *mvpp2_prs_vlan_find(struct mvpp2 *priv,
2048 unsigned short tpid, int ai)
2049{
2050 struct mvpp2_prs_entry *pe;
2051 int tid;
2052
2053 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2054 if (!pe)
2055 return NULL;
2056 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2057
2058 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2059 for (tid = MVPP2_PE_FIRST_FREE_TID;
2060 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2061 unsigned int ri_bits, ai_bits;
2062 bool match;
2063
2064 if (!priv->prs_shadow[tid].valid ||
2065 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2066 continue;
2067
2068 pe->index = tid;
2069
2070 mvpp2_prs_hw_read(priv, pe);
2071 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid));
2072 if (!match)
2073 continue;
2074
2075 /* Get vlan type */
2076 ri_bits = mvpp2_prs_sram_ri_get(pe);
2077 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2078
2079 /* Get current ai value from tcam */
2080 ai_bits = mvpp2_prs_tcam_ai_get(pe);
2081 /* Clear double vlan bit */
2082 ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT;
2083
2084 if (ai != ai_bits)
2085 continue;
2086
2087 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2088 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2089 return pe;
2090 }
2091 kfree(pe);
2092
2093 return NULL;
2094}
2095
2096/* Add/update single/triple vlan entry */
2097static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai,
2098 unsigned int port_map)
2099{
2100 struct mvpp2_prs_entry *pe;
2101 int tid_aux, tid;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302102 int ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002103
2104 pe = mvpp2_prs_vlan_find(priv, tpid, ai);
2105
2106 if (!pe) {
2107 /* Create new tcam entry */
2108 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID,
2109 MVPP2_PE_FIRST_FREE_TID);
2110 if (tid < 0)
2111 return tid;
2112
2113 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2114 if (!pe)
2115 return -ENOMEM;
2116
2117 /* Get last double vlan tid */
2118 for (tid_aux = MVPP2_PE_LAST_FREE_TID;
2119 tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) {
2120 unsigned int ri_bits;
2121
2122 if (!priv->prs_shadow[tid_aux].valid ||
2123 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2124 continue;
2125
2126 pe->index = tid_aux;
2127 mvpp2_prs_hw_read(priv, pe);
2128 ri_bits = mvpp2_prs_sram_ri_get(pe);
2129 if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) ==
2130 MVPP2_PRS_RI_VLAN_DOUBLE)
2131 break;
2132 }
2133
Sudip Mukherjee43737472014-11-01 16:59:34 +05302134 if (tid <= tid_aux) {
2135 ret = -EINVAL;
Markus Elfringf9fd0e32017-04-17 13:50:35 +02002136 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302137 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002138
Markus Elfringbd6aaf52017-04-17 10:40:32 +02002139 memset(pe, 0, sizeof(*pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002140 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2141 pe->index = tid;
2142
2143 mvpp2_prs_match_etype(pe, 0, tpid);
2144
2145 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_L2);
2146 /* Shift 4 bytes - skip 1 vlan tag */
2147 mvpp2_prs_sram_shift_set(pe, MVPP2_VLAN_TAG_LEN,
2148 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2149 /* Clear all ai bits for next iteration */
2150 mvpp2_prs_sram_ai_update(pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2151
2152 if (ai == MVPP2_PRS_SINGLE_VLAN_AI) {
2153 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_SINGLE,
2154 MVPP2_PRS_RI_VLAN_MASK);
2155 } else {
2156 ai |= MVPP2_PRS_DBL_VLAN_AI_BIT;
2157 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_TRIPLE,
2158 MVPP2_PRS_RI_VLAN_MASK);
2159 }
2160 mvpp2_prs_tcam_ai_update(pe, ai, MVPP2_PRS_SRAM_AI_MASK);
2161
2162 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2163 }
2164 /* Update ports' mask */
2165 mvpp2_prs_tcam_port_map_set(pe, port_map);
2166
2167 mvpp2_prs_hw_write(priv, pe);
Markus Elfringf9fd0e32017-04-17 13:50:35 +02002168free_pe:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002169 kfree(pe);
2170
Sudip Mukherjee43737472014-11-01 16:59:34 +05302171 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002172}
2173
2174/* Get first free double vlan ai number */
2175static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv)
2176{
2177 int i;
2178
2179 for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) {
2180 if (!priv->prs_double_vlans[i])
2181 return i;
2182 }
2183
2184 return -EINVAL;
2185}
2186
2187/* Search for existing double vlan entry */
2188static struct mvpp2_prs_entry *mvpp2_prs_double_vlan_find(struct mvpp2 *priv,
2189 unsigned short tpid1,
2190 unsigned short tpid2)
2191{
2192 struct mvpp2_prs_entry *pe;
2193 int tid;
2194
2195 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2196 if (!pe)
2197 return NULL;
2198 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2199
2200 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2201 for (tid = MVPP2_PE_FIRST_FREE_TID;
2202 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2203 unsigned int ri_mask;
2204 bool match;
2205
2206 if (!priv->prs_shadow[tid].valid ||
2207 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2208 continue;
2209
2210 pe->index = tid;
2211 mvpp2_prs_hw_read(priv, pe);
2212
2213 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid1))
2214 && mvpp2_prs_tcam_data_cmp(pe, 4, swab16(tpid2));
2215
2216 if (!match)
2217 continue;
2218
2219 ri_mask = mvpp2_prs_sram_ri_get(pe) & MVPP2_PRS_RI_VLAN_MASK;
2220 if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE)
2221 return pe;
2222 }
2223 kfree(pe);
2224
2225 return NULL;
2226}
2227
2228/* Add or update double vlan entry */
2229static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1,
2230 unsigned short tpid2,
2231 unsigned int port_map)
2232{
2233 struct mvpp2_prs_entry *pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302234 int tid_aux, tid, ai, ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002235
2236 pe = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2);
2237
2238 if (!pe) {
2239 /* Create new tcam entry */
2240 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2241 MVPP2_PE_LAST_FREE_TID);
2242 if (tid < 0)
2243 return tid;
2244
2245 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2246 if (!pe)
2247 return -ENOMEM;
2248
2249 /* Set ai value for new double vlan entry */
2250 ai = mvpp2_prs_double_vlan_ai_free_get(priv);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302251 if (ai < 0) {
2252 ret = ai;
Markus Elfringc9a7e122017-04-17 13:03:49 +02002253 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302254 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002255
2256 /* Get first single/triple vlan tid */
2257 for (tid_aux = MVPP2_PE_FIRST_FREE_TID;
2258 tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) {
2259 unsigned int ri_bits;
2260
2261 if (!priv->prs_shadow[tid_aux].valid ||
2262 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2263 continue;
2264
2265 pe->index = tid_aux;
2266 mvpp2_prs_hw_read(priv, pe);
2267 ri_bits = mvpp2_prs_sram_ri_get(pe);
2268 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2269 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2270 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2271 break;
2272 }
2273
Sudip Mukherjee43737472014-11-01 16:59:34 +05302274 if (tid >= tid_aux) {
2275 ret = -ERANGE;
Markus Elfringc9a7e122017-04-17 13:03:49 +02002276 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302277 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002278
Markus Elfringbd6aaf52017-04-17 10:40:32 +02002279 memset(pe, 0, sizeof(*pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002280 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2281 pe->index = tid;
2282
2283 priv->prs_double_vlans[ai] = true;
2284
2285 mvpp2_prs_match_etype(pe, 0, tpid1);
2286 mvpp2_prs_match_etype(pe, 4, tpid2);
2287
2288 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_VLAN);
2289 /* Shift 8 bytes - skip 2 vlan tags */
2290 mvpp2_prs_sram_shift_set(pe, 2 * MVPP2_VLAN_TAG_LEN,
2291 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2292 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2293 MVPP2_PRS_RI_VLAN_MASK);
2294 mvpp2_prs_sram_ai_update(pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT,
2295 MVPP2_PRS_SRAM_AI_MASK);
2296
2297 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2298 }
2299
2300 /* Update ports' mask */
2301 mvpp2_prs_tcam_port_map_set(pe, port_map);
2302 mvpp2_prs_hw_write(priv, pe);
Markus Elfringc9a7e122017-04-17 13:03:49 +02002303free_pe:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002304 kfree(pe);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302305 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002306}
2307
2308/* IPv4 header parsing for fragmentation and L4 offset */
2309static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto,
2310 unsigned int ri, unsigned int ri_mask)
2311{
2312 struct mvpp2_prs_entry pe;
2313 int tid;
2314
2315 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2316 (proto != IPPROTO_IGMP))
2317 return -EINVAL;
2318
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002319 /* Not fragmented packet */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002320 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2321 MVPP2_PE_LAST_FREE_TID);
2322 if (tid < 0)
2323 return tid;
2324
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002325 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002326 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2327 pe.index = tid;
2328
2329 /* Set next lu to IPv4 */
2330 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2331 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2332 /* Set L4 offset */
2333 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2334 sizeof(struct iphdr) - 4,
2335 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2336 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2337 MVPP2_PRS_IPV4_DIP_AI_BIT);
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002338 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2339
2340 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00,
2341 MVPP2_PRS_TCAM_PROTO_MASK_L);
2342 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00,
2343 MVPP2_PRS_TCAM_PROTO_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002344
2345 mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2346 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
2347 /* Unmask all ports */
2348 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2349
2350 /* Update shadow table and hw entry */
2351 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2352 mvpp2_prs_hw_write(priv, &pe);
2353
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002354 /* Fragmented packet */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002355 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2356 MVPP2_PE_LAST_FREE_TID);
2357 if (tid < 0)
2358 return tid;
2359
2360 pe.index = tid;
2361 /* Clear ri before updating */
2362 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2363 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2364 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2365
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002366 mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_TRUE,
2367 ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2368
2369 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, 0x0);
2370 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, 0x0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002371
2372 /* Update shadow table and hw entry */
2373 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2374 mvpp2_prs_hw_write(priv, &pe);
2375
2376 return 0;
2377}
2378
2379/* IPv4 L3 multicast or broadcast */
2380static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast)
2381{
2382 struct mvpp2_prs_entry pe;
2383 int mask, tid;
2384
2385 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2386 MVPP2_PE_LAST_FREE_TID);
2387 if (tid < 0)
2388 return tid;
2389
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002390 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002391 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2392 pe.index = tid;
2393
2394 switch (l3_cast) {
2395 case MVPP2_PRS_L3_MULTI_CAST:
2396 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC,
2397 MVPP2_PRS_IPV4_MC_MASK);
2398 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2399 MVPP2_PRS_RI_L3_ADDR_MASK);
2400 break;
2401 case MVPP2_PRS_L3_BROAD_CAST:
2402 mask = MVPP2_PRS_IPV4_BC_MASK;
2403 mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask);
2404 mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask);
2405 mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask);
2406 mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask);
2407 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST,
2408 MVPP2_PRS_RI_L3_ADDR_MASK);
2409 break;
2410 default:
2411 return -EINVAL;
2412 }
2413
2414 /* Finished: go to flowid generation */
2415 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2416 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2417
2418 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2419 MVPP2_PRS_IPV4_DIP_AI_BIT);
2420 /* Unmask all ports */
2421 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2422
2423 /* Update shadow table and hw entry */
2424 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2425 mvpp2_prs_hw_write(priv, &pe);
2426
2427 return 0;
2428}
2429
2430/* Set entries for protocols over IPv6 */
2431static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto,
2432 unsigned int ri, unsigned int ri_mask)
2433{
2434 struct mvpp2_prs_entry pe;
2435 int tid;
2436
2437 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2438 (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP))
2439 return -EINVAL;
2440
2441 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2442 MVPP2_PE_LAST_FREE_TID);
2443 if (tid < 0)
2444 return tid;
2445
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002446 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002447 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2448 pe.index = tid;
2449
2450 /* Finished: go to flowid generation */
2451 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2452 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2453 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2454 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2455 sizeof(struct ipv6hdr) - 6,
2456 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2457
2458 mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2459 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2460 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2461 /* Unmask all ports */
2462 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2463
2464 /* Write HW */
2465 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2466 mvpp2_prs_hw_write(priv, &pe);
2467
2468 return 0;
2469}
2470
2471/* IPv6 L3 multicast entry */
2472static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast)
2473{
2474 struct mvpp2_prs_entry pe;
2475 int tid;
2476
2477 if (l3_cast != MVPP2_PRS_L3_MULTI_CAST)
2478 return -EINVAL;
2479
2480 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2481 MVPP2_PE_LAST_FREE_TID);
2482 if (tid < 0)
2483 return tid;
2484
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002485 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002486 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2487 pe.index = tid;
2488
2489 /* Finished: go to flowid generation */
2490 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2491 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2492 MVPP2_PRS_RI_L3_ADDR_MASK);
2493 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2494 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2495 /* Shift back to IPv6 NH */
2496 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2497
2498 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC,
2499 MVPP2_PRS_IPV6_MC_MASK);
2500 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2501 /* Unmask all ports */
2502 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2503
2504 /* Update shadow table and hw entry */
2505 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2506 mvpp2_prs_hw_write(priv, &pe);
2507
2508 return 0;
2509}
2510
2511/* Parser per-port initialization */
2512static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
2513 int lu_max, int offset)
2514{
2515 u32 val;
2516
2517 /* Set lookup ID */
2518 val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
2519 val &= ~MVPP2_PRS_PORT_LU_MASK(port);
2520 val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
2521 mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
2522
2523 /* Set maximum number of loops for packet received from port */
2524 val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
2525 val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
2526 val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
2527 mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
2528
2529 /* Set initial offset for packet header extraction for the first
2530 * searching loop
2531 */
2532 val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
2533 val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
2534 val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
2535 mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
2536}
2537
2538/* Default flow entries initialization for all ports */
2539static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
2540{
2541 struct mvpp2_prs_entry pe;
2542 int port;
2543
2544 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002545 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002546 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2547 pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
2548
2549 /* Mask all ports */
2550 mvpp2_prs_tcam_port_map_set(&pe, 0);
2551
2552 /* Set flow ID*/
2553 mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
2554 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2555
2556 /* Update shadow table and hw entry */
2557 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
2558 mvpp2_prs_hw_write(priv, &pe);
2559 }
2560}
2561
2562/* Set default entry for Marvell Header field */
2563static void mvpp2_prs_mh_init(struct mvpp2 *priv)
2564{
2565 struct mvpp2_prs_entry pe;
2566
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002567 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002568
2569 pe.index = MVPP2_PE_MH_DEFAULT;
2570 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
2571 mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
2572 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2573 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
2574
2575 /* Unmask all ports */
2576 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2577
2578 /* Update shadow table and hw entry */
2579 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
2580 mvpp2_prs_hw_write(priv, &pe);
2581}
2582
2583/* Set default entires (place holder) for promiscuous, non-promiscuous and
2584 * multicast MAC addresses
2585 */
2586static void mvpp2_prs_mac_init(struct mvpp2 *priv)
2587{
2588 struct mvpp2_prs_entry pe;
2589
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002590 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002591
2592 /* Non-promiscuous mode for all ports - DROP unknown packets */
2593 pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
2594 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2595
2596 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2597 MVPP2_PRS_RI_DROP_MASK);
2598 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2599 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2600
2601 /* Unmask all ports */
2602 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2603
2604 /* Update shadow table and hw entry */
2605 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2606 mvpp2_prs_hw_write(priv, &pe);
2607
2608 /* place holders only - no ports */
2609 mvpp2_prs_mac_drop_all_set(priv, 0, false);
2610 mvpp2_prs_mac_promisc_set(priv, 0, false);
2611 mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false);
2612 mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false);
2613}
2614
2615/* Set default entries for various types of dsa packets */
2616static void mvpp2_prs_dsa_init(struct mvpp2 *priv)
2617{
2618 struct mvpp2_prs_entry pe;
2619
2620 /* None tagged EDSA entry - place holder */
2621 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2622 MVPP2_PRS_EDSA);
2623
2624 /* Tagged EDSA entry - place holder */
2625 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2626
2627 /* None tagged DSA entry - place holder */
2628 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2629 MVPP2_PRS_DSA);
2630
2631 /* Tagged DSA entry - place holder */
2632 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2633
2634 /* None tagged EDSA ethertype entry - place holder*/
2635 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2636 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
2637
2638 /* Tagged EDSA ethertype entry - place holder*/
2639 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2640 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2641
2642 /* None tagged DSA ethertype entry */
2643 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2644 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
2645
2646 /* Tagged DSA ethertype entry */
2647 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2648 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2649
2650 /* Set default entry, in case DSA or EDSA tag not found */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002651 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002652 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2653 pe.index = MVPP2_PE_DSA_DEFAULT;
2654 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2655
2656 /* Shift 0 bytes */
2657 mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2658 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2659
2660 /* Clear all sram ai bits for next iteration */
2661 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2662
2663 /* Unmask all ports */
2664 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2665
2666 mvpp2_prs_hw_write(priv, &pe);
2667}
2668
2669/* Match basic ethertypes */
2670static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2671{
2672 struct mvpp2_prs_entry pe;
2673 int tid;
2674
2675 /* Ethertype: PPPoE */
2676 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2677 MVPP2_PE_LAST_FREE_TID);
2678 if (tid < 0)
2679 return tid;
2680
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002681 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002682 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2683 pe.index = tid;
2684
2685 mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES);
2686
2687 mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2688 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2689 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2690 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2691 MVPP2_PRS_RI_PPPOE_MASK);
2692
2693 /* Update shadow table and hw entry */
2694 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2695 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2696 priv->prs_shadow[pe.index].finish = false;
2697 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2698 MVPP2_PRS_RI_PPPOE_MASK);
2699 mvpp2_prs_hw_write(priv, &pe);
2700
2701 /* Ethertype: ARP */
2702 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2703 MVPP2_PE_LAST_FREE_TID);
2704 if (tid < 0)
2705 return tid;
2706
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002707 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002708 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2709 pe.index = tid;
2710
2711 mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP);
2712
2713 /* Generate flow in the next iteration*/
2714 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2715 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2716 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2717 MVPP2_PRS_RI_L3_PROTO_MASK);
2718 /* Set L3 offset */
2719 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2720 MVPP2_ETH_TYPE_LEN,
2721 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2722
2723 /* Update shadow table and hw entry */
2724 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2725 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2726 priv->prs_shadow[pe.index].finish = true;
2727 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2728 MVPP2_PRS_RI_L3_PROTO_MASK);
2729 mvpp2_prs_hw_write(priv, &pe);
2730
2731 /* Ethertype: LBTD */
2732 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2733 MVPP2_PE_LAST_FREE_TID);
2734 if (tid < 0)
2735 return tid;
2736
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002737 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002738 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2739 pe.index = tid;
2740
2741 mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2742
2743 /* Generate flow in the next iteration*/
2744 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2745 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2746 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2747 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2748 MVPP2_PRS_RI_CPU_CODE_MASK |
2749 MVPP2_PRS_RI_UDF3_MASK);
2750 /* Set L3 offset */
2751 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2752 MVPP2_ETH_TYPE_LEN,
2753 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2754
2755 /* Update shadow table and hw entry */
2756 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2757 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2758 priv->prs_shadow[pe.index].finish = true;
2759 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2760 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2761 MVPP2_PRS_RI_CPU_CODE_MASK |
2762 MVPP2_PRS_RI_UDF3_MASK);
2763 mvpp2_prs_hw_write(priv, &pe);
2764
2765 /* Ethertype: IPv4 without options */
2766 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2767 MVPP2_PE_LAST_FREE_TID);
2768 if (tid < 0)
2769 return tid;
2770
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002771 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002772 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2773 pe.index = tid;
2774
2775 mvpp2_prs_match_etype(&pe, 0, ETH_P_IP);
2776 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2777 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2778 MVPP2_PRS_IPV4_HEAD_MASK |
2779 MVPP2_PRS_IPV4_IHL_MASK);
2780
2781 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2782 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2783 MVPP2_PRS_RI_L3_PROTO_MASK);
2784 /* Skip eth_type + 4 bytes of IP header */
2785 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2786 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2787 /* Set L3 offset */
2788 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2789 MVPP2_ETH_TYPE_LEN,
2790 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2791
2792 /* Update shadow table and hw entry */
2793 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2794 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2795 priv->prs_shadow[pe.index].finish = false;
2796 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
2797 MVPP2_PRS_RI_L3_PROTO_MASK);
2798 mvpp2_prs_hw_write(priv, &pe);
2799
2800 /* Ethertype: IPv4 with options */
2801 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2802 MVPP2_PE_LAST_FREE_TID);
2803 if (tid < 0)
2804 return tid;
2805
2806 pe.index = tid;
2807
2808 /* Clear tcam data before updating */
2809 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
2810 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
2811
2812 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2813 MVPP2_PRS_IPV4_HEAD,
2814 MVPP2_PRS_IPV4_HEAD_MASK);
2815
2816 /* Clear ri before updating */
2817 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2818 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2819 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2820 MVPP2_PRS_RI_L3_PROTO_MASK);
2821
2822 /* Update shadow table and hw entry */
2823 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2824 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2825 priv->prs_shadow[pe.index].finish = false;
2826 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
2827 MVPP2_PRS_RI_L3_PROTO_MASK);
2828 mvpp2_prs_hw_write(priv, &pe);
2829
2830 /* Ethertype: IPv6 without options */
2831 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2832 MVPP2_PE_LAST_FREE_TID);
2833 if (tid < 0)
2834 return tid;
2835
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002836 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002837 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2838 pe.index = tid;
2839
2840 mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6);
2841
2842 /* Skip DIP of IPV6 header */
2843 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
2844 MVPP2_MAX_L3_ADDR_SIZE,
2845 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2846 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2847 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
2848 MVPP2_PRS_RI_L3_PROTO_MASK);
2849 /* Set L3 offset */
2850 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2851 MVPP2_ETH_TYPE_LEN,
2852 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2853
2854 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2855 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2856 priv->prs_shadow[pe.index].finish = false;
2857 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
2858 MVPP2_PRS_RI_L3_PROTO_MASK);
2859 mvpp2_prs_hw_write(priv, &pe);
2860
2861 /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
2862 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2863 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2864 pe.index = MVPP2_PE_ETH_TYPE_UN;
2865
2866 /* Unmask all ports */
2867 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2868
2869 /* Generate flow in the next iteration*/
2870 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2871 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2872 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
2873 MVPP2_PRS_RI_L3_PROTO_MASK);
2874 /* Set L3 offset even it's unknown L3 */
2875 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2876 MVPP2_ETH_TYPE_LEN,
2877 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2878
2879 /* Update shadow table and hw entry */
2880 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2881 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2882 priv->prs_shadow[pe.index].finish = true;
2883 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
2884 MVPP2_PRS_RI_L3_PROTO_MASK);
2885 mvpp2_prs_hw_write(priv, &pe);
2886
2887 return 0;
2888}
2889
2890/* Configure vlan entries and detect up to 2 successive VLAN tags.
2891 * Possible options:
2892 * 0x8100, 0x88A8
2893 * 0x8100, 0x8100
2894 * 0x8100
2895 * 0x88A8
2896 */
2897static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv)
2898{
2899 struct mvpp2_prs_entry pe;
2900 int err;
2901
2902 priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool),
2903 MVPP2_PRS_DBL_VLANS_MAX,
2904 GFP_KERNEL);
2905 if (!priv->prs_double_vlans)
2906 return -ENOMEM;
2907
2908 /* Double VLAN: 0x8100, 0x88A8 */
2909 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD,
2910 MVPP2_PRS_PORT_MASK);
2911 if (err)
2912 return err;
2913
2914 /* Double VLAN: 0x8100, 0x8100 */
2915 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q,
2916 MVPP2_PRS_PORT_MASK);
2917 if (err)
2918 return err;
2919
2920 /* Single VLAN: 0x88a8 */
2921 err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI,
2922 MVPP2_PRS_PORT_MASK);
2923 if (err)
2924 return err;
2925
2926 /* Single VLAN: 0x8100 */
2927 err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI,
2928 MVPP2_PRS_PORT_MASK);
2929 if (err)
2930 return err;
2931
2932 /* Set default double vlan entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002933 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002934 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2935 pe.index = MVPP2_PE_VLAN_DBL;
2936
2937 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2938 /* Clear ai for next iterations */
2939 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2940 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2941 MVPP2_PRS_RI_VLAN_MASK);
2942
2943 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT,
2944 MVPP2_PRS_DBL_VLAN_AI_BIT);
2945 /* Unmask all ports */
2946 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2947
2948 /* Update shadow table and hw entry */
2949 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2950 mvpp2_prs_hw_write(priv, &pe);
2951
2952 /* Set default vlan none entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002953 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002954 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2955 pe.index = MVPP2_PE_VLAN_NONE;
2956
2957 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2958 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2959 MVPP2_PRS_RI_VLAN_MASK);
2960
2961 /* Unmask all ports */
2962 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2963
2964 /* Update shadow table and hw entry */
2965 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2966 mvpp2_prs_hw_write(priv, &pe);
2967
2968 return 0;
2969}
2970
2971/* Set entries for PPPoE ethertype */
2972static int mvpp2_prs_pppoe_init(struct mvpp2 *priv)
2973{
2974 struct mvpp2_prs_entry pe;
2975 int tid;
2976
2977 /* IPv4 over PPPoE with options */
2978 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2979 MVPP2_PE_LAST_FREE_TID);
2980 if (tid < 0)
2981 return tid;
2982
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002983 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002984 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2985 pe.index = tid;
2986
2987 mvpp2_prs_match_etype(&pe, 0, PPP_IP);
2988
2989 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2990 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2991 MVPP2_PRS_RI_L3_PROTO_MASK);
2992 /* Skip eth_type + 4 bytes of IP header */
2993 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2994 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2995 /* Set L3 offset */
2996 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2997 MVPP2_ETH_TYPE_LEN,
2998 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2999
3000 /* Update shadow table and hw entry */
3001 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3002 mvpp2_prs_hw_write(priv, &pe);
3003
3004 /* IPv4 over PPPoE without options */
3005 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3006 MVPP2_PE_LAST_FREE_TID);
3007 if (tid < 0)
3008 return tid;
3009
3010 pe.index = tid;
3011
3012 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
3013 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
3014 MVPP2_PRS_IPV4_HEAD_MASK |
3015 MVPP2_PRS_IPV4_IHL_MASK);
3016
3017 /* Clear ri before updating */
3018 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
3019 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
3020 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
3021 MVPP2_PRS_RI_L3_PROTO_MASK);
3022
3023 /* Update shadow table and hw entry */
3024 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3025 mvpp2_prs_hw_write(priv, &pe);
3026
3027 /* IPv6 over PPPoE */
3028 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3029 MVPP2_PE_LAST_FREE_TID);
3030 if (tid < 0)
3031 return tid;
3032
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003033 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003034 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3035 pe.index = tid;
3036
3037 mvpp2_prs_match_etype(&pe, 0, PPP_IPV6);
3038
3039 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3040 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3041 MVPP2_PRS_RI_L3_PROTO_MASK);
3042 /* Skip eth_type + 4 bytes of IPv6 header */
3043 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3044 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3045 /* Set L3 offset */
3046 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3047 MVPP2_ETH_TYPE_LEN,
3048 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3049
3050 /* Update shadow table and hw entry */
3051 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3052 mvpp2_prs_hw_write(priv, &pe);
3053
3054 /* Non-IP over PPPoE */
3055 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3056 MVPP2_PE_LAST_FREE_TID);
3057 if (tid < 0)
3058 return tid;
3059
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003060 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003061 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3062 pe.index = tid;
3063
3064 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3065 MVPP2_PRS_RI_L3_PROTO_MASK);
3066
3067 /* Finished: go to flowid generation */
3068 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3069 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3070 /* Set L3 offset even if it's unknown L3 */
3071 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3072 MVPP2_ETH_TYPE_LEN,
3073 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3074
3075 /* Update shadow table and hw entry */
3076 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3077 mvpp2_prs_hw_write(priv, &pe);
3078
3079 return 0;
3080}
3081
3082/* Initialize entries for IPv4 */
3083static int mvpp2_prs_ip4_init(struct mvpp2 *priv)
3084{
3085 struct mvpp2_prs_entry pe;
3086 int err;
3087
3088 /* Set entries for TCP, UDP and IGMP over IPv4 */
3089 err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP,
3090 MVPP2_PRS_RI_L4_PROTO_MASK);
3091 if (err)
3092 return err;
3093
3094 err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP,
3095 MVPP2_PRS_RI_L4_PROTO_MASK);
3096 if (err)
3097 return err;
3098
3099 err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP,
3100 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3101 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3102 MVPP2_PRS_RI_CPU_CODE_MASK |
3103 MVPP2_PRS_RI_UDF3_MASK);
3104 if (err)
3105 return err;
3106
3107 /* IPv4 Broadcast */
3108 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST);
3109 if (err)
3110 return err;
3111
3112 /* IPv4 Multicast */
3113 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3114 if (err)
3115 return err;
3116
3117 /* Default IPv4 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003118 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003119 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3120 pe.index = MVPP2_PE_IP4_PROTO_UN;
3121
3122 /* Set next lu to IPv4 */
3123 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3124 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3125 /* Set L4 offset */
3126 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3127 sizeof(struct iphdr) - 4,
3128 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3129 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3130 MVPP2_PRS_IPV4_DIP_AI_BIT);
3131 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3132 MVPP2_PRS_RI_L4_PROTO_MASK);
3133
3134 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
3135 /* Unmask all ports */
3136 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3137
3138 /* Update shadow table and hw entry */
3139 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3140 mvpp2_prs_hw_write(priv, &pe);
3141
3142 /* Default IPv4 entry for unicast address */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003143 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003144 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3145 pe.index = MVPP2_PE_IP4_ADDR_UN;
3146
3147 /* Finished: go to flowid generation */
3148 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3149 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3150 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3151 MVPP2_PRS_RI_L3_ADDR_MASK);
3152
3153 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3154 MVPP2_PRS_IPV4_DIP_AI_BIT);
3155 /* Unmask all ports */
3156 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3157
3158 /* Update shadow table and hw entry */
3159 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3160 mvpp2_prs_hw_write(priv, &pe);
3161
3162 return 0;
3163}
3164
3165/* Initialize entries for IPv6 */
3166static int mvpp2_prs_ip6_init(struct mvpp2 *priv)
3167{
3168 struct mvpp2_prs_entry pe;
3169 int tid, err;
3170
3171 /* Set entries for TCP, UDP and ICMP over IPv6 */
3172 err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP,
3173 MVPP2_PRS_RI_L4_TCP,
3174 MVPP2_PRS_RI_L4_PROTO_MASK);
3175 if (err)
3176 return err;
3177
3178 err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP,
3179 MVPP2_PRS_RI_L4_UDP,
3180 MVPP2_PRS_RI_L4_PROTO_MASK);
3181 if (err)
3182 return err;
3183
3184 err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6,
3185 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3186 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3187 MVPP2_PRS_RI_CPU_CODE_MASK |
3188 MVPP2_PRS_RI_UDF3_MASK);
3189 if (err)
3190 return err;
3191
3192 /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */
3193 /* Result Info: UDF7=1, DS lite */
3194 err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP,
3195 MVPP2_PRS_RI_UDF7_IP6_LITE,
3196 MVPP2_PRS_RI_UDF7_MASK);
3197 if (err)
3198 return err;
3199
3200 /* IPv6 multicast */
3201 err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3202 if (err)
3203 return err;
3204
3205 /* Entry for checking hop limit */
3206 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3207 MVPP2_PE_LAST_FREE_TID);
3208 if (tid < 0)
3209 return tid;
3210
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003211 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003212 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3213 pe.index = tid;
3214
3215 /* Finished: go to flowid generation */
3216 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3217 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3218 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN |
3219 MVPP2_PRS_RI_DROP_MASK,
3220 MVPP2_PRS_RI_L3_PROTO_MASK |
3221 MVPP2_PRS_RI_DROP_MASK);
3222
3223 mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK);
3224 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3225 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3226
3227 /* Update shadow table and hw entry */
3228 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3229 mvpp2_prs_hw_write(priv, &pe);
3230
3231 /* Default IPv6 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003232 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003233 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3234 pe.index = MVPP2_PE_IP6_PROTO_UN;
3235
3236 /* Finished: go to flowid generation */
3237 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3238 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3239 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3240 MVPP2_PRS_RI_L4_PROTO_MASK);
3241 /* Set L4 offset relatively to our current place */
3242 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3243 sizeof(struct ipv6hdr) - 4,
3244 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3245
3246 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3247 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3248 /* Unmask all ports */
3249 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3250
3251 /* Update shadow table and hw entry */
3252 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3253 mvpp2_prs_hw_write(priv, &pe);
3254
3255 /* Default IPv6 entry for unknown ext protocols */
3256 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3257 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3258 pe.index = MVPP2_PE_IP6_EXT_PROTO_UN;
3259
3260 /* Finished: go to flowid generation */
3261 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3262 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3263 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3264 MVPP2_PRS_RI_L4_PROTO_MASK);
3265
3266 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT,
3267 MVPP2_PRS_IPV6_EXT_AI_BIT);
3268 /* Unmask all ports */
3269 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3270
3271 /* Update shadow table and hw entry */
3272 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3273 mvpp2_prs_hw_write(priv, &pe);
3274
3275 /* Default IPv6 entry for unicast address */
3276 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3277 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3278 pe.index = MVPP2_PE_IP6_ADDR_UN;
3279
3280 /* Finished: go to IPv6 again */
3281 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3282 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3283 MVPP2_PRS_RI_L3_ADDR_MASK);
3284 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3285 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3286 /* Shift back to IPV6 NH */
3287 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3288
3289 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3290 /* Unmask all ports */
3291 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3292
3293 /* Update shadow table and hw entry */
3294 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
3295 mvpp2_prs_hw_write(priv, &pe);
3296
3297 return 0;
3298}
3299
3300/* Parser default initialization */
3301static int mvpp2_prs_default_init(struct platform_device *pdev,
3302 struct mvpp2 *priv)
3303{
3304 int err, index, i;
3305
3306 /* Enable tcam table */
3307 mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
3308
3309 /* Clear all tcam and sram entries */
3310 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
3311 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
3312 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
3313 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
3314
3315 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
3316 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
3317 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
3318 }
3319
3320 /* Invalidate all tcam entries */
3321 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
3322 mvpp2_prs_hw_inv(priv, index);
3323
3324 priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE,
Markus Elfring37df25e2017-04-17 09:12:34 +02003325 sizeof(*priv->prs_shadow),
Marcin Wojtas3f518502014-07-10 16:52:13 -03003326 GFP_KERNEL);
3327 if (!priv->prs_shadow)
3328 return -ENOMEM;
3329
3330 /* Always start from lookup = 0 */
3331 for (index = 0; index < MVPP2_MAX_PORTS; index++)
3332 mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
3333 MVPP2_PRS_PORT_LU_MAX, 0);
3334
3335 mvpp2_prs_def_flow_init(priv);
3336
3337 mvpp2_prs_mh_init(priv);
3338
3339 mvpp2_prs_mac_init(priv);
3340
3341 mvpp2_prs_dsa_init(priv);
3342
3343 err = mvpp2_prs_etype_init(priv);
3344 if (err)
3345 return err;
3346
3347 err = mvpp2_prs_vlan_init(pdev, priv);
3348 if (err)
3349 return err;
3350
3351 err = mvpp2_prs_pppoe_init(priv);
3352 if (err)
3353 return err;
3354
3355 err = mvpp2_prs_ip6_init(priv);
3356 if (err)
3357 return err;
3358
3359 err = mvpp2_prs_ip4_init(priv);
3360 if (err)
3361 return err;
3362
3363 return 0;
3364}
3365
3366/* Compare MAC DA with tcam entry data */
3367static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
3368 const u8 *da, unsigned char *mask)
3369{
3370 unsigned char tcam_byte, tcam_mask;
3371 int index;
3372
3373 for (index = 0; index < ETH_ALEN; index++) {
3374 mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
3375 if (tcam_mask != mask[index])
3376 return false;
3377
3378 if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
3379 return false;
3380 }
3381
3382 return true;
3383}
3384
3385/* Find tcam entry with matched pair <MAC DA, port> */
3386static struct mvpp2_prs_entry *
3387mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
3388 unsigned char *mask, int udf_type)
3389{
3390 struct mvpp2_prs_entry *pe;
3391 int tid;
3392
3393 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3394 if (!pe)
3395 return NULL;
3396 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3397
3398 /* Go through the all entires with MVPP2_PRS_LU_MAC */
3399 for (tid = MVPP2_PE_FIRST_FREE_TID;
3400 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3401 unsigned int entry_pmap;
3402
3403 if (!priv->prs_shadow[tid].valid ||
3404 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3405 (priv->prs_shadow[tid].udf != udf_type))
3406 continue;
3407
3408 pe->index = tid;
3409 mvpp2_prs_hw_read(priv, pe);
3410 entry_pmap = mvpp2_prs_tcam_port_map_get(pe);
3411
3412 if (mvpp2_prs_mac_range_equals(pe, da, mask) &&
3413 entry_pmap == pmap)
3414 return pe;
3415 }
3416 kfree(pe);
3417
3418 return NULL;
3419}
3420
3421/* Update parser's mac da entry */
3422static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port,
3423 const u8 *da, bool add)
3424{
3425 struct mvpp2_prs_entry *pe;
3426 unsigned int pmap, len, ri;
3427 unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
3428 int tid;
3429
3430 /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
3431 pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask,
3432 MVPP2_PRS_UDF_MAC_DEF);
3433
3434 /* No such entry */
3435 if (!pe) {
3436 if (!add)
3437 return 0;
3438
3439 /* Create new TCAM entry */
3440 /* Find first range mac entry*/
3441 for (tid = MVPP2_PE_FIRST_FREE_TID;
3442 tid <= MVPP2_PE_LAST_FREE_TID; tid++)
3443 if (priv->prs_shadow[tid].valid &&
3444 (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) &&
3445 (priv->prs_shadow[tid].udf ==
3446 MVPP2_PRS_UDF_MAC_RANGE))
3447 break;
3448
3449 /* Go through the all entries from first to last */
3450 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3451 tid - 1);
3452 if (tid < 0)
3453 return tid;
3454
3455 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3456 if (!pe)
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303457 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003458 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3459 pe->index = tid;
3460
3461 /* Mask all ports */
3462 mvpp2_prs_tcam_port_map_set(pe, 0);
3463 }
3464
3465 /* Update port mask */
3466 mvpp2_prs_tcam_port_set(pe, port, add);
3467
3468 /* Invalidate the entry if no ports are left enabled */
3469 pmap = mvpp2_prs_tcam_port_map_get(pe);
3470 if (pmap == 0) {
3471 if (add) {
3472 kfree(pe);
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303473 return -EINVAL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003474 }
3475 mvpp2_prs_hw_inv(priv, pe->index);
3476 priv->prs_shadow[pe->index].valid = false;
3477 kfree(pe);
3478 return 0;
3479 }
3480
3481 /* Continue - set next lookup */
3482 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA);
3483
3484 /* Set match on DA */
3485 len = ETH_ALEN;
3486 while (len--)
3487 mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff);
3488
3489 /* Set result info bits */
3490 if (is_broadcast_ether_addr(da))
3491 ri = MVPP2_PRS_RI_L2_BCAST;
3492 else if (is_multicast_ether_addr(da))
3493 ri = MVPP2_PRS_RI_L2_MCAST;
3494 else
3495 ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK;
3496
3497 mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3498 MVPP2_PRS_RI_MAC_ME_MASK);
3499 mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3500 MVPP2_PRS_RI_MAC_ME_MASK);
3501
3502 /* Shift to ethertype */
3503 mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN,
3504 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3505
3506 /* Update shadow table and hw entry */
3507 priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF;
3508 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC);
3509 mvpp2_prs_hw_write(priv, pe);
3510
3511 kfree(pe);
3512
3513 return 0;
3514}
3515
3516static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da)
3517{
3518 struct mvpp2_port *port = netdev_priv(dev);
3519 int err;
3520
3521 /* Remove old parser entry */
3522 err = mvpp2_prs_mac_da_accept(port->priv, port->id, dev->dev_addr,
3523 false);
3524 if (err)
3525 return err;
3526
3527 /* Add new parser entry */
3528 err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true);
3529 if (err)
3530 return err;
3531
3532 /* Set addr in the device */
3533 ether_addr_copy(dev->dev_addr, da);
3534
3535 return 0;
3536}
3537
3538/* Delete all port's multicast simple (not range) entries */
3539static void mvpp2_prs_mcast_del_all(struct mvpp2 *priv, int port)
3540{
3541 struct mvpp2_prs_entry pe;
3542 int index, tid;
3543
3544 for (tid = MVPP2_PE_FIRST_FREE_TID;
3545 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3546 unsigned char da[ETH_ALEN], da_mask[ETH_ALEN];
3547
3548 if (!priv->prs_shadow[tid].valid ||
3549 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3550 (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF))
3551 continue;
3552
3553 /* Only simple mac entries */
3554 pe.index = tid;
3555 mvpp2_prs_hw_read(priv, &pe);
3556
3557 /* Read mac addr from entry */
3558 for (index = 0; index < ETH_ALEN; index++)
3559 mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index],
3560 &da_mask[index]);
3561
3562 if (is_multicast_ether_addr(da) && !is_broadcast_ether_addr(da))
3563 /* Delete this entry */
3564 mvpp2_prs_mac_da_accept(priv, port, da, false);
3565 }
3566}
3567
3568static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type)
3569{
3570 switch (type) {
3571 case MVPP2_TAG_TYPE_EDSA:
3572 /* Add port to EDSA entries */
3573 mvpp2_prs_dsa_tag_set(priv, port, true,
3574 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3575 mvpp2_prs_dsa_tag_set(priv, port, true,
3576 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3577 /* Remove port from DSA entries */
3578 mvpp2_prs_dsa_tag_set(priv, port, false,
3579 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3580 mvpp2_prs_dsa_tag_set(priv, port, false,
3581 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3582 break;
3583
3584 case MVPP2_TAG_TYPE_DSA:
3585 /* Add port to DSA entries */
3586 mvpp2_prs_dsa_tag_set(priv, port, true,
3587 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3588 mvpp2_prs_dsa_tag_set(priv, port, true,
3589 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3590 /* Remove port from EDSA entries */
3591 mvpp2_prs_dsa_tag_set(priv, port, false,
3592 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3593 mvpp2_prs_dsa_tag_set(priv, port, false,
3594 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3595 break;
3596
3597 case MVPP2_TAG_TYPE_MH:
3598 case MVPP2_TAG_TYPE_NONE:
3599 /* Remove port form EDSA and DSA entries */
3600 mvpp2_prs_dsa_tag_set(priv, port, false,
3601 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3602 mvpp2_prs_dsa_tag_set(priv, port, false,
3603 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3604 mvpp2_prs_dsa_tag_set(priv, port, false,
3605 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3606 mvpp2_prs_dsa_tag_set(priv, port, false,
3607 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3608 break;
3609
3610 default:
3611 if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA))
3612 return -EINVAL;
3613 }
3614
3615 return 0;
3616}
3617
3618/* Set prs flow for the port */
3619static int mvpp2_prs_def_flow(struct mvpp2_port *port)
3620{
3621 struct mvpp2_prs_entry *pe;
3622 int tid;
3623
3624 pe = mvpp2_prs_flow_find(port->priv, port->id);
3625
3626 /* Such entry not exist */
3627 if (!pe) {
3628 /* Go through the all entires from last to first */
3629 tid = mvpp2_prs_tcam_first_free(port->priv,
3630 MVPP2_PE_LAST_FREE_TID,
3631 MVPP2_PE_FIRST_FREE_TID);
3632 if (tid < 0)
3633 return tid;
3634
3635 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3636 if (!pe)
3637 return -ENOMEM;
3638
3639 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
3640 pe->index = tid;
3641
3642 /* Set flow ID*/
3643 mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
3644 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
3645
3646 /* Update shadow table */
3647 mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS);
3648 }
3649
3650 mvpp2_prs_tcam_port_map_set(pe, (1 << port->id));
3651 mvpp2_prs_hw_write(port->priv, pe);
3652 kfree(pe);
3653
3654 return 0;
3655}
3656
3657/* Classifier configuration routines */
3658
3659/* Update classification flow table registers */
3660static void mvpp2_cls_flow_write(struct mvpp2 *priv,
3661 struct mvpp2_cls_flow_entry *fe)
3662{
3663 mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
3664 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
3665 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
3666 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
3667}
3668
3669/* Update classification lookup table register */
3670static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
3671 struct mvpp2_cls_lookup_entry *le)
3672{
3673 u32 val;
3674
3675 val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
3676 mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
3677 mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
3678}
3679
3680/* Classifier default initialization */
3681static void mvpp2_cls_init(struct mvpp2 *priv)
3682{
3683 struct mvpp2_cls_lookup_entry le;
3684 struct mvpp2_cls_flow_entry fe;
3685 int index;
3686
3687 /* Enable classifier */
3688 mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
3689
3690 /* Clear classifier flow table */
Arnd Bergmanne8f967c2016-11-24 17:28:12 +01003691 memset(&fe.data, 0, sizeof(fe.data));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003692 for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
3693 fe.index = index;
3694 mvpp2_cls_flow_write(priv, &fe);
3695 }
3696
3697 /* Clear classifier lookup table */
3698 le.data = 0;
3699 for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
3700 le.lkpid = index;
3701 le.way = 0;
3702 mvpp2_cls_lookup_write(priv, &le);
3703
3704 le.way = 1;
3705 mvpp2_cls_lookup_write(priv, &le);
3706 }
3707}
3708
3709static void mvpp2_cls_port_config(struct mvpp2_port *port)
3710{
3711 struct mvpp2_cls_lookup_entry le;
3712 u32 val;
3713
3714 /* Set way for the port */
3715 val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
3716 val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
3717 mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
3718
3719 /* Pick the entry to be accessed in lookup ID decoding table
3720 * according to the way and lkpid.
3721 */
3722 le.lkpid = port->id;
3723 le.way = 0;
3724 le.data = 0;
3725
3726 /* Set initial CPU queue for receiving packets */
3727 le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
3728 le.data |= port->first_rxq;
3729
3730 /* Disable classification engines */
3731 le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
3732
3733 /* Update lookup ID table entry */
3734 mvpp2_cls_lookup_write(port->priv, &le);
3735}
3736
3737/* Set CPU queue number for oversize packets */
3738static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
3739{
3740 u32 val;
3741
3742 mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
3743 port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
3744
3745 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
3746 (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
3747
3748 val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
3749 val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
3750 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
3751}
3752
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003753static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
3754{
3755 if (likely(pool->frag_size <= PAGE_SIZE))
3756 return netdev_alloc_frag(pool->frag_size);
3757 else
3758 return kmalloc(pool->frag_size, GFP_ATOMIC);
3759}
3760
3761static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
3762{
3763 if (likely(pool->frag_size <= PAGE_SIZE))
3764 skb_free_frag(data);
3765 else
3766 kfree(data);
3767}
3768
Marcin Wojtas3f518502014-07-10 16:52:13 -03003769/* Buffer Manager configuration routines */
3770
3771/* Create pool */
3772static int mvpp2_bm_pool_create(struct platform_device *pdev,
3773 struct mvpp2 *priv,
3774 struct mvpp2_bm_pool *bm_pool, int size)
3775{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003776 u32 val;
3777
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003778 /* Number of buffer pointers must be a multiple of 16, as per
3779 * hardware constraints
3780 */
3781 if (!IS_ALIGNED(size, 16))
3782 return -EINVAL;
3783
3784 /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
3785 * bytes per buffer pointer
3786 */
3787 if (priv->hw_version == MVPP21)
3788 bm_pool->size_bytes = 2 * sizeof(u32) * size;
3789 else
3790 bm_pool->size_bytes = 2 * sizeof(u64) * size;
3791
3792 bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003793 &bm_pool->dma_addr,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003794 GFP_KERNEL);
3795 if (!bm_pool->virt_addr)
3796 return -ENOMEM;
3797
Thomas Petazzonid3158802017-02-21 11:28:13 +01003798 if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
3799 MVPP2_BM_POOL_PTR_ALIGN)) {
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003800 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
3801 bm_pool->virt_addr, bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003802 dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
3803 bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
3804 return -ENOMEM;
3805 }
3806
3807 mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003808 lower_32_bits(bm_pool->dma_addr));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003809 mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
3810
3811 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3812 val |= MVPP2_BM_START_MASK;
3813 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3814
3815 bm_pool->type = MVPP2_BM_FREE;
3816 bm_pool->size = size;
3817 bm_pool->pkt_size = 0;
3818 bm_pool->buf_num = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003819
3820 return 0;
3821}
3822
3823/* Set pool buffer size */
3824static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
3825 struct mvpp2_bm_pool *bm_pool,
3826 int buf_size)
3827{
3828 u32 val;
3829
3830 bm_pool->buf_size = buf_size;
3831
3832 val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
3833 mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
3834}
3835
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003836static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
3837 struct mvpp2_bm_pool *bm_pool,
3838 dma_addr_t *dma_addr,
3839 phys_addr_t *phys_addr)
3840{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02003841 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01003842
3843 *dma_addr = mvpp2_percpu_read(priv, cpu,
3844 MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
3845 *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003846
3847 if (priv->hw_version == MVPP22) {
3848 u32 val;
3849 u32 dma_addr_highbits, phys_addr_highbits;
3850
Thomas Petazzonia7868412017-03-07 16:53:13 +01003851 val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003852 dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
3853 phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
3854 MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
3855
3856 if (sizeof(dma_addr_t) == 8)
3857 *dma_addr |= (u64)dma_addr_highbits << 32;
3858
3859 if (sizeof(phys_addr_t) == 8)
3860 *phys_addr |= (u64)phys_addr_highbits << 32;
3861 }
Thomas Petazzonia704bb52017-06-10 23:18:22 +02003862
3863 put_cpu();
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003864}
3865
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003866/* Free all buffers from the pool */
Marcin Wojtas4229d502015-12-03 15:20:50 +01003867static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
3868 struct mvpp2_bm_pool *bm_pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003869{
3870 int i;
3871
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003872 for (i = 0; i < bm_pool->buf_num; i++) {
Thomas Petazzoni20396132017-03-07 16:53:00 +01003873 dma_addr_t buf_dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003874 phys_addr_t buf_phys_addr;
3875 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003876
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003877 mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
3878 &buf_dma_addr, &buf_phys_addr);
Marcin Wojtas4229d502015-12-03 15:20:50 +01003879
Thomas Petazzoni20396132017-03-07 16:53:00 +01003880 dma_unmap_single(dev, buf_dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01003881 bm_pool->buf_size, DMA_FROM_DEVICE);
3882
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003883 data = (void *)phys_to_virt(buf_phys_addr);
3884 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003885 break;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003886
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003887 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003888 }
3889
3890 /* Update BM driver with number of buffers removed from pool */
3891 bm_pool->buf_num -= i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003892}
3893
3894/* Cleanup pool */
3895static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
3896 struct mvpp2 *priv,
3897 struct mvpp2_bm_pool *bm_pool)
3898{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003899 u32 val;
3900
Marcin Wojtas4229d502015-12-03 15:20:50 +01003901 mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03003902 if (bm_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003903 WARN(1, "cannot free all buffers in pool %d\n", bm_pool->id);
3904 return 0;
3905 }
3906
3907 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3908 val |= MVPP2_BM_STOP_MASK;
3909 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3910
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003911 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003912 bm_pool->virt_addr,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003913 bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003914 return 0;
3915}
3916
3917static int mvpp2_bm_pools_init(struct platform_device *pdev,
3918 struct mvpp2 *priv)
3919{
3920 int i, err, size;
3921 struct mvpp2_bm_pool *bm_pool;
3922
3923 /* Create all pools with maximum size */
3924 size = MVPP2_BM_POOL_SIZE_MAX;
3925 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3926 bm_pool = &priv->bm_pools[i];
3927 bm_pool->id = i;
3928 err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
3929 if (err)
3930 goto err_unroll_pools;
3931 mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
3932 }
3933 return 0;
3934
3935err_unroll_pools:
3936 dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
3937 for (i = i - 1; i >= 0; i--)
3938 mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
3939 return err;
3940}
3941
3942static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
3943{
3944 int i, err;
3945
3946 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3947 /* Mask BM all interrupts */
3948 mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
3949 /* Clear BM cause register */
3950 mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
3951 }
3952
3953 /* Allocate and initialize BM pools */
3954 priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
Markus Elfring81f915e2017-04-17 09:06:33 +02003955 sizeof(*priv->bm_pools), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003956 if (!priv->bm_pools)
3957 return -ENOMEM;
3958
3959 err = mvpp2_bm_pools_init(pdev, priv);
3960 if (err < 0)
3961 return err;
3962 return 0;
3963}
3964
3965/* Attach long pool to rxq */
3966static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
3967 int lrxq, int long_pool)
3968{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003969 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003970 int prxq;
3971
3972 /* Get queue physical ID */
3973 prxq = port->rxqs[lrxq]->id;
3974
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003975 if (port->priv->hw_version == MVPP21)
3976 mask = MVPP21_RXQ_POOL_LONG_MASK;
3977 else
3978 mask = MVPP22_RXQ_POOL_LONG_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003979
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003980 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
3981 val &= ~mask;
3982 val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003983 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
3984}
3985
3986/* Attach short pool to rxq */
3987static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
3988 int lrxq, int short_pool)
3989{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003990 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003991 int prxq;
3992
3993 /* Get queue physical ID */
3994 prxq = port->rxqs[lrxq]->id;
3995
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003996 if (port->priv->hw_version == MVPP21)
3997 mask = MVPP21_RXQ_POOL_SHORT_MASK;
3998 else
3999 mask = MVPP22_RXQ_POOL_SHORT_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004000
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004001 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4002 val &= ~mask;
4003 val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004004 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4005}
4006
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004007static void *mvpp2_buf_alloc(struct mvpp2_port *port,
4008 struct mvpp2_bm_pool *bm_pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004009 dma_addr_t *buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004010 phys_addr_t *buf_phys_addr,
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004011 gfp_t gfp_mask)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004012{
Thomas Petazzoni20396132017-03-07 16:53:00 +01004013 dma_addr_t dma_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004014 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004015
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004016 data = mvpp2_frag_alloc(bm_pool);
4017 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004018 return NULL;
4019
Thomas Petazzoni20396132017-03-07 16:53:00 +01004020 dma_addr = dma_map_single(port->dev->dev.parent, data,
4021 MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
4022 DMA_FROM_DEVICE);
4023 if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004024 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004025 return NULL;
4026 }
Thomas Petazzoni20396132017-03-07 16:53:00 +01004027 *buf_dma_addr = dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004028 *buf_phys_addr = virt_to_phys(data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004029
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004030 return data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004031}
4032
Marcin Wojtas3f518502014-07-10 16:52:13 -03004033/* Release buffer to BM */
4034static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004035 dma_addr_t buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004036 phys_addr_t buf_phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004037{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004038 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01004039
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004040 if (port->priv->hw_version == MVPP22) {
4041 u32 val = 0;
4042
4043 if (sizeof(dma_addr_t) == 8)
4044 val |= upper_32_bits(buf_dma_addr) &
4045 MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
4046
4047 if (sizeof(phys_addr_t) == 8)
4048 val |= (upper_32_bits(buf_phys_addr)
4049 << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
4050 MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
4051
Thomas Petazzonia7868412017-03-07 16:53:13 +01004052 mvpp2_percpu_write(port->priv, cpu,
4053 MVPP22_BM_ADDR_HIGH_RLS_REG, val);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004054 }
4055
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004056 /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
4057 * returned in the "cookie" field of the RX
4058 * descriptor. Instead of storing the virtual address, we
4059 * store the physical address
4060 */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004061 mvpp2_percpu_write(port->priv, cpu,
4062 MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
4063 mvpp2_percpu_write(port->priv, cpu,
4064 MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004065
4066 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03004067}
4068
Marcin Wojtas3f518502014-07-10 16:52:13 -03004069/* Allocate buffers for the pool */
4070static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
4071 struct mvpp2_bm_pool *bm_pool, int buf_num)
4072{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004073 int i, buf_size, total_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01004074 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004075 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004076 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004077
4078 buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
4079 total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
4080
4081 if (buf_num < 0 ||
4082 (buf_num + bm_pool->buf_num > bm_pool->size)) {
4083 netdev_err(port->dev,
4084 "cannot allocate %d buffers for pool %d\n",
4085 buf_num, bm_pool->id);
4086 return 0;
4087 }
4088
Marcin Wojtas3f518502014-07-10 16:52:13 -03004089 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004090 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
4091 &phys_addr, GFP_KERNEL);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004092 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004093 break;
4094
Thomas Petazzoni20396132017-03-07 16:53:00 +01004095 mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004096 phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004097 }
4098
4099 /* Update BM driver with number of buffers added to pool */
4100 bm_pool->buf_num += i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004101
4102 netdev_dbg(port->dev,
4103 "%s pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
4104 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4105 bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
4106
4107 netdev_dbg(port->dev,
4108 "%s pool %d: %d of %d buffers added\n",
4109 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4110 bm_pool->id, i, buf_num);
4111 return i;
4112}
4113
4114/* Notify the driver that BM pool is being used as specific type and return the
4115 * pool pointer on success
4116 */
4117static struct mvpp2_bm_pool *
4118mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type,
4119 int pkt_size)
4120{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004121 struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
4122 int num;
4123
4124 if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) {
4125 netdev_err(port->dev, "mixing pool types is forbidden\n");
4126 return NULL;
4127 }
4128
Marcin Wojtas3f518502014-07-10 16:52:13 -03004129 if (new_pool->type == MVPP2_BM_FREE)
4130 new_pool->type = type;
4131
4132 /* Allocate buffers in case BM pool is used as long pool, but packet
4133 * size doesn't match MTU or BM pool hasn't being used yet
4134 */
4135 if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) ||
4136 (new_pool->pkt_size == 0)) {
4137 int pkts_num;
4138
4139 /* Set default buffer number or free all the buffers in case
4140 * the pool is not empty
4141 */
4142 pkts_num = new_pool->buf_num;
4143 if (pkts_num == 0)
4144 pkts_num = type == MVPP2_BM_SWF_LONG ?
4145 MVPP2_BM_LONG_BUF_NUM :
4146 MVPP2_BM_SHORT_BUF_NUM;
4147 else
Marcin Wojtas4229d502015-12-03 15:20:50 +01004148 mvpp2_bm_bufs_free(port->dev->dev.parent,
4149 port->priv, new_pool);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004150
4151 new_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004152 new_pool->frag_size =
4153 SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4154 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004155
4156 /* Allocate buffers for this pool */
4157 num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
4158 if (num != pkts_num) {
4159 WARN(1, "pool %d: %d of %d allocated\n",
4160 new_pool->id, num, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004161 return NULL;
4162 }
4163 }
4164
4165 mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
4166 MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
4167
Marcin Wojtas3f518502014-07-10 16:52:13 -03004168 return new_pool;
4169}
4170
4171/* Initialize pools for swf */
4172static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
4173{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004174 int rxq;
4175
4176 if (!port->pool_long) {
4177 port->pool_long =
4178 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id),
4179 MVPP2_BM_SWF_LONG,
4180 port->pkt_size);
4181 if (!port->pool_long)
4182 return -ENOMEM;
4183
Marcin Wojtas3f518502014-07-10 16:52:13 -03004184 port->pool_long->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004185
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004186 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004187 mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
4188 }
4189
4190 if (!port->pool_short) {
4191 port->pool_short =
4192 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_SHORT_POOL,
4193 MVPP2_BM_SWF_SHORT,
4194 MVPP2_BM_SHORT_PKT_SIZE);
4195 if (!port->pool_short)
4196 return -ENOMEM;
4197
Marcin Wojtas3f518502014-07-10 16:52:13 -03004198 port->pool_short->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004199
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004200 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004201 mvpp2_rxq_short_pool_set(port, rxq,
4202 port->pool_short->id);
4203 }
4204
4205 return 0;
4206}
4207
4208static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
4209{
4210 struct mvpp2_port *port = netdev_priv(dev);
4211 struct mvpp2_bm_pool *port_pool = port->pool_long;
4212 int num, pkts_num = port_pool->buf_num;
4213 int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
4214
4215 /* Update BM pool with new buffer size */
Marcin Wojtas4229d502015-12-03 15:20:50 +01004216 mvpp2_bm_bufs_free(dev->dev.parent, port->priv, port_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03004217 if (port_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004218 WARN(1, "cannot free all buffers in pool %d\n", port_pool->id);
4219 return -EIO;
4220 }
4221
4222 port_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004223 port_pool->frag_size = SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4224 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004225 num = mvpp2_bm_bufs_add(port, port_pool, pkts_num);
4226 if (num != pkts_num) {
4227 WARN(1, "pool %d: %d of %d allocated\n",
4228 port_pool->id, num, pkts_num);
4229 return -EIO;
4230 }
4231
4232 mvpp2_bm_pool_bufsize_set(port->priv, port_pool,
4233 MVPP2_RX_BUF_SIZE(port_pool->pkt_size));
4234 dev->mtu = mtu;
4235 netdev_update_features(dev);
4236 return 0;
4237}
4238
4239static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
4240{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004241 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004242
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004243 for (i = 0; i < port->nqvecs; i++)
4244 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4245
Marcin Wojtas3f518502014-07-10 16:52:13 -03004246 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004247 MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004248}
4249
4250static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
4251{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004252 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004253
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004254 for (i = 0; i < port->nqvecs; i++)
4255 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4256
Marcin Wojtas3f518502014-07-10 16:52:13 -03004257 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004258 MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
4259}
4260
4261static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
4262{
4263 struct mvpp2_port *port = qvec->port;
4264
4265 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4266 MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
4267}
4268
4269static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
4270{
4271 struct mvpp2_port *port = qvec->port;
4272
4273 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4274 MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004275}
4276
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004277/* Mask the current CPU's Rx/Tx interrupts
4278 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4279 * using smp_processor_id() is OK.
4280 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004281static void mvpp2_interrupts_mask(void *arg)
4282{
4283 struct mvpp2_port *port = arg;
4284
Thomas Petazzonia7868412017-03-07 16:53:13 +01004285 mvpp2_percpu_write(port->priv, smp_processor_id(),
4286 MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004287}
4288
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004289/* Unmask the current CPU's Rx/Tx interrupts.
4290 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4291 * using smp_processor_id() is OK.
4292 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004293static void mvpp2_interrupts_unmask(void *arg)
4294{
4295 struct mvpp2_port *port = arg;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004296 u32 val;
4297
4298 val = MVPP2_CAUSE_MISC_SUM_MASK |
4299 MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4300 if (port->has_tx_irqs)
4301 val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004302
Thomas Petazzonia7868412017-03-07 16:53:13 +01004303 mvpp2_percpu_write(port->priv, smp_processor_id(),
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004304 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4305}
4306
4307static void
4308mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
4309{
4310 u32 val;
4311 int i;
4312
4313 if (port->priv->hw_version != MVPP22)
4314 return;
4315
4316 if (mask)
4317 val = 0;
4318 else
4319 val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4320
4321 for (i = 0; i < port->nqvecs; i++) {
4322 struct mvpp2_queue_vector *v = port->qvecs + i;
4323
4324 if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
4325 continue;
4326
4327 mvpp2_percpu_write(port->priv, v->sw_thread_id,
4328 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4329 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004330}
4331
4332/* Port configuration routines */
4333
Antoine Ténartf84bf382017-08-22 19:08:27 +02004334static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
4335{
4336 struct mvpp2 *priv = port->priv;
4337 u32 val;
4338
4339 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4340 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
4341 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4342
4343 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4344 if (port->gop_id == 2)
4345 val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
4346 else if (port->gop_id == 3)
4347 val |= GENCONF_CTRL0_PORT1_RGMII_MII;
4348 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4349}
4350
4351static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
4352{
4353 struct mvpp2 *priv = port->priv;
4354 u32 val;
4355
4356 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4357 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
4358 GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
4359 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4360
4361 if (port->gop_id > 1) {
4362 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4363 if (port->gop_id == 2)
4364 val &= ~GENCONF_CTRL0_PORT0_RGMII;
4365 else if (port->gop_id == 3)
4366 val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
4367 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4368 }
4369}
4370
4371static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
4372{
4373 struct mvpp2 *priv = port->priv;
4374 void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
4375 void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
4376 u32 val;
4377
4378 /* XPCS */
4379 val = readl(xpcs + MVPP22_XPCS_CFG0);
4380 val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
4381 MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
4382 val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
4383 writel(val, xpcs + MVPP22_XPCS_CFG0);
4384
4385 /* MPCS */
4386 val = readl(mpcs + MVPP22_MPCS_CTRL);
4387 val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
4388 writel(val, mpcs + MVPP22_MPCS_CTRL);
4389
4390 val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
4391 val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC |
4392 MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
4393 val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
4394 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4395
4396 val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
4397 val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX;
4398 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4399}
4400
4401static int mvpp22_gop_init(struct mvpp2_port *port)
4402{
4403 struct mvpp2 *priv = port->priv;
4404 u32 val;
4405
4406 if (!priv->sysctrl_base)
4407 return 0;
4408
4409 switch (port->phy_interface) {
4410 case PHY_INTERFACE_MODE_RGMII:
4411 case PHY_INTERFACE_MODE_RGMII_ID:
4412 case PHY_INTERFACE_MODE_RGMII_RXID:
4413 case PHY_INTERFACE_MODE_RGMII_TXID:
4414 if (port->gop_id == 0)
4415 goto invalid_conf;
4416 mvpp22_gop_init_rgmii(port);
4417 break;
4418 case PHY_INTERFACE_MODE_SGMII:
4419 mvpp22_gop_init_sgmii(port);
4420 break;
4421 case PHY_INTERFACE_MODE_10GKR:
4422 if (port->gop_id != 0)
4423 goto invalid_conf;
4424 mvpp22_gop_init_10gkr(port);
4425 break;
4426 default:
4427 goto unsupported_conf;
4428 }
4429
4430 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
4431 val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
4432 GENCONF_PORT_CTRL1_EN(port->gop_id);
4433 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);
4434
4435 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4436 val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
4437 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4438
4439 regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
4440 val |= GENCONF_SOFT_RESET1_GOP;
4441 regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);
4442
4443unsupported_conf:
4444 return 0;
4445
4446invalid_conf:
4447 netdev_err(port->dev, "Invalid port configuration\n");
4448 return -EINVAL;
4449}
4450
Antoine Tenartfd3651b2017-09-01 11:04:54 +02004451static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
4452{
4453 u32 val;
4454
4455 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4456 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4457 /* Enable the GMAC link status irq for this port */
4458 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4459 val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4460 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4461 }
4462
4463 if (port->gop_id == 0) {
4464 /* Enable the XLG/GIG irqs for this port */
4465 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4466 if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4467 val |= MVPP22_XLG_EXT_INT_MASK_XLG;
4468 else
4469 val |= MVPP22_XLG_EXT_INT_MASK_GIG;
4470 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4471 }
4472}
4473
4474static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
4475{
4476 u32 val;
4477
4478 if (port->gop_id == 0) {
4479 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4480 val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
4481 MVPP22_XLG_EXT_INT_MASK_GIG);
4482 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4483 }
4484
4485 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4486 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4487 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4488 val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4489 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4490 }
4491}
4492
4493static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
4494{
4495 u32 val;
4496
4497 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4498 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4499 val = readl(port->base + MVPP22_GMAC_INT_MASK);
4500 val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
4501 writel(val, port->base + MVPP22_GMAC_INT_MASK);
4502 }
4503
4504 if (port->gop_id == 0) {
4505 val = readl(port->base + MVPP22_XLG_INT_MASK);
4506 val |= MVPP22_XLG_INT_MASK_LINK;
4507 writel(val, port->base + MVPP22_XLG_INT_MASK);
4508 }
4509
4510 mvpp22_gop_unmask_irq(port);
4511}
4512
Antoine Tenart542897d2017-08-30 10:29:15 +02004513static int mvpp22_comphy_init(struct mvpp2_port *port)
4514{
4515 enum phy_mode mode;
4516 int ret;
4517
4518 if (!port->comphy)
4519 return 0;
4520
4521 switch (port->phy_interface) {
4522 case PHY_INTERFACE_MODE_SGMII:
4523 mode = PHY_MODE_SGMII;
4524 break;
4525 case PHY_INTERFACE_MODE_10GKR:
4526 mode = PHY_MODE_10GKR;
4527 break;
4528 default:
4529 return -EINVAL;
4530 }
4531
4532 ret = phy_set_mode(port->comphy, mode);
4533 if (ret)
4534 return ret;
4535
4536 return phy_power_on(port->comphy);
4537}
4538
Antoine Ténart39193572017-08-22 19:08:24 +02004539static void mvpp2_port_mii_gmac_configure_mode(struct mvpp2_port *port)
4540{
4541 u32 val;
4542
4543 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4544 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4545 val |= MVPP22_CTRL4_SYNC_BYPASS_DIS | MVPP22_CTRL4_DP_CLK_SEL |
4546 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4547 val &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4548 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
4549
4550 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4551 val |= MVPP2_GMAC_DISABLE_PADDING;
4552 val &= ~MVPP2_GMAC_FLOW_CTRL_MASK;
4553 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
Antoine Tenart1df22702017-09-01 11:04:52 +02004554 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02004555 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4556 val |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
4557 MVPP22_CTRL4_SYNC_BYPASS_DIS |
4558 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4559 val &= ~MVPP22_CTRL4_DP_CLK_SEL;
4560 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
4561
4562 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4563 val &= ~MVPP2_GMAC_DISABLE_PADDING;
4564 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4565 }
4566
4567 /* The port is connected to a copper PHY */
4568 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4569 val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
4570 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4571
4572 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4573 val |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS |
4574 MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
4575 MVPP2_GMAC_AN_DUPLEX_EN;
4576 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4577 val |= MVPP2_GMAC_IN_BAND_AUTONEG;
4578 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4579}
4580
4581static void mvpp2_port_mii_gmac_configure(struct mvpp2_port *port)
4582{
4583 u32 val;
4584
4585 /* Force link down */
4586 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4587 val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
4588 val |= MVPP2_GMAC_FORCE_LINK_DOWN;
4589 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4590
4591 /* Set the GMAC in a reset state */
4592 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4593 val |= MVPP2_GMAC_PORT_RESET_MASK;
4594 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4595
4596 /* Configure the PCS and in-band AN */
4597 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4598 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4599 val |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK;
Antoine Tenart1df22702017-09-01 11:04:52 +02004600 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02004601 val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
4602 val |= MVPP2_GMAC_PORT_RGMII_MASK;
4603 }
4604 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4605
4606 mvpp2_port_mii_gmac_configure_mode(port);
4607
4608 /* Unset the GMAC reset state */
4609 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4610 val &= ~MVPP2_GMAC_PORT_RESET_MASK;
4611 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4612
4613 /* Stop forcing link down */
4614 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4615 val &= ~MVPP2_GMAC_FORCE_LINK_DOWN;
4616 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4617}
4618
Antoine Ténart77321952017-08-22 19:08:25 +02004619static void mvpp2_port_mii_xlg_configure(struct mvpp2_port *port)
4620{
4621 u32 val;
4622
4623 if (port->gop_id != 0)
4624 return;
4625
4626 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4627 val |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
4628 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4629
4630 val = readl(port->base + MVPP22_XLG_CTRL4_REG);
4631 val &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC;
4632 val |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC;
4633 writel(val, port->base + MVPP22_XLG_CTRL4_REG);
4634}
4635
Thomas Petazzoni26975822017-03-07 16:53:14 +01004636static void mvpp22_port_mii_set(struct mvpp2_port *port)
4637{
4638 u32 val;
4639
Thomas Petazzoni26975822017-03-07 16:53:14 +01004640 /* Only GOP port 0 has an XLG MAC */
4641 if (port->gop_id == 0) {
4642 val = readl(port->base + MVPP22_XLG_CTRL3_REG);
4643 val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
Antoine Ténart725757a2017-06-12 16:01:39 +02004644
4645 if (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4646 port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4647 val |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
4648 else
4649 val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
4650
Thomas Petazzoni26975822017-03-07 16:53:14 +01004651 writel(val, port->base + MVPP22_XLG_CTRL3_REG);
4652 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01004653}
4654
Marcin Wojtas3f518502014-07-10 16:52:13 -03004655static void mvpp2_port_mii_set(struct mvpp2_port *port)
4656{
Thomas Petazzoni26975822017-03-07 16:53:14 +01004657 if (port->priv->hw_version == MVPP22)
4658 mvpp22_port_mii_set(port);
4659
Antoine Tenart1df22702017-09-01 11:04:52 +02004660 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
Antoine Ténart39193572017-08-22 19:08:24 +02004661 port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4662 mvpp2_port_mii_gmac_configure(port);
Antoine Ténart77321952017-08-22 19:08:25 +02004663 else if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4664 mvpp2_port_mii_xlg_configure(port);
Marcin Wojtas08a23752014-07-21 13:48:12 -03004665}
4666
4667static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
4668{
4669 u32 val;
4670
4671 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4672 val |= MVPP2_GMAC_FC_ADV_EN;
4673 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004674}
4675
4676static void mvpp2_port_enable(struct mvpp2_port *port)
4677{
4678 u32 val;
4679
Antoine Ténart725757a2017-06-12 16:01:39 +02004680 /* Only GOP port 0 has an XLG MAC */
4681 if (port->gop_id == 0 &&
4682 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4683 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
4684 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4685 val |= MVPP22_XLG_CTRL0_PORT_EN |
4686 MVPP22_XLG_CTRL0_MAC_RESET_DIS;
4687 val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
4688 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4689 } else {
4690 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4691 val |= MVPP2_GMAC_PORT_EN_MASK;
4692 val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
4693 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4694 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004695}
4696
4697static void mvpp2_port_disable(struct mvpp2_port *port)
4698{
4699 u32 val;
4700
Antoine Ténart725757a2017-06-12 16:01:39 +02004701 /* Only GOP port 0 has an XLG MAC */
4702 if (port->gop_id == 0 &&
4703 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4704 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
4705 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4706 val &= ~(MVPP22_XLG_CTRL0_PORT_EN |
4707 MVPP22_XLG_CTRL0_MAC_RESET_DIS);
4708 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4709 } else {
4710 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4711 val &= ~(MVPP2_GMAC_PORT_EN_MASK);
4712 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4713 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004714}
4715
4716/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
4717static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
4718{
4719 u32 val;
4720
4721 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
4722 ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
4723 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4724}
4725
4726/* Configure loopback port */
4727static void mvpp2_port_loopback_set(struct mvpp2_port *port)
4728{
4729 u32 val;
4730
4731 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
4732
4733 if (port->speed == 1000)
4734 val |= MVPP2_GMAC_GMII_LB_EN_MASK;
4735 else
4736 val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
4737
4738 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4739 val |= MVPP2_GMAC_PCS_LB_EN_MASK;
4740 else
4741 val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
4742
4743 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4744}
4745
4746static void mvpp2_port_reset(struct mvpp2_port *port)
4747{
4748 u32 val;
4749
4750 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4751 ~MVPP2_GMAC_PORT_RESET_MASK;
4752 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4753
4754 while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4755 MVPP2_GMAC_PORT_RESET_MASK)
4756 continue;
4757}
4758
4759/* Change maximum receive size of the port */
4760static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
4761{
4762 u32 val;
4763
4764 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4765 val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
4766 val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
4767 MVPP2_GMAC_MAX_RX_SIZE_OFFS);
4768 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4769}
4770
Stefan Chulski76eb1b12017-08-22 19:08:26 +02004771/* Change maximum receive size of the port */
4772static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
4773{
4774 u32 val;
4775
4776 val = readl(port->base + MVPP22_XLG_CTRL1_REG);
4777 val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
4778 val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
Antoine Ténartec15ecd2017-08-25 15:24:46 +02004779 MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
Stefan Chulski76eb1b12017-08-22 19:08:26 +02004780 writel(val, port->base + MVPP22_XLG_CTRL1_REG);
4781}
4782
Marcin Wojtas3f518502014-07-10 16:52:13 -03004783/* Set defaults to the MVPP2 port */
4784static void mvpp2_defaults_set(struct mvpp2_port *port)
4785{
4786 int tx_port_num, val, queue, ptxq, lrxq;
4787
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004788 if (port->priv->hw_version == MVPP21) {
4789 /* Configure port to loopback if needed */
4790 if (port->flags & MVPP2_F_LOOPBACK)
4791 mvpp2_port_loopback_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004792
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004793 /* Update TX FIFO MIN Threshold */
4794 val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4795 val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
4796 /* Min. TX threshold must be less than minimal packet length */
4797 val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
4798 writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4799 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004800
4801 /* Disable Legacy WRR, Disable EJP, Release from reset */
4802 tx_port_num = mvpp2_egress_port(port);
4803 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
4804 tx_port_num);
4805 mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
4806
4807 /* Close bandwidth for all queues */
4808 for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
4809 ptxq = mvpp2_txq_phys(port->id, queue);
4810 mvpp2_write(port->priv,
4811 MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
4812 }
4813
4814 /* Set refill period to 1 usec, refill tokens
4815 * and bucket size to maximum
4816 */
4817 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
4818 port->priv->tclk / USEC_PER_SEC);
4819 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
4820 val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
4821 val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
4822 val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
4823 mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
4824 val = MVPP2_TXP_TOKEN_SIZE_MAX;
4825 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
4826
4827 /* Set MaximumLowLatencyPacketSize value to 256 */
4828 mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
4829 MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
4830 MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
4831
4832 /* Enable Rx cache snoop */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004833 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004834 queue = port->rxqs[lrxq]->id;
4835 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4836 val |= MVPP2_SNOOP_PKT_SIZE_MASK |
4837 MVPP2_SNOOP_BUF_HDR_MASK;
4838 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4839 }
4840
4841 /* At default, mask all interrupts to all present cpus */
4842 mvpp2_interrupts_disable(port);
4843}
4844
4845/* Enable/disable receiving packets */
4846static void mvpp2_ingress_enable(struct mvpp2_port *port)
4847{
4848 u32 val;
4849 int lrxq, queue;
4850
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004851 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004852 queue = port->rxqs[lrxq]->id;
4853 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4854 val &= ~MVPP2_RXQ_DISABLE_MASK;
4855 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4856 }
4857}
4858
4859static void mvpp2_ingress_disable(struct mvpp2_port *port)
4860{
4861 u32 val;
4862 int lrxq, queue;
4863
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004864 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004865 queue = port->rxqs[lrxq]->id;
4866 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4867 val |= MVPP2_RXQ_DISABLE_MASK;
4868 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4869 }
4870}
4871
4872/* Enable transmit via physical egress queue
4873 * - HW starts take descriptors from DRAM
4874 */
4875static void mvpp2_egress_enable(struct mvpp2_port *port)
4876{
4877 u32 qmap;
4878 int queue;
4879 int tx_port_num = mvpp2_egress_port(port);
4880
4881 /* Enable all initialized TXs. */
4882 qmap = 0;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004883 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004884 struct mvpp2_tx_queue *txq = port->txqs[queue];
4885
Markus Elfringdbbb2f02017-04-17 14:07:52 +02004886 if (txq->descs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004887 qmap |= (1 << queue);
4888 }
4889
4890 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4891 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
4892}
4893
4894/* Disable transmit via physical egress queue
4895 * - HW doesn't take descriptors from DRAM
4896 */
4897static void mvpp2_egress_disable(struct mvpp2_port *port)
4898{
4899 u32 reg_data;
4900 int delay;
4901 int tx_port_num = mvpp2_egress_port(port);
4902
4903 /* Issue stop command for active channels only */
4904 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4905 reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
4906 MVPP2_TXP_SCHED_ENQ_MASK;
4907 if (reg_data != 0)
4908 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
4909 (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
4910
4911 /* Wait for all Tx activity to terminate. */
4912 delay = 0;
4913 do {
4914 if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
4915 netdev_warn(port->dev,
4916 "Tx stop timed out, status=0x%08x\n",
4917 reg_data);
4918 break;
4919 }
4920 mdelay(1);
4921 delay++;
4922
4923 /* Check port TX Command register that all
4924 * Tx queues are stopped
4925 */
4926 reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
4927 } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
4928}
4929
4930/* Rx descriptors helper methods */
4931
4932/* Get number of Rx descriptors occupied by received packets */
4933static inline int
4934mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
4935{
4936 u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
4937
4938 return val & MVPP2_RXQ_OCCUPIED_MASK;
4939}
4940
4941/* Update Rx queue status with the number of occupied and available
4942 * Rx descriptor slots.
4943 */
4944static inline void
4945mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
4946 int used_count, int free_count)
4947{
4948 /* Decrement the number of used descriptors and increment count
4949 * increment the number of free descriptors.
4950 */
4951 u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
4952
4953 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
4954}
4955
4956/* Get pointer to next RX descriptor to be processed by SW */
4957static inline struct mvpp2_rx_desc *
4958mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
4959{
4960 int rx_desc = rxq->next_desc_to_proc;
4961
4962 rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
4963 prefetch(rxq->descs + rxq->next_desc_to_proc);
4964 return rxq->descs + rx_desc;
4965}
4966
4967/* Set rx queue offset */
4968static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
4969 int prxq, int offset)
4970{
4971 u32 val;
4972
4973 /* Convert offset from bytes to units of 32 bytes */
4974 offset = offset >> 5;
4975
4976 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4977 val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
4978
4979 /* Offset is in */
4980 val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
4981 MVPP2_RXQ_PACKET_OFFSET_MASK);
4982
4983 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4984}
4985
Marcin Wojtas3f518502014-07-10 16:52:13 -03004986/* Tx descriptors helper methods */
4987
Marcin Wojtas3f518502014-07-10 16:52:13 -03004988/* Get pointer to next Tx descriptor to be processed (send) by HW */
4989static struct mvpp2_tx_desc *
4990mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
4991{
4992 int tx_desc = txq->next_desc_to_proc;
4993
4994 txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
4995 return txq->descs + tx_desc;
4996}
4997
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004998/* Update HW with number of aggregated Tx descriptors to be sent
4999 *
5000 * Called only from mvpp2_tx(), so migration is disabled, using
5001 * smp_processor_id() is OK.
5002 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005003static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
5004{
5005 /* aggregated access - relevant TXQ number is written in TX desc */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005006 mvpp2_percpu_write(port->priv, smp_processor_id(),
5007 MVPP2_AGGR_TXQ_UPDATE_REG, pending);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005008}
5009
5010
5011/* Check if there are enough free descriptors in aggregated txq.
5012 * If not, update the number of occupied descriptors and repeat the check.
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005013 *
5014 * Called only from mvpp2_tx(), so migration is disabled, using
5015 * smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005016 */
5017static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
5018 struct mvpp2_tx_queue *aggr_txq, int num)
5019{
5020 if ((aggr_txq->count + num) > aggr_txq->size) {
5021 /* Update number of occupied aggregated Tx descriptors */
5022 int cpu = smp_processor_id();
5023 u32 val = mvpp2_read(priv, MVPP2_AGGR_TXQ_STATUS_REG(cpu));
5024
5025 aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
5026 }
5027
5028 if ((aggr_txq->count + num) > aggr_txq->size)
5029 return -ENOMEM;
5030
5031 return 0;
5032}
5033
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005034/* Reserved Tx descriptors allocation request
5035 *
5036 * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
5037 * only by mvpp2_tx(), so migration is disabled, using
5038 * smp_processor_id() is OK.
5039 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005040static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
5041 struct mvpp2_tx_queue *txq, int num)
5042{
5043 u32 val;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005044 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005045
5046 val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005047 mvpp2_percpu_write(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005048
Thomas Petazzonia7868412017-03-07 16:53:13 +01005049 val = mvpp2_percpu_read(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005050
5051 return val & MVPP2_TXQ_RSVD_RSLT_MASK;
5052}
5053
5054/* Check if there are enough reserved descriptors for transmission.
5055 * If not, request chunk of reserved descriptors and check again.
5056 */
5057static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
5058 struct mvpp2_tx_queue *txq,
5059 struct mvpp2_txq_pcpu *txq_pcpu,
5060 int num)
5061{
5062 int req, cpu, desc_count;
5063
5064 if (txq_pcpu->reserved_num >= num)
5065 return 0;
5066
5067 /* Not enough descriptors reserved! Update the reserved descriptor
5068 * count and check again.
5069 */
5070
5071 desc_count = 0;
5072 /* Compute total of used descriptors */
5073 for_each_present_cpu(cpu) {
5074 struct mvpp2_txq_pcpu *txq_pcpu_aux;
5075
5076 txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
5077 desc_count += txq_pcpu_aux->count;
5078 desc_count += txq_pcpu_aux->reserved_num;
5079 }
5080
5081 req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
5082 desc_count += req;
5083
5084 if (desc_count >
5085 (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
5086 return -ENOMEM;
5087
5088 txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
5089
5090 /* OK, the descriptor cound has been updated: check again. */
5091 if (txq_pcpu->reserved_num < num)
5092 return -ENOMEM;
5093 return 0;
5094}
5095
5096/* Release the last allocated Tx descriptor. Useful to handle DMA
5097 * mapping failures in the Tx path.
5098 */
5099static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
5100{
5101 if (txq->next_desc_to_proc == 0)
5102 txq->next_desc_to_proc = txq->last_desc - 1;
5103 else
5104 txq->next_desc_to_proc--;
5105}
5106
5107/* Set Tx descriptors fields relevant for CSUM calculation */
5108static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
5109 int ip_hdr_len, int l4_proto)
5110{
5111 u32 command;
5112
5113 /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
5114 * G_L4_chk, L4_type required only for checksum calculation
5115 */
5116 command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
5117 command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
5118 command |= MVPP2_TXD_IP_CSUM_DISABLE;
5119
5120 if (l3_proto == swab16(ETH_P_IP)) {
5121 command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
5122 command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
5123 } else {
5124 command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
5125 }
5126
5127 if (l4_proto == IPPROTO_TCP) {
5128 command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
5129 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5130 } else if (l4_proto == IPPROTO_UDP) {
5131 command |= MVPP2_TXD_L4_UDP; /* enable UDP */
5132 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5133 } else {
5134 command |= MVPP2_TXD_L4_CSUM_NOT;
5135 }
5136
5137 return command;
5138}
5139
5140/* Get number of sent descriptors and decrement counter.
5141 * The number of sent descriptors is returned.
5142 * Per-CPU access
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005143 *
5144 * Called only from mvpp2_txq_done(), called from mvpp2_tx()
5145 * (migration disabled) and from the TX completion tasklet (migration
5146 * disabled) so using smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005147 */
5148static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
5149 struct mvpp2_tx_queue *txq)
5150{
5151 u32 val;
5152
5153 /* Reading status reg resets transmitted descriptor counter */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005154 val = mvpp2_percpu_read(port->priv, smp_processor_id(),
5155 MVPP2_TXQ_SENT_REG(txq->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005156
5157 return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
5158 MVPP2_TRANSMITTED_COUNT_OFFSET;
5159}
5160
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005161/* Called through on_each_cpu(), so runs on all CPUs, with migration
5162 * disabled, therefore using smp_processor_id() is OK.
5163 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005164static void mvpp2_txq_sent_counter_clear(void *arg)
5165{
5166 struct mvpp2_port *port = arg;
5167 int queue;
5168
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005169 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005170 int id = port->txqs[queue]->id;
5171
Thomas Petazzonia7868412017-03-07 16:53:13 +01005172 mvpp2_percpu_read(port->priv, smp_processor_id(),
5173 MVPP2_TXQ_SENT_REG(id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005174 }
5175}
5176
5177/* Set max sizes for Tx queues */
5178static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
5179{
5180 u32 val, size, mtu;
5181 int txq, tx_port_num;
5182
5183 mtu = port->pkt_size * 8;
5184 if (mtu > MVPP2_TXP_MTU_MAX)
5185 mtu = MVPP2_TXP_MTU_MAX;
5186
5187 /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
5188 mtu = 3 * mtu;
5189
5190 /* Indirect access to registers */
5191 tx_port_num = mvpp2_egress_port(port);
5192 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5193
5194 /* Set MTU */
5195 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
5196 val &= ~MVPP2_TXP_MTU_MAX;
5197 val |= mtu;
5198 mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
5199
5200 /* TXP token size and all TXQs token size must be larger that MTU */
5201 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
5202 size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
5203 if (size < mtu) {
5204 size = mtu;
5205 val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
5206 val |= size;
5207 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5208 }
5209
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005210 for (txq = 0; txq < port->ntxqs; txq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005211 val = mvpp2_read(port->priv,
5212 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
5213 size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
5214
5215 if (size < mtu) {
5216 size = mtu;
5217 val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
5218 val |= size;
5219 mvpp2_write(port->priv,
5220 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
5221 val);
5222 }
5223 }
5224}
5225
5226/* Set the number of packets that will be received before Rx interrupt
5227 * will be generated by HW.
5228 */
5229static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005230 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005231{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005232 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005233
Thomas Petazzonif8b0d5f2017-02-21 11:28:03 +01005234 if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
5235 rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005236
Thomas Petazzonia7868412017-03-07 16:53:13 +01005237 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5238 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
5239 rxq->pkts_coal);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005240
5241 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005242}
5243
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005244/* For some reason in the LSP this is done on each CPU. Why ? */
5245static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
5246 struct mvpp2_tx_queue *txq)
5247{
5248 int cpu = get_cpu();
5249 u32 val;
5250
5251 if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
5252 txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;
5253
5254 val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
5255 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5256 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_THRESH_REG, val);
5257
5258 put_cpu();
5259}
5260
Thomas Petazzoniab426762017-02-21 11:28:04 +01005261static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
5262{
5263 u64 tmp = (u64)clk_hz * usec;
5264
5265 do_div(tmp, USEC_PER_SEC);
5266
5267 return tmp > U32_MAX ? U32_MAX : tmp;
5268}
5269
5270static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
5271{
5272 u64 tmp = (u64)cycles * USEC_PER_SEC;
5273
5274 do_div(tmp, clk_hz);
5275
5276 return tmp > U32_MAX ? U32_MAX : tmp;
5277}
5278
Marcin Wojtas3f518502014-07-10 16:52:13 -03005279/* Set the time delay in usec before Rx interrupt */
5280static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005281 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005282{
Thomas Petazzoniab426762017-02-21 11:28:04 +01005283 unsigned long freq = port->priv->tclk;
5284 u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005285
Thomas Petazzoniab426762017-02-21 11:28:04 +01005286 if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
5287 rxq->time_coal =
5288 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
5289
5290 /* re-evaluate to get actual register value */
5291 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
5292 }
5293
Marcin Wojtas3f518502014-07-10 16:52:13 -03005294 mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005295}
5296
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005297static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
5298{
5299 unsigned long freq = port->priv->tclk;
5300 u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5301
5302 if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
5303 port->tx_time_coal =
5304 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);
5305
5306 /* re-evaluate to get actual register value */
5307 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5308 }
5309
5310 mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
5311}
5312
Marcin Wojtas3f518502014-07-10 16:52:13 -03005313/* Free Tx queue skbuffs */
5314static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
5315 struct mvpp2_tx_queue *txq,
5316 struct mvpp2_txq_pcpu *txq_pcpu, int num)
5317{
5318 int i;
5319
5320 for (i = 0; i < num; i++) {
Thomas Petazzoni83544912016-12-21 11:28:49 +01005321 struct mvpp2_txq_pcpu_buf *tx_buf =
5322 txq_pcpu->buffs + txq_pcpu->txq_get_index;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005323
Thomas Petazzoni20396132017-03-07 16:53:00 +01005324 dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
Thomas Petazzoni83544912016-12-21 11:28:49 +01005325 tx_buf->size, DMA_TO_DEVICE);
Thomas Petazzoni36fb7432017-02-21 11:28:05 +01005326 if (tx_buf->skb)
5327 dev_kfree_skb_any(tx_buf->skb);
5328
5329 mvpp2_txq_inc_get(txq_pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005330 }
5331}
5332
5333static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
5334 u32 cause)
5335{
5336 int queue = fls(cause) - 1;
5337
5338 return port->rxqs[queue];
5339}
5340
5341static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
5342 u32 cause)
5343{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005344 int queue = fls(cause) - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005345
5346 return port->txqs[queue];
5347}
5348
5349/* Handle end of transmission */
5350static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
5351 struct mvpp2_txq_pcpu *txq_pcpu)
5352{
5353 struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
5354 int tx_done;
5355
5356 if (txq_pcpu->cpu != smp_processor_id())
5357 netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
5358
5359 tx_done = mvpp2_txq_sent_desc_proc(port, txq);
5360 if (!tx_done)
5361 return;
5362 mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
5363
5364 txq_pcpu->count -= tx_done;
5365
5366 if (netif_tx_queue_stopped(nq))
5367 if (txq_pcpu->size - txq_pcpu->count >= MAX_SKB_FRAGS + 1)
5368 netif_tx_wake_queue(nq);
5369}
5370
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005371static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
5372 int cpu)
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005373{
5374 struct mvpp2_tx_queue *txq;
5375 struct mvpp2_txq_pcpu *txq_pcpu;
5376 unsigned int tx_todo = 0;
5377
5378 while (cause) {
5379 txq = mvpp2_get_tx_queue(port, cause);
5380 if (!txq)
5381 break;
5382
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005383 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005384
5385 if (txq_pcpu->count) {
5386 mvpp2_txq_done(port, txq, txq_pcpu);
5387 tx_todo += txq_pcpu->count;
5388 }
5389
5390 cause &= ~(1 << txq->log_id);
5391 }
5392 return tx_todo;
5393}
5394
Marcin Wojtas3f518502014-07-10 16:52:13 -03005395/* Rx/Tx queue initialization/cleanup methods */
5396
5397/* Allocate and initialize descriptors for aggr TXQ */
5398static int mvpp2_aggr_txq_init(struct platform_device *pdev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005399 struct mvpp2_tx_queue *aggr_txq, int cpu,
Marcin Wojtas3f518502014-07-10 16:52:13 -03005400 struct mvpp2 *priv)
5401{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005402 u32 txq_dma;
5403
Marcin Wojtas3f518502014-07-10 16:52:13 -03005404 /* Allocate memory for TX descriptors */
5405 aggr_txq->descs = dma_alloc_coherent(&pdev->dev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005406 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005407 &aggr_txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005408 if (!aggr_txq->descs)
5409 return -ENOMEM;
5410
Marcin Wojtas3f518502014-07-10 16:52:13 -03005411 aggr_txq->last_desc = aggr_txq->size - 1;
5412
5413 /* Aggr TXQ no reset WA */
5414 aggr_txq->next_desc_to_proc = mvpp2_read(priv,
5415 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
5416
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005417 /* Set Tx descriptors queue starting address indirect
5418 * access
5419 */
5420 if (priv->hw_version == MVPP21)
5421 txq_dma = aggr_txq->descs_dma;
5422 else
5423 txq_dma = aggr_txq->descs_dma >>
5424 MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
5425
5426 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
Antoine Ténart85affd72017-08-23 09:46:55 +02005427 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu),
5428 MVPP2_AGGR_TXQ_SIZE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005429
5430 return 0;
5431}
5432
5433/* Create a specified Rx queue */
5434static int mvpp2_rxq_init(struct mvpp2_port *port,
5435 struct mvpp2_rx_queue *rxq)
5436
5437{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005438 u32 rxq_dma;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005439 int cpu;
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005440
Marcin Wojtas3f518502014-07-10 16:52:13 -03005441 rxq->size = port->rx_ring_size;
5442
5443 /* Allocate memory for RX descriptors */
5444 rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
5445 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005446 &rxq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005447 if (!rxq->descs)
5448 return -ENOMEM;
5449
Marcin Wojtas3f518502014-07-10 16:52:13 -03005450 rxq->last_desc = rxq->size - 1;
5451
5452 /* Zero occupied and non-occupied counters - direct access */
5453 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
5454
5455 /* Set Rx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005456 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005457 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005458 if (port->priv->hw_version == MVPP21)
5459 rxq_dma = rxq->descs_dma;
5460 else
5461 rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005462 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
5463 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
5464 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005465 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005466
5467 /* Set Offset */
5468 mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
5469
5470 /* Set coalescing pkts and time */
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005471 mvpp2_rx_pkts_coal_set(port, rxq);
5472 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005473
5474 /* Add number of descriptors ready for receiving packets */
5475 mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
5476
5477 return 0;
5478}
5479
5480/* Push packets received by the RXQ to BM pool */
5481static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
5482 struct mvpp2_rx_queue *rxq)
5483{
5484 int rx_received, i;
5485
5486 rx_received = mvpp2_rxq_received(port, rxq->id);
5487 if (!rx_received)
5488 return;
5489
5490 for (i = 0; i < rx_received; i++) {
5491 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02005492 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
5493 int pool;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005494
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02005495 pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
5496 MVPP2_RXD_BM_POOL_ID_OFFS;
5497
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02005498 mvpp2_bm_pool_put(port, pool,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005499 mvpp2_rxdesc_dma_addr_get(port, rx_desc),
5500 mvpp2_rxdesc_cookie_get(port, rx_desc));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005501 }
5502 mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
5503}
5504
5505/* Cleanup Rx queue */
5506static void mvpp2_rxq_deinit(struct mvpp2_port *port,
5507 struct mvpp2_rx_queue *rxq)
5508{
Thomas Petazzonia7868412017-03-07 16:53:13 +01005509 int cpu;
5510
Marcin Wojtas3f518502014-07-10 16:52:13 -03005511 mvpp2_rxq_drop_pkts(port, rxq);
5512
5513 if (rxq->descs)
5514 dma_free_coherent(port->dev->dev.parent,
5515 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
5516 rxq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005517 rxq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005518
5519 rxq->descs = NULL;
5520 rxq->last_desc = 0;
5521 rxq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005522 rxq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005523
5524 /* Clear Rx descriptors queue starting address and size;
5525 * free descriptor number
5526 */
5527 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005528 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005529 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5530 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
5531 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005532 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005533}
5534
5535/* Create and initialize a Tx queue */
5536static int mvpp2_txq_init(struct mvpp2_port *port,
5537 struct mvpp2_tx_queue *txq)
5538{
5539 u32 val;
5540 int cpu, desc, desc_per_txq, tx_port_num;
5541 struct mvpp2_txq_pcpu *txq_pcpu;
5542
5543 txq->size = port->tx_ring_size;
5544
5545 /* Allocate memory for Tx descriptors */
5546 txq->descs = dma_alloc_coherent(port->dev->dev.parent,
5547 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005548 &txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005549 if (!txq->descs)
5550 return -ENOMEM;
5551
Marcin Wojtas3f518502014-07-10 16:52:13 -03005552 txq->last_desc = txq->size - 1;
5553
5554 /* Set Tx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005555 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005556 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5557 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
5558 txq->descs_dma);
5559 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
5560 txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
5561 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
5562 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
5563 txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
5564 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005565 val &= ~MVPP2_TXQ_PENDING_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005566 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005567
5568 /* Calculate base address in prefetch buffer. We reserve 16 descriptors
5569 * for each existing TXQ.
5570 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
5571 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
5572 */
5573 desc_per_txq = 16;
5574 desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
5575 (txq->log_id * desc_per_txq);
5576
Thomas Petazzonia7868412017-03-07 16:53:13 +01005577 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
5578 MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
5579 MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005580 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005581
5582 /* WRR / EJP configuration - indirect access */
5583 tx_port_num = mvpp2_egress_port(port);
5584 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5585
5586 val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
5587 val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
5588 val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
5589 val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
5590 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
5591
5592 val = MVPP2_TXQ_TOKEN_SIZE_MAX;
5593 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
5594 val);
5595
5596 for_each_present_cpu(cpu) {
5597 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5598 txq_pcpu->size = txq->size;
Markus Elfring02c91ec2017-04-17 08:09:07 +02005599 txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
5600 sizeof(*txq_pcpu->buffs),
5601 GFP_KERNEL);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005602 if (!txq_pcpu->buffs)
Markus Elfring20b1e162017-04-17 12:58:33 +02005603 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005604
5605 txq_pcpu->count = 0;
5606 txq_pcpu->reserved_num = 0;
5607 txq_pcpu->txq_put_index = 0;
5608 txq_pcpu->txq_get_index = 0;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005609
5610 txq_pcpu->tso_headers =
5611 dma_alloc_coherent(port->dev->dev.parent,
5612 MVPP2_AGGR_TXQ_SIZE * TSO_HEADER_SIZE,
5613 &txq_pcpu->tso_headers_dma,
5614 GFP_KERNEL);
5615 if (!txq_pcpu->tso_headers)
5616 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005617 }
5618
5619 return 0;
Markus Elfring20b1e162017-04-17 12:58:33 +02005620cleanup:
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005621 for_each_present_cpu(cpu) {
5622 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005623 kfree(txq_pcpu->buffs);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005624
5625 dma_free_coherent(port->dev->dev.parent,
5626 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
5627 txq_pcpu->tso_headers,
5628 txq_pcpu->tso_headers_dma);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005629 }
5630
5631 dma_free_coherent(port->dev->dev.parent,
5632 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005633 txq->descs, txq->descs_dma);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005634
5635 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005636}
5637
5638/* Free allocated TXQ resources */
5639static void mvpp2_txq_deinit(struct mvpp2_port *port,
5640 struct mvpp2_tx_queue *txq)
5641{
5642 struct mvpp2_txq_pcpu *txq_pcpu;
5643 int cpu;
5644
5645 for_each_present_cpu(cpu) {
5646 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005647 kfree(txq_pcpu->buffs);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005648
5649 dma_free_coherent(port->dev->dev.parent,
5650 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
5651 txq_pcpu->tso_headers,
5652 txq_pcpu->tso_headers_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005653 }
5654
5655 if (txq->descs)
5656 dma_free_coherent(port->dev->dev.parent,
5657 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005658 txq->descs, txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005659
5660 txq->descs = NULL;
5661 txq->last_desc = 0;
5662 txq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005663 txq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005664
5665 /* Set minimum bandwidth for disabled TXQs */
5666 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
5667
5668 /* Set Tx descriptors queue starting address and size */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005669 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005670 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5671 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
5672 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005673 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005674}
5675
5676/* Cleanup Tx ports */
5677static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
5678{
5679 struct mvpp2_txq_pcpu *txq_pcpu;
5680 int delay, pending, cpu;
5681 u32 val;
5682
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005683 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005684 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5685 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005686 val |= MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005687 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005688
5689 /* The napi queue has been stopped so wait for all packets
5690 * to be transmitted.
5691 */
5692 delay = 0;
5693 do {
5694 if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
5695 netdev_warn(port->dev,
5696 "port %d: cleaning queue %d timed out\n",
5697 port->id, txq->log_id);
5698 break;
5699 }
5700 mdelay(1);
5701 delay++;
5702
Thomas Petazzonia7868412017-03-07 16:53:13 +01005703 pending = mvpp2_percpu_read(port->priv, cpu,
5704 MVPP2_TXQ_PENDING_REG);
5705 pending &= MVPP2_TXQ_PENDING_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005706 } while (pending);
5707
5708 val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005709 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005710 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005711
5712 for_each_present_cpu(cpu) {
5713 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5714
5715 /* Release all packets */
5716 mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
5717
5718 /* Reset queue */
5719 txq_pcpu->count = 0;
5720 txq_pcpu->txq_put_index = 0;
5721 txq_pcpu->txq_get_index = 0;
5722 }
5723}
5724
5725/* Cleanup all Tx queues */
5726static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
5727{
5728 struct mvpp2_tx_queue *txq;
5729 int queue;
5730 u32 val;
5731
5732 val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
5733
5734 /* Reset Tx ports and delete Tx queues */
5735 val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
5736 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5737
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005738 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005739 txq = port->txqs[queue];
5740 mvpp2_txq_clean(port, txq);
5741 mvpp2_txq_deinit(port, txq);
5742 }
5743
5744 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5745
5746 val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
5747 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5748}
5749
5750/* Cleanup all Rx queues */
5751static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
5752{
5753 int queue;
5754
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005755 for (queue = 0; queue < port->nrxqs; queue++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005756 mvpp2_rxq_deinit(port, port->rxqs[queue]);
5757}
5758
5759/* Init all Rx queues for port */
5760static int mvpp2_setup_rxqs(struct mvpp2_port *port)
5761{
5762 int queue, err;
5763
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005764 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005765 err = mvpp2_rxq_init(port, port->rxqs[queue]);
5766 if (err)
5767 goto err_cleanup;
5768 }
5769 return 0;
5770
5771err_cleanup:
5772 mvpp2_cleanup_rxqs(port);
5773 return err;
5774}
5775
5776/* Init all tx queues for port */
5777static int mvpp2_setup_txqs(struct mvpp2_port *port)
5778{
5779 struct mvpp2_tx_queue *txq;
5780 int queue, err;
5781
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005782 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005783 txq = port->txqs[queue];
5784 err = mvpp2_txq_init(port, txq);
5785 if (err)
5786 goto err_cleanup;
5787 }
5788
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005789 if (port->has_tx_irqs) {
5790 mvpp2_tx_time_coal_set(port);
5791 for (queue = 0; queue < port->ntxqs; queue++) {
5792 txq = port->txqs[queue];
5793 mvpp2_tx_pkts_coal_set(port, txq);
5794 }
5795 }
5796
Marcin Wojtas3f518502014-07-10 16:52:13 -03005797 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5798 return 0;
5799
5800err_cleanup:
5801 mvpp2_cleanup_txqs(port);
5802 return err;
5803}
5804
5805/* The callback for per-port interrupt */
5806static irqreturn_t mvpp2_isr(int irq, void *dev_id)
5807{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005808 struct mvpp2_queue_vector *qv = dev_id;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005809
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005810 mvpp2_qvec_interrupt_disable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005811
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005812 napi_schedule(&qv->napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005813
5814 return IRQ_HANDLED;
5815}
5816
Antoine Tenartfd3651b2017-09-01 11:04:54 +02005817/* Per-port interrupt for link status changes */
5818static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
5819{
5820 struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
5821 struct net_device *dev = port->dev;
5822 bool event = false, link = false;
5823 u32 val;
5824
5825 mvpp22_gop_mask_irq(port);
5826
5827 if (port->gop_id == 0 &&
5828 port->phy_interface == PHY_INTERFACE_MODE_10GKR) {
5829 val = readl(port->base + MVPP22_XLG_INT_STAT);
5830 if (val & MVPP22_XLG_INT_STAT_LINK) {
5831 event = true;
5832 val = readl(port->base + MVPP22_XLG_STATUS);
5833 if (val & MVPP22_XLG_STATUS_LINK_UP)
5834 link = true;
5835 }
5836 } else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
5837 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
5838 val = readl(port->base + MVPP22_GMAC_INT_STAT);
5839 if (val & MVPP22_GMAC_INT_STAT_LINK) {
5840 event = true;
5841 val = readl(port->base + MVPP2_GMAC_STATUS0);
5842 if (val & MVPP2_GMAC_STATUS0_LINK_UP)
5843 link = true;
5844 }
5845 }
5846
5847 if (!netif_running(dev) || !event)
5848 goto handled;
5849
5850 if (link) {
5851 mvpp2_interrupts_enable(port);
5852
5853 mvpp2_egress_enable(port);
5854 mvpp2_ingress_enable(port);
5855 netif_carrier_on(dev);
5856 netif_tx_wake_all_queues(dev);
5857 } else {
5858 netif_tx_stop_all_queues(dev);
5859 netif_carrier_off(dev);
5860 mvpp2_ingress_disable(port);
5861 mvpp2_egress_disable(port);
5862
5863 mvpp2_interrupts_disable(port);
5864 }
5865
5866handled:
5867 mvpp22_gop_unmask_irq(port);
5868 return IRQ_HANDLED;
5869}
5870
Antoine Tenart65a2c092017-08-30 10:29:18 +02005871static void mvpp2_gmac_set_autoneg(struct mvpp2_port *port,
5872 struct phy_device *phydev)
5873{
5874 u32 val;
5875
5876 if (port->phy_interface != PHY_INTERFACE_MODE_RGMII &&
5877 port->phy_interface != PHY_INTERFACE_MODE_RGMII_ID &&
5878 port->phy_interface != PHY_INTERFACE_MODE_RGMII_RXID &&
5879 port->phy_interface != PHY_INTERFACE_MODE_RGMII_TXID &&
5880 port->phy_interface != PHY_INTERFACE_MODE_SGMII)
5881 return;
5882
5883 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5884 val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
5885 MVPP2_GMAC_CONFIG_GMII_SPEED |
5886 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
5887 MVPP2_GMAC_AN_SPEED_EN |
5888 MVPP2_GMAC_AN_DUPLEX_EN);
5889
5890 if (phydev->duplex)
5891 val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
5892
5893 if (phydev->speed == SPEED_1000)
5894 val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
5895 else if (phydev->speed == SPEED_100)
5896 val |= MVPP2_GMAC_CONFIG_MII_SPEED;
5897
5898 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Antoine Tenart65a2c092017-08-30 10:29:18 +02005899}
5900
Marcin Wojtas3f518502014-07-10 16:52:13 -03005901/* Adjust link */
5902static void mvpp2_link_event(struct net_device *dev)
5903{
5904 struct mvpp2_port *port = netdev_priv(dev);
Philippe Reynes8e072692016-06-28 00:08:11 +02005905 struct phy_device *phydev = dev->phydev;
Antoine Tenart89273bc2017-08-30 10:29:19 +02005906 bool link_reconfigured = false;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005907 u32 val;
5908
5909 if (phydev->link) {
Antoine Tenart89273bc2017-08-30 10:29:19 +02005910 if (port->phy_interface != phydev->interface && port->comphy) {
5911 /* disable current port for reconfiguration */
5912 mvpp2_interrupts_disable(port);
5913 netif_carrier_off(port->dev);
5914 mvpp2_port_disable(port);
5915 phy_power_off(port->comphy);
5916
5917 /* comphy reconfiguration */
5918 port->phy_interface = phydev->interface;
5919 mvpp22_comphy_init(port);
5920
5921 /* gop/mac reconfiguration */
5922 mvpp22_gop_init(port);
5923 mvpp2_port_mii_set(port);
5924
5925 link_reconfigured = true;
5926 }
5927
Marcin Wojtas3f518502014-07-10 16:52:13 -03005928 if ((port->speed != phydev->speed) ||
5929 (port->duplex != phydev->duplex)) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02005930 mvpp2_gmac_set_autoneg(port, phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005931
5932 port->duplex = phydev->duplex;
5933 port->speed = phydev->speed;
5934 }
5935 }
5936
Antoine Tenart89273bc2017-08-30 10:29:19 +02005937 if (phydev->link != port->link || link_reconfigured) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005938 port->link = phydev->link;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005939
Marcin Wojtas3f518502014-07-10 16:52:13 -03005940 if (phydev->link) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02005941 if (port->phy_interface == PHY_INTERFACE_MODE_RGMII ||
5942 port->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
5943 port->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID ||
5944 port->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID ||
5945 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
5946 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5947 val |= (MVPP2_GMAC_FORCE_LINK_PASS |
5948 MVPP2_GMAC_FORCE_LINK_DOWN);
5949 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5950 }
Antoine Tenartf55744a2017-08-30 10:29:17 +02005951
5952 mvpp2_interrupts_enable(port);
5953 mvpp2_port_enable(port);
5954
Marcin Wojtas3f518502014-07-10 16:52:13 -03005955 mvpp2_egress_enable(port);
5956 mvpp2_ingress_enable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02005957 netif_carrier_on(dev);
5958 netif_tx_wake_all_queues(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005959 } else {
Antoine Tenart968b2112017-08-30 10:29:16 +02005960 port->duplex = -1;
5961 port->speed = 0;
5962
Antoine Tenartf55744a2017-08-30 10:29:17 +02005963 netif_tx_stop_all_queues(dev);
5964 netif_carrier_off(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005965 mvpp2_ingress_disable(port);
5966 mvpp2_egress_disable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02005967
5968 mvpp2_port_disable(port);
5969 mvpp2_interrupts_disable(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005970 }
Antoine Tenart968b2112017-08-30 10:29:16 +02005971
Marcin Wojtas3f518502014-07-10 16:52:13 -03005972 phy_print_status(phydev);
5973 }
5974}
5975
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005976static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
5977{
5978 ktime_t interval;
5979
5980 if (!port_pcpu->timer_scheduled) {
5981 port_pcpu->timer_scheduled = true;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01005982 interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005983 hrtimer_start(&port_pcpu->tx_done_timer, interval,
5984 HRTIMER_MODE_REL_PINNED);
5985 }
5986}
5987
5988static void mvpp2_tx_proc_cb(unsigned long data)
5989{
5990 struct net_device *dev = (struct net_device *)data;
5991 struct mvpp2_port *port = netdev_priv(dev);
5992 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
5993 unsigned int tx_todo, cause;
5994
5995 if (!netif_running(dev))
5996 return;
5997 port_pcpu->timer_scheduled = false;
5998
5999 /* Process all the Tx queues */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006000 cause = (1 << port->ntxqs) - 1;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006001 tx_todo = mvpp2_tx_done(port, cause, smp_processor_id());
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006002
6003 /* Set the timer in case not all the packets were processed */
6004 if (tx_todo)
6005 mvpp2_timer_set(port_pcpu);
6006}
6007
6008static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
6009{
6010 struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
6011 struct mvpp2_port_pcpu,
6012 tx_done_timer);
6013
6014 tasklet_schedule(&port_pcpu->tx_done_tasklet);
6015
6016 return HRTIMER_NORESTART;
6017}
6018
Marcin Wojtas3f518502014-07-10 16:52:13 -03006019/* Main RX/TX processing routines */
6020
6021/* Display more error info */
6022static void mvpp2_rx_error(struct mvpp2_port *port,
6023 struct mvpp2_rx_desc *rx_desc)
6024{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006025 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
6026 size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006027
6028 switch (status & MVPP2_RXD_ERR_CODE_MASK) {
6029 case MVPP2_RXD_ERR_CRC:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006030 netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
6031 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006032 break;
6033 case MVPP2_RXD_ERR_OVERRUN:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006034 netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
6035 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006036 break;
6037 case MVPP2_RXD_ERR_RESOURCE:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006038 netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
6039 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006040 break;
6041 }
6042}
6043
6044/* Handle RX checksum offload */
6045static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
6046 struct sk_buff *skb)
6047{
6048 if (((status & MVPP2_RXD_L3_IP4) &&
6049 !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
6050 (status & MVPP2_RXD_L3_IP6))
6051 if (((status & MVPP2_RXD_L4_UDP) ||
6052 (status & MVPP2_RXD_L4_TCP)) &&
6053 (status & MVPP2_RXD_L4_CSUM_OK)) {
6054 skb->csum = 0;
6055 skb->ip_summed = CHECKSUM_UNNECESSARY;
6056 return;
6057 }
6058
6059 skb->ip_summed = CHECKSUM_NONE;
6060}
6061
6062/* Reuse skb if possible, or allocate a new skb and add it to BM pool */
6063static int mvpp2_rx_refill(struct mvpp2_port *port,
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006064 struct mvpp2_bm_pool *bm_pool, int pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006065{
Thomas Petazzoni20396132017-03-07 16:53:00 +01006066 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006067 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006068 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006069
Marcin Wojtas3f518502014-07-10 16:52:13 -03006070 /* No recycle or too many buffers are in use, so allocate a new skb */
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006071 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
6072 GFP_ATOMIC);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006073 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006074 return -ENOMEM;
6075
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006076 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01006077
Marcin Wojtas3f518502014-07-10 16:52:13 -03006078 return 0;
6079}
6080
6081/* Handle tx checksum */
6082static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
6083{
6084 if (skb->ip_summed == CHECKSUM_PARTIAL) {
6085 int ip_hdr_len = 0;
6086 u8 l4_proto;
6087
6088 if (skb->protocol == htons(ETH_P_IP)) {
6089 struct iphdr *ip4h = ip_hdr(skb);
6090
6091 /* Calculate IPv4 checksum and L4 checksum */
6092 ip_hdr_len = ip4h->ihl;
6093 l4_proto = ip4h->protocol;
6094 } else if (skb->protocol == htons(ETH_P_IPV6)) {
6095 struct ipv6hdr *ip6h = ipv6_hdr(skb);
6096
6097 /* Read l4_protocol from one of IPv6 extra headers */
6098 if (skb_network_header_len(skb) > 0)
6099 ip_hdr_len = (skb_network_header_len(skb) >> 2);
6100 l4_proto = ip6h->nexthdr;
6101 } else {
6102 return MVPP2_TXD_L4_CSUM_NOT;
6103 }
6104
6105 return mvpp2_txq_desc_csum(skb_network_offset(skb),
6106 skb->protocol, ip_hdr_len, l4_proto);
6107 }
6108
6109 return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
6110}
6111
Marcin Wojtas3f518502014-07-10 16:52:13 -03006112/* Main rx processing */
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006113static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
6114 int rx_todo, struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006115{
6116 struct net_device *dev = port->dev;
Marcin Wojtasb5015852015-12-03 15:20:51 +01006117 int rx_received;
6118 int rx_done = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006119 u32 rcvd_pkts = 0;
6120 u32 rcvd_bytes = 0;
6121
6122 /* Get number of received packets and clamp the to-do */
6123 rx_received = mvpp2_rxq_received(port, rxq->id);
6124 if (rx_todo > rx_received)
6125 rx_todo = rx_received;
6126
Marcin Wojtasb5015852015-12-03 15:20:51 +01006127 while (rx_done < rx_todo) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006128 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
6129 struct mvpp2_bm_pool *bm_pool;
6130 struct sk_buff *skb;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006131 unsigned int frag_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006132 dma_addr_t dma_addr;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006133 phys_addr_t phys_addr;
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006134 u32 rx_status;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006135 int pool, rx_bytes, err;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006136 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006137
Marcin Wojtasb5015852015-12-03 15:20:51 +01006138 rx_done++;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006139 rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
6140 rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
6141 rx_bytes -= MVPP2_MH_SIZE;
6142 dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
6143 phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
6144 data = (void *)phys_to_virt(phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006145
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006146 pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
6147 MVPP2_RXD_BM_POOL_ID_OFFS;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006148 bm_pool = &port->priv->bm_pools[pool];
Marcin Wojtas3f518502014-07-10 16:52:13 -03006149
6150 /* In case of an error, release the requested buffer pointer
6151 * to the Buffer Manager. This request process is controlled
6152 * by the hardware, and the information about the buffer is
6153 * comprised by the RX descriptor.
6154 */
6155 if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
Markus Elfring8a524882017-04-17 10:52:02 +02006156err_drop_frame:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006157 dev->stats.rx_errors++;
6158 mvpp2_rx_error(port, rx_desc);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006159 /* Return the buffer to the pool */
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006160 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006161 continue;
6162 }
6163
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006164 if (bm_pool->frag_size > PAGE_SIZE)
6165 frag_size = 0;
6166 else
6167 frag_size = bm_pool->frag_size;
6168
6169 skb = build_skb(data, frag_size);
6170 if (!skb) {
6171 netdev_warn(port->dev, "skb build failed\n");
6172 goto err_drop_frame;
6173 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006174
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006175 err = mvpp2_rx_refill(port, bm_pool, pool);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006176 if (err) {
6177 netdev_err(port->dev, "failed to refill BM pools\n");
6178 goto err_drop_frame;
6179 }
6180
Thomas Petazzoni20396132017-03-07 16:53:00 +01006181 dma_unmap_single(dev->dev.parent, dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01006182 bm_pool->buf_size, DMA_FROM_DEVICE);
6183
Marcin Wojtas3f518502014-07-10 16:52:13 -03006184 rcvd_pkts++;
6185 rcvd_bytes += rx_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006186
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006187 skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006188 skb_put(skb, rx_bytes);
6189 skb->protocol = eth_type_trans(skb, dev);
6190 mvpp2_rx_csum(port, rx_status, skb);
6191
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006192 napi_gro_receive(napi, skb);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006193 }
6194
6195 if (rcvd_pkts) {
6196 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
6197
6198 u64_stats_update_begin(&stats->syncp);
6199 stats->rx_packets += rcvd_pkts;
6200 stats->rx_bytes += rcvd_bytes;
6201 u64_stats_update_end(&stats->syncp);
6202 }
6203
6204 /* Update Rx queue management counters */
6205 wmb();
Marcin Wojtasb5015852015-12-03 15:20:51 +01006206 mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006207
6208 return rx_todo;
6209}
6210
6211static inline void
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006212tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006213 struct mvpp2_tx_desc *desc)
6214{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006215 dma_addr_t buf_dma_addr =
6216 mvpp2_txdesc_dma_addr_get(port, desc);
6217 size_t buf_sz =
6218 mvpp2_txdesc_size_get(port, desc);
6219 dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
6220 buf_sz, DMA_TO_DEVICE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006221 mvpp2_txq_desc_put(txq);
6222}
6223
6224/* Handle tx fragmentation processing */
6225static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
6226 struct mvpp2_tx_queue *aggr_txq,
6227 struct mvpp2_tx_queue *txq)
6228{
6229 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6230 struct mvpp2_tx_desc *tx_desc;
6231 int i;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006232 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006233
6234 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6235 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6236 void *addr = page_address(frag->page.p) + frag->page_offset;
6237
6238 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006239 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6240 mvpp2_txdesc_size_set(port, tx_desc, frag->size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006241
Thomas Petazzoni20396132017-03-07 16:53:00 +01006242 buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006243 frag->size,
6244 DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006245 if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006246 mvpp2_txq_desc_put(txq);
Markus Elfring32bae632017-04-17 11:36:34 +02006247 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006248 }
6249
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006250 mvpp2_txdesc_offset_set(port, tx_desc,
6251 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
6252 mvpp2_txdesc_dma_addr_set(port, tx_desc,
6253 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006254
6255 if (i == (skb_shinfo(skb)->nr_frags - 1)) {
6256 /* Last descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006257 mvpp2_txdesc_cmd_set(port, tx_desc,
6258 MVPP2_TXD_L_DESC);
6259 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006260 } else {
6261 /* Descriptor in the middle: Not First, Not Last */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006262 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6263 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006264 }
6265 }
6266
6267 return 0;
Markus Elfring32bae632017-04-17 11:36:34 +02006268cleanup:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006269 /* Release all descriptors that were used to map fragments of
6270 * this packet, as well as the corresponding DMA mappings
6271 */
6272 for (i = i - 1; i >= 0; i--) {
6273 tx_desc = txq->descs + i;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006274 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006275 }
6276
6277 return -ENOMEM;
6278}
6279
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006280static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
6281 struct net_device *dev,
6282 struct mvpp2_tx_queue *txq,
6283 struct mvpp2_tx_queue *aggr_txq,
6284 struct mvpp2_txq_pcpu *txq_pcpu,
6285 int hdr_sz)
6286{
6287 struct mvpp2_port *port = netdev_priv(dev);
6288 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6289 dma_addr_t addr;
6290
6291 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6292 mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);
6293
6294 addr = txq_pcpu->tso_headers_dma +
6295 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6296 mvpp2_txdesc_offset_set(port, tx_desc, addr & MVPP2_TX_DESC_ALIGN);
6297 mvpp2_txdesc_dma_addr_set(port, tx_desc, addr & ~MVPP2_TX_DESC_ALIGN);
6298
6299 mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
6300 MVPP2_TXD_F_DESC |
6301 MVPP2_TXD_PADDING_DISABLE);
6302 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6303}
6304
6305static inline int mvpp2_tso_put_data(struct sk_buff *skb,
6306 struct net_device *dev, struct tso_t *tso,
6307 struct mvpp2_tx_queue *txq,
6308 struct mvpp2_tx_queue *aggr_txq,
6309 struct mvpp2_txq_pcpu *txq_pcpu,
6310 int sz, bool left, bool last)
6311{
6312 struct mvpp2_port *port = netdev_priv(dev);
6313 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6314 dma_addr_t buf_dma_addr;
6315
6316 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6317 mvpp2_txdesc_size_set(port, tx_desc, sz);
6318
6319 buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
6320 DMA_TO_DEVICE);
6321 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
6322 mvpp2_txq_desc_put(txq);
6323 return -ENOMEM;
6324 }
6325
6326 mvpp2_txdesc_offset_set(port, tx_desc,
6327 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
6328 mvpp2_txdesc_dma_addr_set(port, tx_desc,
6329 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
6330
6331 if (!left) {
6332 mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
6333 if (last) {
6334 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
6335 return 0;
6336 }
6337 } else {
6338 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6339 }
6340
6341 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6342 return 0;
6343}
6344
6345static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
6346 struct mvpp2_tx_queue *txq,
6347 struct mvpp2_tx_queue *aggr_txq,
6348 struct mvpp2_txq_pcpu *txq_pcpu)
6349{
6350 struct mvpp2_port *port = netdev_priv(dev);
6351 struct tso_t tso;
6352 int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb);
6353 int i, len, descs = 0;
6354
6355 /* Check number of available descriptors */
6356 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq,
6357 tso_count_descs(skb)) ||
6358 mvpp2_txq_reserved_desc_num_proc(port->priv, txq, txq_pcpu,
6359 tso_count_descs(skb)))
6360 return 0;
6361
6362 tso_start(skb, &tso);
6363 len = skb->len - hdr_sz;
6364 while (len > 0) {
6365 int left = min_t(int, skb_shinfo(skb)->gso_size, len);
6366 char *hdr = txq_pcpu->tso_headers +
6367 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6368
6369 len -= left;
6370 descs++;
6371
6372 tso_build_hdr(skb, hdr, &tso, left, len == 0);
6373 mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);
6374
6375 while (left > 0) {
6376 int sz = min_t(int, tso.size, left);
6377 left -= sz;
6378 descs++;
6379
6380 if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
6381 txq_pcpu, sz, left, len == 0))
6382 goto release;
6383 tso_build_data(skb, &tso, sz);
6384 }
6385 }
6386
6387 return descs;
6388
6389release:
6390 for (i = descs - 1; i >= 0; i--) {
6391 struct mvpp2_tx_desc *tx_desc = txq->descs + i;
6392 tx_desc_unmap_put(port, txq, tx_desc);
6393 }
6394 return 0;
6395}
6396
Marcin Wojtas3f518502014-07-10 16:52:13 -03006397/* Main tx processing */
6398static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
6399{
6400 struct mvpp2_port *port = netdev_priv(dev);
6401 struct mvpp2_tx_queue *txq, *aggr_txq;
6402 struct mvpp2_txq_pcpu *txq_pcpu;
6403 struct mvpp2_tx_desc *tx_desc;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006404 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006405 int frags = 0;
6406 u16 txq_id;
6407 u32 tx_cmd;
6408
6409 txq_id = skb_get_queue_mapping(skb);
6410 txq = port->txqs[txq_id];
6411 txq_pcpu = this_cpu_ptr(txq->pcpu);
6412 aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
6413
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006414 if (skb_is_gso(skb)) {
6415 frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
6416 goto out;
6417 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006418 frags = skb_shinfo(skb)->nr_frags + 1;
6419
6420 /* Check number of available descriptors */
6421 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
6422 mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
6423 txq_pcpu, frags)) {
6424 frags = 0;
6425 goto out;
6426 }
6427
6428 /* Get a descriptor for the first part of the packet */
6429 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006430 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6431 mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006432
Thomas Petazzoni20396132017-03-07 16:53:00 +01006433 buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006434 skb_headlen(skb), DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006435 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006436 mvpp2_txq_desc_put(txq);
6437 frags = 0;
6438 goto out;
6439 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006440
6441 mvpp2_txdesc_offset_set(port, tx_desc,
6442 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
6443 mvpp2_txdesc_dma_addr_set(port, tx_desc,
6444 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006445
6446 tx_cmd = mvpp2_skb_tx_csum(port, skb);
6447
6448 if (frags == 1) {
6449 /* First and Last descriptor */
6450 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006451 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6452 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006453 } else {
6454 /* First but not Last */
6455 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006456 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6457 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006458
6459 /* Continue with other skb fragments */
6460 if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006461 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006462 frags = 0;
6463 goto out;
6464 }
6465 }
6466
Marcin Wojtas3f518502014-07-10 16:52:13 -03006467out:
6468 if (frags > 0) {
6469 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006470 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
6471
6472 txq_pcpu->reserved_num -= frags;
6473 txq_pcpu->count += frags;
6474 aggr_txq->count += frags;
6475
6476 /* Enable transmit */
6477 wmb();
6478 mvpp2_aggr_txq_pend_desc_add(port, frags);
6479
6480 if (txq_pcpu->size - txq_pcpu->count < MAX_SKB_FRAGS + 1)
6481 netif_tx_stop_queue(nq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006482
6483 u64_stats_update_begin(&stats->syncp);
6484 stats->tx_packets++;
6485 stats->tx_bytes += skb->len;
6486 u64_stats_update_end(&stats->syncp);
6487 } else {
6488 dev->stats.tx_dropped++;
6489 dev_kfree_skb_any(skb);
6490 }
6491
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006492 /* Finalize TX processing */
6493 if (txq_pcpu->count >= txq->done_pkts_coal)
6494 mvpp2_txq_done(port, txq, txq_pcpu);
6495
6496 /* Set the timer in case not all frags were processed */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006497 if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
6498 txq_pcpu->count > 0) {
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006499 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
6500
6501 mvpp2_timer_set(port_pcpu);
6502 }
6503
Marcin Wojtas3f518502014-07-10 16:52:13 -03006504 return NETDEV_TX_OK;
6505}
6506
6507static inline void mvpp2_cause_error(struct net_device *dev, int cause)
6508{
6509 if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
6510 netdev_err(dev, "FCS error\n");
6511 if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
6512 netdev_err(dev, "rx fifo overrun error\n");
6513 if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
6514 netdev_err(dev, "tx fifo underrun error\n");
6515}
6516
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006517static int mvpp2_poll(struct napi_struct *napi, int budget)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006518{
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006519 u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006520 int rx_done = 0;
6521 struct mvpp2_port *port = netdev_priv(napi->dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006522 struct mvpp2_queue_vector *qv;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006523 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006524
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006525 qv = container_of(napi, struct mvpp2_queue_vector, napi);
6526
Marcin Wojtas3f518502014-07-10 16:52:13 -03006527 /* Rx/Tx cause register
6528 *
6529 * Bits 0-15: each bit indicates received packets on the Rx queue
6530 * (bit 0 is for Rx queue 0).
6531 *
6532 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
6533 * (bit 16 is for Tx queue 0).
6534 *
6535 * Each CPU has its own Rx/Tx cause register
6536 */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006537 cause_rx_tx = mvpp2_percpu_read(port->priv, qv->sw_thread_id,
Thomas Petazzonia7868412017-03-07 16:53:13 +01006538 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006539
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006540 cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006541 if (cause_misc) {
6542 mvpp2_cause_error(port->dev, cause_misc);
6543
6544 /* Clear the cause register */
6545 mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01006546 mvpp2_percpu_write(port->priv, cpu,
6547 MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
6548 cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006549 }
6550
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006551 cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
6552 if (cause_tx) {
6553 cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
6554 mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
6555 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006556
6557 /* Process RX packets */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006558 cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
6559 cause_rx <<= qv->first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006560 cause_rx |= qv->pending_cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006561 while (cause_rx && budget > 0) {
6562 int count;
6563 struct mvpp2_rx_queue *rxq;
6564
6565 rxq = mvpp2_get_rx_queue(port, cause_rx);
6566 if (!rxq)
6567 break;
6568
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006569 count = mvpp2_rx(port, napi, budget, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006570 rx_done += count;
6571 budget -= count;
6572 if (budget > 0) {
6573 /* Clear the bit associated to this Rx queue
6574 * so that next iteration will continue from
6575 * the next Rx queue.
6576 */
6577 cause_rx &= ~(1 << rxq->logic_rxq);
6578 }
6579 }
6580
6581 if (budget > 0) {
6582 cause_rx = 0;
Eric Dumazet6ad20162017-01-30 08:22:01 -08006583 napi_complete_done(napi, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006584
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006585 mvpp2_qvec_interrupt_enable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006586 }
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006587 qv->pending_cause_rx = cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006588 return rx_done;
6589}
6590
6591/* Set hw internals when starting port */
6592static void mvpp2_start_dev(struct mvpp2_port *port)
6593{
Philippe Reynes8e072692016-06-28 00:08:11 +02006594 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006595 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02006596
Stefan Chulski76eb1b12017-08-22 19:08:26 +02006597 if (port->gop_id == 0 &&
6598 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
6599 port->phy_interface == PHY_INTERFACE_MODE_10GKR))
6600 mvpp2_xlg_max_rx_size_set(port);
6601 else
6602 mvpp2_gmac_max_rx_size_set(port);
6603
Marcin Wojtas3f518502014-07-10 16:52:13 -03006604 mvpp2_txp_max_tx_size_set(port);
6605
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006606 for (i = 0; i < port->nqvecs; i++)
6607 napi_enable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006608
6609 /* Enable interrupts on all CPUs */
6610 mvpp2_interrupts_enable(port);
6611
Antoine Tenart542897d2017-08-30 10:29:15 +02006612 if (port->priv->hw_version == MVPP22) {
6613 mvpp22_comphy_init(port);
Antoine Ténartf84bf382017-08-22 19:08:27 +02006614 mvpp22_gop_init(port);
Antoine Tenart542897d2017-08-30 10:29:15 +02006615 }
Antoine Ténartf84bf382017-08-22 19:08:27 +02006616
Antoine Ténart2055d622017-08-22 19:08:23 +02006617 mvpp2_port_mii_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006618 mvpp2_port_enable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02006619 if (ndev->phydev)
6620 phy_start(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006621 netif_tx_start_all_queues(port->dev);
6622}
6623
6624/* Set hw internals when stopping port */
6625static void mvpp2_stop_dev(struct mvpp2_port *port)
6626{
Philippe Reynes8e072692016-06-28 00:08:11 +02006627 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006628 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02006629
Marcin Wojtas3f518502014-07-10 16:52:13 -03006630 /* Stop new packets from arriving to RXQs */
6631 mvpp2_ingress_disable(port);
6632
6633 mdelay(10);
6634
6635 /* Disable interrupts on all CPUs */
6636 mvpp2_interrupts_disable(port);
6637
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006638 for (i = 0; i < port->nqvecs; i++)
6639 napi_disable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006640
6641 netif_carrier_off(port->dev);
6642 netif_tx_stop_all_queues(port->dev);
6643
6644 mvpp2_egress_disable(port);
6645 mvpp2_port_disable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02006646 if (ndev->phydev)
6647 phy_stop(ndev->phydev);
Antoine Tenart542897d2017-08-30 10:29:15 +02006648 phy_power_off(port->comphy);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006649}
6650
Marcin Wojtas3f518502014-07-10 16:52:13 -03006651static int mvpp2_check_ringparam_valid(struct net_device *dev,
6652 struct ethtool_ringparam *ring)
6653{
6654 u16 new_rx_pending = ring->rx_pending;
6655 u16 new_tx_pending = ring->tx_pending;
6656
6657 if (ring->rx_pending == 0 || ring->tx_pending == 0)
6658 return -EINVAL;
6659
6660 if (ring->rx_pending > MVPP2_MAX_RXD)
6661 new_rx_pending = MVPP2_MAX_RXD;
6662 else if (!IS_ALIGNED(ring->rx_pending, 16))
6663 new_rx_pending = ALIGN(ring->rx_pending, 16);
6664
6665 if (ring->tx_pending > MVPP2_MAX_TXD)
6666 new_tx_pending = MVPP2_MAX_TXD;
6667 else if (!IS_ALIGNED(ring->tx_pending, 32))
6668 new_tx_pending = ALIGN(ring->tx_pending, 32);
6669
6670 if (ring->rx_pending != new_rx_pending) {
6671 netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
6672 ring->rx_pending, new_rx_pending);
6673 ring->rx_pending = new_rx_pending;
6674 }
6675
6676 if (ring->tx_pending != new_tx_pending) {
6677 netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
6678 ring->tx_pending, new_tx_pending);
6679 ring->tx_pending = new_tx_pending;
6680 }
6681
6682 return 0;
6683}
6684
Thomas Petazzoni26975822017-03-07 16:53:14 +01006685static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006686{
6687 u32 mac_addr_l, mac_addr_m, mac_addr_h;
6688
6689 mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
6690 mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
6691 mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
6692 addr[0] = (mac_addr_h >> 24) & 0xFF;
6693 addr[1] = (mac_addr_h >> 16) & 0xFF;
6694 addr[2] = (mac_addr_h >> 8) & 0xFF;
6695 addr[3] = mac_addr_h & 0xFF;
6696 addr[4] = mac_addr_m & 0xFF;
6697 addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
6698}
6699
6700static int mvpp2_phy_connect(struct mvpp2_port *port)
6701{
6702 struct phy_device *phy_dev;
6703
Antoine Tenart5997c862017-09-01 11:04:53 +02006704 /* No PHY is attached */
6705 if (!port->phy_node)
6706 return 0;
6707
Marcin Wojtas3f518502014-07-10 16:52:13 -03006708 phy_dev = of_phy_connect(port->dev, port->phy_node, mvpp2_link_event, 0,
6709 port->phy_interface);
6710 if (!phy_dev) {
6711 netdev_err(port->dev, "cannot connect to phy\n");
6712 return -ENODEV;
6713 }
6714 phy_dev->supported &= PHY_GBIT_FEATURES;
6715 phy_dev->advertising = phy_dev->supported;
6716
Marcin Wojtas3f518502014-07-10 16:52:13 -03006717 port->link = 0;
6718 port->duplex = 0;
6719 port->speed = 0;
6720
6721 return 0;
6722}
6723
6724static void mvpp2_phy_disconnect(struct mvpp2_port *port)
6725{
Philippe Reynes8e072692016-06-28 00:08:11 +02006726 struct net_device *ndev = port->dev;
6727
Antoine Tenart5997c862017-09-01 11:04:53 +02006728 if (!ndev->phydev)
6729 return;
6730
Philippe Reynes8e072692016-06-28 00:08:11 +02006731 phy_disconnect(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006732}
6733
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006734static int mvpp2_irqs_init(struct mvpp2_port *port)
6735{
6736 int err, i;
6737
6738 for (i = 0; i < port->nqvecs; i++) {
6739 struct mvpp2_queue_vector *qv = port->qvecs + i;
6740
6741 err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
6742 if (err)
6743 goto err;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006744
6745 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
6746 irq_set_affinity_hint(qv->irq,
6747 cpumask_of(qv->sw_thread_id));
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006748 }
6749
6750 return 0;
6751err:
6752 for (i = 0; i < port->nqvecs; i++) {
6753 struct mvpp2_queue_vector *qv = port->qvecs + i;
6754
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006755 irq_set_affinity_hint(qv->irq, NULL);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006756 free_irq(qv->irq, qv);
6757 }
6758
6759 return err;
6760}
6761
6762static void mvpp2_irqs_deinit(struct mvpp2_port *port)
6763{
6764 int i;
6765
6766 for (i = 0; i < port->nqvecs; i++) {
6767 struct mvpp2_queue_vector *qv = port->qvecs + i;
6768
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006769 irq_set_affinity_hint(qv->irq, NULL);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006770 free_irq(qv->irq, qv);
6771 }
6772}
6773
Marcin Wojtas3f518502014-07-10 16:52:13 -03006774static int mvpp2_open(struct net_device *dev)
6775{
6776 struct mvpp2_port *port = netdev_priv(dev);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006777 struct mvpp2 *priv = port->priv;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006778 unsigned char mac_bcast[ETH_ALEN] = {
6779 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
6780 int err;
6781
6782 err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true);
6783 if (err) {
6784 netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
6785 return err;
6786 }
6787 err = mvpp2_prs_mac_da_accept(port->priv, port->id,
6788 dev->dev_addr, true);
6789 if (err) {
6790 netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n");
6791 return err;
6792 }
6793 err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
6794 if (err) {
6795 netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
6796 return err;
6797 }
6798 err = mvpp2_prs_def_flow(port);
6799 if (err) {
6800 netdev_err(dev, "mvpp2_prs_def_flow failed\n");
6801 return err;
6802 }
6803
6804 /* Allocate the Rx/Tx queues */
6805 err = mvpp2_setup_rxqs(port);
6806 if (err) {
6807 netdev_err(port->dev, "cannot allocate Rx queues\n");
6808 return err;
6809 }
6810
6811 err = mvpp2_setup_txqs(port);
6812 if (err) {
6813 netdev_err(port->dev, "cannot allocate Tx queues\n");
6814 goto err_cleanup_rxqs;
6815 }
6816
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006817 err = mvpp2_irqs_init(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006818 if (err) {
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006819 netdev_err(port->dev, "cannot init IRQs\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006820 goto err_cleanup_txqs;
6821 }
6822
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006823 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq) {
6824 err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
6825 dev->name, port);
6826 if (err) {
6827 netdev_err(port->dev, "cannot request link IRQ %d\n",
6828 port->link_irq);
6829 goto err_free_irq;
6830 }
6831
6832 mvpp22_gop_setup_irq(port);
6833 }
6834
Marcin Wojtas3f518502014-07-10 16:52:13 -03006835 /* In default link is down */
6836 netif_carrier_off(port->dev);
6837
6838 err = mvpp2_phy_connect(port);
6839 if (err < 0)
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006840 goto err_free_link_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006841
6842 /* Unmask interrupts on all CPUs */
6843 on_each_cpu(mvpp2_interrupts_unmask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006844 mvpp2_shared_interrupt_mask_unmask(port, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006845
6846 mvpp2_start_dev(port);
6847
6848 return 0;
6849
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006850err_free_link_irq:
6851 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
6852 free_irq(port->link_irq, port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006853err_free_irq:
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006854 mvpp2_irqs_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006855err_cleanup_txqs:
6856 mvpp2_cleanup_txqs(port);
6857err_cleanup_rxqs:
6858 mvpp2_cleanup_rxqs(port);
6859 return err;
6860}
6861
6862static int mvpp2_stop(struct net_device *dev)
6863{
6864 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006865 struct mvpp2_port_pcpu *port_pcpu;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006866 struct mvpp2 *priv = port->priv;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006867 int cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006868
6869 mvpp2_stop_dev(port);
6870 mvpp2_phy_disconnect(port);
6871
6872 /* Mask interrupts on all CPUs */
6873 on_each_cpu(mvpp2_interrupts_mask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006874 mvpp2_shared_interrupt_mask_unmask(port, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006875
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006876 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
6877 free_irq(port->link_irq, port);
6878
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006879 mvpp2_irqs_deinit(port);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006880 if (!port->has_tx_irqs) {
6881 for_each_present_cpu(cpu) {
6882 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006883
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006884 hrtimer_cancel(&port_pcpu->tx_done_timer);
6885 port_pcpu->timer_scheduled = false;
6886 tasklet_kill(&port_pcpu->tx_done_tasklet);
6887 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006888 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006889 mvpp2_cleanup_rxqs(port);
6890 mvpp2_cleanup_txqs(port);
6891
6892 return 0;
6893}
6894
6895static void mvpp2_set_rx_mode(struct net_device *dev)
6896{
6897 struct mvpp2_port *port = netdev_priv(dev);
6898 struct mvpp2 *priv = port->priv;
6899 struct netdev_hw_addr *ha;
6900 int id = port->id;
6901 bool allmulti = dev->flags & IFF_ALLMULTI;
6902
6903 mvpp2_prs_mac_promisc_set(priv, id, dev->flags & IFF_PROMISC);
6904 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_ALL, allmulti);
6905 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_IP6, allmulti);
6906
6907 /* Remove all port->id's mcast enries */
6908 mvpp2_prs_mcast_del_all(priv, id);
6909
6910 if (allmulti && !netdev_mc_empty(dev)) {
6911 netdev_for_each_mc_addr(ha, dev)
6912 mvpp2_prs_mac_da_accept(priv, id, ha->addr, true);
6913 }
6914}
6915
6916static int mvpp2_set_mac_address(struct net_device *dev, void *p)
6917{
6918 struct mvpp2_port *port = netdev_priv(dev);
6919 const struct sockaddr *addr = p;
6920 int err;
6921
6922 if (!is_valid_ether_addr(addr->sa_data)) {
6923 err = -EADDRNOTAVAIL;
Markus Elfringc1175542017-04-17 11:10:47 +02006924 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006925 }
6926
6927 if (!netif_running(dev)) {
6928 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6929 if (!err)
6930 return 0;
6931 /* Reconfigure parser to accept the original MAC address */
6932 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
6933 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006934 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006935 }
6936
6937 mvpp2_stop_dev(port);
6938
6939 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6940 if (!err)
6941 goto out_start;
6942
6943 /* Reconfigure parser accept the original MAC address */
6944 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
6945 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006946 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006947out_start:
6948 mvpp2_start_dev(port);
6949 mvpp2_egress_enable(port);
6950 mvpp2_ingress_enable(port);
6951 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02006952log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02006953 netdev_err(dev, "failed to change MAC address\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006954 return err;
6955}
6956
6957static int mvpp2_change_mtu(struct net_device *dev, int mtu)
6958{
6959 struct mvpp2_port *port = netdev_priv(dev);
6960 int err;
6961
Jarod Wilson57779872016-10-17 15:54:06 -04006962 if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
6963 netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
6964 ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
6965 mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006966 }
6967
6968 if (!netif_running(dev)) {
6969 err = mvpp2_bm_update_mtu(dev, mtu);
6970 if (!err) {
6971 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
6972 return 0;
6973 }
6974
6975 /* Reconfigure BM to the original MTU */
6976 err = mvpp2_bm_update_mtu(dev, dev->mtu);
6977 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006978 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006979 }
6980
6981 mvpp2_stop_dev(port);
6982
6983 err = mvpp2_bm_update_mtu(dev, mtu);
6984 if (!err) {
6985 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
6986 goto out_start;
6987 }
6988
6989 /* Reconfigure BM to the original MTU */
6990 err = mvpp2_bm_update_mtu(dev, dev->mtu);
6991 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006992 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006993
6994out_start:
6995 mvpp2_start_dev(port);
6996 mvpp2_egress_enable(port);
6997 mvpp2_ingress_enable(port);
6998
6999 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02007000log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02007001 netdev_err(dev, "failed to change MTU\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007002 return err;
7003}
7004
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007005static void
Marcin Wojtas3f518502014-07-10 16:52:13 -03007006mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
7007{
7008 struct mvpp2_port *port = netdev_priv(dev);
7009 unsigned int start;
7010 int cpu;
7011
7012 for_each_possible_cpu(cpu) {
7013 struct mvpp2_pcpu_stats *cpu_stats;
7014 u64 rx_packets;
7015 u64 rx_bytes;
7016 u64 tx_packets;
7017 u64 tx_bytes;
7018
7019 cpu_stats = per_cpu_ptr(port->stats, cpu);
7020 do {
7021 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
7022 rx_packets = cpu_stats->rx_packets;
7023 rx_bytes = cpu_stats->rx_bytes;
7024 tx_packets = cpu_stats->tx_packets;
7025 tx_bytes = cpu_stats->tx_bytes;
7026 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
7027
7028 stats->rx_packets += rx_packets;
7029 stats->rx_bytes += rx_bytes;
7030 stats->tx_packets += tx_packets;
7031 stats->tx_bytes += tx_bytes;
7032 }
7033
7034 stats->rx_errors = dev->stats.rx_errors;
7035 stats->rx_dropped = dev->stats.rx_dropped;
7036 stats->tx_dropped = dev->stats.tx_dropped;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007037}
7038
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007039static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7040{
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007041 int ret;
7042
Philippe Reynes8e072692016-06-28 00:08:11 +02007043 if (!dev->phydev)
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007044 return -ENOTSUPP;
7045
Philippe Reynes8e072692016-06-28 00:08:11 +02007046 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007047 if (!ret)
7048 mvpp2_link_event(dev);
7049
7050 return ret;
7051}
7052
Marcin Wojtas3f518502014-07-10 16:52:13 -03007053/* Ethtool methods */
7054
Marcin Wojtas3f518502014-07-10 16:52:13 -03007055/* Set interrupt coalescing for ethtools */
7056static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
7057 struct ethtool_coalesce *c)
7058{
7059 struct mvpp2_port *port = netdev_priv(dev);
7060 int queue;
7061
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007062 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007063 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7064
7065 rxq->time_coal = c->rx_coalesce_usecs;
7066 rxq->pkts_coal = c->rx_max_coalesced_frames;
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01007067 mvpp2_rx_pkts_coal_set(port, rxq);
7068 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007069 }
7070
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007071 if (port->has_tx_irqs) {
7072 port->tx_time_coal = c->tx_coalesce_usecs;
7073 mvpp2_tx_time_coal_set(port);
7074 }
7075
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007076 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007077 struct mvpp2_tx_queue *txq = port->txqs[queue];
7078
7079 txq->done_pkts_coal = c->tx_max_coalesced_frames;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007080
7081 if (port->has_tx_irqs)
7082 mvpp2_tx_pkts_coal_set(port, txq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007083 }
7084
Marcin Wojtas3f518502014-07-10 16:52:13 -03007085 return 0;
7086}
7087
7088/* get coalescing for ethtools */
7089static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
7090 struct ethtool_coalesce *c)
7091{
7092 struct mvpp2_port *port = netdev_priv(dev);
7093
7094 c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
7095 c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
7096 c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
7097 return 0;
7098}
7099
7100static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
7101 struct ethtool_drvinfo *drvinfo)
7102{
7103 strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
7104 sizeof(drvinfo->driver));
7105 strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
7106 sizeof(drvinfo->version));
7107 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
7108 sizeof(drvinfo->bus_info));
7109}
7110
7111static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
7112 struct ethtool_ringparam *ring)
7113{
7114 struct mvpp2_port *port = netdev_priv(dev);
7115
7116 ring->rx_max_pending = MVPP2_MAX_RXD;
7117 ring->tx_max_pending = MVPP2_MAX_TXD;
7118 ring->rx_pending = port->rx_ring_size;
7119 ring->tx_pending = port->tx_ring_size;
7120}
7121
7122static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
7123 struct ethtool_ringparam *ring)
7124{
7125 struct mvpp2_port *port = netdev_priv(dev);
7126 u16 prev_rx_ring_size = port->rx_ring_size;
7127 u16 prev_tx_ring_size = port->tx_ring_size;
7128 int err;
7129
7130 err = mvpp2_check_ringparam_valid(dev, ring);
7131 if (err)
7132 return err;
7133
7134 if (!netif_running(dev)) {
7135 port->rx_ring_size = ring->rx_pending;
7136 port->tx_ring_size = ring->tx_pending;
7137 return 0;
7138 }
7139
7140 /* The interface is running, so we have to force a
7141 * reallocation of the queues
7142 */
7143 mvpp2_stop_dev(port);
7144 mvpp2_cleanup_rxqs(port);
7145 mvpp2_cleanup_txqs(port);
7146
7147 port->rx_ring_size = ring->rx_pending;
7148 port->tx_ring_size = ring->tx_pending;
7149
7150 err = mvpp2_setup_rxqs(port);
7151 if (err) {
7152 /* Reallocate Rx queues with the original ring size */
7153 port->rx_ring_size = prev_rx_ring_size;
7154 ring->rx_pending = prev_rx_ring_size;
7155 err = mvpp2_setup_rxqs(port);
7156 if (err)
7157 goto err_out;
7158 }
7159 err = mvpp2_setup_txqs(port);
7160 if (err) {
7161 /* Reallocate Tx queues with the original ring size */
7162 port->tx_ring_size = prev_tx_ring_size;
7163 ring->tx_pending = prev_tx_ring_size;
7164 err = mvpp2_setup_txqs(port);
7165 if (err)
7166 goto err_clean_rxqs;
7167 }
7168
7169 mvpp2_start_dev(port);
7170 mvpp2_egress_enable(port);
7171 mvpp2_ingress_enable(port);
7172
7173 return 0;
7174
7175err_clean_rxqs:
7176 mvpp2_cleanup_rxqs(port);
7177err_out:
Markus Elfringdfd42402017-04-17 11:20:41 +02007178 netdev_err(dev, "failed to change ring parameters");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007179 return err;
7180}
7181
7182/* Device ops */
7183
7184static const struct net_device_ops mvpp2_netdev_ops = {
7185 .ndo_open = mvpp2_open,
7186 .ndo_stop = mvpp2_stop,
7187 .ndo_start_xmit = mvpp2_tx,
7188 .ndo_set_rx_mode = mvpp2_set_rx_mode,
7189 .ndo_set_mac_address = mvpp2_set_mac_address,
7190 .ndo_change_mtu = mvpp2_change_mtu,
7191 .ndo_get_stats64 = mvpp2_get_stats64,
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007192 .ndo_do_ioctl = mvpp2_ioctl,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007193};
7194
7195static const struct ethtool_ops mvpp2_eth_tool_ops = {
Florian Fainelli00606c42016-11-15 11:19:48 -08007196 .nway_reset = phy_ethtool_nway_reset,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007197 .get_link = ethtool_op_get_link,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007198 .set_coalesce = mvpp2_ethtool_set_coalesce,
7199 .get_coalesce = mvpp2_ethtool_get_coalesce,
7200 .get_drvinfo = mvpp2_ethtool_get_drvinfo,
7201 .get_ringparam = mvpp2_ethtool_get_ringparam,
7202 .set_ringparam = mvpp2_ethtool_set_ringparam,
Philippe Reynesfb773e92016-06-28 00:08:12 +02007203 .get_link_ksettings = phy_ethtool_get_link_ksettings,
7204 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007205};
7206
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007207/* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
7208 * had a single IRQ defined per-port.
7209 */
7210static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
7211 struct device_node *port_node)
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007212{
7213 struct mvpp2_queue_vector *v = &port->qvecs[0];
7214
7215 v->first_rxq = 0;
7216 v->nrxqs = port->nrxqs;
7217 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7218 v->sw_thread_id = 0;
7219 v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
7220 v->port = port;
7221 v->irq = irq_of_parse_and_map(port_node, 0);
7222 if (v->irq <= 0)
7223 return -EINVAL;
7224 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7225 NAPI_POLL_WEIGHT);
7226
7227 port->nqvecs = 1;
7228
7229 return 0;
7230}
7231
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007232static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
7233 struct device_node *port_node)
7234{
7235 struct mvpp2_queue_vector *v;
7236 int i, ret;
7237
7238 port->nqvecs = num_possible_cpus();
7239 if (queue_mode == MVPP2_QDIST_SINGLE_MODE)
7240 port->nqvecs += 1;
7241
7242 for (i = 0; i < port->nqvecs; i++) {
7243 char irqname[16];
7244
7245 v = port->qvecs + i;
7246
7247 v->port = port;
7248 v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
7249 v->sw_thread_id = i;
7250 v->sw_thread_mask = BIT(i);
7251
7252 snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
7253
7254 if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
7255 v->first_rxq = i * MVPP2_DEFAULT_RXQ;
7256 v->nrxqs = MVPP2_DEFAULT_RXQ;
7257 } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
7258 i == (port->nqvecs - 1)) {
7259 v->first_rxq = 0;
7260 v->nrxqs = port->nrxqs;
7261 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7262 strncpy(irqname, "rx-shared", sizeof(irqname));
7263 }
7264
7265 v->irq = of_irq_get_byname(port_node, irqname);
7266 if (v->irq <= 0) {
7267 ret = -EINVAL;
7268 goto err;
7269 }
7270
7271 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7272 NAPI_POLL_WEIGHT);
7273 }
7274
7275 return 0;
7276
7277err:
7278 for (i = 0; i < port->nqvecs; i++)
7279 irq_dispose_mapping(port->qvecs[i].irq);
7280 return ret;
7281}
7282
7283static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
7284 struct device_node *port_node)
7285{
7286 if (port->has_tx_irqs)
7287 return mvpp2_multi_queue_vectors_init(port, port_node);
7288 else
7289 return mvpp2_simple_queue_vectors_init(port, port_node);
7290}
7291
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007292static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
7293{
7294 int i;
7295
7296 for (i = 0; i < port->nqvecs; i++)
7297 irq_dispose_mapping(port->qvecs[i].irq);
7298}
7299
7300/* Configure Rx queue group interrupt for this port */
7301static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
7302{
7303 struct mvpp2 *priv = port->priv;
7304 u32 val;
7305 int i;
7306
7307 if (priv->hw_version == MVPP21) {
7308 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
7309 port->nrxqs);
7310 return;
7311 }
7312
7313 /* Handle the more complicated PPv2.2 case */
7314 for (i = 0; i < port->nqvecs; i++) {
7315 struct mvpp2_queue_vector *qv = port->qvecs + i;
7316
7317 if (!qv->nrxqs)
7318 continue;
7319
7320 val = qv->sw_thread_id;
7321 val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
7322 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
7323
7324 val = qv->first_rxq;
7325 val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
7326 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
7327 }
7328}
7329
Marcin Wojtas3f518502014-07-10 16:52:13 -03007330/* Initialize port HW */
7331static int mvpp2_port_init(struct mvpp2_port *port)
7332{
7333 struct device *dev = port->dev->dev.parent;
7334 struct mvpp2 *priv = port->priv;
7335 struct mvpp2_txq_pcpu *txq_pcpu;
7336 int queue, cpu, err;
7337
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007338 /* Checks for hardware constraints */
7339 if (port->first_rxq + port->nrxqs >
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007340 MVPP2_MAX_PORTS * priv->max_port_rxqs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007341 return -EINVAL;
7342
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007343 if (port->nrxqs % 4 || (port->nrxqs > priv->max_port_rxqs) ||
7344 (port->ntxqs > MVPP2_MAX_TXQ))
7345 return -EINVAL;
7346
Marcin Wojtas3f518502014-07-10 16:52:13 -03007347 /* Disable port */
7348 mvpp2_egress_disable(port);
7349 mvpp2_port_disable(port);
7350
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007351 port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;
7352
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007353 port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007354 GFP_KERNEL);
7355 if (!port->txqs)
7356 return -ENOMEM;
7357
7358 /* Associate physical Tx queues to this port and initialize.
7359 * The mapping is predefined.
7360 */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007361 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007362 int queue_phy_id = mvpp2_txq_phys(port->id, queue);
7363 struct mvpp2_tx_queue *txq;
7364
7365 txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
Christophe Jaillet177c8d12017-02-19 10:19:57 +01007366 if (!txq) {
7367 err = -ENOMEM;
7368 goto err_free_percpu;
7369 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007370
7371 txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
7372 if (!txq->pcpu) {
7373 err = -ENOMEM;
7374 goto err_free_percpu;
7375 }
7376
7377 txq->id = queue_phy_id;
7378 txq->log_id = queue;
7379 txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
7380 for_each_present_cpu(cpu) {
7381 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
7382 txq_pcpu->cpu = cpu;
7383 }
7384
7385 port->txqs[queue] = txq;
7386 }
7387
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007388 port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007389 GFP_KERNEL);
7390 if (!port->rxqs) {
7391 err = -ENOMEM;
7392 goto err_free_percpu;
7393 }
7394
7395 /* Allocate and initialize Rx queue for this port */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007396 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007397 struct mvpp2_rx_queue *rxq;
7398
7399 /* Map physical Rx queue to port's logical Rx queue */
7400 rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08007401 if (!rxq) {
7402 err = -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007403 goto err_free_percpu;
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08007404 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007405 /* Map this Rx queue to a physical queue */
7406 rxq->id = port->first_rxq + queue;
7407 rxq->port = port->id;
7408 rxq->logic_rxq = queue;
7409
7410 port->rxqs[queue] = rxq;
7411 }
7412
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007413 mvpp2_rx_irqs_setup(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007414
7415 /* Create Rx descriptor rings */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007416 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007417 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7418
7419 rxq->size = port->rx_ring_size;
7420 rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
7421 rxq->time_coal = MVPP2_RX_COAL_USEC;
7422 }
7423
7424 mvpp2_ingress_disable(port);
7425
7426 /* Port default configuration */
7427 mvpp2_defaults_set(port);
7428
7429 /* Port's classifier configuration */
7430 mvpp2_cls_oversize_rxq_set(port);
7431 mvpp2_cls_port_config(port);
7432
7433 /* Provide an initial Rx packet size */
7434 port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
7435
7436 /* Initialize pools for swf */
7437 err = mvpp2_swf_bm_pool_init(port);
7438 if (err)
7439 goto err_free_percpu;
7440
7441 return 0;
7442
7443err_free_percpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007444 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007445 if (!port->txqs[queue])
7446 continue;
7447 free_percpu(port->txqs[queue]->pcpu);
7448 }
7449 return err;
7450}
7451
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007452/* Checks if the port DT description has the TX interrupts
7453 * described. On PPv2.1, there are no such interrupts. On PPv2.2,
7454 * there are available, but we need to keep support for old DTs.
7455 */
7456static bool mvpp2_port_has_tx_irqs(struct mvpp2 *priv,
7457 struct device_node *port_node)
7458{
7459 char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1",
7460 "tx-cpu2", "tx-cpu3" };
7461 int ret, i;
7462
7463 if (priv->hw_version == MVPP21)
7464 return false;
7465
7466 for (i = 0; i < 5; i++) {
7467 ret = of_property_match_string(port_node, "interrupt-names",
7468 irqs[i]);
7469 if (ret < 0)
7470 return false;
7471 }
7472
7473 return true;
7474}
7475
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007476static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv,
7477 struct device_node *port_node,
7478 char **mac_from)
7479{
7480 struct mvpp2_port *port = netdev_priv(dev);
7481 char hw_mac_addr[ETH_ALEN] = {0};
7482 const char *dt_mac_addr;
7483
7484 dt_mac_addr = of_get_mac_address(port_node);
7485 if (dt_mac_addr && is_valid_ether_addr(dt_mac_addr)) {
7486 *mac_from = "device tree";
7487 ether_addr_copy(dev->dev_addr, dt_mac_addr);
Antoine Tenart688cbaf2017-09-02 11:06:49 +02007488 return;
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007489 }
Antoine Tenart688cbaf2017-09-02 11:06:49 +02007490
7491 if (priv->hw_version == MVPP21) {
7492 mvpp21_get_mac_address(port, hw_mac_addr);
7493 if (is_valid_ether_addr(hw_mac_addr)) {
7494 *mac_from = "hardware";
7495 ether_addr_copy(dev->dev_addr, hw_mac_addr);
7496 return;
7497 }
7498 }
7499
7500 *mac_from = "random";
7501 eth_hw_addr_random(dev);
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007502}
7503
Marcin Wojtas3f518502014-07-10 16:52:13 -03007504/* Ports initialization */
7505static int mvpp2_port_probe(struct platform_device *pdev,
7506 struct device_node *port_node,
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007507 struct mvpp2 *priv)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007508{
7509 struct device_node *phy_node;
Antoine Tenart542897d2017-08-30 10:29:15 +02007510 struct phy *comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007511 struct mvpp2_port *port;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007512 struct mvpp2_port_pcpu *port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007513 struct net_device *dev;
7514 struct resource *res;
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007515 char *mac_from = "";
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007516 unsigned int ntxqs, nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007517 bool has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007518 u32 id;
7519 int features;
7520 int phy_mode;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007521 int err, i, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007522
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007523 has_tx_irqs = mvpp2_port_has_tx_irqs(priv, port_node);
7524
7525 if (!has_tx_irqs)
7526 queue_mode = MVPP2_QDIST_SINGLE_MODE;
7527
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007528 ntxqs = MVPP2_MAX_TXQ;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007529 if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE)
7530 nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus();
7531 else
7532 nrxqs = MVPP2_DEFAULT_RXQ;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007533
7534 dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007535 if (!dev)
7536 return -ENOMEM;
7537
7538 phy_node = of_parse_phandle(port_node, "phy", 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007539 phy_mode = of_get_phy_mode(port_node);
7540 if (phy_mode < 0) {
7541 dev_err(&pdev->dev, "incorrect phy mode\n");
7542 err = phy_mode;
7543 goto err_free_netdev;
7544 }
7545
Antoine Tenart542897d2017-08-30 10:29:15 +02007546 comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
7547 if (IS_ERR(comphy)) {
7548 if (PTR_ERR(comphy) == -EPROBE_DEFER) {
7549 err = -EPROBE_DEFER;
7550 goto err_free_netdev;
7551 }
7552 comphy = NULL;
7553 }
7554
Marcin Wojtas3f518502014-07-10 16:52:13 -03007555 if (of_property_read_u32(port_node, "port-id", &id)) {
7556 err = -EINVAL;
7557 dev_err(&pdev->dev, "missing port-id value\n");
7558 goto err_free_netdev;
7559 }
7560
7561 dev->tx_queue_len = MVPP2_MAX_TXD;
7562 dev->watchdog_timeo = 5 * HZ;
7563 dev->netdev_ops = &mvpp2_netdev_ops;
7564 dev->ethtool_ops = &mvpp2_eth_tool_ops;
7565
7566 port = netdev_priv(dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007567 port->dev = dev;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007568 port->ntxqs = ntxqs;
7569 port->nrxqs = nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007570 port->priv = priv;
7571 port->has_tx_irqs = has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007572
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007573 err = mvpp2_queue_vectors_init(port, port_node);
7574 if (err)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007575 goto err_free_netdev;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007576
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007577 port->link_irq = of_irq_get_byname(port_node, "link");
7578 if (port->link_irq == -EPROBE_DEFER) {
7579 err = -EPROBE_DEFER;
7580 goto err_deinit_qvecs;
7581 }
7582 if (port->link_irq <= 0)
7583 /* the link irq is optional */
7584 port->link_irq = 0;
7585
Marcin Wojtas3f518502014-07-10 16:52:13 -03007586 if (of_property_read_bool(port_node, "marvell,loopback"))
7587 port->flags |= MVPP2_F_LOOPBACK;
7588
Marcin Wojtas3f518502014-07-10 16:52:13 -03007589 port->id = id;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007590 if (priv->hw_version == MVPP21)
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007591 port->first_rxq = port->id * port->nrxqs;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007592 else
7593 port->first_rxq = port->id * priv->max_port_rxqs;
7594
Marcin Wojtas3f518502014-07-10 16:52:13 -03007595 port->phy_node = phy_node;
7596 port->phy_interface = phy_mode;
Antoine Tenart542897d2017-08-30 10:29:15 +02007597 port->comphy = comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007598
Thomas Petazzonia7868412017-03-07 16:53:13 +01007599 if (priv->hw_version == MVPP21) {
7600 res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
7601 port->base = devm_ioremap_resource(&pdev->dev, res);
7602 if (IS_ERR(port->base)) {
7603 err = PTR_ERR(port->base);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007604 goto err_free_irq;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007605 }
7606 } else {
7607 if (of_property_read_u32(port_node, "gop-port-id",
7608 &port->gop_id)) {
7609 err = -EINVAL;
7610 dev_err(&pdev->dev, "missing gop-port-id value\n");
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007611 goto err_deinit_qvecs;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007612 }
7613
7614 port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007615 }
7616
7617 /* Alloc per-cpu stats */
7618 port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
7619 if (!port->stats) {
7620 err = -ENOMEM;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007621 goto err_free_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007622 }
7623
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007624 mvpp2_port_copy_mac_addr(dev, priv, port_node, &mac_from);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007625
7626 port->tx_ring_size = MVPP2_MAX_TXD;
7627 port->rx_ring_size = MVPP2_MAX_RXD;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007628 SET_NETDEV_DEV(dev, &pdev->dev);
7629
7630 err = mvpp2_port_init(port);
7631 if (err < 0) {
7632 dev_err(&pdev->dev, "failed to init port %d\n", id);
7633 goto err_free_stats;
7634 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01007635
Thomas Petazzoni26975822017-03-07 16:53:14 +01007636 mvpp2_port_periodic_xon_disable(port);
7637
7638 if (priv->hw_version == MVPP21)
7639 mvpp2_port_fc_adv_enable(port);
7640
7641 mvpp2_port_reset(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007642
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007643 port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
7644 if (!port->pcpu) {
7645 err = -ENOMEM;
7646 goto err_free_txq_pcpu;
7647 }
7648
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007649 if (!port->has_tx_irqs) {
7650 for_each_present_cpu(cpu) {
7651 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007652
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007653 hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
7654 HRTIMER_MODE_REL_PINNED);
7655 port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
7656 port_pcpu->timer_scheduled = false;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007657
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007658 tasklet_init(&port_pcpu->tx_done_tasklet,
7659 mvpp2_tx_proc_cb,
7660 (unsigned long)dev);
7661 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007662 }
7663
Antoine Ténart186cd4d2017-08-23 09:46:56 +02007664 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007665 dev->features = features | NETIF_F_RXCSUM;
7666 dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO;
7667 dev->vlan_features |= features;
7668
Jarod Wilson57779872016-10-17 15:54:06 -04007669 /* MTU range: 68 - 9676 */
7670 dev->min_mtu = ETH_MIN_MTU;
7671 /* 9676 == 9700 - 20 and rounding to 8 */
7672 dev->max_mtu = 9676;
7673
Marcin Wojtas3f518502014-07-10 16:52:13 -03007674 err = register_netdev(dev);
7675 if (err < 0) {
7676 dev_err(&pdev->dev, "failed to register netdev\n");
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007677 goto err_free_port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007678 }
7679 netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
7680
Marcin Wojtas3f518502014-07-10 16:52:13 -03007681 priv->port_list[id] = port;
7682 return 0;
7683
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007684err_free_port_pcpu:
7685 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007686err_free_txq_pcpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007687 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007688 free_percpu(port->txqs[i]->pcpu);
7689err_free_stats:
7690 free_percpu(port->stats);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007691err_free_irq:
7692 if (port->link_irq)
7693 irq_dispose_mapping(port->link_irq);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007694err_deinit_qvecs:
7695 mvpp2_queue_vectors_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007696err_free_netdev:
Peter Chenccb80392016-08-01 15:02:37 +08007697 of_node_put(phy_node);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007698 free_netdev(dev);
7699 return err;
7700}
7701
7702/* Ports removal routine */
7703static void mvpp2_port_remove(struct mvpp2_port *port)
7704{
7705 int i;
7706
7707 unregister_netdev(port->dev);
Peter Chenccb80392016-08-01 15:02:37 +08007708 of_node_put(port->phy_node);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007709 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007710 free_percpu(port->stats);
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007711 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007712 free_percpu(port->txqs[i]->pcpu);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007713 mvpp2_queue_vectors_deinit(port);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007714 if (port->link_irq)
7715 irq_dispose_mapping(port->link_irq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007716 free_netdev(port->dev);
7717}
7718
7719/* Initialize decoding windows */
7720static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
7721 struct mvpp2 *priv)
7722{
7723 u32 win_enable;
7724 int i;
7725
7726 for (i = 0; i < 6; i++) {
7727 mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
7728 mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
7729
7730 if (i < 4)
7731 mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
7732 }
7733
7734 win_enable = 0;
7735
7736 for (i = 0; i < dram->num_cs; i++) {
7737 const struct mbus_dram_window *cs = dram->cs + i;
7738
7739 mvpp2_write(priv, MVPP2_WIN_BASE(i),
7740 (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
7741 dram->mbus_dram_target_id);
7742
7743 mvpp2_write(priv, MVPP2_WIN_SIZE(i),
7744 (cs->size - 1) & 0xffff0000);
7745
7746 win_enable |= (1 << i);
7747 }
7748
7749 mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
7750}
7751
7752/* Initialize Rx FIFO's */
7753static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
7754{
7755 int port;
7756
7757 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
7758 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
7759 MVPP2_RX_FIFO_PORT_DATA_SIZE);
7760 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
7761 MVPP2_RX_FIFO_PORT_ATTR_SIZE);
7762 }
7763
7764 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
7765 MVPP2_RX_FIFO_PORT_MIN_PKT);
7766 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
7767}
7768
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01007769static void mvpp2_axi_init(struct mvpp2 *priv)
7770{
7771 u32 val, rdval, wrval;
7772
7773 mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
7774
7775 /* AXI Bridge Configuration */
7776
7777 rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
7778 << MVPP22_AXI_ATTR_CACHE_OFFS;
7779 rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7780 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
7781
7782 wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
7783 << MVPP22_AXI_ATTR_CACHE_OFFS;
7784 wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7785 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
7786
7787 /* BM */
7788 mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
7789 mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
7790
7791 /* Descriptors */
7792 mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
7793 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
7794 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
7795 mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
7796
7797 /* Buffer Data */
7798 mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
7799 mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
7800
7801 val = MVPP22_AXI_CODE_CACHE_NON_CACHE
7802 << MVPP22_AXI_CODE_CACHE_OFFS;
7803 val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
7804 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7805 mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
7806 mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
7807
7808 val = MVPP22_AXI_CODE_CACHE_RD_CACHE
7809 << MVPP22_AXI_CODE_CACHE_OFFS;
7810 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7811 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7812
7813 mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
7814
7815 val = MVPP22_AXI_CODE_CACHE_WR_CACHE
7816 << MVPP22_AXI_CODE_CACHE_OFFS;
7817 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7818 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7819
7820 mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
7821}
7822
Marcin Wojtas3f518502014-07-10 16:52:13 -03007823/* Initialize network controller common part HW */
7824static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
7825{
7826 const struct mbus_dram_target_info *dram_target_info;
7827 int err, i;
Marcin Wojtas08a23752014-07-21 13:48:12 -03007828 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007829
Marcin Wojtas3f518502014-07-10 16:52:13 -03007830 /* MBUS windows configuration */
7831 dram_target_info = mv_mbus_dram_info();
7832 if (dram_target_info)
7833 mvpp2_conf_mbus_windows(dram_target_info, priv);
7834
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01007835 if (priv->hw_version == MVPP22)
7836 mvpp2_axi_init(priv);
7837
Marcin Wojtas08a23752014-07-21 13:48:12 -03007838 /* Disable HW PHY polling */
Thomas Petazzoni26975822017-03-07 16:53:14 +01007839 if (priv->hw_version == MVPP21) {
7840 val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
7841 val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
7842 writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
7843 } else {
7844 val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
7845 val &= ~MVPP22_SMI_POLLING_EN;
7846 writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
7847 }
Marcin Wojtas08a23752014-07-21 13:48:12 -03007848
Marcin Wojtas3f518502014-07-10 16:52:13 -03007849 /* Allocate and initialize aggregated TXQs */
7850 priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
Markus Elfringd7ce3ce2017-04-17 08:48:23 +02007851 sizeof(*priv->aggr_txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007852 GFP_KERNEL);
7853 if (!priv->aggr_txqs)
7854 return -ENOMEM;
7855
7856 for_each_present_cpu(i) {
7857 priv->aggr_txqs[i].id = i;
7858 priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
Antoine Ténart85affd72017-08-23 09:46:55 +02007859 err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007860 if (err < 0)
7861 return err;
7862 }
7863
7864 /* Rx Fifo Init */
7865 mvpp2_rx_fifo_init(priv);
7866
Thomas Petazzoni26975822017-03-07 16:53:14 +01007867 if (priv->hw_version == MVPP21)
7868 writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
7869 priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007870
7871 /* Allow cache snoop when transmiting packets */
7872 mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
7873
7874 /* Buffer Manager initialization */
7875 err = mvpp2_bm_init(pdev, priv);
7876 if (err < 0)
7877 return err;
7878
7879 /* Parser default initialization */
7880 err = mvpp2_prs_default_init(pdev, priv);
7881 if (err < 0)
7882 return err;
7883
7884 /* Classifier default initialization */
7885 mvpp2_cls_init(priv);
7886
7887 return 0;
7888}
7889
7890static int mvpp2_probe(struct platform_device *pdev)
7891{
7892 struct device_node *dn = pdev->dev.of_node;
7893 struct device_node *port_node;
7894 struct mvpp2 *priv;
7895 struct resource *res;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007896 void __iomem *base;
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02007897 int port_count, i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007898 int err;
7899
Markus Elfring0b92e592017-04-17 08:38:32 +02007900 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007901 if (!priv)
7902 return -ENOMEM;
7903
Thomas Petazzonifaca9242017-03-07 16:53:06 +01007904 priv->hw_version =
7905 (unsigned long)of_device_get_match_data(&pdev->dev);
7906
Marcin Wojtas3f518502014-07-10 16:52:13 -03007907 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01007908 base = devm_ioremap_resource(&pdev->dev, res);
7909 if (IS_ERR(base))
7910 return PTR_ERR(base);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007911
Thomas Petazzonia7868412017-03-07 16:53:13 +01007912 if (priv->hw_version == MVPP21) {
7913 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
7914 priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
7915 if (IS_ERR(priv->lms_base))
7916 return PTR_ERR(priv->lms_base);
7917 } else {
7918 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
7919 priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
7920 if (IS_ERR(priv->iface_base))
7921 return PTR_ERR(priv->iface_base);
Antoine Ténartf84bf382017-08-22 19:08:27 +02007922
7923 priv->sysctrl_base =
7924 syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
7925 "marvell,system-controller");
7926 if (IS_ERR(priv->sysctrl_base))
7927 /* The system controller regmap is optional for dt
7928 * compatibility reasons. When not provided, the
7929 * configuration of the GoP relies on the
7930 * firmware/bootloader.
7931 */
7932 priv->sysctrl_base = NULL;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007933 }
7934
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02007935 for (i = 0; i < MVPP2_MAX_THREADS; i++) {
Thomas Petazzonia7868412017-03-07 16:53:13 +01007936 u32 addr_space_sz;
7937
7938 addr_space_sz = (priv->hw_version == MVPP21 ?
7939 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02007940 priv->swth_base[i] = base + i * addr_space_sz;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007941 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007942
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007943 if (priv->hw_version == MVPP21)
7944 priv->max_port_rxqs = 8;
7945 else
7946 priv->max_port_rxqs = 32;
7947
Marcin Wojtas3f518502014-07-10 16:52:13 -03007948 priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
7949 if (IS_ERR(priv->pp_clk))
7950 return PTR_ERR(priv->pp_clk);
7951 err = clk_prepare_enable(priv->pp_clk);
7952 if (err < 0)
7953 return err;
7954
7955 priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
7956 if (IS_ERR(priv->gop_clk)) {
7957 err = PTR_ERR(priv->gop_clk);
7958 goto err_pp_clk;
7959 }
7960 err = clk_prepare_enable(priv->gop_clk);
7961 if (err < 0)
7962 goto err_pp_clk;
7963
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01007964 if (priv->hw_version == MVPP22) {
7965 priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
7966 if (IS_ERR(priv->mg_clk)) {
7967 err = PTR_ERR(priv->mg_clk);
7968 goto err_gop_clk;
7969 }
7970
7971 err = clk_prepare_enable(priv->mg_clk);
7972 if (err < 0)
7973 goto err_gop_clk;
7974 }
7975
Marcin Wojtas3f518502014-07-10 16:52:13 -03007976 /* Get system's tclk rate */
7977 priv->tclk = clk_get_rate(priv->pp_clk);
7978
Thomas Petazzoni2067e0a2017-03-07 16:53:19 +01007979 if (priv->hw_version == MVPP22) {
7980 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40));
7981 if (err)
7982 goto err_mg_clk;
7983 /* Sadly, the BM pools all share the same register to
7984 * store the high 32 bits of their address. So they
7985 * must all have the same high 32 bits, which forces
7986 * us to restrict coherent memory to DMA_BIT_MASK(32).
7987 */
7988 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
7989 if (err)
7990 goto err_mg_clk;
7991 }
7992
Marcin Wojtas3f518502014-07-10 16:52:13 -03007993 /* Initialize network controller */
7994 err = mvpp2_init(pdev, priv);
7995 if (err < 0) {
7996 dev_err(&pdev->dev, "failed to initialize controller\n");
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01007997 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007998 }
7999
8000 port_count = of_get_available_child_count(dn);
8001 if (port_count == 0) {
8002 dev_err(&pdev->dev, "no ports enabled\n");
Wei Yongjun575a1932014-07-20 22:02:43 +08008003 err = -ENODEV;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008004 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008005 }
8006
8007 priv->port_list = devm_kcalloc(&pdev->dev, port_count,
Markus Elfring0b92e592017-04-17 08:38:32 +02008008 sizeof(*priv->port_list),
8009 GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008010 if (!priv->port_list) {
8011 err = -ENOMEM;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008012 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008013 }
8014
8015 /* Initialize ports */
Marcin Wojtas3f518502014-07-10 16:52:13 -03008016 for_each_available_child_of_node(dn, port_node) {
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008017 err = mvpp2_port_probe(pdev, port_node, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008018 if (err < 0)
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008019 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008020 }
8021
8022 platform_set_drvdata(pdev, priv);
8023 return 0;
8024
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008025err_mg_clk:
8026 if (priv->hw_version == MVPP22)
8027 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008028err_gop_clk:
8029 clk_disable_unprepare(priv->gop_clk);
8030err_pp_clk:
8031 clk_disable_unprepare(priv->pp_clk);
8032 return err;
8033}
8034
8035static int mvpp2_remove(struct platform_device *pdev)
8036{
8037 struct mvpp2 *priv = platform_get_drvdata(pdev);
8038 struct device_node *dn = pdev->dev.of_node;
8039 struct device_node *port_node;
8040 int i = 0;
8041
8042 for_each_available_child_of_node(dn, port_node) {
8043 if (priv->port_list[i])
8044 mvpp2_port_remove(priv->port_list[i]);
8045 i++;
8046 }
8047
8048 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
8049 struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
8050
8051 mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
8052 }
8053
8054 for_each_present_cpu(i) {
8055 struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
8056
8057 dma_free_coherent(&pdev->dev,
8058 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
8059 aggr_txq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01008060 aggr_txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008061 }
8062
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008063 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008064 clk_disable_unprepare(priv->pp_clk);
8065 clk_disable_unprepare(priv->gop_clk);
8066
8067 return 0;
8068}
8069
8070static const struct of_device_id mvpp2_match[] = {
Thomas Petazzonifaca9242017-03-07 16:53:06 +01008071 {
8072 .compatible = "marvell,armada-375-pp2",
8073 .data = (void *)MVPP21,
8074 },
Thomas Petazzonifc5e1552017-03-07 16:53:20 +01008075 {
8076 .compatible = "marvell,armada-7k-pp22",
8077 .data = (void *)MVPP22,
8078 },
Marcin Wojtas3f518502014-07-10 16:52:13 -03008079 { }
8080};
8081MODULE_DEVICE_TABLE(of, mvpp2_match);
8082
8083static struct platform_driver mvpp2_driver = {
8084 .probe = mvpp2_probe,
8085 .remove = mvpp2_remove,
8086 .driver = {
8087 .name = MVPP2_DRIVER_NAME,
8088 .of_match_table = mvpp2_match,
8089 },
8090};
8091
8092module_platform_driver(mvpp2_driver);
8093
8094MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
8095MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
Ezequiel Garciac6340992014-07-14 10:34:47 -03008096MODULE_LICENSE("GPL v2");