blob: 03e1a920491ed7b240877e0f97f24873906b0694 [file] [log] [blame]
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +00001/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Michael Ellermand800ba12015-02-17 20:01:53 +110012#ifndef _ASM_POWERPC_OPAL_H
13#define _ASM_POWERPC_OPAL_H
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000014
Michael Ellermand800ba12015-02-17 20:01:53 +110015#include <asm/opal-api.h>
Shreyas B. Prabhu8eb8ac82014-12-10 00:26:51 +053016
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000017#ifndef __ASSEMBLY__
18
Michael Neulingbfd25d72014-03-25 11:43:08 +110019#include <linux/notifier.h>
20
Michael Ellermand800ba12015-02-17 20:01:53 +110021/* We calculate number of sg entries based on PAGE_SIZE */
22#define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
Neelesh Gupta47083452014-12-13 23:31:05 +053023
Nicholas Piggin34dd25d2018-04-10 21:49:31 +100024/* Default time to sleep or delay between OPAL_BUSY/OPAL_BUSY_EVENT loops */
25#define OPAL_BUSY_DELAY_MS 10
26
Vasant Hegde6f68b5e2013-08-27 15:09:52 +053027/* /sys/firmware/opal */
28extern struct kobject *opal_kobj;
29
Joel Stanleybfc36892014-04-01 14:28:19 +103030/* /ibm,opal */
31extern struct device_node *opal_node;
32
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000033/* API functions */
Joel Stanleye28b05e2014-04-01 14:28:20 +103034int64_t opal_invalid_call(void);
Alistair Popple1ab66d12017-04-03 19:51:44 +100035int64_t opal_npu_destroy_context(uint64_t phb_id, uint64_t pid, uint64_t bdf);
36int64_t opal_npu_init_context(uint64_t phb_id, int pasid, uint64_t msr,
37 uint64_t bdf);
38int64_t opal_npu_map_lpar(uint64_t phb_id, uint64_t bdf, uint64_t lparid,
39 uint64_t lpcr);
Frederic Barrat74d656d2018-01-23 12:31:38 +010040int64_t opal_npu_spa_setup(uint64_t phb_id, uint32_t bdfn,
41 uint64_t addr, uint64_t PE_mask);
42int64_t opal_npu_spa_clear_cache(uint64_t phb_id, uint32_t bdfn,
43 uint64_t PE_handle);
44int64_t opal_npu_tl_set(uint64_t phb_id, uint32_t bdfn, long cap,
45 uint64_t rate_phys, uint32_t size);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +100046int64_t opal_console_write(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000047 const uint8_t *buffer);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +100048int64_t opal_console_read(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000049 uint8_t *buffer);
50int64_t opal_console_write_buffer_space(int64_t term_number,
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +100051 __be64 *length);
Russell Curreyc88c5d42016-01-13 12:04:32 +110052int64_t opal_console_flush(int64_t term_number);
Anton Blanchard6feff6d2013-09-23 12:05:05 +100053int64_t opal_rtc_read(__be32 *year_month_day,
54 __be64 *hour_minute_second_millisecond);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000055int64_t opal_rtc_write(uint32_t year_month_day,
56 uint64_t hour_minute_second_millisecond);
Neelesh Gupta16b1d262014-10-14 14:08:36 +053057int64_t opal_tpo_read(uint64_t token, __be32 *year_mon_day, __be32 *hour_min);
58int64_t opal_tpo_write(uint64_t token, uint32_t year_mon_day,
59 uint32_t hour_min);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000060int64_t opal_cec_power_down(uint64_t request);
61int64_t opal_cec_reboot(void);
Nicholas Pigginb746e3e2017-07-19 16:59:10 +100062int64_t opal_cec_reboot2(uint32_t reboot_type, const char *diag);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000063int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
64int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
Anton Blanchard5e4da532013-09-23 12:05:06 +100065int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +100066int64_t opal_poll_events(__be64 *outstanding_event_mask);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000067int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
68 uint64_t tce_mem_size);
69int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
70 uint64_t tce_mem_size);
71int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
72 uint64_t offset, uint8_t *data);
73int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +100074 uint64_t offset, __be16 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000075int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +100076 uint64_t offset, __be32 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000077int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
78 uint64_t offset, uint8_t data);
79int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
80 uint64_t offset, uint16_t data);
81int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
82 uint64_t offset, uint32_t data);
83int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
Anton Blanchard5e4da532013-09-23 12:05:06 +100084int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000085int64_t opal_register_exception_handler(uint64_t opal_exception,
86 uint64_t handler_address,
87 uint64_t glue_cache_line);
88int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
89 uint8_t *freeze_state,
Anton Blanchard5e4da532013-09-23 12:05:06 +100090 __be16 *pci_error_type,
91 __be64 *phb_status);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000092int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
93 uint64_t eeh_action_token);
Gavin Shan5ca27ef2014-07-21 14:42:31 +100094int64_t opal_pci_eeh_freeze_set(uint64_t phb_id, uint64_t pe_number,
95 uint64_t eeh_action_token);
Gavin Shan5b642342014-09-30 12:38:55 +100096int64_t opal_pci_err_inject(uint64_t phb_id, uint32_t pe_no, uint32_t type,
97 uint32_t func, uint64_t addr, uint64_t mask);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000098int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
99
100
101
102int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
103 uint16_t window_num, uint16_t enable);
104int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
105 uint16_t window_num,
106 uint64_t starting_real_address,
107 uint64_t starting_pci_address,
Guo Chao262af552014-07-21 14:42:30 +1000108 uint64_t size);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000109int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
110 uint16_t window_type, uint16_t window_num,
111 uint16_t segment_num);
112int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
113 uint64_t ivt_addr, uint64_t ivt_len,
114 uint64_t reject_array_addr,
115 uint64_t peltv_addr);
116int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
117 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
118 uint8_t pe_action);
119int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
120 uint8_t state);
121int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
122int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
123 uint32_t state);
124int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
125 uint8_t *p_bit, uint8_t *q_bit);
126int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
127 uint8_t p_bit, uint8_t q_bit);
Gavin Shan137436c2013-04-25 19:20:59 +0000128int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000129int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
130 uint32_t xive_num);
131int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000132 __be32 *interrupt_source_number);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000133int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000134 uint8_t msi_range, __be32 *msi_address,
135 __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000136int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
137 uint32_t xive_num, uint8_t msi_range,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000138 __be64 *msi_address, __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000139int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
140int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
141int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
142int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
143 uint16_t tce_levels, uint64_t tce_table_addr,
144 uint64_t tce_table_size, uint64_t tce_page_size);
145int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
146 uint16_t dma_window_number, uint64_t pci_start_addr,
147 uint64_t pci_mem_size);
Gavin Shanebe22532016-05-20 16:41:38 +1000148int64_t opal_pci_reset(uint64_t id, uint8_t reset_scope, uint8_t assert_state);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000149
Gavin Shan23773232013-06-20 13:21:05 +0800150int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
151 uint64_t diag_buffer_len);
152int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
153 uint64_t diag_buffer_len);
154int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
155 uint64_t diag_buffer_len);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000156int64_t opal_pci_fence_phb(uint64_t phb_id);
Gavin Shan9be3becc2014-01-03 17:47:13 +0800157int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000158int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
159int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
Vipin K Parashar3b476aad2015-07-08 16:36:01 +0530160int64_t opal_get_epow_status(__be16 *epow_status, __be16 *num_epow_classes);
161int64_t opal_get_dpo_status(__be64 *dpo_timeout);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000162int64_t opal_set_system_attention_led(uint8_t led_action);
Guo Chaoddf0322a2014-06-09 16:58:51 +0800163int64_t opal_pci_next_error(uint64_t phb_id, __be64 *first_frozen_pe,
164 __be16 *pci_error_type, __be16 *severity);
Gavin Shanebe22532016-05-20 16:41:38 +1000165int64_t opal_pci_poll(uint64_t id);
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000166int64_t opal_return_cpu(void);
Michael Neulingbffe6bd2014-08-19 14:47:59 +1000167int64_t opal_check_token(uint64_t token);
Benjamin Herrenschmidt49266162014-05-20 11:01:28 +1000168int64_t opal_reinit_cpus(uint64_t flags);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000169
Benjamin Herrenschmidt2f3f38e2014-02-28 16:20:29 +1100170int64_t opal_xscom_read(uint32_t gcid, uint64_t pcb_addr, __be64 *val);
171int64_t opal_xscom_write(uint32_t gcid, uint64_t pcb_addr, uint64_t val);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000172
173int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
174 uint32_t addr, uint32_t data, uint32_t sz);
175int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
Benjamin Herrenschmidt803c2d22013-12-13 15:56:06 +1100176 uint32_t addr, __be32 *data, uint32_t sz);
Stewart Smith774fea12014-02-28 11:58:32 +1100177
Anton Blanchard2bad7422014-04-22 15:01:22 +1000178int64_t opal_read_elog(uint64_t buffer, uint64_t size, uint64_t log_id);
Anton Blanchard14ad0c52014-04-22 15:01:25 +1000179int64_t opal_get_elog_size(__be64 *log_id, __be64 *size, __be64 *elog_type);
Stewart Smith774fea12014-02-28 11:58:32 +1100180int64_t opal_write_elog(uint64_t buffer, uint64_t size, uint64_t offset);
181int64_t opal_send_ack_elog(uint64_t log_id);
182void opal_resend_pending_logs(void);
183
Vasant Hegde50bd6152013-10-24 16:04:58 +0530184int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
185int64_t opal_manage_flash(uint8_t op);
186int64_t opal_update_flash(uint64_t blk_list);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100187int64_t opal_dump_init(uint8_t dump_type);
Anton Blanchard2d6b63b2014-04-22 15:01:27 +1000188int64_t opal_dump_info(__be32 *dump_id, __be32 *dump_size);
189int64_t opal_dump_info2(__be32 *dump_id, __be32 *dump_size, __be32 *dump_type);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100190int64_t opal_dump_read(uint32_t dump_id, uint64_t buffer);
191int64_t opal_dump_ack(uint32_t dump_id);
192int64_t opal_dump_resend_notification(void);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000193
Anton Blanchard2bad7422014-04-22 15:01:22 +1000194int64_t opal_get_msg(uint64_t buffer, uint64_t size);
Suraj Jitindar Singh43a1dd92016-06-29 13:38:39 +1000195int64_t opal_write_oppanel_async(uint64_t token, oppanel_line_t *lines,
196 uint64_t num_lines);
Anton Blanchard2bad7422014-04-22 15:01:22 +1000197int64_t opal_check_completion(uint64_t buffer, uint64_t size, uint64_t token);
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100198int64_t opal_sync_host_reboot(void);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530199int64_t opal_get_param(uint64_t token, uint32_t param_id, uint64_t buffer,
Anton Blanchard2bad7422014-04-22 15:01:22 +1000200 uint64_t length);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530201int64_t opal_set_param(uint64_t token, uint32_t param_id, uint64_t buffer,
Anton Blanchard2bad7422014-04-22 15:01:22 +1000202 uint64_t length);
Anton Blanchard9000c172014-03-28 16:34:10 +1100203int64_t opal_sensor_read(uint32_t sensor_hndl, int token, __be32 *sensor_data);
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530204int64_t opal_handle_hmi(void);
Vasant Hegdeb09c2ec2014-08-09 11:15:45 +0530205int64_t opal_register_dump_region(uint32_t id, uint64_t start, uint64_t end);
206int64_t opal_unregister_dump_region(uint32_t id);
Shreyas B. Prabhu77b54e92014-12-10 00:26:53 +0530207int64_t opal_slw_set_reg(uint64_t cpu_pir, uint64_t sprn, uint64_t val);
Shreyas B. Prabhu5703d2f2015-04-20 10:32:58 +0530208int64_t opal_config_cpu_idle_state(uint64_t state, uint64_t flag);
Ian Munsie09521732014-10-08 19:54:59 +1100209int64_t opal_pci_set_phb_cxl_mode(uint64_t phb_id, uint64_t mode, uint64_t pe_number);
Philippe Bergheaudd6a90bb2018-03-02 10:56:11 +0100210int64_t opal_pci_get_pbcq_tunnel_bar(uint64_t phb_id, uint64_t *addr);
211int64_t opal_pci_set_pbcq_tunnel_bar(uint64_t phb_id, uint64_t addr);
Jeremy Kerr608b2862014-11-06 11:38:27 +0800212int64_t opal_ipmi_send(uint64_t interface, struct opal_ipmi_msg *msg,
213 uint64_t msg_len);
214int64_t opal_ipmi_recv(uint64_t interface, struct opal_ipmi_msg *msg,
215 uint64_t *msg_len);
Neelesh Gupta47083452014-12-13 23:31:05 +0530216int64_t opal_i2c_request(uint64_t async_token, uint32_t bus_id,
217 struct opal_i2c_request *oreq);
Jeremy Kerr0d7cd852015-06-04 21:51:47 +0800218int64_t opal_prd_msg(struct opal_prd_msg *msg);
Anshuman Khandual8a8d9182015-08-19 22:19:52 +0530219int64_t opal_leds_get_ind(char *loc_code, __be64 *led_mask,
220 __be64 *led_value, __be64 *max_led_type);
221int64_t opal_leds_set_ind(uint64_t token, char *loc_code, const u64 led_mask,
222 const u64 led_value, __be64 *max_led_type);
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530223
Cyril Bured591902015-04-01 14:05:30 +0800224int64_t opal_flash_read(uint64_t id, uint64_t offset, uint64_t buf,
225 uint64_t size, uint64_t token);
226int64_t opal_flash_write(uint64_t id, uint64_t offset, uint64_t buf,
227 uint64_t size, uint64_t token);
228int64_t opal_flash_erase(uint64_t id, uint64_t offset, uint64_t size,
229 uint64_t token);
Gavin Shanea0d8562016-05-20 16:41:41 +1000230int64_t opal_get_device_tree(uint32_t phandle, uint64_t buf, uint64_t len);
231int64_t opal_pci_get_presence_state(uint64_t id, uint64_t data);
232int64_t opal_pci_get_power_state(uint64_t id, uint64_t data);
233int64_t opal_pci_set_power_state(uint64_t async_token, uint64_t id,
234 uint64_t data);
235int64_t opal_pci_poll2(uint64_t id, uint64_t data);
Cyril Bured591902015-04-01 14:05:30 +0800236
Benjamin Herrenschmidt9fedd3f2016-07-08 16:37:05 +1000237int64_t opal_int_get_xirr(uint32_t *out_xirr, bool just_poll);
238int64_t opal_int_set_cppr(uint8_t cppr);
239int64_t opal_int_eoi(uint32_t xirr);
240int64_t opal_int_set_mfrr(uint32_t cpu, uint8_t mfrr);
Benjamin Herrenschmidt69c592e2016-07-08 16:37:11 +1000241int64_t opal_pci_tce_kill(uint64_t phb_id, uint32_t kill_type,
242 uint32_t pe_num, uint32_t tce_size,
243 uint64_t dma_addr, uint32_t npages);
Alistair Popple1d0761d2016-12-14 13:36:51 +1100244int64_t opal_nmmu_set_ptcr(uint64_t chip_id, uint64_t ptcr);
Benjamin Herrenschmidteeea1a42017-04-06 09:01:33 +1000245int64_t opal_xive_reset(uint64_t version);
246int64_t opal_xive_get_irq_info(uint32_t girq,
247 __be64 *out_flags,
248 __be64 *out_eoi_page,
249 __be64 *out_trig_page,
250 __be32 *out_esb_shift,
251 __be32 *out_src_chip);
252int64_t opal_xive_get_irq_config(uint32_t girq, __be64 *out_vp,
253 uint8_t *out_prio, __be32 *out_lirq);
254int64_t opal_xive_set_irq_config(uint32_t girq, uint64_t vp, uint8_t prio,
255 uint32_t lirq);
256int64_t opal_xive_get_queue_info(uint64_t vp, uint32_t prio,
257 __be64 *out_qpage,
258 __be64 *out_qsize,
259 __be64 *out_qeoi_page,
260 __be32 *out_escalate_irq,
261 __be64 *out_qflags);
262int64_t opal_xive_set_queue_info(uint64_t vp, uint32_t prio,
263 uint64_t qpage,
264 uint64_t qsize,
265 uint64_t qflags);
266int64_t opal_xive_donate_page(uint32_t chip_id, uint64_t addr);
267int64_t opal_xive_alloc_vp_block(uint32_t alloc_order);
268int64_t opal_xive_free_vp_block(uint64_t vp);
269int64_t opal_xive_get_vp_info(uint64_t vp,
270 __be64 *out_flags,
271 __be64 *out_cam_value,
272 __be64 *out_report_cl_pair,
273 __be32 *out_chip_id);
274int64_t opal_xive_set_vp_info(uint64_t vp,
275 uint64_t flags,
276 uint64_t report_cl_pair);
277int64_t opal_xive_allocate_irq(uint32_t chip_id);
278int64_t opal_xive_free_irq(uint32_t girq);
279int64_t opal_xive_sync(uint32_t type, uint32_t id);
280int64_t opal_xive_dump(uint32_t type, uint32_t id);
Frederic Barrat25529102017-08-04 11:55:14 +0200281int64_t opal_pci_set_p2p(uint64_t phb_init, uint64_t phb_target,
282 uint64_t desc, uint16_t pe_number);
Benjamin Herrenschmidt9fedd3f2016-07-08 16:37:05 +1000283
Madhavan Srinivasan28a5db02017-07-19 03:06:32 +0530284int64_t opal_imc_counters_init(uint32_t type, uint64_t address,
285 uint64_t cpu_pir);
286int64_t opal_imc_counters_start(uint32_t type, uint64_t cpu_pir);
287int64_t opal_imc_counters_stop(uint32_t type, uint64_t cpu_pir);
288
Shilpasri G Bhatcb8b3402017-08-10 09:01:18 +0530289int opal_get_powercap(u32 handle, int token, u32 *pcap);
290int opal_set_powercap(u32 handle, int token, u32 pcap);
Shilpasri G Bhat8e84b2d2017-08-10 09:01:19 +0530291int opal_get_power_shift_ratio(u32 handle, int token, u32 *psr);
292int opal_set_power_shift_ratio(u32 handle, int token, u32 psr);
Shilpasri G Bhatbf957152017-08-10 09:01:20 +0530293int opal_sensor_group_clear(u32 group_hndl, int token);
Shilpasri G Bhatcb8b3402017-08-10 09:01:18 +0530294
Nicholas Piggine36d0a22017-09-29 13:29:42 +1000295s64 opal_signal_system_reset(s32 cpu);
296
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000297/* Internal functions */
Anton Blancharde2c8b932014-04-22 15:01:23 +1000298extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
299 int depth, void *data);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530300extern int early_init_dt_scan_recoverable_ranges(unsigned long node,
301 const char *uname, int depth, void *data);
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000302extern void opal_configure_cores(void);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000303
304extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
305extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
306
307extern void hvc_opal_init_early(void);
308
Gavin Shan1bc98de2013-06-20 18:13:22 +0800309extern int opal_notifier_register(struct notifier_block *nb);
Benjamin Herrenschmidt798af002014-03-28 13:36:31 +1100310extern int opal_notifier_unregister(struct notifier_block *nb);
311
Michael Ellermand7cf83f2015-02-17 20:01:54 +1100312extern int opal_message_notifier_register(enum opal_msg_type msg_type,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530313 struct notifier_block *nb);
Michael Ellermandf60f572015-03-26 20:03:16 +1100314extern int opal_message_notifier_unregister(enum opal_msg_type msg_type,
Neelesh Guptab921e902015-02-11 11:57:23 +0530315 struct notifier_block *nb);
Gavin Shan1bc98de2013-06-20 18:13:22 +0800316extern void opal_notifier_enable(void);
317extern void opal_notifier_disable(void);
318extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
319
Neelesh Gupta8d724822014-03-07 11:00:24 +0530320extern int opal_async_get_token_interruptible(void);
Neelesh Gupta8d724822014-03-07 11:00:24 +0530321extern int opal_async_release_token(int token);
322extern int opal_async_wait_response(uint64_t token, struct opal_msg *msg);
Cyril Bur9aab2442017-11-03 13:41:44 +1100323extern int opal_async_wait_response_interruptible(uint64_t token,
324 struct opal_msg *msg);
Neelesh Gupta7224adb2014-03-07 11:03:27 +0530325extern int opal_get_sensor_data(u32 sensor_hndl, u32 *sensor_data);
Neelesh Gupta8d724822014-03-07 11:00:24 +0530326
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000327struct rtc_time;
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000328extern unsigned long opal_get_boot_time(void);
329extern void opal_nvram_init(void);
Cyril Bured591902015-04-01 14:05:30 +0800330extern void opal_flash_update_init(void);
Nicholas Pigginf2748bd2018-04-01 20:36:15 +1000331extern void opal_flash_update_print_message(void);
Stewart Smith774fea12014-02-28 11:58:32 +1100332extern int opal_elog_init(void);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100333extern void opal_platform_dump_init(void);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530334extern void opal_sys_param_init(void);
Joel Stanleybfc36892014-04-01 14:28:19 +1030335extern void opal_msglog_init(void);
Andrew Donnellan9b4fffa2016-02-09 18:17:48 +1100336extern void opal_msglog_sysfs_init(void);
Alistair Popple96e023e2015-05-15 14:06:36 +1000337extern int opal_async_comp_init(void);
338extern int opal_sensor_init(void);
339extern int opal_hmi_handler_init(void);
Alistair Popple9f0fd042015-05-15 14:06:37 +1000340extern int opal_event_init(void);
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000341
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000342extern int opal_machine_check(struct pt_regs *regs);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530343extern bool opal_mce_check_early_recovery(struct pt_regs *regs);
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530344extern int opal_hmi_exception_early(struct pt_regs *regs);
345extern int opal_handle_hmi_exception(struct pt_regs *regs);
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000346
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +1000347extern void opal_shutdown(void);
Vaidyanathan Srinivasan97eb001f2014-02-26 05:38:43 +0530348extern int opal_resync_timebase(void);
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +1000349
Benjamin Herrenschmidt3fafe9c2013-07-15 13:03:11 +1000350extern void opal_lpc_init(void);
351
Russell Curreyaffddff2015-11-27 17:23:07 +1100352extern void opal_kmsg_init(void);
353
Alistair Popple9f0fd042015-05-15 14:06:37 +1000354extern int opal_event_request(unsigned int opal_event_nr);
355
Anton Blanchard3441f042014-04-22 15:01:26 +1000356struct opal_sg_list *opal_vmalloc_to_sg_list(void *vmalloc_addr,
357 unsigned long vmalloc_size);
358void opal_free_sg_list(struct opal_sg_list *sg);
359
Cédric Le Goatere3c5c2e2015-03-30 12:06:09 +0200360extern int opal_error_code(int rc);
361
Andrew Donnellan9b4fffa2016-02-09 18:17:48 +1100362ssize_t opal_msglog_copy(char *to, loff_t pos, size_t count);
363
Suraj Jitindar Singhd0226d32016-06-29 13:38:38 +1000364static inline int opal_get_async_rc(struct opal_msg msg)
365{
366 if (msg.msg_type != OPAL_MSG_ASYNC_COMP)
367 return OPAL_PARAMETER;
368 else
369 return be64_to_cpu(msg.params[1]);
370}
371
Benjamin Herrenschmidta2036582016-07-04 14:51:44 +1000372void opal_wake_poller(void);
373
Shilpasri G Bhatcb8b3402017-08-10 09:01:18 +0530374void opal_powercap_init(void);
Shilpasri G Bhat8e84b2d2017-08-10 09:01:19 +0530375void opal_psr_init(void);
Shilpasri G Bhatbf957152017-08-10 09:01:20 +0530376void opal_sensor_groups_init(void);
Shilpasri G Bhatcb8b3402017-08-10 09:01:18 +0530377
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000378#endif /* __ASSEMBLY__ */
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +0000379
Michael Ellermand800ba12015-02-17 20:01:53 +1100380#endif /* _ASM_POWERPC_OPAL_H */