blob: 832e2167d00f8aa9987226c8bb5868b013fc878a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
7 * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
8 */
9#ifndef _ASM_PGTABLE_32_H
10#define _ASM_PGTABLE_32_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/addrspace.h>
13#include <asm/page.h>
14
15#include <linux/linkage.h>
16#include <asm/cachectl.h>
17#include <asm/fixmap.h>
18
Ralf Baechlec6e8b582005-02-10 12:19:59 +000019#include <asm-generic/pgtable-nopmd.h>
20
Paul Gortmakerb1f7e112015-04-27 18:47:56 -040021extern int temp_tlb_entry;
Rafał Miłecki6ee1d932014-07-17 23:26:33 +020022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023/*
Rafał Miłeckid3777322014-07-17 23:26:32 +020024 * - add_temporary_entry() add a temporary TLB entry. We use TLB entries
25 * starting at the top and working down. This is for populating the
26 * TLB before trap_init() puts the TLB miss handler in place. It
27 * should be used only for entries matching the actual page tables,
28 * to prevent inconsistencies.
29 */
30extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
31 unsigned long entryhi, unsigned long pagemask);
32
33/*
Ralf Baechle39b74142012-01-11 15:41:47 +010034 * Basically we have the same two-level (which is the logical three level
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * Linux page table layout folded) page tables as the i386. Some day
36 * when we have proper page coloring support we can have a 1% quicker
37 * tlb refill handling mechanism, but for now it is a bit slower but
38 * works even with the cache aliasing problem the R4k and above have.
39 */
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* PGDIR_SHIFT determines what a third-level page table entry can map */
Ralf Baechle4c8081e42007-07-31 21:47:03 +010042#define PGDIR_SHIFT (2 * PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
44#define PGDIR_MASK (~(PGDIR_SIZE-1))
45
46/*
47 * Entries per page directory level: we use two-level, so
Ralf Baechlec6e8b582005-02-10 12:19:59 +000048 * we don't really have any PUD/PMD directory physically.
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 */
Ralf Baechle99e480d2007-08-01 15:46:18 +010050#define __PGD_ORDER (32 - 3 * PAGE_SHIFT + PGD_T_LOG2 + PTE_T_LOG2)
51#define PGD_ORDER (__PGD_ORDER >= 0 ? __PGD_ORDER : 0)
Ralf Baechlec6e8b582005-02-10 12:19:59 +000052#define PUD_ORDER aieeee_attempt_to_allocate_pud
53#define PMD_ORDER 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define PTE_ORDER 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jack Tan52919252008-09-23 22:52:34 +080056#define PTRS_PER_PGD (USER_PTRS_PER_PGD * 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
58
59#define USER_PTRS_PER_PGD (0x80000000UL/PGDIR_SIZE)
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080060#define FIRST_USER_ADDRESS 0UL
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Ralf Baechle70342282013-01-22 12:59:30 +010062#define VMALLOC_START MAP_BASE
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Ralf Baechle2ac74012008-03-10 09:31:50 +000064#define PKMAP_BASE (0xfe000000UL)
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#ifdef CONFIG_HIGHMEM
67# define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
68#else
69# define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
70#endif
71
Ralf Baechle34adb282014-11-22 00:16:48 +010072#ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define pte_ERROR(e) \
74 printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e))
75#else
76#define pte_ERROR(e) \
77 printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
78#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define pgd_ERROR(e) \
80 printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
81
82extern void load_pgd(unsigned long pg_dir);
83
84extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)];
85
86/*
87 * Empty pgd/pmd entries point to the invalid_pte_table.
88 */
89static inline int pmd_none(pmd_t pmd)
90{
91 return pmd_val(pmd) == (unsigned long) invalid_pte_table;
92}
93
94#define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
95
96static inline int pmd_present(pmd_t pmd)
97{
98 return pmd_val(pmd) != (unsigned long) invalid_pte_table;
99}
100
101static inline void pmd_clear(pmd_t *pmdp)
102{
103 pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
104}
105
Ralf Baechle34adb282014-11-22 00:16:48 +0100106#if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#define pte_page(x) pfn_to_page(pte_pfn(x))
Steven J. Hillc5b36782015-02-26 18:16:38 -0600108#define pte_pfn(x) (((unsigned long)((x).pte_high >> _PFN_SHIFT)) | (unsigned long)((x).pte_low << _PAGE_PRESENT_SHIFT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109static inline pte_t
110pfn_pte(unsigned long pfn, pgprot_t prot)
111{
112 pte_t pte;
Steven J. Hillc5b36782015-02-26 18:16:38 -0600113
114 pte.pte_low = (pfn >> _PAGE_PRESENT_SHIFT) |
115 (pgprot_val(prot) & ~_PFNX_MASK);
116 pte.pte_high = (pfn << _PFN_SHIFT) |
117 (pgprot_val(prot) & ~_PFN_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 return pte;
119}
120
121#else
122
123#define pte_page(x) pfn_to_page(pte_pfn(x))
124
125#ifdef CONFIG_CPU_VR41XX
126#define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
127#define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
128#else
David Daney6dd93442010-02-10 15:12:47 -0800129#define pte_pfn(x) ((unsigned long)((x).pte >> _PFN_SHIFT))
130#define pfn_pte(pfn, prot) __pte(((unsigned long long)(pfn) << _PFN_SHIFT) | pgprot_val(prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131#endif
Ralf Baechle34adb282014-11-22 00:16:48 +0100132#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
134#define __pgd_offset(address) pgd_index(address)
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000135#define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136#define __pmd_offset(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
137
138/* to find an entry in a kernel page-table-directory */
139#define pgd_offset_k(address) pgd_offset(&init_mm, address)
140
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000141#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
143/* to find an entry in a page-table-directory */
Ralf Baechle21a151d2007-10-11 23:46:15 +0100144#define pgd_offset(mm, addr) ((mm)->pgd + pgd_index(addr))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146/* Find an entry in the third-level page table.. */
147#define __pte_offset(address) \
148 (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
149#define pte_offset(dir, address) \
Franck Bui-Huu5b70a312006-12-05 10:39:56 +0100150 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
151#define pte_offset_kernel(dir, address) \
152 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Ralf Baechle70342282013-01-22 12:59:30 +0100154#define pte_offset_map(dir, address) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#define pte_unmap(pte) ((void)(pte))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
159
160/* Swap entries must have VALID bit cleared. */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600161#define __swp_type(x) (((x).val >> 10) & 0x1f)
162#define __swp_offset(x) ((x).val >> 15)
163#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 10) | ((offset) << 15) })
164#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
165#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167#else
168
Steven J. Hill77a5c592014-11-13 09:52:01 -0600169#if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171/* Swap entries must have VALID and GLOBAL bits cleared. */
Steven J. Hillc5b36782015-02-26 18:16:38 -0600172#define __swp_type(x) (((x).val >> 4) & 0x1f)
173#define __swp_offset(x) ((x).val >> 9)
174#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 4) | ((offset) << 9) })
Steven J. Hill77a5c592014-11-13 09:52:01 -0600175#define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
176#define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178#else
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400179/*
Steven J. Hill77a5c592014-11-13 09:52:01 -0600180 * Constraints:
181 * _PAGE_PRESENT at bit 0
182 * _PAGE_MODIFIED at bit 4
183 * _PAGE_GLOBAL at bit 6
184 * _PAGE_VALID at bit 7
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400185 */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600186#define __swp_type(x) (((x).val >> 8) & 0x1f)
187#define __swp_offset(x) ((x).val >> 13)
188#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 8) | ((offset) << 13) })
189#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
190#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Steven J. Hill77a5c592014-11-13 09:52:01 -0600192#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Steven J. Hill77a5c592014-11-13 09:52:01 -0600194#endif /* defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
196#endif /* _ASM_PGTABLE_32_H */