blob: 95dbf60c81696d9fb7ecaed0024c509b5bfe349d [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Auke Kok9a799d72007-09-15 14:07:45 -070054
Don Skidmore99faf682010-07-19 14:00:47 +000055#define DRV_VERSION "2.0.84-k2"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056const char ixgbe_driver_version[] = DRV_VERSION;
Shannon Nelson8c47eaa2010-01-13 01:49:34 +000057static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070058
59static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070060 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000061 [board_82599] = &ixgbe_82599_info,
Auke Kok9a799d72007-09-15 14:07:45 -070062};
63
64/* ixgbe_pci_tbl - PCI Device ID Table
65 *
66 * Wildcard entries (PCI_ANY_ID) should come last
67 * Last entry must be all 0s
68 *
69 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
70 * Class, Class Mask, private data (not used) }
71 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000072static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080073 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
74 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070075 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070076 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070077 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070078 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
80 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
82 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
86 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
88 board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
90 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
92 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
94 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -080095 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
96 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +000097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
98 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +000099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
100 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
102 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
104 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
106 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
108 board_82599 },
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
110 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
112 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
114 board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115
116 /* required last entry */
117 {0, }
118};
119MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
120
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400121#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800122static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000123 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static struct notifier_block dca_notifier = {
125 .notifier_call = ixgbe_notify_dca,
126 .next = NULL,
127 .priority = 0
128};
129#endif
130
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000131#ifdef CONFIG_PCI_IOV
132static unsigned int max_vfs;
133module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000134MODULE_PARM_DESC(max_vfs,
135 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000136#endif /* CONFIG_PCI_IOV */
137
Auke Kok9a799d72007-09-15 14:07:45 -0700138MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
139MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
140MODULE_LICENSE("GPL");
141MODULE_VERSION(DRV_VERSION);
142
143#define DEFAULT_DEBUG_LEVEL_SHIFT 3
144
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000145static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
146{
147 struct ixgbe_hw *hw = &adapter->hw;
148 u32 gcr;
149 u32 gpie;
150 u32 vmdctl;
151
152#ifdef CONFIG_PCI_IOV
153 /* disable iov and allow time for transactions to clear */
154 pci_disable_sriov(adapter->pdev);
155#endif
156
157 /* turn off device IOV mode */
158 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
159 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
160 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
161 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
162 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
163 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
164
165 /* set default pool back to 0 */
166 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
167 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
168 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
169
170 /* take a breather then clean up driver data */
171 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000172
173 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000174 adapter->vfinfo = NULL;
175
176 adapter->num_vfs = 0;
177 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
178}
179
Taku Izumidcd79ae2010-04-27 14:39:53 +0000180struct ixgbe_reg_info {
181 u32 ofs;
182 char *name;
183};
184
185static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
186
187 /* General Registers */
188 {IXGBE_CTRL, "CTRL"},
189 {IXGBE_STATUS, "STATUS"},
190 {IXGBE_CTRL_EXT, "CTRL_EXT"},
191
192 /* Interrupt Registers */
193 {IXGBE_EICR, "EICR"},
194
195 /* RX Registers */
196 {IXGBE_SRRCTL(0), "SRRCTL"},
197 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
198 {IXGBE_RDLEN(0), "RDLEN"},
199 {IXGBE_RDH(0), "RDH"},
200 {IXGBE_RDT(0), "RDT"},
201 {IXGBE_RXDCTL(0), "RXDCTL"},
202 {IXGBE_RDBAL(0), "RDBAL"},
203 {IXGBE_RDBAH(0), "RDBAH"},
204
205 /* TX Registers */
206 {IXGBE_TDBAL(0), "TDBAL"},
207 {IXGBE_TDBAH(0), "TDBAH"},
208 {IXGBE_TDLEN(0), "TDLEN"},
209 {IXGBE_TDH(0), "TDH"},
210 {IXGBE_TDT(0), "TDT"},
211 {IXGBE_TXDCTL(0), "TXDCTL"},
212
213 /* List Terminator */
214 {}
215};
216
217
218/*
219 * ixgbe_regdump - register printout routine
220 */
221static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
222{
223 int i = 0, j = 0;
224 char rname[16];
225 u32 regs[64];
226
227 switch (reginfo->ofs) {
228 case IXGBE_SRRCTL(0):
229 for (i = 0; i < 64; i++)
230 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
231 break;
232 case IXGBE_DCA_RXCTRL(0):
233 for (i = 0; i < 64; i++)
234 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
235 break;
236 case IXGBE_RDLEN(0):
237 for (i = 0; i < 64; i++)
238 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
239 break;
240 case IXGBE_RDH(0):
241 for (i = 0; i < 64; i++)
242 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
243 break;
244 case IXGBE_RDT(0):
245 for (i = 0; i < 64; i++)
246 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
247 break;
248 case IXGBE_RXDCTL(0):
249 for (i = 0; i < 64; i++)
250 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
251 break;
252 case IXGBE_RDBAL(0):
253 for (i = 0; i < 64; i++)
254 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
255 break;
256 case IXGBE_RDBAH(0):
257 for (i = 0; i < 64; i++)
258 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
259 break;
260 case IXGBE_TDBAL(0):
261 for (i = 0; i < 64; i++)
262 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
263 break;
264 case IXGBE_TDBAH(0):
265 for (i = 0; i < 64; i++)
266 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
267 break;
268 case IXGBE_TDLEN(0):
269 for (i = 0; i < 64; i++)
270 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
271 break;
272 case IXGBE_TDH(0):
273 for (i = 0; i < 64; i++)
274 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
275 break;
276 case IXGBE_TDT(0):
277 for (i = 0; i < 64; i++)
278 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
279 break;
280 case IXGBE_TXDCTL(0):
281 for (i = 0; i < 64; i++)
282 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
283 break;
284 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000285 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000286 IXGBE_READ_REG(hw, reginfo->ofs));
287 return;
288 }
289
290 for (i = 0; i < 8; i++) {
291 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000292 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000293 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000294 pr_cont(" %08x", regs[i*8+j]);
295 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000296 }
297
298}
299
300/*
301 * ixgbe_dump - Print registers, tx-rings and rx-rings
302 */
303static void ixgbe_dump(struct ixgbe_adapter *adapter)
304{
305 struct net_device *netdev = adapter->netdev;
306 struct ixgbe_hw *hw = &adapter->hw;
307 struct ixgbe_reg_info *reginfo;
308 int n = 0;
309 struct ixgbe_ring *tx_ring;
310 struct ixgbe_tx_buffer *tx_buffer_info;
311 union ixgbe_adv_tx_desc *tx_desc;
312 struct my_u0 { u64 a; u64 b; } *u0;
313 struct ixgbe_ring *rx_ring;
314 union ixgbe_adv_rx_desc *rx_desc;
315 struct ixgbe_rx_buffer *rx_buffer_info;
316 u32 staterr;
317 int i = 0;
318
319 if (!netif_msg_hw(adapter))
320 return;
321
322 /* Print netdevice Info */
323 if (netdev) {
324 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000325 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000326 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000327 pr_info("%-15s %016lX %016lX %016lX\n",
328 netdev->name,
329 netdev->state,
330 netdev->trans_start,
331 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000332 }
333
334 /* Print Registers */
335 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000336 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000337 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
338 reginfo->name; reginfo++) {
339 ixgbe_regdump(hw, reginfo);
340 }
341
342 /* Print TX Ring Summary */
343 if (!netdev || !netif_running(netdev))
344 goto exit;
345
346 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000347 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000348 for (n = 0; n < adapter->num_tx_queues; n++) {
349 tx_ring = adapter->tx_ring[n];
350 tx_buffer_info =
351 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000352 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000353 n, tx_ring->next_to_use, tx_ring->next_to_clean,
354 (u64)tx_buffer_info->dma,
355 tx_buffer_info->length,
356 tx_buffer_info->next_to_watch,
357 (u64)tx_buffer_info->time_stamp);
358 }
359
360 /* Print TX Rings */
361 if (!netif_msg_tx_done(adapter))
362 goto rx_ring_summary;
363
364 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
365
366 /* Transmit Descriptor Formats
367 *
368 * Advanced Transmit Descriptor
369 * +--------------------------------------------------------------+
370 * 0 | Buffer Address [63:0] |
371 * +--------------------------------------------------------------+
372 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
373 * +--------------------------------------------------------------+
374 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
375 */
376
377 for (n = 0; n < adapter->num_tx_queues; n++) {
378 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000379 pr_info("------------------------------------\n");
380 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
381 pr_info("------------------------------------\n");
382 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000383 "[PlPOIdStDDt Ln] [bi->dma ] "
384 "leng ntw timestamp bi->skb\n");
385
386 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000387 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 tx_buffer_info = &tx_ring->tx_buffer_info[i];
389 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000390 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000391 " %04X %3X %016llX %p", i,
392 le64_to_cpu(u0->a),
393 le64_to_cpu(u0->b),
394 (u64)tx_buffer_info->dma,
395 tx_buffer_info->length,
396 tx_buffer_info->next_to_watch,
397 (u64)tx_buffer_info->time_stamp,
398 tx_buffer_info->skb);
399 if (i == tx_ring->next_to_use &&
400 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000401 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000402 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000403 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000405 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000406 else
Joe Perchesc7689572010-09-07 21:35:17 +0000407 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408
409 if (netif_msg_pktdata(adapter) &&
410 tx_buffer_info->dma != 0)
411 print_hex_dump(KERN_INFO, "",
412 DUMP_PREFIX_ADDRESS, 16, 1,
413 phys_to_virt(tx_buffer_info->dma),
414 tx_buffer_info->length, true);
415 }
416 }
417
418 /* Print RX Rings Summary */
419rx_ring_summary:
420 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000421 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000422 for (n = 0; n < adapter->num_rx_queues; n++) {
423 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000424 pr_info("%5d %5X %5X\n",
425 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000426 }
427
428 /* Print RX Rings */
429 if (!netif_msg_rx_status(adapter))
430 goto exit;
431
432 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
433
434 /* Advanced Receive Descriptor (Read) Format
435 * 63 1 0
436 * +-----------------------------------------------------+
437 * 0 | Packet Buffer Address [63:1] |A0/NSE|
438 * +----------------------------------------------+------+
439 * 8 | Header Buffer Address [63:1] | DD |
440 * +-----------------------------------------------------+
441 *
442 *
443 * Advanced Receive Descriptor (Write-Back) Format
444 *
445 * 63 48 47 32 31 30 21 20 16 15 4 3 0
446 * +------------------------------------------------------+
447 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
448 * | Checksum Ident | | | | Type | Type |
449 * +------------------------------------------------------+
450 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
451 * +------------------------------------------------------+
452 * 63 48 47 32 31 20 19 0
453 */
454 for (n = 0; n < adapter->num_rx_queues; n++) {
455 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000456 pr_info("------------------------------------\n");
457 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
458 pr_info("------------------------------------\n");
459 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
461 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000462 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000463 "[vl er S cks ln] ---------------- [bi->skb] "
464 "<-- Adv Rx Write-Back format\n");
465
466 for (i = 0; i < rx_ring->count; i++) {
467 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000468 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 u0 = (struct my_u0 *)rx_desc;
470 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
471 if (staterr & IXGBE_RXD_STAT_DD) {
472 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000473 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 "%016llX ---------------- %p", i,
475 le64_to_cpu(u0->a),
476 le64_to_cpu(u0->b),
477 rx_buffer_info->skb);
478 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000479 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000480 "%016llX %016llX %p", i,
481 le64_to_cpu(u0->a),
482 le64_to_cpu(u0->b),
483 (u64)rx_buffer_info->dma,
484 rx_buffer_info->skb);
485
486 if (netif_msg_pktdata(adapter)) {
487 print_hex_dump(KERN_INFO, "",
488 DUMP_PREFIX_ADDRESS, 16, 1,
489 phys_to_virt(rx_buffer_info->dma),
490 rx_ring->rx_buf_len, true);
491
492 if (rx_ring->rx_buf_len
493 < IXGBE_RXBUFFER_2048)
494 print_hex_dump(KERN_INFO, "",
495 DUMP_PREFIX_ADDRESS, 16, 1,
496 phys_to_virt(
497 rx_buffer_info->page_dma +
498 rx_buffer_info->page_offset
499 ),
500 PAGE_SIZE/2, true);
501 }
502 }
503
504 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000505 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000506 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000507 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000508 else
Joe Perchesc7689572010-09-07 21:35:17 +0000509 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000510
511 }
512 }
513
514exit:
515 return;
516}
517
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800518static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
519{
520 u32 ctrl_ext;
521
522 /* Let firmware take over control of h/w */
523 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
524 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000525 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800526}
527
528static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
529{
530 u32 ctrl_ext;
531
532 /* Let firmware know the driver has taken over */
533 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
534 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000535 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800536}
Auke Kok9a799d72007-09-15 14:07:45 -0700537
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000538/*
539 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
540 * @adapter: pointer to adapter struct
541 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
542 * @queue: queue to map the corresponding interrupt to
543 * @msix_vector: the vector to map to the corresponding queue
544 *
545 */
546static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000547 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700548{
549 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000550 struct ixgbe_hw *hw = &adapter->hw;
551 switch (hw->mac.type) {
552 case ixgbe_mac_82598EB:
553 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
554 if (direction == -1)
555 direction = 0;
556 index = (((direction * 64) + queue) >> 2) & 0x1F;
557 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
558 ivar &= ~(0xFF << (8 * (queue & 0x3)));
559 ivar |= (msix_vector << (8 * (queue & 0x3)));
560 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
561 break;
562 case ixgbe_mac_82599EB:
563 if (direction == -1) {
564 /* other causes */
565 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
566 index = ((queue & 1) * 8);
567 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
568 ivar &= ~(0xFF << index);
569 ivar |= (msix_vector << index);
570 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
571 break;
572 } else {
573 /* tx or rx causes */
574 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
575 index = ((16 * (queue & 1)) + (8 * direction));
576 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
577 ivar &= ~(0xFF << index);
578 ivar |= (msix_vector << index);
579 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
580 break;
581 }
582 default:
583 break;
584 }
Auke Kok9a799d72007-09-15 14:07:45 -0700585}
586
Alexander Duyckfe49f042009-06-04 16:00:09 +0000587static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000588 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000589{
590 u32 mask;
591
592 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
593 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
594 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
595 } else {
596 mask = (qmask & 0xFFFFFFFF);
597 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
598 mask = (qmask >> 32);
599 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
600 }
601}
602
Alexander Duyck84418e32010-08-19 13:40:54 +0000603void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000604 struct ixgbe_tx_buffer
605 *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700606{
Alexander Duycke5a43542009-12-02 16:46:56 +0000607 if (tx_buffer_info->dma) {
608 if (tx_buffer_info->mapped_as_page)
Nick Nunley1b507732010-04-27 13:10:27 +0000609 dma_unmap_page(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000610 tx_buffer_info->dma,
611 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000612 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000613 else
Nick Nunley1b507732010-04-27 13:10:27 +0000614 dma_unmap_single(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000615 tx_buffer_info->dma,
616 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000617 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000618 tx_buffer_info->dma = 0;
619 }
Auke Kok9a799d72007-09-15 14:07:45 -0700620 if (tx_buffer_info->skb) {
621 dev_kfree_skb_any(tx_buffer_info->skb);
622 tx_buffer_info->skb = NULL;
623 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000624 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700625 /* tx_buffer_info must be completely set up in the transmit path */
626}
627
Yi Zou26f23d82009-11-06 12:56:00 +0000628/**
John Fastabend7483d9d2010-05-18 16:00:10 +0000629 * ixgbe_tx_xon_state - check the tx ring xon state
Yi Zou26f23d82009-11-06 12:56:00 +0000630 * @adapter: the ixgbe adapter
631 * @tx_ring: the corresponding tx_ring
632 *
633 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
634 * corresponding TC of this tx_ring when checking TFCS.
635 *
John Fastabend7483d9d2010-05-18 16:00:10 +0000636 * Returns : true if in xon state (currently not paused)
Yi Zou26f23d82009-11-06 12:56:00 +0000637 */
John Fastabend7483d9d2010-05-18 16:00:10 +0000638static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000639 struct ixgbe_ring *tx_ring)
Yi Zou26f23d82009-11-06 12:56:00 +0000640{
Yi Zou26f23d82009-11-06 12:56:00 +0000641 u32 txoff = IXGBE_TFCS_TXOFF;
642
643#ifdef CONFIG_IXGBE_DCB
John Fastabendca739482010-06-03 17:03:45 +0000644 if (adapter->dcb_cfg.pfc_mode_enable) {
Jaswinder Singh Rajput30b768322009-11-20 04:02:27 +0000645 int tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000646 int reg_idx = tx_ring->reg_idx;
647 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
648
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000649 switch (adapter->hw.mac.type) {
650 case ixgbe_mac_82598EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000651 tc = reg_idx >> 2;
652 txoff = IXGBE_TFCS_TXOFF0;
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000653 break;
654 case ixgbe_mac_82599EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000655 tc = 0;
656 txoff = IXGBE_TFCS_TXOFF;
657 if (dcb_i == 8) {
658 /* TC0, TC1 */
659 tc = reg_idx >> 5;
660 if (tc == 2) /* TC2, TC3 */
661 tc += (reg_idx - 64) >> 4;
662 else if (tc == 3) /* TC4, TC5, TC6, TC7 */
663 tc += 1 + ((reg_idx - 96) >> 3);
664 } else if (dcb_i == 4) {
665 /* TC0, TC1 */
666 tc = reg_idx >> 6;
667 if (tc == 1) {
668 tc += (reg_idx - 64) >> 5;
669 if (tc == 2) /* TC2, TC3 */
670 tc += (reg_idx - 96) >> 4;
671 }
672 }
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000673 break;
674 default:
675 tc = 0;
Yi Zou26f23d82009-11-06 12:56:00 +0000676 }
677 txoff <<= tc;
678 }
679#endif
680 return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
681}
682
Auke Kok9a799d72007-09-15 14:07:45 -0700683static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000684 struct ixgbe_ring *tx_ring,
685 unsigned int eop)
Auke Kok9a799d72007-09-15 14:07:45 -0700686{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700687 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700688
Auke Kok9a799d72007-09-15 14:07:45 -0700689 /* Detect a transmit hang in hardware, this serializes the
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700690 * check with the clearing of time_stamp and movement of eop */
Auke Kok9a799d72007-09-15 14:07:45 -0700691 adapter->detect_tx_hung = false;
Alexander Duyck44df32c2009-03-31 21:34:23 +0000692 if (tx_ring->tx_buffer_info[eop].time_stamp &&
Auke Kok9a799d72007-09-15 14:07:45 -0700693 time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
John Fastabend7483d9d2010-05-18 16:00:10 +0000694 ixgbe_tx_xon_state(adapter, tx_ring)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700695 /* detected Tx unit hang */
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700696 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000697 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Emil Tantilov396e7992010-07-01 20:05:12 +0000698 e_err(drv, "Detected Tx Unit Hang\n"
Emil Tantilov849c4542010-06-03 16:53:41 +0000699 " Tx Queue <%d>\n"
700 " TDH, TDT <%x>, <%x>\n"
701 " next_to_use <%x>\n"
702 " next_to_clean <%x>\n"
703 "tx_buffer_info[next_to_clean]\n"
704 " time_stamp <%lx>\n"
705 " jiffies <%lx>\n",
706 tx_ring->queue_index,
707 IXGBE_READ_REG(hw, tx_ring->head),
708 IXGBE_READ_REG(hw, tx_ring->tail),
709 tx_ring->next_to_use, eop,
710 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
Auke Kok9a799d72007-09-15 14:07:45 -0700711 return true;
712 }
713
714 return false;
715}
716
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700717#define IXGBE_MAX_TXD_PWR 14
718#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800719
720/* Tx Descriptors needed, worst case */
721#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
722 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
723#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700724 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800725
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700726static void ixgbe_tx_timeout(struct net_device *netdev);
727
Auke Kok9a799d72007-09-15 14:07:45 -0700728/**
729 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000730 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700731 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700732 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000733static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000734 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700735{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000736 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700737 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800738 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
739 struct ixgbe_tx_buffer *tx_buffer_info;
740 unsigned int i, eop, count = 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700741 unsigned int total_bytes = 0, total_packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700742
743 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800744 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000745 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800746
747 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000748 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800749 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000750 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800751 for ( ; !cleaned; count++) {
752 struct sk_buff *skb;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000753 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700754 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800755 cleaned = (i == eop);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700756 skb = tx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -0700757
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800758 if (cleaned && skb) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800759 unsigned int segs, bytecount;
Yi Zou3d8fd382009-06-08 14:38:44 +0000760 unsigned int hlen = skb_headlen(skb);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700761
762 /* gso_segs is currently only valid for tcp */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800763 segs = skb_shinfo(skb)->gso_segs ?: 1;
Yi Zou3d8fd382009-06-08 14:38:44 +0000764#ifdef IXGBE_FCOE
765 /* adjust for FCoE Sequence Offload */
766 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
767 && (skb->protocol == htons(ETH_P_FCOE)) &&
768 skb_is_gso(skb)) {
769 hlen = skb_transport_offset(skb) +
770 sizeof(struct fc_frame_header) +
771 sizeof(struct fcoe_crc_eof);
772 segs = DIV_ROUND_UP(skb->len - hlen,
773 skb_shinfo(skb)->gso_size);
774 }
775#endif /* IXGBE_FCOE */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800776 /* multiply data chunks by size of headers */
Yi Zou3d8fd382009-06-08 14:38:44 +0000777 bytecount = ((segs - 1) * hlen) + skb->len;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700778 total_packets += segs;
779 total_bytes += bytecount;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800780 }
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700781
Auke Kok9a799d72007-09-15 14:07:45 -0700782 ixgbe_unmap_and_free_tx_resource(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000783 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700784
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800785 tx_desc->wb.status = 0;
786
Auke Kok9a799d72007-09-15 14:07:45 -0700787 i++;
788 if (i == tx_ring->count)
789 i = 0;
790 }
791
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800792 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000793 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800794 }
795
Auke Kok9a799d72007-09-15 14:07:45 -0700796 tx_ring->next_to_clean = i;
797
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800798#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700799 if (unlikely(count && netif_carrier_ok(netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000800 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800801 /* Make sure that anybody stopping the queue after this
802 * sees the new next_to_clean.
803 */
804 smp_mb();
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800805 if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
806 !test_bit(__IXGBE_DOWN, &adapter->state)) {
807 netif_wake_subqueue(netdev, tx_ring->queue_index);
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000808 ++tx_ring->restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800809 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800810 }
Auke Kok9a799d72007-09-15 14:07:45 -0700811
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700812 if (adapter->detect_tx_hung) {
813 if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
814 /* schedule immediate reset if we believe we hung */
Emil Tantilov396e7992010-07-01 20:05:12 +0000815 e_info(probe, "tx hang %d detected, resetting "
816 "adapter\n", adapter->tx_timeout_count + 1);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700817 ixgbe_tx_timeout(adapter->netdev);
818 }
819 }
Auke Kok9a799d72007-09-15 14:07:45 -0700820
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700821 /* re-arm the interrupt */
Alexander Duyckfe49f042009-06-04 16:00:09 +0000822 if (count >= tx_ring->work_limit)
823 ixgbe_irq_rearm_queues(adapter, ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -0700824
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700825 tx_ring->total_bytes += total_bytes;
826 tx_ring->total_packets += total_packets;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700827 tx_ring->stats.packets += total_packets;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800828 tx_ring->stats.bytes += total_bytes;
Eric Dumazet807540b2010-09-23 05:40:09 +0000829 return count < tx_ring->work_limit;
Auke Kok9a799d72007-09-15 14:07:45 -0700830}
831
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400832#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800833static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000834 struct ixgbe_ring *rx_ring)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800835{
836 u32 rxctrl;
837 int cpu = get_cpu();
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000838 int q = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800839
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700840 if (rx_ring->cpu != cpu) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800841 rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000842 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
843 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
844 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
845 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
846 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
847 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
Joe Perchese8e9f692010-09-07 21:34:53 +0000848 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000849 }
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800850 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
851 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
Don Skidmore15005a32009-01-19 16:54:13 -0800852 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
853 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
Joe Perchese8e9f692010-09-07 21:34:53 +0000854 IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800855 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700856 rx_ring->cpu = cpu;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800857 }
858 put_cpu();
859}
860
861static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000862 struct ixgbe_ring *tx_ring)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800863{
864 u32 txctrl;
865 int cpu = get_cpu();
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000866 int q = tx_ring->reg_idx;
Don Skidmoreee5f7842009-11-06 12:56:20 +0000867 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800868
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700869 if (tx_ring->cpu != cpu) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000870 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +0000871 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000872 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
873 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
Don Skidmoreee5f7842009-11-06 12:56:20 +0000874 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
875 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(q), txctrl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000876 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +0000877 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000878 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
879 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
Joe Perchese8e9f692010-09-07 21:34:53 +0000880 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
Don Skidmoreee5f7842009-11-06 12:56:20 +0000881 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
882 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(q), txctrl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000883 }
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700884 tx_ring->cpu = cpu;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800885 }
886 put_cpu();
887}
888
889static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
890{
891 int i;
892
893 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
894 return;
895
Alexander Duycke35ec122009-05-21 13:07:12 +0000896 /* always use CB2 mode, difference is masked in the CB driver */
897 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
898
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800899 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000900 adapter->tx_ring[i]->cpu = -1;
901 ixgbe_update_tx_dca(adapter, adapter->tx_ring[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800902 }
903 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000904 adapter->rx_ring[i]->cpu = -1;
905 ixgbe_update_rx_dca(adapter, adapter->rx_ring[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800906 }
907}
908
909static int __ixgbe_notify_dca(struct device *dev, void *data)
910{
911 struct net_device *netdev = dev_get_drvdata(dev);
912 struct ixgbe_adapter *adapter = netdev_priv(netdev);
913 unsigned long event = *(unsigned long *)data;
914
915 switch (event) {
916 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700917 /* if we're already enabled, don't do it again */
918 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
919 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300920 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700921 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800922 ixgbe_setup_dca(adapter);
923 break;
924 }
925 /* Fall Through since DCA is disabled. */
926 case DCA_PROVIDER_REMOVE:
927 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
928 dca_remove_requester(dev);
929 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
930 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
931 }
932 break;
933 }
934
Denis V. Lunev652f0932008-03-27 14:39:17 +0300935 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800936}
937
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400938#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -0700939/**
940 * ixgbe_receive_skb - Send a completed packet up the stack
941 * @adapter: board private structure
942 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700943 * @status: hardware indication of status of receive
944 * @rx_ring: rx descriptor ring (for a specific queue) to setup
945 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -0700946 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800947static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000948 struct sk_buff *skb, u8 status,
949 struct ixgbe_ring *ring,
950 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -0700951{
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800952 struct ixgbe_adapter *adapter = q_vector->adapter;
953 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700954 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
955 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -0700956
Alexander Duyck182ff8d2009-04-27 22:35:33 +0000957 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
Lucy Liu8a62bab2009-08-13 14:09:38 +0000958 if (adapter->vlgrp && is_vlan && (tag & VLAN_VID_MASK))
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800959 vlan_gro_receive(napi, adapter->vlgrp, tag, skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700960 else
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800961 napi_gro_receive(napi, skb);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700962 } else {
Lucy Liu8a62bab2009-08-13 14:09:38 +0000963 if (adapter->vlgrp && is_vlan && (tag & VLAN_VID_MASK))
Alexander Duyck182ff8d2009-04-27 22:35:33 +0000964 vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
965 else
966 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700967 }
968}
969
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800970/**
971 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
972 * @adapter: address of board private structure
973 * @status_err: hardware indication of status of receive
974 * @skb: skb currently being received and modified
975 **/
Auke Kok9a799d72007-09-15 14:07:45 -0700976static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +0000977 union ixgbe_adv_rx_desc *rx_desc,
978 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700979{
Don Skidmore8bae1b22009-07-23 18:00:39 +0000980 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
981
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700982 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700983
Jesse Brandeburg712744b2008-08-26 04:26:56 -0700984 /* Rx csum disabled */
985 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -0700986 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800987
988 /* if IP and error */
989 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
990 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700991 adapter->hw_csum_rx_error++;
992 return;
993 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800994
995 if (!(status_err & IXGBE_RXD_STAT_L4CS))
996 return;
997
998 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +0000999 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1000
1001 /*
1002 * 82599 errata, UDP frames with a 0 checksum can be marked as
1003 * checksum errors.
1004 */
1005 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1006 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1007 return;
1008
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001009 adapter->hw_csum_rx_error++;
1010 return;
1011 }
1012
Auke Kok9a799d72007-09-15 14:07:45 -07001013 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001014 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001015}
1016
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001017static inline void ixgbe_release_rx_desc(struct ixgbe_hw *hw,
Joe Perchese8e9f692010-09-07 21:34:53 +00001018 struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001019{
1020 /*
1021 * Force memory writes to complete before letting h/w
1022 * know there are new descriptors to fetch. (Only
1023 * applicable for weak-ordered memory model archs,
1024 * such as IA-64).
1025 */
1026 wmb();
1027 IXGBE_WRITE_REG(hw, IXGBE_RDT(rx_ring->reg_idx), val);
1028}
1029
Auke Kok9a799d72007-09-15 14:07:45 -07001030/**
1031 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1032 * @adapter: address of board private structure
1033 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00001034void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001035 struct ixgbe_ring *rx_ring,
1036 int cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001037{
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001038 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07001039 struct pci_dev *pdev = adapter->pdev;
1040 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001041 struct ixgbe_rx_buffer *bi;
Auke Kok9a799d72007-09-15 14:07:45 -07001042 unsigned int i;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001043 unsigned int bufsz = rx_ring->rx_buf_len;
Auke Kok9a799d72007-09-15 14:07:45 -07001044
1045 i = rx_ring->next_to_use;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001046 bi = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001047
1048 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001049 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001050
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001051 if (!bi->page_dma &&
Yi Zou6e455b892009-08-06 13:05:44 +00001052 (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)) {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001053 if (!bi->page) {
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001054 bi->page = netdev_alloc_page(netdev);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001055 if (!bi->page) {
1056 adapter->alloc_rx_page_failed++;
1057 goto no_buffers;
1058 }
1059 bi->page_offset = 0;
1060 } else {
1061 /* use a half page if we're re-using */
1062 bi->page_offset ^= (PAGE_SIZE / 2);
Auke Kok9a799d72007-09-15 14:07:45 -07001063 }
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001064
Nick Nunley1b507732010-04-27 13:10:27 +00001065 bi->page_dma = dma_map_page(&pdev->dev, bi->page,
Joe Perchese8e9f692010-09-07 21:34:53 +00001066 bi->page_offset,
1067 (PAGE_SIZE / 2),
Nick Nunley1b507732010-04-27 13:10:27 +00001068 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001069 }
1070
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001071 if (!bi->skb) {
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001072 struct sk_buff *skb = netdev_alloc_skb_ip_align(netdev,
1073 bufsz);
1074 bi->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001075
1076 if (!skb) {
1077 adapter->alloc_rx_buff_failed++;
1078 goto no_buffers;
1079 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001080 /* initialize queue mapping */
1081 skb_record_rx_queue(skb, rx_ring->queue_index);
1082 }
Auke Kok9a799d72007-09-15 14:07:45 -07001083
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001084 if (!bi->dma) {
1085 bi->dma = dma_map_single(&pdev->dev,
1086 bi->skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001087 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001088 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001089 }
1090 /* Refresh the desc even if buffer_addrs didn't change because
1091 * each write-back erases this info. */
Yi Zou6e455b892009-08-06 13:05:44 +00001092 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001093 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1094 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001095 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001096 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001097 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001098 }
1099
1100 i++;
1101 if (i == rx_ring->count)
1102 i = 0;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001103 bi = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001104 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001105
Auke Kok9a799d72007-09-15 14:07:45 -07001106no_buffers:
1107 if (rx_ring->next_to_use != i) {
1108 rx_ring->next_to_use = i;
1109 if (i-- == 0)
1110 i = (rx_ring->count - 1);
1111
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001112 ixgbe_release_rx_desc(&adapter->hw, rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001113 }
1114}
1115
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001116static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
1117{
1118 return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
1119}
1120
1121static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
1122{
1123 return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1124}
1125
Alexander Duyckf8212f92009-04-27 22:42:37 +00001126static inline u32 ixgbe_get_rsc_count(union ixgbe_adv_rx_desc *rx_desc)
1127{
1128 return (le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
Joe Perchese8e9f692010-09-07 21:34:53 +00001129 IXGBE_RXDADV_RSCCNT_MASK) >>
1130 IXGBE_RXDADV_RSCCNT_SHIFT;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001131}
1132
1133/**
1134 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1135 * @skb: pointer to the last skb in the rsc queue
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001136 * @count: pointer to number of packets coalesced in this context
Alexander Duyckf8212f92009-04-27 22:42:37 +00001137 *
1138 * This function changes a queue full of hw rsc buffers into a completed
1139 * packet. It uses the ->prev pointers to find the first packet and then
1140 * turns it into the frag list owner.
1141 **/
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001142static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb,
Joe Perchese8e9f692010-09-07 21:34:53 +00001143 u64 *count)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001144{
1145 unsigned int frag_list_size = 0;
1146
1147 while (skb->prev) {
1148 struct sk_buff *prev = skb->prev;
1149 frag_list_size += skb->len;
1150 skb->prev = NULL;
1151 skb = prev;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001152 *count += 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001153 }
1154
1155 skb_shinfo(skb)->frag_list = skb->next;
1156 skb->next = NULL;
1157 skb->len += frag_list_size;
1158 skb->data_len += frag_list_size;
1159 skb->truesize += frag_list_size;
1160 return skb;
1161}
1162
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001163struct ixgbe_rsc_cb {
1164 dma_addr_t dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001165 bool delay_unmap;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001166};
1167
1168#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)
1169
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001170static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001171 struct ixgbe_ring *rx_ring,
1172 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001173{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001174 struct ixgbe_adapter *adapter = q_vector->adapter;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00001175 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07001176 struct pci_dev *pdev = adapter->pdev;
1177 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1178 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1179 struct sk_buff *skb;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001180 unsigned int i, rsc_count = 0;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001181 u32 len, staterr;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001182 u16 hdr_info;
1183 bool cleaned = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001184 int cleaned_count = 0;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001185 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001186#ifdef IXGBE_FCOE
1187 int ddp_bytes = 0;
1188#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07001189
1190 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001191 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001192 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1193 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001194
1195 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001196 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001197 if (*work_done >= work_to_do)
1198 break;
1199 (*work_done)++;
1200
Milton Miller3c945e52010-02-19 17:44:42 +00001201 rmb(); /* read descriptor and rx_buffer_info after status DD */
Yi Zou6e455b892009-08-06 13:05:44 +00001202 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001203 hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
1204 len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001205 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07001206 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Shannon Nelson0b746e02010-05-18 16:00:03 +00001207 if ((len > IXGBE_RX_HDR_SIZE) ||
1208 (upper_len && !(hdr_info & IXGBE_RXDADV_SPH)))
1209 len = IXGBE_RX_HDR_SIZE;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001210 } else {
Auke Kok9a799d72007-09-15 14:07:45 -07001211 len = le16_to_cpu(rx_desc->wb.upper.length);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001212 }
Auke Kok9a799d72007-09-15 14:07:45 -07001213
1214 cleaned = true;
1215 skb = rx_buffer_info->skb;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001216 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001217 rx_buffer_info->skb = NULL;
1218
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001219 if (rx_buffer_info->dma) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001220 if ((adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
1221 (!(staterr & IXGBE_RXD_STAT_EOP)) &&
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001222 (!(skb->prev))) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001223 /*
1224 * When HWRSC is enabled, delay unmapping
1225 * of the first packet. It carries the
1226 * header information, HW may still
1227 * access the header after the writeback.
1228 * Only unmap it when EOP is reached
1229 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001230 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001231 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001232 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00001233 dma_unmap_single(&pdev->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001234 rx_buffer_info->dma,
1235 rx_ring->rx_buf_len,
1236 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001237 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001238 rx_buffer_info->dma = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001239 skb_put(skb, len);
1240 }
1241
1242 if (upper_len) {
Nick Nunley1b507732010-04-27 13:10:27 +00001243 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
1244 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001245 rx_buffer_info->page_dma = 0;
1246 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001247 rx_buffer_info->page,
1248 rx_buffer_info->page_offset,
1249 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001250
1251 if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
1252 (page_count(rx_buffer_info->page) != 1))
1253 rx_buffer_info->page = NULL;
1254 else
1255 get_page(rx_buffer_info->page);
Auke Kok9a799d72007-09-15 14:07:45 -07001256
1257 skb->len += upper_len;
1258 skb->data_len += upper_len;
1259 skb->truesize += upper_len;
1260 }
1261
1262 i++;
1263 if (i == rx_ring->count)
1264 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001265
Alexander Duyck31f05a22010-08-19 13:40:31 +00001266 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001267 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001268 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001269
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00001270 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001271 rsc_count = ixgbe_get_rsc_count(rx_desc);
1272
1273 if (rsc_count) {
1274 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1275 IXGBE_RXDADV_NEXTP_SHIFT;
1276 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001277 } else {
1278 next_buffer = &rx_ring->rx_buffer_info[i];
1279 }
1280
Auke Kok9a799d72007-09-15 14:07:45 -07001281 if (staterr & IXGBE_RXD_STAT_EOP) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001282 if (skb->prev)
Joe Perchese8e9f692010-09-07 21:34:53 +00001283 skb = ixgbe_transform_rsc_queue(skb,
1284 &(rx_ring->rsc_count));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001285 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001286 if (IXGBE_RSC_CB(skb)->delay_unmap) {
Nick Nunley1b507732010-04-27 13:10:27 +00001287 dma_unmap_single(&pdev->dev,
1288 IXGBE_RSC_CB(skb)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00001289 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001290 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00001291 IXGBE_RSC_CB(skb)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001292 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00001293 }
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001294 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)
Joe Perchese8e9f692010-09-07 21:34:53 +00001295 rx_ring->rsc_count +=
1296 skb_shinfo(skb)->nr_frags;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001297 else
1298 rx_ring->rsc_count++;
1299 rx_ring->rsc_flush++;
1300 }
Auke Kok9a799d72007-09-15 14:07:45 -07001301 rx_ring->stats.packets++;
1302 rx_ring->stats.bytes += skb->len;
1303 } else {
Yi Zou6e455b892009-08-06 13:05:44 +00001304 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001305 rx_buffer_info->skb = next_buffer->skb;
1306 rx_buffer_info->dma = next_buffer->dma;
1307 next_buffer->skb = skb;
1308 next_buffer->dma = 0;
1309 } else {
1310 skb->next = next_buffer->skb;
1311 skb->next->prev = skb;
1312 }
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001313 rx_ring->non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001314 goto next_desc;
1315 }
1316
1317 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1318 dev_kfree_skb_irq(skb);
1319 goto next_desc;
1320 }
1321
Don Skidmore8bae1b22009-07-23 18:00:39 +00001322 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001323
1324 /* probably a little skewed due to removing CRC */
1325 total_rx_bytes += skb->len;
1326 total_rx_packets++;
1327
Jesse Brandeburg74ce8dd2008-09-11 20:03:23 -07001328 skb->protocol = eth_type_trans(skb, adapter->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001329#ifdef IXGBE_FCOE
1330 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001331 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1332 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1333 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001334 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001335 }
Yi Zou332d4a72009-05-13 13:11:53 +00001336#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001337 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001338
1339next_desc:
1340 rx_desc->wb.upper.status_error = 0;
1341
1342 /* return some buffers to hardware, one at a time is too slow */
1343 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1344 ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1345 cleaned_count = 0;
1346 }
1347
1348 /* use prefetched values */
1349 rx_desc = next_rxd;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001350 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001351
1352 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001353 }
1354
Auke Kok9a799d72007-09-15 14:07:45 -07001355 rx_ring->next_to_clean = i;
1356 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1357
1358 if (cleaned_count)
1359 ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1360
Yi Zou3d8fd382009-06-08 14:38:44 +00001361#ifdef IXGBE_FCOE
1362 /* include DDPed FCoE data */
1363 if (ddp_bytes > 0) {
1364 unsigned int mss;
1365
1366 mss = adapter->netdev->mtu - sizeof(struct fcoe_hdr) -
1367 sizeof(struct fc_frame_header) -
1368 sizeof(struct fcoe_crc_eof);
1369 if (mss > 512)
1370 mss &= ~511;
1371 total_rx_bytes += ddp_bytes;
1372 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1373 }
1374#endif /* IXGBE_FCOE */
1375
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001376 rx_ring->total_packets += total_rx_packets;
1377 rx_ring->total_bytes += total_rx_bytes;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00001378 netdev->stats.rx_bytes += total_rx_bytes;
1379 netdev->stats.rx_packets += total_rx_packets;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001380
Auke Kok9a799d72007-09-15 14:07:45 -07001381 return cleaned;
1382}
1383
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001384static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001385/**
1386 * ixgbe_configure_msix - Configure MSI-X hardware
1387 * @adapter: board private structure
1388 *
1389 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1390 * interrupts.
1391 **/
1392static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1393{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001394 struct ixgbe_q_vector *q_vector;
1395 int i, j, q_vectors, v_idx, r_idx;
1396 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001397
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001398 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1399
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001400 /*
1401 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001402 * corresponding register.
1403 */
1404 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001405 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001406 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001407 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001408 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001409
1410 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001411 j = adapter->rx_ring[r_idx]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001412 ixgbe_set_ivar(adapter, 0, j, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001413 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001414 adapter->num_rx_queues,
1415 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001416 }
1417 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001418 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001419
1420 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001421 j = adapter->tx_ring[r_idx]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001422 ixgbe_set_ivar(adapter, 1, j, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001423 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001424 adapter->num_tx_queues,
1425 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001426 }
1427
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001428 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001429 /* tx only */
1430 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001431 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001432 /* rx or mixed */
1433 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001434
Alexander Duyckfe49f042009-06-04 16:00:09 +00001435 ixgbe_write_eitr(q_vector);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00001436 /* If Flow Director is enabled, set interrupt affinity */
1437 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
1438 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
1439 /*
1440 * Allocate the affinity_hint cpumask, assign the mask
1441 * for this vector, and set our affinity_hint for
1442 * this irq.
1443 */
1444 if (!alloc_cpumask_var(&q_vector->affinity_mask,
1445 GFP_KERNEL))
1446 return;
1447 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
1448 irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
1449 q_vector->affinity_mask);
1450 }
Auke Kok9a799d72007-09-15 14:07:45 -07001451 }
1452
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001453 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1454 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001455 v_idx);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001456 else if (adapter->hw.mac.type == ixgbe_mac_82599EB)
1457 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001458 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001459
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001460 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001461 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001462 if (adapter->num_vfs)
1463 mask &= ~(IXGBE_EIMS_OTHER |
1464 IXGBE_EIMS_MAILBOX |
1465 IXGBE_EIMS_LSC);
1466 else
1467 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001468 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001469}
1470
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001471enum latency_range {
1472 lowest_latency = 0,
1473 low_latency = 1,
1474 bulk_latency = 2,
1475 latency_invalid = 255
1476};
1477
1478/**
1479 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1480 * @adapter: pointer to adapter
1481 * @eitr: eitr setting (ints per sec) to give last timeslice
1482 * @itr_setting: current throttle rate in ints/second
1483 * @packets: the number of packets during this measurement interval
1484 * @bytes: the number of bytes during this measurement interval
1485 *
1486 * Stores a new ITR value based on packets and byte
1487 * counts during the last interrupt. The advantage of per interrupt
1488 * computation is faster updates and more accurate ITR for the current
1489 * traffic pattern. Constants in this function were computed
1490 * based on theoretical maximum wire speed and thresholds were set based
1491 * on testing data as well as attempting to minimize response time
1492 * while increasing bulk throughput.
1493 * this functionality is controlled by the InterruptThrottleRate module
1494 * parameter (see ixgbe_param.c)
1495 **/
1496static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001497 u32 eitr, u8 itr_setting,
1498 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001499{
1500 unsigned int retval = itr_setting;
1501 u32 timepassed_us;
1502 u64 bytes_perint;
1503
1504 if (packets == 0)
1505 goto update_itr_done;
1506
1507
1508 /* simple throttlerate management
1509 * 0-20MB/s lowest (100000 ints/s)
1510 * 20-100MB/s low (20000 ints/s)
1511 * 100-1249MB/s bulk (8000 ints/s)
1512 */
1513 /* what was last interrupt timeslice? */
1514 timepassed_us = 1000000/eitr;
1515 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1516
1517 switch (itr_setting) {
1518 case lowest_latency:
1519 if (bytes_perint > adapter->eitr_low)
1520 retval = low_latency;
1521 break;
1522 case low_latency:
1523 if (bytes_perint > adapter->eitr_high)
1524 retval = bulk_latency;
1525 else if (bytes_perint <= adapter->eitr_low)
1526 retval = lowest_latency;
1527 break;
1528 case bulk_latency:
1529 if (bytes_perint <= adapter->eitr_high)
1530 retval = low_latency;
1531 break;
1532 }
1533
1534update_itr_done:
1535 return retval;
1536}
1537
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001538/**
1539 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001540 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001541 *
1542 * This function is made to be called by ethtool and by the driver
1543 * when it needs to update EITR registers at runtime. Hardware
1544 * specific quirks/differences are taken care of here.
1545 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001546void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001547{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001548 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001549 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001550 int v_idx = q_vector->v_idx;
1551 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1552
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001553 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1554 /* must write high and low 16 bits to reset counter */
1555 itr_reg |= (itr_reg << 16);
1556 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1557 /*
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001558 * 82599 can support a value of zero, so allow it for
1559 * max interrupt rate, but there is an errata where it can
1560 * not be zero with RSC
1561 */
1562 if (itr_reg == 8 &&
1563 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1564 itr_reg = 0;
1565
1566 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001567 * set the WDIS bit to not clear the timer bits and cause an
1568 * immediate assertion of the interrupt
1569 */
1570 itr_reg |= IXGBE_EITR_CNT_WDIS;
1571 }
1572 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1573}
1574
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001575static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1576{
1577 struct ixgbe_adapter *adapter = q_vector->adapter;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001578 u32 new_itr;
1579 u8 current_itr, ret_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001580 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001581 struct ixgbe_ring *rx_ring, *tx_ring;
1582
1583 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1584 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001585 tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001586 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001587 q_vector->tx_itr,
1588 tx_ring->total_packets,
1589 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001590 /* if the result for this queue would decrease interrupt
1591 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001592 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001593 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001594 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001595 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001596 }
1597
1598 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1599 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001600 rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001601 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001602 q_vector->rx_itr,
1603 rx_ring->total_packets,
1604 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001605 /* if the result for this queue would decrease interrupt
1606 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001607 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001608 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001609 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001610 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001611 }
1612
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001613 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001614
1615 switch (current_itr) {
1616 /* counts and packets in update_itr are dependent on these numbers */
1617 case lowest_latency:
1618 new_itr = 100000;
1619 break;
1620 case low_latency:
1621 new_itr = 20000; /* aka hwitr = ~200 */
1622 break;
1623 case bulk_latency:
1624 default:
1625 new_itr = 8000;
1626 break;
1627 }
1628
1629 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001630 /* do an exponential smoothing */
1631 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001632
1633 /* save the algorithm value here, not the smoothed one */
1634 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001635
1636 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001637 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001638}
1639
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001640/**
1641 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1642 * @work: pointer to work_struct containing our data
1643 **/
1644static void ixgbe_check_overtemp_task(struct work_struct *work)
1645{
1646 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00001647 struct ixgbe_adapter,
1648 check_overtemp_task);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001649 struct ixgbe_hw *hw = &adapter->hw;
1650 u32 eicr = adapter->interrupt_event;
1651
Joe Perches7ca647b2010-09-07 21:35:40 +00001652 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1653 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001654
Joe Perches7ca647b2010-09-07 21:35:40 +00001655 switch (hw->device_id) {
1656 case IXGBE_DEV_ID_82599_T3_LOM: {
1657 u32 autoneg;
1658 bool link_up = false;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001659
Joe Perches7ca647b2010-09-07 21:35:40 +00001660 if (hw->mac.ops.check_link)
1661 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1662
1663 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1664 (eicr & IXGBE_EICR_LSC))
1665 /* Check if this is due to overtemp */
1666 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1667 break;
1668 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001669 }
Joe Perches7ca647b2010-09-07 21:35:40 +00001670 default:
1671 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1672 return;
1673 break;
1674 }
1675 e_crit(drv,
1676 "Network adapter has been stopped because it has over heated. "
1677 "Restart the computer. If the problem persists, "
1678 "power off the system and replace the adapter\n");
1679 /* write to clear the interrupt */
1680 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001681}
1682
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001683static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1684{
1685 struct ixgbe_hw *hw = &adapter->hw;
1686
1687 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1688 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001689 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001690 /* write to clear the interrupt */
1691 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1692 }
1693}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001694
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001695static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1696{
1697 struct ixgbe_hw *hw = &adapter->hw;
1698
1699 if (eicr & IXGBE_EICR_GPI_SDP1) {
1700 /* Clear the interrupt */
1701 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1702 schedule_work(&adapter->multispeed_fiber_task);
1703 } else if (eicr & IXGBE_EICR_GPI_SDP2) {
1704 /* Clear the interrupt */
1705 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1706 schedule_work(&adapter->sfp_config_module_task);
1707 } else {
1708 /* Interrupt isn't for us... */
1709 return;
1710 }
1711}
1712
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001713static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1714{
1715 struct ixgbe_hw *hw = &adapter->hw;
1716
1717 adapter->lsc_int++;
1718 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1719 adapter->link_check_timeout = jiffies;
1720 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1721 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001722 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001723 schedule_work(&adapter->watchdog_task);
1724 }
1725}
1726
Auke Kok9a799d72007-09-15 14:07:45 -07001727static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1728{
1729 struct net_device *netdev = data;
1730 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1731 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001732 u32 eicr;
1733
1734 /*
1735 * Workaround for Silicon errata. Use clear-by-write instead
1736 * of clear-by-read. Reading with EICS will return the
1737 * interrupt causes without clearing, which later be done
1738 * with the write to EICR.
1739 */
1740 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1741 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001742
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001743 if (eicr & IXGBE_EICR_LSC)
1744 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001745
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001746 if (eicr & IXGBE_EICR_MAILBOX)
1747 ixgbe_msg_task(adapter);
1748
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001749 if (hw->mac.type == ixgbe_mac_82598EB)
1750 ixgbe_check_fan_failure(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001751
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001752 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001753 ixgbe_check_sfp_event(adapter, eicr);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001754 adapter->interrupt_event = eicr;
1755 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1756 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
1757 schedule_work(&adapter->check_overtemp_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001758
1759 /* Handle Flow Director Full threshold interrupt */
1760 if (eicr & IXGBE_EICR_FLOW_DIR) {
1761 int i;
1762 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1763 /* Disable transmits before FDIR Re-initialization */
1764 netif_tx_stop_all_queues(netdev);
1765 for (i = 0; i < adapter->num_tx_queues; i++) {
1766 struct ixgbe_ring *tx_ring =
Joe Perchese8e9f692010-09-07 21:34:53 +00001767 adapter->tx_ring[i];
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001768 if (test_and_clear_bit(__IXGBE_FDIR_INIT_DONE,
Joe Perchese8e9f692010-09-07 21:34:53 +00001769 &tx_ring->reinit_state))
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001770 schedule_work(&adapter->fdir_reinit_task);
1771 }
1772 }
1773 }
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001774 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1775 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001776
1777 return IRQ_HANDLED;
1778}
1779
Alexander Duyckfe49f042009-06-04 16:00:09 +00001780static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1781 u64 qmask)
1782{
1783 u32 mask;
1784
1785 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1786 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1787 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1788 } else {
1789 mask = (qmask & 0xFFFFFFFF);
1790 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(0), mask);
1791 mask = (qmask >> 32);
1792 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(1), mask);
1793 }
1794 /* skip the flush */
1795}
1796
1797static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001798 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001799{
1800 u32 mask;
1801
1802 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1803 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1804 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, mask);
1805 } else {
1806 mask = (qmask & 0xFFFFFFFF);
1807 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), mask);
1808 mask = (qmask >> 32);
1809 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), mask);
1810 }
1811 /* skip the flush */
1812}
1813
Auke Kok9a799d72007-09-15 14:07:45 -07001814static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1815{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001816 struct ixgbe_q_vector *q_vector = data;
1817 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001818 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001819 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001820
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001821 if (!q_vector->txr_count)
1822 return IRQ_HANDLED;
1823
1824 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1825 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001826 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001827 tx_ring->total_bytes = 0;
1828 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001829 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001830 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001831 }
1832
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001833 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001834 napi_schedule(&q_vector->napi);
1835
Auke Kok9a799d72007-09-15 14:07:45 -07001836 return IRQ_HANDLED;
1837}
1838
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001839/**
1840 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
1841 * @irq: unused
1842 * @data: pointer to our q_vector struct for this interrupt vector
1843 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001844static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
1845{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001846 struct ixgbe_q_vector *q_vector = data;
1847 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001848 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001849 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001850 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001851
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001852 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001853 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001854 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001855 rx_ring->total_bytes = 0;
1856 rx_ring->total_packets = 0;
1857 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001858 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001859 }
1860
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001861 if (!q_vector->rxr_count)
1862 return IRQ_HANDLED;
1863
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001864 /* disable interrupts on this vector only */
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001865 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08001866 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001867
Auke Kok9a799d72007-09-15 14:07:45 -07001868 return IRQ_HANDLED;
1869}
1870
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001871static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
1872{
Alexander Duyck91281fd2009-06-04 16:00:27 +00001873 struct ixgbe_q_vector *q_vector = data;
1874 struct ixgbe_adapter *adapter = q_vector->adapter;
1875 struct ixgbe_ring *ring;
1876 int r_idx;
1877 int i;
1878
1879 if (!q_vector->txr_count && !q_vector->rxr_count)
1880 return IRQ_HANDLED;
1881
1882 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1883 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001884 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001885 ring->total_bytes = 0;
1886 ring->total_packets = 0;
1887 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001888 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001889 }
1890
1891 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1892 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001893 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001894 ring->total_bytes = 0;
1895 ring->total_packets = 0;
1896 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001897 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001898 }
1899
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001900 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001901 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001902
1903 return IRQ_HANDLED;
1904}
1905
1906/**
1907 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
1908 * @napi: napi struct with our devices info in it
1909 * @budget: amount of work driver is allowed to do this pass, in packets
1910 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001911 * This function is optimized for cleaning one queue only on a single
1912 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001913 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001914static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
1915{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001916 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00001917 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001918 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001919 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001920 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001921 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001922
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001923 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001924 rx_ring = adapter->rx_ring[r_idx];
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001925#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001926 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001927 ixgbe_update_rx_dca(adapter, rx_ring);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001928#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001929
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001930 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07001931
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001932 /* If all Rx work done, exit the polling mode */
1933 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001934 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001935 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001936 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001937 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00001938 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001939 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07001940 }
1941
1942 return work_done;
1943}
1944
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001945/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00001946 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001947 * @napi: napi struct with our devices info in it
1948 * @budget: amount of work driver is allowed to do this pass, in packets
1949 *
1950 * This function will clean more than one rx queue associated with a
1951 * q_vector.
1952 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00001953static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001954{
1955 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00001956 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001957 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001958 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001959 int work_done = 0, i;
1960 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001961 bool tx_clean_complete = true;
1962
1963 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1964 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001965 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001966#ifdef CONFIG_IXGBE_DCA
1967 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1968 ixgbe_update_tx_dca(adapter, ring);
1969#endif
1970 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
1971 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001972 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001973 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001974
1975 /* attempt to distribute budget to each queue fairly, but don't allow
1976 * the budget to go below 1 because we'll exit polling */
1977 budget /= (q_vector->rxr_count ?: 1);
1978 budget = max(budget, 1);
1979 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1980 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001981 ring = adapter->rx_ring[r_idx];
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001982#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001983 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck91281fd2009-06-04 16:00:27 +00001984 ixgbe_update_rx_dca(adapter, ring);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001985#endif
Alexander Duyck91281fd2009-06-04 16:00:27 +00001986 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001987 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001988 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001989 }
1990
1991 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001992 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001993 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07001994 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001995 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001996 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001997 ixgbe_set_itr_msix(q_vector);
1998 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00001999 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002000 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002001 return 0;
2002 }
2003
2004 return work_done;
2005}
Alexander Duyck91281fd2009-06-04 16:00:27 +00002006
2007/**
2008 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
2009 * @napi: napi struct with our devices info in it
2010 * @budget: amount of work driver is allowed to do this pass, in packets
2011 *
2012 * This function is optimized for cleaning one queue only on a single
2013 * q_vector!!!
2014 **/
2015static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
2016{
2017 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002018 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002019 struct ixgbe_adapter *adapter = q_vector->adapter;
2020 struct ixgbe_ring *tx_ring = NULL;
2021 int work_done = 0;
2022 long r_idx;
2023
2024 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002025 tx_ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002026#ifdef CONFIG_IXGBE_DCA
2027 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2028 ixgbe_update_tx_dca(adapter, tx_ring);
2029#endif
2030
2031 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2032 work_done = budget;
2033
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002034 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002035 if (work_done < budget) {
2036 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002037 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002038 ixgbe_set_itr_msix(q_vector);
2039 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002040 ixgbe_irq_enable_queues(adapter,
2041 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002042 }
2043
2044 return work_done;
2045}
2046
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002047static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002048 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002049{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002050 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2051
2052 set_bit(r_idx, q_vector->rxr_idx);
2053 q_vector->rxr_count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002054}
Auke Kok9a799d72007-09-15 14:07:45 -07002055
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002056static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002057 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002058{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002059 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2060
2061 set_bit(t_idx, q_vector->txr_idx);
2062 q_vector->txr_count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002063}
Auke Kok9a799d72007-09-15 14:07:45 -07002064
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002065/**
2066 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2067 * @adapter: board private structure to initialize
2068 * @vectors: allotted vector count for descriptor rings
2069 *
2070 * This function maps descriptor rings to the queue-specific vectors
2071 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2072 * one vector per ring/queue, but on a constrained vector budget, we
2073 * group the rings as "efficiently" as possible. You would add new
2074 * mapping configurations in here.
2075 **/
2076static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002077 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002078{
2079 int v_start = 0;
2080 int rxr_idx = 0, txr_idx = 0;
2081 int rxr_remaining = adapter->num_rx_queues;
2082 int txr_remaining = adapter->num_tx_queues;
2083 int i, j;
2084 int rqpv, tqpv;
2085 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002086
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002087 /* No mapping required if MSI-X is disabled. */
2088 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002089 goto out;
2090
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002091 /*
2092 * The ideal configuration...
2093 * We have enough vectors to map one per queue.
2094 */
2095 if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
2096 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2097 map_vector_to_rxq(adapter, v_start, rxr_idx);
2098
2099 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2100 map_vector_to_txq(adapter, v_start, txr_idx);
2101
2102 goto out;
2103 }
2104
2105 /*
2106 * If we don't have enough vectors for a 1-to-1
2107 * mapping, we'll have to group them so there are
2108 * multiple queues per vector.
2109 */
2110 /* Re-adjusting *qpv takes care of the remainder. */
2111 for (i = v_start; i < vectors; i++) {
2112 rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
2113 for (j = 0; j < rqpv; j++) {
2114 map_vector_to_rxq(adapter, i, rxr_idx);
2115 rxr_idx++;
2116 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002117 }
Auke Kok9a799d72007-09-15 14:07:45 -07002118 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002119 for (i = v_start; i < vectors; i++) {
2120 tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
2121 for (j = 0; j < tqpv; j++) {
2122 map_vector_to_txq(adapter, i, txr_idx);
2123 txr_idx++;
2124 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002125 }
Auke Kok9a799d72007-09-15 14:07:45 -07002126 }
2127
Auke Kok9a799d72007-09-15 14:07:45 -07002128out:
Auke Kok9a799d72007-09-15 14:07:45 -07002129 return err;
2130}
2131
2132/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002133 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2134 * @adapter: board private structure
2135 *
2136 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2137 * interrupts from the kernel.
2138 **/
2139static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2140{
2141 struct net_device *netdev = adapter->netdev;
2142 irqreturn_t (*handler)(int, void *);
2143 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002144 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002145
2146 /* Decrement for Other and TCP Timer vectors */
2147 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2148
2149 /* Map the Tx/Rx rings to the vectors we were allotted. */
2150 err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
2151 if (err)
2152 goto out;
2153
2154#define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
Joe Perchese8e9f692010-09-07 21:34:53 +00002155 (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
2156 &ixgbe_msix_clean_many)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002157 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002158 handler = SET_HANDLER(adapter->q_vector[vector]);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002159
Joe Perchese8e9f692010-09-07 21:34:53 +00002160 if (handler == &ixgbe_msix_clean_rx) {
Robert Olssoncb13fc22008-11-25 16:43:52 -08002161 sprintf(adapter->name[vector], "%s-%s-%d",
2162 netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002163 } else if (handler == &ixgbe_msix_clean_tx) {
Robert Olssoncb13fc22008-11-25 16:43:52 -08002164 sprintf(adapter->name[vector], "%s-%s-%d",
2165 netdev->name, "tx", ti++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002166 } else
Robert Olssoncb13fc22008-11-25 16:43:52 -08002167 sprintf(adapter->name[vector], "%s-%s-%d",
2168 netdev->name, "TxRx", vector);
2169
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002170 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002171 handler, 0, adapter->name[vector],
2172 adapter->q_vector[vector]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002173 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002174 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002175 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002176 goto free_queue_irqs;
2177 }
2178 }
2179
2180 sprintf(adapter->name[vector], "%s:lsc", netdev->name);
2181 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002182 ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002183 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002184 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002185 goto free_queue_irqs;
2186 }
2187
2188 return 0;
2189
2190free_queue_irqs:
2191 for (i = vector - 1; i >= 0; i--)
2192 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002193 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002194 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2195 pci_disable_msix(adapter->pdev);
2196 kfree(adapter->msix_entries);
2197 adapter->msix_entries = NULL;
2198out:
2199 return err;
2200}
2201
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002202static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2203{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002204 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002205 u8 current_itr;
2206 u32 new_itr = q_vector->eitr;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002207 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2208 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002209
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002210 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002211 q_vector->tx_itr,
2212 tx_ring->total_packets,
2213 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002214 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002215 q_vector->rx_itr,
2216 rx_ring->total_packets,
2217 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002218
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002219 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002220
2221 switch (current_itr) {
2222 /* counts and packets in update_itr are dependent on these numbers */
2223 case lowest_latency:
2224 new_itr = 100000;
2225 break;
2226 case low_latency:
2227 new_itr = 20000; /* aka hwitr = ~200 */
2228 break;
2229 case bulk_latency:
2230 new_itr = 8000;
2231 break;
2232 default:
2233 break;
2234 }
2235
2236 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002237 /* do an exponential smoothing */
2238 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002239
2240 /* save the algorithm value here, not the smoothed one */
2241 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002242
2243 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002244 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002245}
2246
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002247/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002248 * ixgbe_irq_enable - Enable default interrupt generation settings
2249 * @adapter: board private structure
2250 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002251static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2252 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002253{
2254 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002255
2256 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002257 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2258 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002259 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2260 mask |= IXGBE_EIMS_GPI_SDP1;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002261 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002262 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002263 mask |= IXGBE_EIMS_GPI_SDP1;
2264 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002265 if (adapter->num_vfs)
2266 mask |= IXGBE_EIMS_MAILBOX;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002267 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002268 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2269 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2270 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002271
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002272 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002273 if (queues)
2274 ixgbe_irq_enable_queues(adapter, ~0);
2275 if (flush)
2276 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002277
2278 if (adapter->num_vfs > 32) {
2279 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2280 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2281 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002282}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002283
2284/**
2285 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002286 * @irq: interrupt number
2287 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002288 **/
2289static irqreturn_t ixgbe_intr(int irq, void *data)
2290{
2291 struct net_device *netdev = data;
2292 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2293 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002294 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002295 u32 eicr;
2296
Don Skidmore54037502009-02-21 15:42:56 -08002297 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002298 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002299 * before the read of EICR.
2300 */
2301 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2302
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002303 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2304 * therefore no explict interrupt disable is necessary */
2305 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002306 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002307 /*
2308 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002309 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002310 * have disabled interrupts due to EIAM
2311 * finish the workaround of silicon errata on 82598. Unmask
2312 * the interrupt that we masked before the EICR read.
2313 */
2314 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2315 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002316 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002317 }
Auke Kok9a799d72007-09-15 14:07:45 -07002318
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002319 if (eicr & IXGBE_EICR_LSC)
2320 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002321
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002322 if (hw->mac.type == ixgbe_mac_82599EB)
2323 ixgbe_check_sfp_event(adapter, eicr);
2324
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002325 ixgbe_check_fan_failure(adapter, eicr);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002326 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2327 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
2328 schedule_work(&adapter->check_overtemp_task);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002329
Alexander Duyck7a921c92009-05-06 10:43:28 +00002330 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002331 adapter->tx_ring[0]->total_packets = 0;
2332 adapter->tx_ring[0]->total_bytes = 0;
2333 adapter->rx_ring[0]->total_packets = 0;
2334 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002335 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002336 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002337 }
2338
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002339 /*
2340 * re-enable link(maybe) and non-queue interrupts, no flush.
2341 * ixgbe_poll will re-enable the queue interrupts
2342 */
2343
2344 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2345 ixgbe_irq_enable(adapter, false, false);
2346
Auke Kok9a799d72007-09-15 14:07:45 -07002347 return IRQ_HANDLED;
2348}
2349
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002350static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2351{
2352 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2353
2354 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002355 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002356 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2357 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2358 q_vector->rxr_count = 0;
2359 q_vector->txr_count = 0;
2360 }
2361}
2362
Auke Kok9a799d72007-09-15 14:07:45 -07002363/**
2364 * ixgbe_request_irq - initialize interrupts
2365 * @adapter: board private structure
2366 *
2367 * Attempts to configure interrupts using the best available
2368 * capabilities of the hardware and kernel.
2369 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002370static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002371{
2372 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002373 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002374
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002375 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2376 err = ixgbe_request_msix_irqs(adapter);
2377 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002378 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002379 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002380 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002381 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002382 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002383 }
2384
Auke Kok9a799d72007-09-15 14:07:45 -07002385 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002386 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002387
Auke Kok9a799d72007-09-15 14:07:45 -07002388 return err;
2389}
2390
2391static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2392{
2393 struct net_device *netdev = adapter->netdev;
2394
2395 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002396 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002397
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002398 q_vectors = adapter->num_msix_vectors;
2399
2400 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002401 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002402
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002403 i--;
2404 for (; i >= 0; i--) {
2405 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002406 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002407 }
2408
2409 ixgbe_reset_q_vectors(adapter);
2410 } else {
2411 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002412 }
2413}
2414
2415/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002416 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2417 * @adapter: board private structure
2418 **/
2419static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2420{
Nelson, Shannon835462f2009-04-27 22:42:54 +00002421 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2422 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2423 } else {
2424 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2425 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002426 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002427 if (adapter->num_vfs > 32)
2428 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002429 }
2430 IXGBE_WRITE_FLUSH(&adapter->hw);
2431 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2432 int i;
2433 for (i = 0; i < adapter->num_msix_vectors; i++)
2434 synchronize_irq(adapter->msix_entries[i].vector);
2435 } else {
2436 synchronize_irq(adapter->pdev->irq);
2437 }
2438}
2439
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002440/**
Auke Kok9a799d72007-09-15 14:07:45 -07002441 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2442 *
2443 **/
2444static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2445{
Auke Kok9a799d72007-09-15 14:07:45 -07002446 struct ixgbe_hw *hw = &adapter->hw;
2447
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002448 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002449 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002450
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002451 ixgbe_set_ivar(adapter, 0, 0, 0);
2452 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002453
2454 map_vector_to_rxq(adapter, 0, 0);
2455 map_vector_to_txq(adapter, 0, 0);
2456
Emil Tantilov396e7992010-07-01 20:05:12 +00002457 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002458}
2459
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002460/**
2461 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2462 * @adapter: board private structure
2463 * @ring: structure containing ring specific data
2464 *
2465 * Configure the Tx descriptor ring after a reset.
2466 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002467void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2468 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002469{
2470 struct ixgbe_hw *hw = &adapter->hw;
2471 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002472 int wait_loop = 10;
2473 u32 txdctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002474 u16 reg_idx = ring->reg_idx;
2475
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002476 /* disable queue to avoid issues while updating state */
2477 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2478 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2479 txdctl & ~IXGBE_TXDCTL_ENABLE);
2480 IXGBE_WRITE_FLUSH(hw);
2481
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002482 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002483 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002484 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2485 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2486 ring->count * sizeof(union ixgbe_adv_tx_desc));
2487 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2488 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2489 ring->head = IXGBE_TDH(reg_idx);
2490 ring->tail = IXGBE_TDT(reg_idx);
2491
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002492 /* configure fetching thresholds */
2493 if (adapter->rx_itr_setting == 0) {
2494 /* cannot set wthresh when itr==0 */
2495 txdctl &= ~0x007F0000;
2496 } else {
2497 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2498 txdctl |= (8 << 16);
2499 }
2500 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2501 /* PThresh workaround for Tx hang with DFP enabled. */
2502 txdctl |= 32;
2503 }
2504
2505 /* reinitialize flowdirector state */
2506 set_bit(__IXGBE_FDIR_INIT_DONE, &ring->reinit_state);
2507
2508 /* enable queue */
2509 txdctl |= IXGBE_TXDCTL_ENABLE;
2510 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2511
2512 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2513 if (hw->mac.type == ixgbe_mac_82598EB &&
2514 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2515 return;
2516
2517 /* poll to verify queue is enabled */
2518 do {
2519 msleep(1);
2520 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2521 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2522 if (!wait_loop)
2523 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002524}
2525
Alexander Duyck120ff942010-08-19 13:34:50 +00002526static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2527{
2528 struct ixgbe_hw *hw = &adapter->hw;
2529 u32 rttdcs;
2530 u32 mask;
2531
2532 if (hw->mac.type == ixgbe_mac_82598EB)
2533 return;
2534
2535 /* disable the arbiter while setting MTQC */
2536 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2537 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2538 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2539
2540 /* set transmit pool layout */
2541 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2542 switch (adapter->flags & mask) {
2543
2544 case (IXGBE_FLAG_SRIOV_ENABLED):
2545 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2546 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2547 break;
2548
2549 case (IXGBE_FLAG_DCB_ENABLED):
2550 /* We enable 8 traffic classes, DCB only */
2551 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2552 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2553 break;
2554
2555 default:
2556 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2557 break;
2558 }
2559
2560 /* re-enable the arbiter */
2561 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2562 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2563}
2564
Auke Kok9a799d72007-09-15 14:07:45 -07002565/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002566 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002567 * @adapter: board private structure
2568 *
2569 * Configure the Tx unit of the MAC after a reset.
2570 **/
2571static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2572{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002573 struct ixgbe_hw *hw = &adapter->hw;
2574 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002575 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002576
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002577 ixgbe_setup_mtqc(adapter);
2578
2579 if (hw->mac.type != ixgbe_mac_82598EB) {
2580 /* DMATXCTL.EN must be before Tx queues are enabled */
2581 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2582 dmatxctl |= IXGBE_DMATXCTL_TE;
2583 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2584 }
2585
Auke Kok9a799d72007-09-15 14:07:45 -07002586 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002587 for (i = 0; i < adapter->num_tx_queues; i++)
2588 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002589}
2590
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002591#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002592
Yi Zoua6616b42009-08-06 13:05:23 +00002593static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002594 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002595{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002596 u32 srrctl;
Yi Zoua6616b42009-08-06 13:05:23 +00002597 int index;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002598 struct ixgbe_ring_feature *feature = adapter->ring_feature;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002599
Yi Zoua6616b42009-08-06 13:05:23 +00002600 index = rx_ring->reg_idx;
2601 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2602 unsigned long mask;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002603 mask = (unsigned long) feature[RING_F_RSS].mask;
Alexander Duyck3be1adf2008-08-30 00:29:10 -07002604 index = index & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002605 }
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002606 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));
2607
2608 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2609 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002610 if (adapter->num_vfs)
2611 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002612
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002613 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2614 IXGBE_SRRCTL_BSIZEHDR_MASK;
2615
Yi Zou6e455b892009-08-06 13:05:44 +00002616 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002617#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2618 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2619#else
2620 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2621#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002622 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002623 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002624 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2625 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002626 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002627 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002628
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002629 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
2630}
2631
Alexander Duyck05abb122010-08-19 13:35:41 +00002632static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002633{
Alexander Duyck05abb122010-08-19 13:35:41 +00002634 struct ixgbe_hw *hw = &adapter->hw;
2635 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002636 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2637 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002638 u32 mrqc = 0, reta = 0;
2639 u32 rxcsum;
2640 int i, j;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002641 int mask;
2642
Alexander Duyck05abb122010-08-19 13:35:41 +00002643 /* Fill out hash function seeds */
2644 for (i = 0; i < 10; i++)
2645 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002646
Alexander Duyck05abb122010-08-19 13:35:41 +00002647 /* Fill out redirection table */
2648 for (i = 0, j = 0; i < 128; i++, j++) {
2649 if (j == adapter->ring_feature[RING_F_RSS].indices)
2650 j = 0;
2651 /* reta = 4-byte sliding window of
2652 * 0x00..(indices-1)(indices-1)00..etc. */
2653 reta = (reta << 8) | (j * 0x11);
2654 if ((i & 3) == 3)
2655 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2656 }
2657
2658 /* Disable indicating checksum in descriptor, enables RSS hash */
2659 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2660 rxcsum |= IXGBE_RXCSUM_PCSD;
2661 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2662
2663 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2664 mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
2665 else
2666 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002667#ifdef CONFIG_IXGBE_DCB
Alexander Duyck05abb122010-08-19 13:35:41 +00002668 | IXGBE_FLAG_DCB_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002669#endif
Alexander Duyck05abb122010-08-19 13:35:41 +00002670 | IXGBE_FLAG_SRIOV_ENABLED
2671 );
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002672
2673 switch (mask) {
2674 case (IXGBE_FLAG_RSS_ENABLED):
2675 mrqc = IXGBE_MRQC_RSSEN;
2676 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002677 case (IXGBE_FLAG_SRIOV_ENABLED):
2678 mrqc = IXGBE_MRQC_VMDQEN;
2679 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002680#ifdef CONFIG_IXGBE_DCB
2681 case (IXGBE_FLAG_DCB_ENABLED):
2682 mrqc = IXGBE_MRQC_RT8TCEN;
2683 break;
2684#endif /* CONFIG_IXGBE_DCB */
2685 default:
2686 break;
2687 }
2688
Alexander Duyck05abb122010-08-19 13:35:41 +00002689 /* Perform hash on these packet types */
2690 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2691 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2692 | IXGBE_MRQC_RSS_FIELD_IPV6
2693 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2694
2695 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002696}
2697
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002698/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002699 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2700 * @adapter: address of board private structure
2701 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002702 **/
Alexander Duyck73670962010-08-19 13:38:34 +00002703static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2704 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002705{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002706 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002707 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002708 int rx_buf_len;
Alexander Duyck73670962010-08-19 13:38:34 +00002709 u16 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002710
Alexander Duyck73670962010-08-19 13:38:34 +00002711 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
2712 return;
2713
2714 rx_buf_len = ring->rx_buf_len;
2715 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002716 rscctrl |= IXGBE_RSCCTL_RSCEN;
2717 /*
2718 * we must limit the number of descriptors so that the
2719 * total size of max desc * buf_len is not greater
2720 * than 65535
2721 */
Alexander Duyck73670962010-08-19 13:38:34 +00002722 if (ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002723#if (MAX_SKB_FRAGS > 16)
2724 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2725#elif (MAX_SKB_FRAGS > 8)
2726 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2727#elif (MAX_SKB_FRAGS > 4)
2728 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2729#else
2730 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2731#endif
2732 } else {
2733 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2734 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2735 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2736 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2737 else
2738 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2739 }
Alexander Duyck73670962010-08-19 13:38:34 +00002740 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002741}
2742
Alexander Duyck9e10e042010-08-19 13:40:06 +00002743/**
2744 * ixgbe_set_uta - Set unicast filter table address
2745 * @adapter: board private structure
2746 *
2747 * The unicast table address is a register array of 32-bit registers.
2748 * The table is meant to be used in a way similar to how the MTA is used
2749 * however due to certain limitations in the hardware it is necessary to
2750 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2751 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2752 **/
2753static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2754{
2755 struct ixgbe_hw *hw = &adapter->hw;
2756 int i;
2757
2758 /* The UTA table only exists on 82599 hardware and newer */
2759 if (hw->mac.type < ixgbe_mac_82599EB)
2760 return;
2761
2762 /* we only need to do this if VMDq is enabled */
2763 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2764 return;
2765
2766 for (i = 0; i < 128; i++)
2767 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2768}
2769
2770#define IXGBE_MAX_RX_DESC_POLL 10
2771static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2772 struct ixgbe_ring *ring)
2773{
2774 struct ixgbe_hw *hw = &adapter->hw;
2775 int reg_idx = ring->reg_idx;
2776 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2777 u32 rxdctl;
2778
2779 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2780 if (hw->mac.type == ixgbe_mac_82598EB &&
2781 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2782 return;
2783
2784 do {
2785 msleep(1);
2786 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2787 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2788
2789 if (!wait_loop) {
2790 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2791 "the polling period\n", reg_idx);
2792 }
2793}
2794
Alexander Duyck84418e32010-08-19 13:40:54 +00002795void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2796 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002797{
2798 struct ixgbe_hw *hw = &adapter->hw;
2799 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002800 u32 rxdctl;
Alexander Duyckacd37172010-08-19 13:36:05 +00002801 u16 reg_idx = ring->reg_idx;
2802
Alexander Duyck9e10e042010-08-19 13:40:06 +00002803 /* disable queue to avoid issues while updating state */
2804 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2805 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx),
2806 rxdctl & ~IXGBE_RXDCTL_ENABLE);
2807 IXGBE_WRITE_FLUSH(hw);
2808
Alexander Duyckacd37172010-08-19 13:36:05 +00002809 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2810 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2811 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2812 ring->count * sizeof(union ixgbe_adv_rx_desc));
2813 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2814 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
2815 ring->head = IXGBE_RDH(reg_idx);
2816 ring->tail = IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002817
2818 ixgbe_configure_srrctl(adapter, ring);
2819 ixgbe_configure_rscctl(adapter, ring);
2820
2821 if (hw->mac.type == ixgbe_mac_82598EB) {
2822 /*
2823 * enable cache line friendly hardware writes:
2824 * PTHRESH=32 descriptors (half the internal cache),
2825 * this also removes ugly rx_no_buffer_count increment
2826 * HTHRESH=4 descriptors (to minimize latency on fetch)
2827 * WTHRESH=8 burst writeback up to two cache lines
2828 */
2829 rxdctl &= ~0x3FFFFF;
2830 rxdctl |= 0x080420;
2831 }
2832
2833 /* enable receive descriptor ring */
2834 rxdctl |= IXGBE_RXDCTL_ENABLE;
2835 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2836
2837 ixgbe_rx_desc_queue_enable(adapter, ring);
2838 ixgbe_alloc_rx_buffers(adapter, ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002839}
2840
Alexander Duyck48654522010-08-19 13:36:27 +00002841static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2842{
2843 struct ixgbe_hw *hw = &adapter->hw;
2844 int p;
2845
2846 /* PSRTYPE must be initialized in non 82598 adapters */
2847 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002848 IXGBE_PSRTYPE_UDPHDR |
2849 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002850 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002851 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002852
2853 if (hw->mac.type == ixgbe_mac_82598EB)
2854 return;
2855
2856 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2857 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2858
2859 for (p = 0; p < adapter->num_rx_pools; p++)
2860 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2861 psrtype);
2862}
2863
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002864static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2865{
2866 struct ixgbe_hw *hw = &adapter->hw;
2867 u32 gcr_ext;
2868 u32 vt_reg_bits;
2869 u32 reg_offset, vf_shift;
2870 u32 vmdctl;
2871
2872 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2873 return;
2874
2875 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2876 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2877 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2878 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2879
2880 vf_shift = adapter->num_vfs % 32;
2881 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
2882
2883 /* Enable only the PF's pool for Tx/Rx */
2884 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2885 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2886 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2887 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2888 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2889
2890 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2891 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2892
2893 /*
2894 * Set up VF register offsets for selected VT Mode,
2895 * i.e. 32 or 64 VFs for SR-IOV
2896 */
2897 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2898 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2899 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2900 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2901
2902 /* enable Tx loopback for VF/PF communication */
2903 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2904}
2905
Alexander Duyck477de6e2010-08-19 13:38:11 +00002906static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002907{
Auke Kok9a799d72007-09-15 14:07:45 -07002908 struct ixgbe_hw *hw = &adapter->hw;
2909 struct net_device *netdev = adapter->netdev;
2910 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002911 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002912 struct ixgbe_ring *rx_ring;
2913 int i;
2914 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00002915
Auke Kok9a799d72007-09-15 14:07:45 -07002916 /* Decide whether to use packet split mode or not */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002917 /* Do not use packet split if we're in SR-IOV Mode */
2918 if (!adapter->num_vfs)
2919 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002920
2921 /* Set the RX buffer length according to the mode */
2922 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002923 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002924 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00002925 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00002926 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002927 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002928 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00002929 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
2930 }
2931
2932#ifdef IXGBE_FCOE
2933 /* adjust max frame to be able to do baby jumbo for FCoE */
2934 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
2935 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
2936 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2937
2938#endif /* IXGBE_FCOE */
2939 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
2940 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
2941 mhadd &= ~IXGBE_MHADD_MFS_MASK;
2942 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
2943
2944 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07002945 }
2946
Auke Kok9a799d72007-09-15 14:07:45 -07002947 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00002948 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
2949 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07002950 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2951
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002952 /*
2953 * Setup the HW Rx Head and Tail Descriptor Pointers and
2954 * the Base and Length of the Rx Descriptor Ring
2955 */
Auke Kok9a799d72007-09-15 14:07:45 -07002956 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002957 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00002958 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002959
Yi Zou6e455b892009-08-06 13:05:44 +00002960 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
2961 rx_ring->flags |= IXGBE_RING_RX_PS_ENABLED;
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00002962 else
2963 rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002964
Yi Zou63f39bd2009-05-17 12:34:35 +00002965#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00002966 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00002967 struct ixgbe_ring_feature *f;
2968 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00002969 if ((i >= f->mask) && (i < f->mask + f->indices)) {
2970 rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
2971 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
2972 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00002973 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00002974 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002975 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002976#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00002977 }
2978
2979}
2980
Alexander Duyck73670962010-08-19 13:38:34 +00002981static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
2982{
2983 struct ixgbe_hw *hw = &adapter->hw;
2984 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2985
2986 switch (hw->mac.type) {
2987 case ixgbe_mac_82598EB:
2988 /*
2989 * For VMDq support of different descriptor types or
2990 * buffer sizes through the use of multiple SRRCTL
2991 * registers, RDRXCTL.MVMEN must be set to 1
2992 *
2993 * also, the manual doesn't mention it clearly but DCA hints
2994 * will only use queue 0's tags unless this bit is set. Side
2995 * effects of setting this bit are only that SRRCTL must be
2996 * fully programmed [0..15]
2997 */
2998 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
2999 break;
3000 case ixgbe_mac_82599EB:
3001 /* Disable RSC for ACK packets */
3002 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3003 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3004 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3005 /* hardware requires some bits to be set by default */
3006 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3007 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3008 break;
3009 default:
3010 /* We should do nothing since we don't know this hardware */
3011 return;
3012 }
3013
3014 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3015}
3016
Alexander Duyck477de6e2010-08-19 13:38:11 +00003017/**
3018 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3019 * @adapter: board private structure
3020 *
3021 * Configure the Rx unit of the MAC after a reset.
3022 **/
3023static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3024{
3025 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003026 int i;
3027 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003028
3029 /* disable receives while setting up the descriptors */
3030 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3031 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3032
3033 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003034 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003035
Alexander Duyck9e10e042010-08-19 13:40:06 +00003036 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003037 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003038
Alexander Duyck9e10e042010-08-19 13:40:06 +00003039 ixgbe_set_uta(adapter);
3040
Alexander Duyck477de6e2010-08-19 13:38:11 +00003041 /* set_rx_buffer_len must be called before ring initialization */
3042 ixgbe_set_rx_buffer_len(adapter);
3043
3044 /*
3045 * Setup the HW Rx Head and Tail Descriptor Pointers and
3046 * the Base and Length of the Rx Descriptor Ring
3047 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003048 for (i = 0; i < adapter->num_rx_queues; i++)
3049 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003050
Alexander Duyck9e10e042010-08-19 13:40:06 +00003051 /* disable drop enable for 82598 parts */
3052 if (hw->mac.type == ixgbe_mac_82598EB)
3053 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3054
3055 /* enable all receives */
3056 rxctrl |= IXGBE_RXCTRL_RXEN;
3057 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003058}
3059
Auke Kok9a799d72007-09-15 14:07:45 -07003060static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3061{
3062 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003063 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003064 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003065
3066 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003067 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003068}
3069
3070static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3071{
3072 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003073 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003074 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003075
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003076 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3077 ixgbe_irq_disable(adapter);
3078
Auke Kok9a799d72007-09-15 14:07:45 -07003079 vlan_group_set_device(adapter->vlgrp, vid, NULL);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003080
3081 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003082 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003083
3084 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003085 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Auke Kok9a799d72007-09-15 14:07:45 -07003086}
3087
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003088/**
3089 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3090 * @adapter: driver data
3091 */
3092static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3093{
3094 struct ixgbe_hw *hw = &adapter->hw;
3095 u32 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3096 int i, j;
3097
3098 switch (hw->mac.type) {
3099 case ixgbe_mac_82598EB:
Yi Zou38e0bd92010-05-18 16:00:08 +00003100 vlnctrl &= ~IXGBE_VLNCTRL_VFE;
3101#ifdef CONFIG_IXGBE_DCB
3102 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
3103 vlnctrl &= ~IXGBE_VLNCTRL_VME;
3104#endif
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003105 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3106 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3107 break;
3108 case ixgbe_mac_82599EB:
3109 vlnctrl &= ~IXGBE_VLNCTRL_VFE;
3110 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3111 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
Yi Zou38e0bd92010-05-18 16:00:08 +00003112#ifdef CONFIG_IXGBE_DCB
3113 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
3114 break;
3115#endif
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003116 for (i = 0; i < adapter->num_rx_queues; i++) {
3117 j = adapter->rx_ring[i]->reg_idx;
3118 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3119 vlnctrl &= ~IXGBE_RXDCTL_VME;
3120 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3121 }
3122 break;
3123 default:
3124 break;
3125 }
3126}
3127
3128/**
3129 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3130 * @adapter: driver data
3131 */
3132static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3133{
3134 struct ixgbe_hw *hw = &adapter->hw;
3135 u32 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3136 int i, j;
3137
3138 switch (hw->mac.type) {
3139 case ixgbe_mac_82598EB:
3140 vlnctrl |= IXGBE_VLNCTRL_VME | IXGBE_VLNCTRL_VFE;
3141 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3142 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3143 break;
3144 case ixgbe_mac_82599EB:
3145 vlnctrl |= IXGBE_VLNCTRL_VFE;
3146 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3147 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3148 for (i = 0; i < adapter->num_rx_queues; i++) {
3149 j = adapter->rx_ring[i]->reg_idx;
3150 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3151 vlnctrl |= IXGBE_RXDCTL_VME;
3152 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3153 }
3154 break;
3155 default:
3156 break;
3157 }
3158}
3159
Don Skidmore068c89b2009-01-19 16:54:36 -08003160static void ixgbe_vlan_rx_register(struct net_device *netdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00003161 struct vlan_group *grp)
Don Skidmore068c89b2009-01-19 16:54:36 -08003162{
3163 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore068c89b2009-01-19 16:54:36 -08003164
3165 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3166 ixgbe_irq_disable(adapter);
3167 adapter->vlgrp = grp;
3168
3169 /*
3170 * For a DCB driver, always enable VLAN tag stripping so we can
3171 * still receive traffic from a DCB-enabled host even if we're
3172 * not in DCB mode.
3173 */
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003174 ixgbe_vlan_filter_enable(adapter);
Alexander Duyckdc63d372009-11-23 06:32:57 +00003175
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003176 ixgbe_vlan_rx_add_vid(netdev, 0);
Don Skidmore068c89b2009-01-19 16:54:36 -08003177
3178 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003179 ixgbe_irq_enable(adapter, true, true);
Don Skidmore068c89b2009-01-19 16:54:36 -08003180}
3181
Auke Kok9a799d72007-09-15 14:07:45 -07003182static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3183{
3184 ixgbe_vlan_rx_register(adapter->netdev, adapter->vlgrp);
3185
3186 if (adapter->vlgrp) {
3187 u16 vid;
3188 for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
3189 if (!vlan_group_get_device(adapter->vlgrp, vid))
3190 continue;
3191 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3192 }
3193 }
3194}
3195
3196/**
Alexander Duyck28500622010-06-15 09:25:48 +00003197 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3198 * @netdev: network interface device structure
3199 *
3200 * Writes unicast address list to the RAR table.
3201 * Returns: -ENOMEM on failure/insufficient address space
3202 * 0 on no addresses written
3203 * X on writing X addresses to the RAR table
3204 **/
3205static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3206{
3207 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3208 struct ixgbe_hw *hw = &adapter->hw;
3209 unsigned int vfn = adapter->num_vfs;
3210 unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
3211 int count = 0;
3212
3213 /* return ENOMEM indicating insufficient memory for addresses */
3214 if (netdev_uc_count(netdev) > rar_entries)
3215 return -ENOMEM;
3216
3217 if (!netdev_uc_empty(netdev) && rar_entries) {
3218 struct netdev_hw_addr *ha;
3219 /* return error if we do not support writing to RAR table */
3220 if (!hw->mac.ops.set_rar)
3221 return -ENOMEM;
3222
3223 netdev_for_each_uc_addr(ha, netdev) {
3224 if (!rar_entries)
3225 break;
3226 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3227 vfn, IXGBE_RAH_AV);
3228 count++;
3229 }
3230 }
3231 /* write the addresses in reverse order to avoid write combining */
3232 for (; rar_entries > 0 ; rar_entries--)
3233 hw->mac.ops.clear_rar(hw, rar_entries);
3234
3235 return count;
3236}
3237
3238/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003239 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003240 * @netdev: network interface device structure
3241 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003242 * The set_rx_method entry point is called whenever the unicast/multicast
3243 * address list or the network interface flags are updated. This routine is
3244 * responsible for configuring the hardware for proper unicast, multicast and
3245 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003246 **/
Greg Rose7f870472010-01-09 02:25:29 +00003247void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003248{
3249 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3250 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003251 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3252 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003253
3254 /* Check for Promiscuous and All Multicast modes */
3255
3256 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3257
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003258 /* set all bits that we expect to always be set */
3259 fctrl |= IXGBE_FCTRL_BAM;
3260 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3261 fctrl |= IXGBE_FCTRL_PMCF;
3262
Alexander Duyck28500622010-06-15 09:25:48 +00003263 /* clear the bits we are changing the status of */
3264 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3265
Auke Kok9a799d72007-09-15 14:07:45 -07003266 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003267 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003268 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003269 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003270 /* don't hardware filter vlans in promisc mode */
3271 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003272 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003273 if (netdev->flags & IFF_ALLMULTI) {
3274 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003275 vmolr |= IXGBE_VMOLR_MPE;
3276 } else {
3277 /*
3278 * Write addresses to the MTA, if the attempt fails
3279 * then we should just turn on promiscous mode so
3280 * that we can at least receive multicast traffic
3281 */
3282 hw->mac.ops.update_mc_addr_list(hw, netdev);
3283 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003284 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003285 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003286 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003287 /*
3288 * Write addresses to available RAR registers, if there is not
3289 * sufficient space to store all the addresses then enable
3290 * unicast promiscous mode
3291 */
3292 count = ixgbe_write_uc_addr_list(netdev);
3293 if (count < 0) {
3294 fctrl |= IXGBE_FCTRL_UPE;
3295 vmolr |= IXGBE_VMOLR_ROPE;
3296 }
3297 }
3298
3299 if (adapter->num_vfs) {
3300 ixgbe_restore_vf_multicasts(adapter);
3301 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3302 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3303 IXGBE_VMOLR_ROPE);
3304 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003305 }
3306
3307 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003308}
3309
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003310static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3311{
3312 int q_idx;
3313 struct ixgbe_q_vector *q_vector;
3314 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3315
3316 /* legacy and MSI only use one vector */
3317 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3318 q_vectors = 1;
3319
3320 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003321 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003322 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003323 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003324 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3325 if (!q_vector->rxr_count || !q_vector->txr_count) {
3326 if (q_vector->txr_count == 1)
3327 napi->poll = &ixgbe_clean_txonly;
3328 else if (q_vector->rxr_count == 1)
3329 napi->poll = &ixgbe_clean_rxonly;
3330 }
3331 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003332
3333 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003334 }
3335}
3336
3337static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3338{
3339 int q_idx;
3340 struct ixgbe_q_vector *q_vector;
3341 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3342
3343 /* legacy and MSI only use one vector */
3344 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3345 q_vectors = 1;
3346
3347 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003348 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003349 napi_disable(&q_vector->napi);
3350 }
3351}
3352
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003353#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003354/*
3355 * ixgbe_configure_dcb - Configure DCB hardware
3356 * @adapter: ixgbe adapter struct
3357 *
3358 * This is called by the driver on open to configure the DCB hardware.
3359 * This is also called by the gennetlink interface when reconfiguring
3360 * the DCB state.
3361 */
3362static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3363{
3364 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003365 u32 txdctl;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003366 int i, j;
3367
Alexander Duyck67ebd792010-08-19 13:34:04 +00003368 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3369 if (hw->mac.type == ixgbe_mac_82598EB)
3370 netif_set_gso_max_size(adapter->netdev, 65536);
3371 return;
3372 }
3373
3374 if (hw->mac.type == ixgbe_mac_82598EB)
3375 netif_set_gso_max_size(adapter->netdev, 32768);
3376
Alexander Duyck2f90b862008-11-20 20:52:10 -08003377 ixgbe_dcb_check_config(&adapter->dcb_cfg);
3378 ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_TX_CONFIG);
3379 ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_RX_CONFIG);
3380
3381 /* reconfigure the hardware */
3382 ixgbe_dcb_hw_config(&adapter->hw, &adapter->dcb_cfg);
3383
3384 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003385 j = adapter->tx_ring[i]->reg_idx;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003386 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3387 /* PThresh workaround for Tx hang with DFP enabled. */
3388 txdctl |= 32;
3389 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
3390 }
3391 /* Enable VLAN tag insert/strip */
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003392 ixgbe_vlan_filter_enable(adapter);
3393
Alexander Duyck2f90b862008-11-20 20:52:10 -08003394 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3395}
3396
3397#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003398static void ixgbe_configure(struct ixgbe_adapter *adapter)
3399{
3400 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003401 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003402 int i;
3403
Christopher Leech2c5645c2008-08-26 04:27:02 -07003404 ixgbe_set_rx_mode(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07003405
3406 ixgbe_restore_vlan(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003407#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003408 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003409#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003410
Yi Zoueacd73f2009-05-13 13:11:06 +00003411#ifdef IXGBE_FCOE
3412 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3413 ixgbe_configure_fcoe(adapter);
3414
3415#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003416 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3417 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003418 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003419 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003420 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3421 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3422 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3423 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003424 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003425
Auke Kok9a799d72007-09-15 14:07:45 -07003426 ixgbe_configure_tx(adapter);
3427 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003428}
3429
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003430static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3431{
3432 switch (hw->phy.type) {
3433 case ixgbe_phy_sfp_avago:
3434 case ixgbe_phy_sfp_ftl:
3435 case ixgbe_phy_sfp_intel:
3436 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003437 case ixgbe_phy_sfp_passive_tyco:
3438 case ixgbe_phy_sfp_passive_unknown:
3439 case ixgbe_phy_sfp_active_unknown:
3440 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003441 return true;
3442 default:
3443 return false;
3444 }
3445}
3446
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003447/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003448 * ixgbe_sfp_link_config - set up SFP+ link
3449 * @adapter: pointer to private adapter struct
3450 **/
3451static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3452{
3453 struct ixgbe_hw *hw = &adapter->hw;
3454
3455 if (hw->phy.multispeed_fiber) {
3456 /*
3457 * In multispeed fiber setups, the device may not have
3458 * had a physical connection when the driver loaded.
3459 * If that's the case, the initial link configuration
3460 * couldn't get the MAC into 10G or 1G mode, so we'll
3461 * never have a link status change interrupt fire.
3462 * We need to try and force an autonegotiation
3463 * session, then bring up link.
3464 */
3465 hw->mac.ops.setup_sfp(hw);
3466 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3467 schedule_work(&adapter->multispeed_fiber_task);
3468 } else {
3469 /*
3470 * Direct Attach Cu and non-multispeed fiber modules
3471 * still need to be configured properly prior to
3472 * attempting link.
3473 */
3474 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3475 schedule_work(&adapter->sfp_config_module_task);
3476 }
3477}
3478
3479/**
3480 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003481 * @hw: pointer to private hardware struct
3482 *
3483 * Returns 0 on success, negative on failure
3484 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003485static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003486{
3487 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003488 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003489 u32 ret = IXGBE_ERR_LINK_SETUP;
3490
3491 if (hw->mac.ops.check_link)
3492 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3493
3494 if (ret)
3495 goto link_cfg_out;
3496
3497 if (hw->mac.ops.get_link_capabilities)
Joe Perchese8e9f692010-09-07 21:34:53 +00003498 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3499 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003500 if (ret)
3501 goto link_cfg_out;
3502
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003503 if (hw->mac.ops.setup_link)
3504 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003505link_cfg_out:
3506 return ret;
3507}
3508
Alexander Duycka34bcff2010-08-19 13:39:20 +00003509static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003510{
Auke Kok9a799d72007-09-15 14:07:45 -07003511 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003512 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003513
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003514 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003515 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3516 IXGBE_GPIE_OCD;
3517 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003518 /*
3519 * use EIAM to auto-mask when MSI-X interrupt is asserted
3520 * this saves a register write for every interrupt
3521 */
3522 switch (hw->mac.type) {
3523 case ixgbe_mac_82598EB:
3524 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3525 break;
3526 default:
3527 case ixgbe_mac_82599EB:
3528 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3529 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3530 break;
3531 }
3532 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003533 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3534 * specifically only auto mask tx and rx interrupts */
3535 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003536 }
3537
Alexander Duycka34bcff2010-08-19 13:39:20 +00003538 /* XXX: to interrupt immediately for EICS writes, enable this */
3539 /* gpie |= IXGBE_GPIE_EIMEN; */
3540
3541 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3542 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3543 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003544 }
3545
Alexander Duycka34bcff2010-08-19 13:39:20 +00003546 /* Enable fan failure interrupt */
3547 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003548 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003549
Alexander Duycka34bcff2010-08-19 13:39:20 +00003550 if (hw->mac.type == ixgbe_mac_82599EB)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003551 gpie |= IXGBE_SDP1_GPIEN;
3552 gpie |= IXGBE_SDP2_GPIEN;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003553
3554 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3555}
3556
3557static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3558{
3559 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003560 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003561 u32 ctrl_ext;
3562
3563 ixgbe_get_hw_control(adapter);
3564 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003565
Auke Kok9a799d72007-09-15 14:07:45 -07003566 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3567 ixgbe_configure_msix(adapter);
3568 else
3569 ixgbe_configure_msi_and_legacy(adapter);
3570
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003571 /* enable the optics */
3572 if (hw->phy.multispeed_fiber)
3573 hw->mac.ops.enable_tx_laser(hw);
3574
Auke Kok9a799d72007-09-15 14:07:45 -07003575 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003576 ixgbe_napi_enable_all(adapter);
3577
3578 /* clear any pending interrupts, may auto mask */
3579 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003580 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003581
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003582 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003583 * If this adapter has a fan, check to see if we had a failure
3584 * before we enabled the interrupt.
3585 */
3586 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3587 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3588 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003589 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003590 }
3591
3592 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003593 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003594 * arrived before interrupts were enabled but after probe. Such
3595 * devices wouldn't have their type identified yet. We need to
3596 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003597 * If we're not hot-pluggable SFP+, we just need to configure link
3598 * and bring it up.
3599 */
Don Skidmore19343de2009-07-02 12:50:31 +00003600 if (hw->phy.type == ixgbe_phy_unknown) {
3601 err = hw->phy.ops.identify(hw);
3602 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore5da43c12009-07-02 12:50:52 +00003603 /*
3604 * Take the device down and schedule the sfp tasklet
3605 * which will unregister_netdev and log it.
3606 */
Don Skidmore19343de2009-07-02 12:50:31 +00003607 ixgbe_down(adapter);
Don Skidmore5da43c12009-07-02 12:50:52 +00003608 schedule_work(&adapter->sfp_config_module_task);
Don Skidmore19343de2009-07-02 12:50:31 +00003609 return err;
3610 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003611 }
3612
3613 if (ixgbe_is_sfp(hw)) {
3614 ixgbe_sfp_link_config(adapter);
3615 } else {
3616 err = ixgbe_non_sfp_link_config(hw);
3617 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00003618 e_err(probe, "link_config FAILED %d\n", err);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003619 }
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003620
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003621 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003622 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003623
Auke Kok9a799d72007-09-15 14:07:45 -07003624 /* bring the link up in the watchdog, this could race with our first
3625 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003626 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3627 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003628 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003629
3630 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3631 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3632 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3633 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3634
Auke Kok9a799d72007-09-15 14:07:45 -07003635 return 0;
3636}
3637
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003638void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3639{
3640 WARN_ON(in_interrupt());
3641 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3642 msleep(1);
3643 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003644 /*
3645 * If SR-IOV enabled then wait a bit before bringing the adapter
3646 * back up to give the VFs time to respond to the reset. The
3647 * two second wait is based upon the watchdog timer cycle in
3648 * the VF driver.
3649 */
3650 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3651 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003652 ixgbe_up(adapter);
3653 clear_bit(__IXGBE_RESETTING, &adapter->state);
3654}
3655
Auke Kok9a799d72007-09-15 14:07:45 -07003656int ixgbe_up(struct ixgbe_adapter *adapter)
3657{
3658 /* hardware has been reset, we need to reload some things */
3659 ixgbe_configure(adapter);
3660
3661 return ixgbe_up_complete(adapter);
3662}
3663
3664void ixgbe_reset(struct ixgbe_adapter *adapter)
3665{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003666 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003667 int err;
3668
3669 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003670 switch (err) {
3671 case 0:
3672 case IXGBE_ERR_SFP_NOT_PRESENT:
3673 break;
3674 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003675 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003676 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003677 case IXGBE_ERR_EEPROM_VERSION:
3678 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003679 e_dev_warn("This device is a pre-production adapter/LOM. "
3680 "Please be aware there may be issuesassociated with "
3681 "your hardware. If you are experiencing problems "
3682 "please contact your Intel or hardware "
3683 "representative who provided you with this "
3684 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003685 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003686 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003687 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003688 }
Auke Kok9a799d72007-09-15 14:07:45 -07003689
3690 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003691 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3692 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003693}
3694
Auke Kok9a799d72007-09-15 14:07:45 -07003695/**
3696 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
3697 * @adapter: board private structure
3698 * @rx_ring: ring to free buffers from
3699 **/
3700static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003701 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003702{
3703 struct pci_dev *pdev = adapter->pdev;
3704 unsigned long size;
3705 unsigned int i;
3706
Alexander Duyck84418e32010-08-19 13:40:54 +00003707 /* ring already cleared, nothing to do */
3708 if (!rx_ring->rx_buffer_info)
3709 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003710
Alexander Duyck84418e32010-08-19 13:40:54 +00003711 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003712 for (i = 0; i < rx_ring->count; i++) {
3713 struct ixgbe_rx_buffer *rx_buffer_info;
3714
3715 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3716 if (rx_buffer_info->dma) {
Nick Nunley1b507732010-04-27 13:10:27 +00003717 dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003718 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003719 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003720 rx_buffer_info->dma = 0;
3721 }
3722 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003723 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003724 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003725 do {
3726 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003727 if (IXGBE_RSC_CB(this)->delay_unmap) {
Nick Nunley1b507732010-04-27 13:10:27 +00003728 dma_unmap_single(&pdev->dev,
3729 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003730 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003731 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003732 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003733 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003734 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003735 skb = skb->prev;
3736 dev_kfree_skb(this);
3737 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003738 }
3739 if (!rx_buffer_info->page)
3740 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003741 if (rx_buffer_info->page_dma) {
Nick Nunley1b507732010-04-27 13:10:27 +00003742 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
3743 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003744 rx_buffer_info->page_dma = 0;
3745 }
Auke Kok9a799d72007-09-15 14:07:45 -07003746 put_page(rx_buffer_info->page);
3747 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003748 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003749 }
3750
3751 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3752 memset(rx_ring->rx_buffer_info, 0, size);
3753
3754 /* Zero out the descriptor ring */
3755 memset(rx_ring->desc, 0, rx_ring->size);
3756
3757 rx_ring->next_to_clean = 0;
3758 rx_ring->next_to_use = 0;
3759
Jesse Brandeburg9891ca72009-03-13 22:14:50 +00003760 if (rx_ring->head)
3761 writel(0, adapter->hw.hw_addr + rx_ring->head);
3762 if (rx_ring->tail)
3763 writel(0, adapter->hw.hw_addr + rx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07003764}
3765
3766/**
3767 * ixgbe_clean_tx_ring - Free Tx Buffers
3768 * @adapter: board private structure
3769 * @tx_ring: ring to be cleaned
3770 **/
3771static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003772 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003773{
3774 struct ixgbe_tx_buffer *tx_buffer_info;
3775 unsigned long size;
3776 unsigned int i;
3777
Alexander Duyck84418e32010-08-19 13:40:54 +00003778 /* ring already cleared, nothing to do */
3779 if (!tx_ring->tx_buffer_info)
3780 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003781
Alexander Duyck84418e32010-08-19 13:40:54 +00003782 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003783 for (i = 0; i < tx_ring->count; i++) {
3784 tx_buffer_info = &tx_ring->tx_buffer_info[i];
3785 ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
3786 }
3787
3788 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3789 memset(tx_ring->tx_buffer_info, 0, size);
3790
3791 /* Zero out the descriptor ring */
3792 memset(tx_ring->desc, 0, tx_ring->size);
3793
3794 tx_ring->next_to_use = 0;
3795 tx_ring->next_to_clean = 0;
3796
Jesse Brandeburg9891ca72009-03-13 22:14:50 +00003797 if (tx_ring->head)
3798 writel(0, adapter->hw.hw_addr + tx_ring->head);
3799 if (tx_ring->tail)
3800 writel(0, adapter->hw.hw_addr + tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07003801}
3802
3803/**
Auke Kok9a799d72007-09-15 14:07:45 -07003804 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3805 * @adapter: board private structure
3806 **/
3807static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3808{
3809 int i;
3810
3811 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003812 ixgbe_clean_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003813}
3814
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003815/**
3816 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3817 * @adapter: board private structure
3818 **/
3819static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3820{
3821 int i;
3822
3823 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003824 ixgbe_clean_tx_ring(adapter, adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003825}
3826
Auke Kok9a799d72007-09-15 14:07:45 -07003827void ixgbe_down(struct ixgbe_adapter *adapter)
3828{
3829 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003830 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003831 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003832 u32 txdctl;
3833 int i, j;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003834 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Auke Kok9a799d72007-09-15 14:07:45 -07003835
3836 /* signal that we are down to the interrupt handler */
3837 set_bit(__IXGBE_DOWN, &adapter->state);
3838
Greg Rose767081a2010-01-22 22:46:40 +00003839 /* disable receive for all VFs and wait one second */
3840 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00003841 /* ping all the active vfs to let them know we are going down */
3842 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003843
Greg Rose767081a2010-01-22 22:46:40 +00003844 /* Disable all VFTE/VFRE TX/RX */
3845 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003846
3847 /* Mark all the VFs as inactive */
3848 for (i = 0 ; i < adapter->num_vfs; i++)
3849 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00003850 }
3851
Auke Kok9a799d72007-09-15 14:07:45 -07003852 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003853 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3854 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003855
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003856 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07003857 msleep(10);
3858
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003859 netif_tx_stop_all_queues(netdev);
3860
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003861 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
3862 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07003863 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003864 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07003865
John Fastabendc0dfb902010-04-27 02:13:39 +00003866 netif_carrier_off(netdev);
3867 netif_tx_disable(netdev);
3868
3869 ixgbe_irq_disable(adapter);
3870
3871 ixgbe_napi_disable_all(adapter);
3872
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003873 /* Cleanup the affinity_hint CPU mask memory and callback */
3874 for (i = 0; i < num_q_vectors; i++) {
3875 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
3876 /* clear the affinity_mask in the IRQ descriptor */
3877 irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
3878 /* release the CPU mask memory */
3879 free_cpumask_var(q_vector->affinity_mask);
3880 }
3881
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003882 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3883 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3884 cancel_work_sync(&adapter->fdir_reinit_task);
3885
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003886 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3887 cancel_work_sync(&adapter->check_overtemp_task);
3888
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003889 /* disable transmits in the hardware now that interrupts are off */
3890 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003891 j = adapter->tx_ring[i]->reg_idx;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003892 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3893 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
Joe Perchese8e9f692010-09-07 21:34:53 +00003894 (txdctl & ~IXGBE_TXDCTL_ENABLE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003895 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00003896 /* Disable the Tx DMA engine on 82599 */
3897 if (hw->mac.type == ixgbe_mac_82599EB)
3898 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00003899 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
3900 ~IXGBE_DMATXCTL_TE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003901
John Fastabend9f756f02010-06-29 18:28:36 +00003902 /* power down the optics */
3903 if (hw->phy.multispeed_fiber)
3904 hw->mac.ops.disable_tx_laser(hw);
3905
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00003906 /* clear n-tuple filters that are cached */
3907 ethtool_ntuple_flush(netdev);
3908
Paul Larson6f4a0e42008-06-24 17:00:56 -07003909 if (!pci_channel_offline(adapter->pdev))
3910 ixgbe_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003911 ixgbe_clean_all_tx_rings(adapter);
3912 ixgbe_clean_all_rx_rings(adapter);
3913
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003914#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003915 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00003916 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003917#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003918}
3919
Auke Kok9a799d72007-09-15 14:07:45 -07003920/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003921 * ixgbe_poll - NAPI Rx polling callback
3922 * @napi: structure for representing this polling device
3923 * @budget: how many packets driver is allowed to clean
3924 *
3925 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07003926 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003927static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07003928{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003929 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00003930 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003931 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003932 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003933
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003934#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003935 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003936 ixgbe_update_tx_dca(adapter, adapter->tx_ring[0]);
3937 ixgbe_update_rx_dca(adapter, adapter->rx_ring[0]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003938 }
3939#endif
3940
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003941 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
3942 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07003943
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003944 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08003945 work_done = budget;
3946
David S. Miller53e52c72008-01-07 21:06:12 -08003947 /* If budget not fully consumed, exit the polling mode */
3948 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003949 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00003950 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08003951 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003952 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00003953 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003954 }
Auke Kok9a799d72007-09-15 14:07:45 -07003955 return work_done;
3956}
3957
3958/**
3959 * ixgbe_tx_timeout - Respond to a Tx Hang
3960 * @netdev: network interface device structure
3961 **/
3962static void ixgbe_tx_timeout(struct net_device *netdev)
3963{
3964 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3965
3966 /* Do the reset outside of interrupt context */
3967 schedule_work(&adapter->reset_task);
3968}
3969
3970static void ixgbe_reset_task(struct work_struct *work)
3971{
3972 struct ixgbe_adapter *adapter;
3973 adapter = container_of(work, struct ixgbe_adapter, reset_task);
3974
Alexander Duyck2f90b862008-11-20 20:52:10 -08003975 /* If we're already down or resetting, just bail */
3976 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
3977 test_bit(__IXGBE_RESETTING, &adapter->state))
3978 return;
3979
Auke Kok9a799d72007-09-15 14:07:45 -07003980 adapter->tx_timeout_count++;
3981
Taku Izumidcd79ae2010-04-27 14:39:53 +00003982 ixgbe_dump(adapter);
3983 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003984 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003985}
3986
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003987#ifdef CONFIG_IXGBE_DCB
3988static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003989{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003990 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003991 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003992
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003993 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
3994 return ret;
3995
3996 f->mask = 0x7 << 3;
3997 adapter->num_rx_queues = f->indices;
3998 adapter->num_tx_queues = f->indices;
3999 ret = true;
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004000
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004001 return ret;
4002}
4003#endif
4004
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004005/**
4006 * ixgbe_set_rss_queues: Allocate queues for RSS
4007 * @adapter: board private structure to initialize
4008 *
4009 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4010 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4011 *
4012 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004013static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4014{
4015 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004016 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004017
4018 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004019 f->mask = 0xF;
4020 adapter->num_rx_queues = f->indices;
4021 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004022 ret = true;
4023 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004024 ret = false;
4025 }
4026
4027 return ret;
4028}
4029
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004030/**
4031 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4032 * @adapter: board private structure to initialize
4033 *
4034 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4035 * to the original CPU that initiated the Tx session. This runs in addition
4036 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4037 * Rx load across CPUs using RSS.
4038 *
4039 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004040static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004041{
4042 bool ret = false;
4043 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4044
4045 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4046 f_fdir->mask = 0;
4047
4048 /* Flow Director must have RSS enabled */
4049 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4050 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4051 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
4052 adapter->num_tx_queues = f_fdir->indices;
4053 adapter->num_rx_queues = f_fdir->indices;
4054 ret = true;
4055 } else {
4056 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4057 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4058 }
4059 return ret;
4060}
4061
Yi Zou0331a832009-05-17 12:33:52 +00004062#ifdef IXGBE_FCOE
4063/**
4064 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4065 * @adapter: board private structure to initialize
4066 *
4067 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4068 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4069 * rx queues out of the max number of rx queues, instead, it is used as the
4070 * index of the first rx queue used by FCoE.
4071 *
4072 **/
4073static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4074{
4075 bool ret = false;
4076 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4077
4078 f->indices = min((int)num_online_cpus(), f->indices);
4079 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004080 adapter->num_rx_queues = 1;
4081 adapter->num_tx_queues = 1;
Yi Zou0331a832009-05-17 12:33:52 +00004082#ifdef CONFIG_IXGBE_DCB
4083 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004084 e_info(probe, "FCoE enabled with DCB\n");
Yi Zou0331a832009-05-17 12:33:52 +00004085 ixgbe_set_dcb_queues(adapter);
4086 }
4087#endif
4088 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004089 e_info(probe, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00004090 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4091 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4092 ixgbe_set_fdir_queues(adapter);
4093 else
4094 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004095 }
4096 /* adding FCoE rx rings to the end */
4097 f->mask = adapter->num_rx_queues;
4098 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004099 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004100
4101 ret = true;
4102 }
4103
4104 return ret;
4105}
4106
4107#endif /* IXGBE_FCOE */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004108/**
4109 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4110 * @adapter: board private structure to initialize
4111 *
4112 * IOV doesn't actually use anything, so just NAK the
4113 * request for now and let the other queue routines
4114 * figure out what to do.
4115 */
4116static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4117{
4118 return false;
4119}
4120
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004121/*
4122 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
4123 * @adapter: board private structure to initialize
4124 *
4125 * This is the top level queue allocation routine. The order here is very
4126 * important, starting with the "most" number of features turned on at once,
4127 * and ending with the smallest set of features. This way large combinations
4128 * can be allocated if they're turned on, and smaller combinations are the
4129 * fallthrough conditions.
4130 *
4131 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004132static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004133{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004134 /* Start with base case */
4135 adapter->num_rx_queues = 1;
4136 adapter->num_tx_queues = 1;
4137 adapter->num_rx_pools = adapter->num_rx_queues;
4138 adapter->num_rx_queues_per_pool = 1;
4139
4140 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004141 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004142
Yi Zou0331a832009-05-17 12:33:52 +00004143#ifdef IXGBE_FCOE
4144 if (ixgbe_set_fcoe_queues(adapter))
4145 goto done;
4146
4147#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004148#ifdef CONFIG_IXGBE_DCB
4149 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004150 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004151
4152#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004153 if (ixgbe_set_fdir_queues(adapter))
4154 goto done;
4155
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004156 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004157 goto done;
4158
4159 /* fallback to base case */
4160 adapter->num_rx_queues = 1;
4161 adapter->num_tx_queues = 1;
4162
4163done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004164 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004165 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004166 return netif_set_real_num_rx_queues(adapter->netdev,
4167 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004168}
4169
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004170static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004171 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004172{
4173 int err, vector_threshold;
4174
4175 /* We'll want at least 3 (vector_threshold):
4176 * 1) TxQ[0] Cleanup
4177 * 2) RxQ[0] Cleanup
4178 * 3) Other (Link Status Change, etc.)
4179 * 4) TCP Timer (optional)
4180 */
4181 vector_threshold = MIN_MSIX_COUNT;
4182
4183 /* The more we get, the more we will assign to Tx/Rx Cleanup
4184 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4185 * Right now, we simply care about how many we'll get; we'll
4186 * set them up later while requesting irq's.
4187 */
4188 while (vectors >= vector_threshold) {
4189 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004190 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004191 if (!err) /* Success in acquiring all requested vectors. */
4192 break;
4193 else if (err < 0)
4194 vectors = 0; /* Nasty failure, quit now */
4195 else /* err == number of vectors we should try again with */
4196 vectors = err;
4197 }
4198
4199 if (vectors < vector_threshold) {
4200 /* Can't allocate enough MSI-X interrupts? Oh well.
4201 * This just means we'll go with either a single MSI
4202 * vector or fall back to legacy interrupts.
4203 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004204 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4205 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004206 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4207 kfree(adapter->msix_entries);
4208 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004209 } else {
4210 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004211 /*
4212 * Adjust for only the vectors we'll use, which is minimum
4213 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4214 * vectors we were allocated.
4215 */
4216 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004217 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004218 }
4219}
4220
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004221/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004222 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004223 * @adapter: board private structure to initialize
4224 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004225 * Cache the descriptor ring offsets for RSS to the assigned rings.
4226 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004227 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004228static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004229{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004230 int i;
4231 bool ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004232
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004233 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4234 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004235 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004236 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004237 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004238 ret = true;
4239 } else {
4240 ret = false;
4241 }
4242
4243 return ret;
4244}
4245
4246#ifdef CONFIG_IXGBE_DCB
4247/**
4248 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4249 * @adapter: board private structure to initialize
4250 *
4251 * Cache the descriptor ring offsets for DCB to the assigned rings.
4252 *
4253 **/
4254static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4255{
4256 int i;
4257 bool ret = false;
4258 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
4259
4260 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4261 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyck2f90b862008-11-20 20:52:10 -08004262 /* the number of queues is assumed to be symmetric */
4263 for (i = 0; i < dcb_i; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004264 adapter->rx_ring[i]->reg_idx = i << 3;
4265 adapter->tx_ring[i]->reg_idx = i << 2;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004266 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004267 ret = true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004268 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004269 if (dcb_i == 8) {
4270 /*
4271 * Tx TC0 starts at: descriptor queue 0
4272 * Tx TC1 starts at: descriptor queue 32
4273 * Tx TC2 starts at: descriptor queue 64
4274 * Tx TC3 starts at: descriptor queue 80
4275 * Tx TC4 starts at: descriptor queue 96
4276 * Tx TC5 starts at: descriptor queue 104
4277 * Tx TC6 starts at: descriptor queue 112
4278 * Tx TC7 starts at: descriptor queue 120
4279 *
4280 * Rx TC0-TC7 are offset by 16 queues each
4281 */
4282 for (i = 0; i < 3; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004283 adapter->tx_ring[i]->reg_idx = i << 5;
4284 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004285 }
4286 for ( ; i < 5; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004287 adapter->tx_ring[i]->reg_idx =
Joe Perchese8e9f692010-09-07 21:34:53 +00004288 ((i + 2) << 4);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004289 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004290 }
4291 for ( ; i < dcb_i; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004292 adapter->tx_ring[i]->reg_idx =
Joe Perchese8e9f692010-09-07 21:34:53 +00004293 ((i + 8) << 3);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004294 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004295 }
4296
4297 ret = true;
4298 } else if (dcb_i == 4) {
4299 /*
4300 * Tx TC0 starts at: descriptor queue 0
4301 * Tx TC1 starts at: descriptor queue 64
4302 * Tx TC2 starts at: descriptor queue 96
4303 * Tx TC3 starts at: descriptor queue 112
4304 *
4305 * Rx TC0-TC3 are offset by 32 queues each
4306 */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004307 adapter->tx_ring[0]->reg_idx = 0;
4308 adapter->tx_ring[1]->reg_idx = 64;
4309 adapter->tx_ring[2]->reg_idx = 96;
4310 adapter->tx_ring[3]->reg_idx = 112;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004311 for (i = 0 ; i < dcb_i; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004312 adapter->rx_ring[i]->reg_idx = i << 5;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004313
4314 ret = true;
4315 } else {
4316 ret = false;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004317 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004318 } else {
4319 ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004320 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004321 } else {
4322 ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004323 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004324
4325 return ret;
4326}
4327#endif
4328
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004329/**
4330 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4331 * @adapter: board private structure to initialize
4332 *
4333 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4334 *
4335 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004336static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004337{
4338 int i;
4339 bool ret = false;
4340
4341 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4342 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4343 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4344 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004345 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004346 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004347 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004348 ret = true;
4349 }
4350
4351 return ret;
4352}
4353
Yi Zou0331a832009-05-17 12:33:52 +00004354#ifdef IXGBE_FCOE
4355/**
4356 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4357 * @adapter: board private structure to initialize
4358 *
4359 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4360 *
4361 */
4362static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4363{
Yi Zou8de8b2e2009-09-03 14:55:50 +00004364 int i, fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004365 bool ret = false;
4366 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4367
4368 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4369#ifdef CONFIG_IXGBE_DCB
4370 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004371 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
4372
Yi Zou0331a832009-05-17 12:33:52 +00004373 ixgbe_cache_ring_dcb(adapter);
Yi Zou8de8b2e2009-09-03 14:55:50 +00004374 /* find out queues in TC for FCoE */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004375 fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
4376 fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004377 /*
4378 * In 82599, the number of Tx queues for each traffic
4379 * class for both 8-TC and 4-TC modes are:
4380 * TCs : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
4381 * 8 TCs: 32 32 16 16 8 8 8 8
4382 * 4 TCs: 64 64 32 32
4383 * We have max 8 queues for FCoE, where 8 the is
4384 * FCoE redirection table size. If TC for FCoE is
4385 * less than or equal to TC3, we have enough queues
4386 * to add max of 8 queues for FCoE, so we start FCoE
4387 * tx descriptor from the next one, i.e., reg_idx + 1.
4388 * If TC for FCoE is above TC3, implying 8 TC mode,
4389 * and we need 8 for FCoE, we have to take all queues
4390 * in that traffic class for FCoE.
4391 */
4392 if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
4393 fcoe_tx_i--;
Yi Zou0331a832009-05-17 12:33:52 +00004394 }
4395#endif /* CONFIG_IXGBE_DCB */
4396 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Yi Zou8faa2a72009-07-09 02:29:50 +00004397 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4398 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4399 ixgbe_cache_ring_fdir(adapter);
4400 else
4401 ixgbe_cache_ring_rss(adapter);
4402
Yi Zou8de8b2e2009-09-03 14:55:50 +00004403 fcoe_rx_i = f->mask;
4404 fcoe_tx_i = f->mask;
Yi Zou0331a832009-05-17 12:33:52 +00004405 }
Yi Zou8de8b2e2009-09-03 14:55:50 +00004406 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004407 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4408 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004409 }
Yi Zou0331a832009-05-17 12:33:52 +00004410 ret = true;
4411 }
4412 return ret;
4413}
4414
4415#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004416/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004417 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4418 * @adapter: board private structure to initialize
4419 *
4420 * SR-IOV doesn't use any descriptor rings but changes the default if
4421 * no other mapping is used.
4422 *
4423 */
4424static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4425{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004426 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4427 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004428 if (adapter->num_vfs)
4429 return true;
4430 else
4431 return false;
4432}
4433
4434/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004435 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4436 * @adapter: board private structure to initialize
4437 *
4438 * Once we know the feature-set enabled for the device, we'll cache
4439 * the register offset the descriptor ring is assigned to.
4440 *
4441 * Note, the order the various feature calls is important. It must start with
4442 * the "most" features enabled at the same time, then trickle down to the
4443 * least amount of features turned on at once.
4444 **/
4445static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4446{
4447 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004448 adapter->rx_ring[0]->reg_idx = 0;
4449 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004450
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004451 if (ixgbe_cache_ring_sriov(adapter))
4452 return;
4453
Yi Zou0331a832009-05-17 12:33:52 +00004454#ifdef IXGBE_FCOE
4455 if (ixgbe_cache_ring_fcoe(adapter))
4456 return;
4457
4458#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004459#ifdef CONFIG_IXGBE_DCB
4460 if (ixgbe_cache_ring_dcb(adapter))
4461 return;
4462
4463#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004464 if (ixgbe_cache_ring_fdir(adapter))
4465 return;
4466
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004467 if (ixgbe_cache_ring_rss(adapter))
4468 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004469}
4470
Auke Kok9a799d72007-09-15 14:07:45 -07004471/**
4472 * ixgbe_alloc_queues - Allocate memory for all rings
4473 * @adapter: board private structure to initialize
4474 *
4475 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004476 * number of queues at compile-time. The polling_netdev array is
4477 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004478 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004479static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004480{
4481 int i;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004482 int orig_node = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004483
4484 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004485 struct ixgbe_ring *ring = adapter->tx_ring[i];
4486 if (orig_node == -1) {
4487 int cur_node = next_online_node(adapter->node);
4488 if (cur_node == MAX_NUMNODES)
4489 cur_node = first_online_node;
4490 adapter->node = cur_node;
4491 }
4492 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004493 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004494 if (!ring)
4495 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4496 if (!ring)
4497 goto err_tx_ring_allocation;
4498 ring->count = adapter->tx_ring_count;
4499 ring->queue_index = i;
4500 ring->numa_node = adapter->node;
4501
4502 adapter->tx_ring[i] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004503 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004504
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004505 /* Restore the adapter's original node */
4506 adapter->node = orig_node;
4507
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004508 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004509 struct ixgbe_ring *ring = adapter->rx_ring[i];
4510 if (orig_node == -1) {
4511 int cur_node = next_online_node(adapter->node);
4512 if (cur_node == MAX_NUMNODES)
4513 cur_node = first_online_node;
4514 adapter->node = cur_node;
4515 }
4516 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004517 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004518 if (!ring)
4519 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4520 if (!ring)
4521 goto err_rx_ring_allocation;
4522 ring->count = adapter->rx_ring_count;
4523 ring->queue_index = i;
4524 ring->numa_node = adapter->node;
4525
4526 adapter->rx_ring[i] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004527 }
4528
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004529 /* Restore the adapter's original node */
4530 adapter->node = orig_node;
4531
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004532 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004533
4534 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004535
4536err_rx_ring_allocation:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004537 for (i = 0; i < adapter->num_tx_queues; i++)
4538 kfree(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004539err_tx_ring_allocation:
4540 return -ENOMEM;
4541}
4542
4543/**
4544 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4545 * @adapter: board private structure to initialize
4546 *
4547 * Attempt to configure the interrupts using the best available
4548 * capabilities of the hardware and the kernel.
4549 **/
Al Virofeea6a52008-11-27 15:34:07 -08004550static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004551{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004552 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004553 int err = 0;
4554 int vector, v_budget;
4555
4556 /*
4557 * It's easy to be greedy for MSI-X vectors, but it really
4558 * doesn't do us much good if we have a lot more vectors
4559 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004560 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004561 */
4562 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004563 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004564
4565 /*
4566 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004567 * hw.mac->max_msix_vectors vectors. With features
4568 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4569 * descriptor queues supported by our device. Thus, we cap it off in
4570 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004571 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004572 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004573
4574 /* A failure in MSI-X entry allocation isn't fatal, but it does
4575 * mean we disable MSI-X capabilities of the adapter. */
4576 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004577 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004578 if (adapter->msix_entries) {
4579 for (vector = 0; vector < v_budget; vector++)
4580 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004581
Alexander Duyck7a921c92009-05-06 10:43:28 +00004582 ixgbe_acquire_msix_vectors(adapter, v_budget);
4583
4584 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4585 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004586 }
David S. Miller26d27842010-05-03 15:18:22 -07004587
Alexander Duyck7a921c92009-05-06 10:43:28 +00004588 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4589 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004590 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4591 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4592 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004593 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4594 ixgbe_disable_sriov(adapter);
4595
Ben Hutchings847f53f2010-09-27 08:28:56 +00004596 err = ixgbe_set_num_queues(adapter);
4597 if (err)
4598 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004599
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004600 err = pci_enable_msi(adapter->pdev);
4601 if (!err) {
4602 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4603 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004604 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4605 "Unable to allocate MSI interrupt, "
4606 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004607 /* reset err */
4608 err = 0;
4609 }
4610
4611out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004612 return err;
4613}
4614
Alexander Duyck7a921c92009-05-06 10:43:28 +00004615/**
4616 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4617 * @adapter: board private structure to initialize
4618 *
4619 * We allocate one q_vector per queue interrupt. If allocation fails we
4620 * return -ENOMEM.
4621 **/
4622static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4623{
4624 int q_idx, num_q_vectors;
4625 struct ixgbe_q_vector *q_vector;
4626 int napi_vectors;
4627 int (*poll)(struct napi_struct *, int);
4628
4629 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4630 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4631 napi_vectors = adapter->num_rx_queues;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004632 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004633 } else {
4634 num_q_vectors = 1;
4635 napi_vectors = 1;
4636 poll = &ixgbe_poll;
4637 }
4638
4639 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004640 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004641 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004642 if (!q_vector)
4643 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004644 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004645 if (!q_vector)
4646 goto err_out;
4647 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004648 if (q_vector->txr_count && !q_vector->rxr_count)
4649 q_vector->eitr = adapter->tx_eitr_param;
4650 else
4651 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004652 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004653 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004654 adapter->q_vector[q_idx] = q_vector;
4655 }
4656
4657 return 0;
4658
4659err_out:
4660 while (q_idx) {
4661 q_idx--;
4662 q_vector = adapter->q_vector[q_idx];
4663 netif_napi_del(&q_vector->napi);
4664 kfree(q_vector);
4665 adapter->q_vector[q_idx] = NULL;
4666 }
4667 return -ENOMEM;
4668}
4669
4670/**
4671 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4672 * @adapter: board private structure to initialize
4673 *
4674 * This function frees the memory allocated to the q_vectors. In addition if
4675 * NAPI is enabled it will delete any references to the NAPI struct prior
4676 * to freeing the q_vector.
4677 **/
4678static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4679{
4680 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004681
Alexander Duyck91281fd2009-06-04 16:00:27 +00004682 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004683 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004684 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004685 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004686
4687 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4688 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004689 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004690 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004691 kfree(q_vector);
4692 }
4693}
4694
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004695static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004696{
4697 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4698 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4699 pci_disable_msix(adapter->pdev);
4700 kfree(adapter->msix_entries);
4701 adapter->msix_entries = NULL;
4702 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4703 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4704 pci_disable_msi(adapter->pdev);
4705 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004706}
4707
4708/**
4709 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4710 * @adapter: board private structure to initialize
4711 *
4712 * We determine which interrupt scheme to use based on...
4713 * - Kernel support (MSI, MSI-X)
4714 * - which can be user-defined (via MODULE_PARAM)
4715 * - Hardware queue count (num_*_queues)
4716 * - defined by miscellaneous hardware support/features (RSS, etc.)
4717 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004718int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004719{
4720 int err;
4721
4722 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004723 err = ixgbe_set_num_queues(adapter);
4724 if (err)
4725 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004726
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004727 err = ixgbe_set_interrupt_capability(adapter);
4728 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004729 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004730 goto err_set_interrupt;
4731 }
4732
Alexander Duyck7a921c92009-05-06 10:43:28 +00004733 err = ixgbe_alloc_q_vectors(adapter);
4734 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004735 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004736 goto err_alloc_q_vectors;
4737 }
4738
4739 err = ixgbe_alloc_queues(adapter);
4740 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004741 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004742 goto err_alloc_queues;
4743 }
4744
Emil Tantilov849c4542010-06-03 16:53:41 +00004745 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004746 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4747 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004748
4749 set_bit(__IXGBE_DOWN, &adapter->state);
4750
4751 return 0;
4752
Alexander Duyck7a921c92009-05-06 10:43:28 +00004753err_alloc_queues:
4754 ixgbe_free_q_vectors(adapter);
4755err_alloc_q_vectors:
4756 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004757err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004758 return err;
4759}
4760
4761/**
4762 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4763 * @adapter: board private structure to clear interrupt scheme on
4764 *
4765 * We go through and clear interrupt specific resources and reset the structure
4766 * to pre-load conditions
4767 **/
4768void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4769{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004770 int i;
4771
4772 for (i = 0; i < adapter->num_tx_queues; i++) {
4773 kfree(adapter->tx_ring[i]);
4774 adapter->tx_ring[i] = NULL;
4775 }
4776 for (i = 0; i < adapter->num_rx_queues; i++) {
4777 kfree(adapter->rx_ring[i]);
4778 adapter->rx_ring[i] = NULL;
4779 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004780
4781 ixgbe_free_q_vectors(adapter);
4782 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004783}
4784
4785/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08004786 * ixgbe_sfp_timer - worker thread to find a missing module
4787 * @data: pointer to our adapter struct
4788 **/
4789static void ixgbe_sfp_timer(unsigned long data)
4790{
4791 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
4792
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004793 /*
4794 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08004795 * delays that sfp+ detection requires
4796 */
4797 schedule_work(&adapter->sfp_task);
4798}
4799
4800/**
4801 * ixgbe_sfp_task - worker thread to find a missing module
4802 * @work: pointer to work_struct containing our data
4803 **/
4804static void ixgbe_sfp_task(struct work_struct *work)
4805{
4806 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00004807 struct ixgbe_adapter,
4808 sfp_task);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004809 struct ixgbe_hw *hw = &adapter->hw;
4810
4811 if ((hw->phy.type == ixgbe_phy_nl) &&
4812 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
4813 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00004814 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08004815 goto reschedule;
4816 ret = hw->phy.ops.reset(hw);
4817 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004818 e_dev_err("failed to initialize because an unsupported "
4819 "SFP+ module type was detected.\n");
4820 e_dev_err("Reload the driver after installing a "
4821 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08004822 unregister_netdev(adapter->netdev);
4823 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00004824 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004825 }
4826 /* don't need this routine any more */
4827 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4828 }
4829 return;
4830reschedule:
4831 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
4832 mod_timer(&adapter->sfp_timer,
Joe Perchese8e9f692010-09-07 21:34:53 +00004833 round_jiffies(jiffies + (2 * HZ)));
Donald Skidmorec4900be2008-11-20 21:11:42 -08004834}
4835
4836/**
Auke Kok9a799d72007-09-15 14:07:45 -07004837 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4838 * @adapter: board private structure to initialize
4839 *
4840 * ixgbe_sw_init initializes the Adapter private data structure.
4841 * Fields are initialized based on PCI device information and
4842 * OS network device settings (MTU size).
4843 **/
4844static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4845{
4846 struct ixgbe_hw *hw = &adapter->hw;
4847 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004848 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004849 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004850#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004851 int j;
4852 struct tc_configuration *tc;
4853#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004854
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004855 /* PCI config space info */
4856
4857 hw->vendor_id = pdev->vendor;
4858 hw->device_id = pdev->device;
4859 hw->revision_id = pdev->revision;
4860 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4861 hw->subsystem_device_id = pdev->subsystem_device;
4862
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004863 /* Set capability flags */
4864 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4865 adapter->ring_feature[RING_F_RSS].indices = rss;
4866 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004867 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Don Skidmorebf069c92009-05-07 10:39:54 +00004868 if (hw->mac.type == ixgbe_mac_82598EB) {
4869 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4870 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004871 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Don Skidmorebf069c92009-05-07 10:39:54 +00004872 } else if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004873 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004874 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4875 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004876 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4877 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004878 if (dev->features & NETIF_F_NTUPLE) {
4879 /* Flow Director perfect filter enabled */
4880 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4881 adapter->atr_sample_rate = 0;
4882 spin_lock_init(&adapter->fdir_perfect_lock);
4883 } else {
4884 /* Flow Director hash filters enabled */
4885 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4886 adapter->atr_sample_rate = 20;
4887 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004888 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004889 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004890 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00004891#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004892 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4893 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4894 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004895#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004896 /* Default traffic class to use for FCoE */
4897 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00004898 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004899#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004900#endif /* IXGBE_FCOE */
Alexander Duyckf8212f92009-04-27 22:42:37 +00004901 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004902
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004903#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004904 /* Configure DCB traffic classes */
4905 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4906 tc = &adapter->dcb_cfg.tc_config[j];
4907 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4908 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4909 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4910 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4911 tc->dcb_pfc = pfc_disabled;
4912 }
4913 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4914 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4915 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004916 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004917 adapter->dcb_cfg.round_robin_enable = false;
4918 adapter->dcb_set_bitmap = 0x00;
4919 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
Joe Perchese8e9f692010-09-07 21:34:53 +00004920 adapter->ring_feature[RING_F_DCB].indices);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004921
4922#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004923
4924 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004925 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004926 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004927#ifdef CONFIG_DCB
4928 adapter->last_lfc_mode = hw->fc.current_mode;
4929#endif
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004930 hw->fc.high_water = IXGBE_DEFAULT_FCRTH;
4931 hw->fc.low_water = IXGBE_DEFAULT_FCRTL;
4932 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4933 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004934 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004935
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004936 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004937 adapter->rx_itr_setting = 1;
4938 adapter->rx_eitr_param = 20000;
4939 adapter->tx_itr_setting = 1;
4940 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004941
4942 /* set defaults for eitr in MegaBytes */
4943 adapter->eitr_low = 10;
4944 adapter->eitr_high = 20;
4945
4946 /* set default ring sizes */
4947 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4948 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4949
Auke Kok9a799d72007-09-15 14:07:45 -07004950 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004951 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004952 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004953 return -EIO;
4954 }
4955
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004956 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07004957 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
4958
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004959 /* get assigned NUMA node */
4960 adapter->node = dev_to_node(&pdev->dev);
4961
Auke Kok9a799d72007-09-15 14:07:45 -07004962 set_bit(__IXGBE_DOWN, &adapter->state);
4963
4964 return 0;
4965}
4966
4967/**
4968 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
4969 * @adapter: board private structure
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004970 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004971 *
4972 * Return 0 on success, negative on failure
4973 **/
4974int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004975 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004976{
4977 struct pci_dev *pdev = adapter->pdev;
4978 int size;
4979
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004980 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004981 tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004982 if (!tx_ring->tx_buffer_info)
4983 tx_ring->tx_buffer_info = vmalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004984 if (!tx_ring->tx_buffer_info)
4985 goto err;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004986 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07004987
4988 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004989 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004990 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004991
Nick Nunley1b507732010-04-27 13:10:27 +00004992 tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
4993 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004994 if (!tx_ring->desc)
4995 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004996
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004997 tx_ring->next_to_use = 0;
4998 tx_ring->next_to_clean = 0;
4999 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07005000 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005001
5002err:
5003 vfree(tx_ring->tx_buffer_info);
5004 tx_ring->tx_buffer_info = NULL;
Emil Tantilov396e7992010-07-01 20:05:12 +00005005 e_err(probe, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005006 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005007}
5008
5009/**
Alexander Duyck69888672008-09-11 20:05:39 -07005010 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5011 * @adapter: board private structure
5012 *
5013 * If this function returns with an error, then it's possible one or
5014 * more of the rings is populated (while the rest are not). It is the
5015 * callers duty to clean those orphaned rings.
5016 *
5017 * Return 0 on success, negative on failure
5018 **/
5019static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5020{
5021 int i, err = 0;
5022
5023 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005024 err = ixgbe_setup_tx_resources(adapter, adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005025 if (!err)
5026 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005027 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005028 break;
5029 }
5030
5031 return err;
5032}
5033
5034/**
Auke Kok9a799d72007-09-15 14:07:45 -07005035 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5036 * @adapter: board private structure
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005037 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005038 *
5039 * Returns 0 on success, negative on failure
5040 **/
5041int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005042 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005043{
5044 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005045 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005046
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005047 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005048 rx_ring->rx_buffer_info = vmalloc_node(size, adapter->node);
5049 if (!rx_ring->rx_buffer_info)
5050 rx_ring->rx_buffer_info = vmalloc(size);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005051 if (!rx_ring->rx_buffer_info) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005052 e_err(probe, "vmalloc allocation failed for the Rx "
5053 "descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005054 goto alloc_failed;
Auke Kok9a799d72007-09-15 14:07:45 -07005055 }
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005056 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07005057
Auke Kok9a799d72007-09-15 14:07:45 -07005058 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005059 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5060 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005061
Nick Nunley1b507732010-04-27 13:10:27 +00005062 rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
5063 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005064
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005065 if (!rx_ring->desc) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005066 e_err(probe, "Memory allocation failed for the Rx "
5067 "descriptor ring\n");
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005068 vfree(rx_ring->rx_buffer_info);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005069 goto alloc_failed;
Auke Kok9a799d72007-09-15 14:07:45 -07005070 }
5071
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005072 rx_ring->next_to_clean = 0;
5073 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005074
5075 return 0;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005076
5077alloc_failed:
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005078 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005079}
5080
5081/**
Alexander Duyck69888672008-09-11 20:05:39 -07005082 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5083 * @adapter: board private structure
5084 *
5085 * If this function returns with an error, then it's possible one or
5086 * more of the rings is populated (while the rest are not). It is the
5087 * callers duty to clean those orphaned rings.
5088 *
5089 * Return 0 on success, negative on failure
5090 **/
5091
5092static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5093{
5094 int i, err = 0;
5095
5096 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005097 err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005098 if (!err)
5099 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005100 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005101 break;
5102 }
5103
5104 return err;
5105}
5106
5107/**
Auke Kok9a799d72007-09-15 14:07:45 -07005108 * ixgbe_free_tx_resources - Free Tx Resources per Queue
5109 * @adapter: board private structure
5110 * @tx_ring: Tx descriptor ring for a specific queue
5111 *
5112 * Free all transmit software resources
5113 **/
Jesse Brandeburgc431f972008-09-11 19:59:16 -07005114void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005115 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005116{
5117 struct pci_dev *pdev = adapter->pdev;
5118
5119 ixgbe_clean_tx_ring(adapter, tx_ring);
5120
5121 vfree(tx_ring->tx_buffer_info);
5122 tx_ring->tx_buffer_info = NULL;
5123
Nick Nunley1b507732010-04-27 13:10:27 +00005124 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
5125 tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005126
5127 tx_ring->desc = NULL;
5128}
5129
5130/**
5131 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5132 * @adapter: board private structure
5133 *
5134 * Free all transmit software resources
5135 **/
5136static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5137{
5138 int i;
5139
5140 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005141 if (adapter->tx_ring[i]->desc)
5142 ixgbe_free_tx_resources(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005143}
5144
5145/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005146 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005147 * @adapter: board private structure
5148 * @rx_ring: ring to clean the resources from
5149 *
5150 * Free all receive software resources
5151 **/
Jesse Brandeburgc431f972008-09-11 19:59:16 -07005152void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005153 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005154{
5155 struct pci_dev *pdev = adapter->pdev;
5156
5157 ixgbe_clean_rx_ring(adapter, rx_ring);
5158
5159 vfree(rx_ring->rx_buffer_info);
5160 rx_ring->rx_buffer_info = NULL;
5161
Nick Nunley1b507732010-04-27 13:10:27 +00005162 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
5163 rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005164
5165 rx_ring->desc = NULL;
5166}
5167
5168/**
5169 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5170 * @adapter: board private structure
5171 *
5172 * Free all receive software resources
5173 **/
5174static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5175{
5176 int i;
5177
5178 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005179 if (adapter->rx_ring[i]->desc)
5180 ixgbe_free_rx_resources(adapter, adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005181}
5182
5183/**
Auke Kok9a799d72007-09-15 14:07:45 -07005184 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5185 * @netdev: network interface device structure
5186 * @new_mtu: new value for maximum frame size
5187 *
5188 * Returns 0 on success, negative on failure
5189 **/
5190static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5191{
5192 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5193 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5194
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005195 /* MTU < 68 is an error and causes problems on some kernels */
5196 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
Auke Kok9a799d72007-09-15 14:07:45 -07005197 return -EINVAL;
5198
Emil Tantilov396e7992010-07-01 20:05:12 +00005199 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005200 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005201 netdev->mtu = new_mtu;
5202
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005203 if (netif_running(netdev))
5204 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005205
5206 return 0;
5207}
5208
5209/**
5210 * ixgbe_open - Called when a network interface is made active
5211 * @netdev: network interface device structure
5212 *
5213 * Returns 0 on success, negative value on failure
5214 *
5215 * The open entry point is called when a network interface is made
5216 * active by the system (IFF_UP). At this point all resources needed
5217 * for transmit and receive operations are allocated, the interrupt
5218 * handler is registered with the OS, the watchdog timer is started,
5219 * and the stack is notified that the interface is ready.
5220 **/
5221static int ixgbe_open(struct net_device *netdev)
5222{
5223 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5224 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005225
Auke Kok4bebfaa2008-02-11 09:26:01 -08005226 /* disallow open during test */
5227 if (test_bit(__IXGBE_TESTING, &adapter->state))
5228 return -EBUSY;
5229
Jesse Brandeburg54386462009-04-17 20:44:27 +00005230 netif_carrier_off(netdev);
5231
Auke Kok9a799d72007-09-15 14:07:45 -07005232 /* allocate transmit descriptors */
5233 err = ixgbe_setup_all_tx_resources(adapter);
5234 if (err)
5235 goto err_setup_tx;
5236
Auke Kok9a799d72007-09-15 14:07:45 -07005237 /* allocate receive descriptors */
5238 err = ixgbe_setup_all_rx_resources(adapter);
5239 if (err)
5240 goto err_setup_rx;
5241
5242 ixgbe_configure(adapter);
5243
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005244 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005245 if (err)
5246 goto err_req_irq;
5247
Auke Kok9a799d72007-09-15 14:07:45 -07005248 err = ixgbe_up_complete(adapter);
5249 if (err)
5250 goto err_up;
5251
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005252 netif_tx_start_all_queues(netdev);
5253
Auke Kok9a799d72007-09-15 14:07:45 -07005254 return 0;
5255
5256err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005257 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005258 ixgbe_free_irq(adapter);
5259err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005260err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005261 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005262err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005263 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005264 ixgbe_reset(adapter);
5265
5266 return err;
5267}
5268
5269/**
5270 * ixgbe_close - Disables a network interface
5271 * @netdev: network interface device structure
5272 *
5273 * Returns 0, this is not allowed to fail
5274 *
5275 * The close entry point is called when an interface is de-activated
5276 * by the OS. The hardware is still under the drivers control, but
5277 * needs to be disabled. A global MAC reset is issued to stop the
5278 * hardware, and all transmit and receive resources are freed.
5279 **/
5280static int ixgbe_close(struct net_device *netdev)
5281{
5282 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005283
5284 ixgbe_down(adapter);
5285 ixgbe_free_irq(adapter);
5286
5287 ixgbe_free_all_tx_resources(adapter);
5288 ixgbe_free_all_rx_resources(adapter);
5289
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005290 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005291
5292 return 0;
5293}
5294
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005295#ifdef CONFIG_PM
5296static int ixgbe_resume(struct pci_dev *pdev)
5297{
5298 struct net_device *netdev = pci_get_drvdata(pdev);
5299 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5300 u32 err;
5301
5302 pci_set_power_state(pdev, PCI_D0);
5303 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005304 /*
5305 * pci_restore_state clears dev->state_saved so call
5306 * pci_save_state to restore it.
5307 */
5308 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005309
5310 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005311 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005312 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005313 return err;
5314 }
5315 pci_set_master(pdev);
5316
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005317 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005318
5319 err = ixgbe_init_interrupt_scheme(adapter);
5320 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005321 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005322 return err;
5323 }
5324
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005325 ixgbe_reset(adapter);
5326
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005327 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5328
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005329 if (netif_running(netdev)) {
5330 err = ixgbe_open(adapter->netdev);
5331 if (err)
5332 return err;
5333 }
5334
5335 netif_device_attach(netdev);
5336
5337 return 0;
5338}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005339#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005340
5341static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005342{
5343 struct net_device *netdev = pci_get_drvdata(pdev);
5344 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005345 struct ixgbe_hw *hw = &adapter->hw;
5346 u32 ctrl, fctrl;
5347 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005348#ifdef CONFIG_PM
5349 int retval = 0;
5350#endif
5351
5352 netif_device_detach(netdev);
5353
5354 if (netif_running(netdev)) {
5355 ixgbe_down(adapter);
5356 ixgbe_free_irq(adapter);
5357 ixgbe_free_all_tx_resources(adapter);
5358 ixgbe_free_all_rx_resources(adapter);
5359 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005360
5361#ifdef CONFIG_PM
5362 retval = pci_save_state(pdev);
5363 if (retval)
5364 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005365
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005366#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005367 if (wufc) {
5368 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005369
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005370 /* turn on all-multi mode if wake on multicast is enabled */
5371 if (wufc & IXGBE_WUFC_MC) {
5372 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5373 fctrl |= IXGBE_FCTRL_MPE;
5374 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5375 }
5376
5377 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5378 ctrl |= IXGBE_CTRL_GIO_DIS;
5379 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5380
5381 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5382 } else {
5383 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5384 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5385 }
5386
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005387 if (wufc && hw->mac.type == ixgbe_mac_82599EB)
5388 pci_wake_from_d3(pdev, true);
5389 else
5390 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005391
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005392 *enable_wake = !!wufc;
5393
Andy Gospodarekfa378132010-06-29 18:28:12 +00005394 ixgbe_clear_interrupt_scheme(adapter);
5395
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005396 ixgbe_release_hw_control(adapter);
5397
5398 pci_disable_device(pdev);
5399
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005400 return 0;
5401}
5402
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005403#ifdef CONFIG_PM
5404static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5405{
5406 int retval;
5407 bool wake;
5408
5409 retval = __ixgbe_shutdown(pdev, &wake);
5410 if (retval)
5411 return retval;
5412
5413 if (wake) {
5414 pci_prepare_to_sleep(pdev);
5415 } else {
5416 pci_wake_from_d3(pdev, false);
5417 pci_set_power_state(pdev, PCI_D3hot);
5418 }
5419
5420 return 0;
5421}
5422#endif /* CONFIG_PM */
5423
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005424static void ixgbe_shutdown(struct pci_dev *pdev)
5425{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005426 bool wake;
5427
5428 __ixgbe_shutdown(pdev, &wake);
5429
5430 if (system_state == SYSTEM_POWER_OFF) {
5431 pci_wake_from_d3(pdev, wake);
5432 pci_set_power_state(pdev, PCI_D3hot);
5433 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005434}
5435
5436/**
Auke Kok9a799d72007-09-15 14:07:45 -07005437 * ixgbe_update_stats - Update the board statistics counters.
5438 * @adapter: board private structure
5439 **/
5440void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5441{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005442 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005443 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005444 u64 total_mpc = 0;
5445 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005446 u64 non_eop_descs = 0, restart_queue = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005447 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Auke Kok9a799d72007-09-15 14:07:45 -07005448
Don Skidmored08935c2010-06-11 13:20:29 +00005449 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5450 test_bit(__IXGBE_RESETTING, &adapter->state))
5451 return;
5452
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005453 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005454 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005455 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005456 for (i = 0; i < 16; i++)
5457 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005458 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005459 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005460 rsc_count += adapter->rx_ring[i]->rsc_count;
5461 rsc_flush += adapter->rx_ring[i]->rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005462 }
5463 adapter->rsc_total_count = rsc_count;
5464 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005465 }
5466
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005467 /* gather some stats to the adapter struct that are per queue */
5468 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005469 restart_queue += adapter->tx_ring[i]->restart_queue;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005470 adapter->restart_queue = restart_queue;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005471
5472 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005473 non_eop_descs += adapter->rx_ring[i]->non_eop_descs;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005474 adapter->non_eop_descs = non_eop_descs;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005475
Joe Perches7ca647b2010-09-07 21:35:40 +00005476 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005477 for (i = 0; i < 8; i++) {
5478 /* for packet buffers not used, the register should read 0 */
5479 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5480 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005481 hwstats->mpc[i] += mpc;
5482 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005483 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005484 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5485 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5486 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5487 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5488 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005489 if (hw->mac.type == ixgbe_mac_82599EB) {
Joe Perches7ca647b2010-09-07 21:35:40 +00005490 hwstats->pxonrxc[i] +=
5491 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
5492 hwstats->pxoffrxc[i] +=
5493 IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
5494 hwstats->qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005495 } else {
Joe Perches7ca647b2010-09-07 21:35:40 +00005496 hwstats->pxonrxc[i] +=
5497 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5498 hwstats->pxoffrxc[i] +=
5499 IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005500 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005501 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5502 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005503 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005504 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005505 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005506 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005507
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005508 /* 82598 hardware only has a 32 bit counter in the high register */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005509 if (hw->mac.type == ixgbe_mac_82599EB) {
Ben Greearaad71912009-09-30 12:08:16 +00005510 u64 tmp;
Joe Perches7ca647b2010-09-07 21:35:40 +00005511 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005512 tmp = IXGBE_READ_REG(hw, IXGBE_GORCH) & 0xF;
5513 /* 4 high bits of GORC */
Joe Perches7ca647b2010-09-07 21:35:40 +00005514 hwstats->gorc += (tmp << 32);
5515 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005516 tmp = IXGBE_READ_REG(hw, IXGBE_GOTCH) & 0xF;
5517 /* 4 high bits of GOTC */
Joe Perches7ca647b2010-09-07 21:35:40 +00005518 hwstats->gotc += (tmp << 32);
5519 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005520 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005521 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
5522 hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
5523 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5524 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005525#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005526 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5527 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5528 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5529 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5530 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5531 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005532#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005533 } else {
Joe Perches7ca647b2010-09-07 21:35:40 +00005534 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
5535 hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
5536 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5537 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5538 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005539 }
Auke Kok9a799d72007-09-15 14:07:45 -07005540 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005541 hwstats->bprc += bprc;
5542 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005543 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005544 hwstats->mprc -= bprc;
5545 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5546 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5547 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5548 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5549 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5550 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5551 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5552 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005553 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005554 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005555 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005556 hwstats->lxofftxc += lxoff;
5557 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5558 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5559 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005560 /*
5561 * 82598 errata - tx of flow control packets is included in tx counters
5562 */
5563 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005564 hwstats->gptc -= xon_off_tot;
5565 hwstats->mptc -= xon_off_tot;
5566 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5567 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5568 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5569 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5570 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5571 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5572 hwstats->ptc64 -= xon_off_tot;
5573 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5574 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5575 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5576 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5577 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5578 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005579
5580 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005581 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005582
5583 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005584 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005585 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005586 netdev->stats.rx_length_errors = hwstats->rlec;
5587 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005588 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005589}
5590
5591/**
5592 * ixgbe_watchdog - Timer Call-back
5593 * @data: pointer to adapter cast into an unsigned long
5594 **/
5595static void ixgbe_watchdog(unsigned long data)
5596{
5597 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005598 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005599 u64 eics = 0;
5600 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005601
Alexander Duyckfe49f042009-06-04 16:00:09 +00005602 /*
5603 * Do the watchdog outside of interrupt context due to the lovely
5604 * delays that some of the newer hardware requires
5605 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005606
Alexander Duyckfe49f042009-06-04 16:00:09 +00005607 if (test_bit(__IXGBE_DOWN, &adapter->state))
5608 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005609
Alexander Duyckfe49f042009-06-04 16:00:09 +00005610 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5611 /*
5612 * for legacy and MSI interrupts don't set any bits
5613 * that are enabled for EIAM, because this operation
5614 * would set *both* EIMS and EICS for any bit in EIAM
5615 */
5616 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5617 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5618 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005619 }
5620
Alexander Duyckfe49f042009-06-04 16:00:09 +00005621 /* get one bit for every active tx/rx interrupt vector */
5622 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5623 struct ixgbe_q_vector *qv = adapter->q_vector[i];
5624 if (qv->rxr_count || qv->txr_count)
5625 eics |= ((u64)1 << i);
5626 }
5627
5628 /* Cause software interrupt to ensure rx rings are cleaned */
5629 ixgbe_irq_rearm_queues(adapter, eics);
5630
5631watchdog_reschedule:
5632 /* Reset the timer */
5633 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
5634
5635watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005636 schedule_work(&adapter->watchdog_task);
5637}
5638
5639/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005640 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
5641 * @work: pointer to work_struct containing our data
5642 **/
5643static void ixgbe_multispeed_fiber_task(struct work_struct *work)
5644{
5645 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005646 struct ixgbe_adapter,
5647 multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005648 struct ixgbe_hw *hw = &adapter->hw;
5649 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005650 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005651
5652 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00005653 autoneg = hw->phy.autoneg_advertised;
5654 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005655 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00005656 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005657 if (hw->mac.ops.setup_link)
5658 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005659 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5660 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
5661}
5662
5663/**
5664 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
5665 * @work: pointer to work_struct containing our data
5666 **/
5667static void ixgbe_sfp_config_module_task(struct work_struct *work)
5668{
5669 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005670 struct ixgbe_adapter,
5671 sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005672 struct ixgbe_hw *hw = &adapter->hw;
5673 u32 err;
5674
5675 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005676
5677 /* Time for electrical oscillations to settle down */
5678 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005679 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005680
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005681 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005682 e_dev_err("failed to initialize because an unsupported SFP+ "
5683 "module type was detected.\n");
5684 e_dev_err("Reload the driver after installing a supported "
5685 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005686 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005687 return;
5688 }
5689 hw->mac.ops.setup_sfp(hw);
5690
Tony Breeds8d1c3c02009-04-09 22:29:10 +00005691 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005692 /* This will also work for DA Twinax connections */
5693 schedule_work(&adapter->multispeed_fiber_task);
5694 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
5695}
5696
5697/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005698 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
5699 * @work: pointer to work_struct containing our data
5700 **/
5701static void ixgbe_fdir_reinit_task(struct work_struct *work)
5702{
5703 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005704 struct ixgbe_adapter,
5705 fdir_reinit_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005706 struct ixgbe_hw *hw = &adapter->hw;
5707 int i;
5708
5709 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5710 for (i = 0; i < adapter->num_tx_queues; i++)
5711 set_bit(__IXGBE_FDIR_INIT_DONE,
Joe Perchese8e9f692010-09-07 21:34:53 +00005712 &(adapter->tx_ring[i]->reinit_state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005713 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005714 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005715 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005716 }
5717 /* Done FDIR Re-initialization, enable transmits */
5718 netif_tx_start_all_queues(adapter->netdev);
5719}
5720
John Fastabend10eec952010-02-03 14:23:32 +00005721static DEFINE_MUTEX(ixgbe_watchdog_lock);
5722
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005723/**
Alexander Duyck69888672008-09-11 20:05:39 -07005724 * ixgbe_watchdog_task - worker thread to bring link up
5725 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005726 **/
5727static void ixgbe_watchdog_task(struct work_struct *work)
5728{
5729 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005730 struct ixgbe_adapter,
5731 watchdog_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005732 struct net_device *netdev = adapter->netdev;
5733 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00005734 u32 link_speed;
5735 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005736 int i;
5737 struct ixgbe_ring *tx_ring;
5738 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005739
John Fastabend10eec952010-02-03 14:23:32 +00005740 mutex_lock(&ixgbe_watchdog_lock);
5741
5742 link_up = adapter->link_up;
5743 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005744
5745 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
5746 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005747 if (link_up) {
5748#ifdef CONFIG_DCB
5749 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5750 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005751 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005752 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005753 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005754 }
5755#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005756 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005757#endif
5758 }
5759
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005760 if (link_up ||
5761 time_after(jiffies, (adapter->link_check_timeout +
Joe Perchese8e9f692010-09-07 21:34:53 +00005762 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005763 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005764 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005765 }
5766 adapter->link_up = link_up;
5767 adapter->link_speed = link_speed;
5768 }
Auke Kok9a799d72007-09-15 14:07:45 -07005769
5770 if (link_up) {
5771 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005772 bool flow_rx, flow_tx;
5773
5774 if (hw->mac.type == ixgbe_mac_82599EB) {
5775 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5776 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005777 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5778 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005779 } else {
5780 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5781 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005782 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5783 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005784 }
5785
Emil Tantilov396e7992010-07-01 20:05:12 +00005786 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
Jeff Kirshera46e5342008-11-27 00:22:21 -08005787 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
Emil Tantilov849c4542010-06-03 16:53:41 +00005788 "10 Gbps" :
5789 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5790 "1 Gbps" : "unknown speed")),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005791 ((flow_rx && flow_tx) ? "RX/TX" :
Emil Tantilov849c4542010-06-03 16:53:41 +00005792 (flow_rx ? "RX" :
5793 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07005794
5795 netif_carrier_on(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005796 } else {
5797 /* Force detection of hung controller */
5798 adapter->detect_tx_hung = true;
5799 }
5800 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005801 adapter->link_up = false;
5802 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005803 if (netif_carrier_ok(netdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005804 e_info(drv, "NIC Link is Down\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005805 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005806 }
5807 }
5808
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005809 if (!netif_carrier_ok(netdev)) {
5810 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005811 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005812 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5813 some_tx_pending = 1;
5814 break;
5815 }
5816 }
5817
5818 if (some_tx_pending) {
5819 /* We've lost link, so the controller stops DMA,
5820 * but we've got queued Tx work that's never going
5821 * to get done, so reset controller to flush Tx.
5822 * (Do the reset outside of interrupt context).
5823 */
5824 schedule_work(&adapter->reset_task);
5825 }
5826 }
5827
Auke Kok9a799d72007-09-15 14:07:45 -07005828 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005829 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07005830}
5831
Auke Kok9a799d72007-09-15 14:07:45 -07005832static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005833 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
5834 u32 tx_flags, u8 *hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07005835{
5836 struct ixgbe_adv_tx_context_desc *context_desc;
5837 unsigned int i;
5838 int err;
5839 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005840 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
5841 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005842
5843 if (skb_is_gso(skb)) {
5844 if (skb_header_cloned(skb)) {
5845 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
5846 if (err)
5847 return err;
5848 }
5849 l4len = tcp_hdrlen(skb);
5850 *hdr_len += l4len;
5851
Al Viro8327d002007-12-10 18:54:12 +00005852 if (skb->protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005853 struct iphdr *iph = ip_hdr(skb);
5854 iph->tot_len = 0;
5855 iph->check = 0;
5856 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00005857 iph->daddr, 0,
5858 IPPROTO_TCP,
5859 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08005860 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005861 ipv6_hdr(skb)->payload_len = 0;
5862 tcp_hdr(skb)->check =
5863 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00005864 &ipv6_hdr(skb)->daddr,
5865 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07005866 }
5867
5868 i = tx_ring->next_to_use;
5869
5870 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00005871 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07005872
5873 /* VLAN MACLEN IPLEN */
5874 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5875 vlan_macip_lens |=
5876 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
5877 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00005878 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005879 *hdr_len += skb_network_offset(skb);
5880 vlan_macip_lens |=
5881 (skb_transport_header(skb) - skb_network_header(skb));
5882 *hdr_len +=
5883 (skb_transport_header(skb) - skb_network_header(skb));
5884 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
5885 context_desc->seqnum_seed = 0;
5886
5887 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005888 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00005889 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07005890
Al Viro8327d002007-12-10 18:54:12 +00005891 if (skb->protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07005892 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
5893 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5894 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
5895
5896 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005897 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07005898 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
5899 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005900 /* use index 1 for TSO */
5901 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005902 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
5903
5904 tx_buffer_info->time_stamp = jiffies;
5905 tx_buffer_info->next_to_watch = i;
5906
5907 i++;
5908 if (i == tx_ring->count)
5909 i = 0;
5910 tx_ring->next_to_use = i;
5911
5912 return true;
5913 }
5914 return false;
5915}
5916
Joe Perches7ca647b2010-09-07 21:35:40 +00005917static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb)
5918{
5919 u32 rtn = 0;
5920 __be16 protocol;
5921
5922 if (skb->protocol == cpu_to_be16(ETH_P_8021Q))
5923 protocol = ((const struct vlan_ethhdr *)skb->data)->
5924 h_vlan_encapsulated_proto;
5925 else
5926 protocol = skb->protocol;
5927
5928 switch (protocol) {
5929 case cpu_to_be16(ETH_P_IP):
5930 rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
5931 switch (ip_hdr(skb)->protocol) {
5932 case IPPROTO_TCP:
5933 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5934 break;
5935 case IPPROTO_SCTP:
5936 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5937 break;
5938 }
5939 break;
5940 case cpu_to_be16(ETH_P_IPV6):
5941 /* XXX what about other V6 headers?? */
5942 switch (ipv6_hdr(skb)->nexthdr) {
5943 case IPPROTO_TCP:
5944 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5945 break;
5946 case IPPROTO_SCTP:
5947 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5948 break;
5949 }
5950 break;
5951 default:
5952 if (unlikely(net_ratelimit()))
5953 e_warn(probe, "partial checksum but proto=%x!\n",
5954 skb->protocol);
5955 break;
5956 }
5957
5958 return rtn;
5959}
5960
Auke Kok9a799d72007-09-15 14:07:45 -07005961static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005962 struct ixgbe_ring *tx_ring,
5963 struct sk_buff *skb, u32 tx_flags)
Auke Kok9a799d72007-09-15 14:07:45 -07005964{
5965 struct ixgbe_adv_tx_context_desc *context_desc;
5966 unsigned int i;
5967 struct ixgbe_tx_buffer *tx_buffer_info;
5968 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
5969
5970 if (skb->ip_summed == CHECKSUM_PARTIAL ||
5971 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
5972 i = tx_ring->next_to_use;
5973 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00005974 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07005975
5976 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5977 vlan_macip_lens |=
5978 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
5979 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00005980 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005981 if (skb->ip_summed == CHECKSUM_PARTIAL)
5982 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00005983 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07005984
5985 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
5986 context_desc->seqnum_seed = 0;
5987
5988 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00005989 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07005990
Joe Perches7ca647b2010-09-07 21:35:40 +00005991 if (skb->ip_summed == CHECKSUM_PARTIAL)
5992 type_tucmd_mlhl |= ixgbe_psum(adapter, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07005993
5994 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005995 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07005996 context_desc->mss_l4len_idx = 0;
5997
5998 tx_buffer_info->time_stamp = jiffies;
5999 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006000
Auke Kok9a799d72007-09-15 14:07:45 -07006001 i++;
6002 if (i == tx_ring->count)
6003 i = 0;
6004 tx_ring->next_to_use = i;
6005
6006 return true;
6007 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006008
Auke Kok9a799d72007-09-15 14:07:45 -07006009 return false;
6010}
6011
6012static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006013 struct ixgbe_ring *tx_ring,
6014 struct sk_buff *skb, u32 tx_flags,
6015 unsigned int first)
Auke Kok9a799d72007-09-15 14:07:45 -07006016{
Alexander Duycke5a43542009-12-02 16:46:56 +00006017 struct pci_dev *pdev = adapter->pdev;
Auke Kok9a799d72007-09-15 14:07:45 -07006018 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00006019 unsigned int len;
6020 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07006021 unsigned int offset = 0, size, count = 0, i;
6022 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
6023 unsigned int f;
Auke Kok9a799d72007-09-15 14:07:45 -07006024
6025 i = tx_ring->next_to_use;
6026
Yi Zoueacd73f2009-05-13 13:11:06 +00006027 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6028 /* excluding fcoe_crc_eof for FCoE */
6029 total -= sizeof(struct fcoe_crc_eof);
6030
6031 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07006032 while (len) {
6033 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6034 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6035
6036 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00006037 tx_buffer_info->mapped_as_page = false;
Nick Nunley1b507732010-04-27 13:10:27 +00006038 tx_buffer_info->dma = dma_map_single(&pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006039 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00006040 size, DMA_TO_DEVICE);
6041 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006042 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006043 tx_buffer_info->time_stamp = jiffies;
6044 tx_buffer_info->next_to_watch = i;
6045
6046 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006047 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006048 offset += size;
6049 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006050
6051 if (len) {
6052 i++;
6053 if (i == tx_ring->count)
6054 i = 0;
6055 }
Auke Kok9a799d72007-09-15 14:07:45 -07006056 }
6057
6058 for (f = 0; f < nr_frags; f++) {
6059 struct skb_frag_struct *frag;
6060
6061 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006062 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006063 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006064
6065 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006066 i++;
6067 if (i == tx_ring->count)
6068 i = 0;
6069
Auke Kok9a799d72007-09-15 14:07:45 -07006070 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6071 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6072
6073 tx_buffer_info->length = size;
Nick Nunley1b507732010-04-27 13:10:27 +00006074 tx_buffer_info->dma = dma_map_page(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006075 frag->page,
6076 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006077 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006078 tx_buffer_info->mapped_as_page = true;
Nick Nunley1b507732010-04-27 13:10:27 +00006079 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006080 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006081 tx_buffer_info->time_stamp = jiffies;
6082 tx_buffer_info->next_to_watch = i;
6083
6084 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006085 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006086 offset += size;
6087 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006088 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006089 if (total == 0)
6090 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006091 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006092
Auke Kok9a799d72007-09-15 14:07:45 -07006093 tx_ring->tx_buffer_info[i].skb = skb;
6094 tx_ring->tx_buffer_info[first].next_to_watch = i;
6095
6096 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006097
6098dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006099 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006100
6101 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6102 tx_buffer_info->dma = 0;
6103 tx_buffer_info->time_stamp = 0;
6104 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006105 if (count)
6106 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006107
6108 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006109 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006110 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006111 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006112 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006113 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6114 ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
6115 }
6116
Anton Blancharde44d38e2010-02-03 13:12:51 +00006117 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006118}
6119
6120static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006121 struct ixgbe_ring *tx_ring,
6122 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006123{
6124 union ixgbe_adv_tx_desc *tx_desc = NULL;
6125 struct ixgbe_tx_buffer *tx_buffer_info;
6126 u32 olinfo_status = 0, cmd_type_len = 0;
6127 unsigned int i;
6128 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6129
6130 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6131
6132 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6133
6134 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6135 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6136
6137 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6138 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6139
6140 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006141 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006142
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006143 /* use index 1 context for tso */
6144 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006145 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6146 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006147 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006148
6149 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6150 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006151 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006152
Yi Zoueacd73f2009-05-13 13:11:06 +00006153 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6154 olinfo_status |= IXGBE_ADVTXD_CC;
6155 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6156 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6157 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6158 }
6159
Auke Kok9a799d72007-09-15 14:07:45 -07006160 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6161
6162 i = tx_ring->next_to_use;
6163 while (count--) {
6164 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006165 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006166 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6167 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006168 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006169 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006170 i++;
6171 if (i == tx_ring->count)
6172 i = 0;
6173 }
6174
6175 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6176
6177 /*
6178 * Force memory writes to complete before letting h/w
6179 * know there are new descriptors to fetch. (Only
6180 * applicable for weak-ordered memory model archs,
6181 * such as IA-64).
6182 */
6183 wmb();
6184
6185 tx_ring->next_to_use = i;
6186 writel(i, adapter->hw.hw_addr + tx_ring->tail);
6187}
6188
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006189static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
Joe Perchese8e9f692010-09-07 21:34:53 +00006190 int queue, u32 tx_flags)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006191{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006192 struct ixgbe_atr_input atr_input;
6193 struct tcphdr *th;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006194 struct iphdr *iph = ip_hdr(skb);
6195 struct ethhdr *eth = (struct ethhdr *)skb->data;
6196 u16 vlan_id, src_port, dst_port, flex_bytes;
6197 u32 src_ipv4_addr, dst_ipv4_addr;
6198 u8 l4type = 0;
6199
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006200 /* Right now, we support IPv4 only */
6201 if (skb->protocol != htons(ETH_P_IP))
6202 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006203 /* check if we're UDP or TCP */
6204 if (iph->protocol == IPPROTO_TCP) {
6205 th = tcp_hdr(skb);
6206 src_port = th->source;
6207 dst_port = th->dest;
6208 l4type |= IXGBE_ATR_L4TYPE_TCP;
6209 /* l4type IPv4 type is 0, no need to assign */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006210 } else {
6211 /* Unsupported L4 header, just bail here */
6212 return;
6213 }
6214
6215 memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));
6216
6217 vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
Joe Perchese8e9f692010-09-07 21:34:53 +00006218 IXGBE_TX_FLAGS_VLAN_SHIFT;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006219 src_ipv4_addr = iph->saddr;
6220 dst_ipv4_addr = iph->daddr;
6221 flex_bytes = eth->h_proto;
6222
6223 ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
6224 ixgbe_atr_set_src_port_82599(&atr_input, dst_port);
6225 ixgbe_atr_set_dst_port_82599(&atr_input, src_port);
6226 ixgbe_atr_set_flex_byte_82599(&atr_input, flex_bytes);
6227 ixgbe_atr_set_l4type_82599(&atr_input, l4type);
6228 /* src and dst are inverted, think how the receiver sees them */
6229 ixgbe_atr_set_src_ipv4_82599(&atr_input, dst_ipv4_addr);
6230 ixgbe_atr_set_dst_ipv4_82599(&atr_input, src_ipv4_addr);
6231
6232 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
6233 ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
6234}
6235
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006236static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006237 struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006238{
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006239 netif_stop_subqueue(netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006240 /* Herbert's original patch had:
6241 * smp_mb__after_netif_stop_queue();
6242 * but since that doesn't exist yet, just open code it. */
6243 smp_mb();
6244
6245 /* We need to check again in a case another CPU has just
6246 * made room available. */
6247 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6248 return -EBUSY;
6249
6250 /* A reprieve! - use start_queue because it doesn't call schedule */
Jesse Brandeburgaf721662008-09-11 19:54:23 -07006251 netif_start_subqueue(netdev, tx_ring->queue_index);
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00006252 ++tx_ring->restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006253 return 0;
6254}
6255
6256static int ixgbe_maybe_stop_tx(struct net_device *netdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006257 struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006258{
6259 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6260 return 0;
6261 return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
6262}
6263
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006264static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6265{
6266 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006267 int txq = smp_processor_id();
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006268
John Fastabend56075a92010-07-26 20:41:31 +00006269#ifdef IXGBE_FCOE
6270 if ((skb->protocol == htons(ETH_P_FCOE)) ||
6271 (skb->protocol == htons(ETH_P_FIP))) {
6272 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
6273 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6274 txq += adapter->ring_feature[RING_F_FCOE].mask;
6275 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006276#ifdef CONFIG_IXGBE_DCB
John Fastabend56075a92010-07-26 20:41:31 +00006277 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6278 txq = adapter->fcoe.up;
6279 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006280#endif
John Fastabend56075a92010-07-26 20:41:31 +00006281 }
6282 }
6283#endif
6284
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006285 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6286 while (unlikely(txq >= dev->real_num_tx_queues))
6287 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006288 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006289 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006290
John Fastabend2ea186a2010-02-27 03:28:24 -08006291 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6292 if (skb->priority == TC_PRIO_CONTROL)
6293 txq = adapter->ring_feature[RING_F_DCB].indices-1;
6294 else
6295 txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
6296 >> 13;
6297 return txq;
6298 }
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006299
6300 return skb_tx_hash(dev, skb);
6301}
6302
Alexander Duyck84418e32010-08-19 13:40:54 +00006303netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, struct net_device *netdev,
6304 struct ixgbe_adapter *adapter,
6305 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006306{
Eric Dumazet60d51132009-12-08 07:22:03 +00006307 struct netdev_queue *txq;
Auke Kok9a799d72007-09-15 14:07:45 -07006308 unsigned int first;
6309 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006310 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006311 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006312 int count = 0;
6313 unsigned int f;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006314
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006315 if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
6316 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006317 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6318 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
Yi Zou5f715822009-12-03 11:32:44 +00006319 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006320 }
6321 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6322 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006323 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6324 skb->priority != TC_PRIO_CONTROL) {
John Fastabend2ea186a2010-02-27 03:28:24 -08006325 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6326 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6327 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006328 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006329
Yi Zou09ad1cc2009-09-03 14:56:10 +00006330#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006331 /* for FCoE with DCB, we force the priority to what
6332 * was specified by the switch */
6333 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6334 (skb->protocol == htons(ETH_P_FCOE) ||
6335 skb->protocol == htons(ETH_P_FIP))) {
John Fastabend4bc091d2010-08-08 15:46:15 +00006336#ifdef CONFIG_IXGBE_DCB
6337 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6338 tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
6339 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6340 tx_flags |= ((adapter->fcoe.up << 13)
6341 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6342 }
6343#endif
Robert Loveca77cd52010-03-24 12:45:00 +00006344 /* flag for FCoE offloads */
6345 if (skb->protocol == htons(ETH_P_FCOE))
6346 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Yi Zou09ad1cc2009-09-03 14:56:10 +00006347 }
Robert Loveca77cd52010-03-24 12:45:00 +00006348#endif
6349
Yi Zoueacd73f2009-05-13 13:11:06 +00006350 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006351 if (skb_is_gso(skb) ||
6352 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006353 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6354 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006355 count++;
6356
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006357 count += TXD_USE_COUNT(skb_headlen(skb));
6358 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006359 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6360
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006361 if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006362 adapter->tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006363 return NETDEV_TX_BUSY;
6364 }
Auke Kok9a799d72007-09-15 14:07:45 -07006365
Auke Kok9a799d72007-09-15 14:07:45 -07006366 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006367 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6368#ifdef IXGBE_FCOE
6369 /* setup tx offload for FCoE */
6370 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6371 if (tso < 0) {
6372 dev_kfree_skb_any(skb);
6373 return NETDEV_TX_OK;
6374 }
6375 if (tso)
6376 tx_flags |= IXGBE_TX_FLAGS_FSO;
6377#endif /* IXGBE_FCOE */
6378 } else {
6379 if (skb->protocol == htons(ETH_P_IP))
6380 tx_flags |= IXGBE_TX_FLAGS_IPV4;
6381 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6382 if (tso < 0) {
6383 dev_kfree_skb_any(skb);
6384 return NETDEV_TX_OK;
6385 }
6386
6387 if (tso)
6388 tx_flags |= IXGBE_TX_FLAGS_TSO;
6389 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags) &&
6390 (skb->ip_summed == CHECKSUM_PARTIAL))
6391 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006392 }
6393
Yi Zoueacd73f2009-05-13 13:11:06 +00006394 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006395 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006396 /* add the ATR filter if ATR is on */
6397 if (tx_ring->atr_sample_rate) {
6398 ++tx_ring->atr_count;
6399 if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
Joe Perchese8e9f692010-09-07 21:34:53 +00006400 test_bit(__IXGBE_FDIR_INIT_DONE,
6401 &tx_ring->reinit_state)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006402 ixgbe_atr(adapter, skb, tx_ring->queue_index,
Joe Perchese8e9f692010-09-07 21:34:53 +00006403 tx_flags);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006404 tx_ring->atr_count = 0;
6405 }
6406 }
Eric Dumazet60d51132009-12-08 07:22:03 +00006407 txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
6408 txq->tx_bytes += skb->len;
6409 txq->tx_packets++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006410 ixgbe_tx_queue(adapter, tx_ring, tx_flags, count, skb->len,
Joe Perchese8e9f692010-09-07 21:34:53 +00006411 hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006412 ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006413
Alexander Duyck44df32c2009-03-31 21:34:23 +00006414 } else {
6415 dev_kfree_skb_any(skb);
6416 tx_ring->tx_buffer_info[first].time_stamp = 0;
6417 tx_ring->next_to_use = first;
6418 }
Auke Kok9a799d72007-09-15 14:07:45 -07006419
6420 return NETDEV_TX_OK;
6421}
6422
Alexander Duyck84418e32010-08-19 13:40:54 +00006423static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6424{
6425 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6426 struct ixgbe_ring *tx_ring;
6427
6428 tx_ring = adapter->tx_ring[skb->queue_mapping];
6429 return ixgbe_xmit_frame_ring(skb, netdev, adapter, tx_ring);
6430}
6431
Auke Kok9a799d72007-09-15 14:07:45 -07006432/**
Auke Kok9a799d72007-09-15 14:07:45 -07006433 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6434 * @netdev: network interface device structure
6435 * @p: pointer to an address structure
6436 *
6437 * Returns 0 on success, negative on failure
6438 **/
6439static int ixgbe_set_mac(struct net_device *netdev, void *p)
6440{
6441 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006442 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006443 struct sockaddr *addr = p;
6444
6445 if (!is_valid_ether_addr(addr->sa_data))
6446 return -EADDRNOTAVAIL;
6447
6448 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006449 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006450
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006451 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6452 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006453
6454 return 0;
6455}
6456
Ben Hutchings6b73e102009-04-29 08:08:58 +00006457static int
6458ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6459{
6460 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6461 struct ixgbe_hw *hw = &adapter->hw;
6462 u16 value;
6463 int rc;
6464
6465 if (prtad != hw->phy.mdio.prtad)
6466 return -EINVAL;
6467 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6468 if (!rc)
6469 rc = value;
6470 return rc;
6471}
6472
6473static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6474 u16 addr, u16 value)
6475{
6476 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6477 struct ixgbe_hw *hw = &adapter->hw;
6478
6479 if (prtad != hw->phy.mdio.prtad)
6480 return -EINVAL;
6481 return hw->phy.ops.write_reg(hw, addr, devad, value);
6482}
6483
6484static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6485{
6486 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6487
6488 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6489}
6490
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006491/**
6492 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006493 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006494 * @netdev: network interface device structure
6495 *
6496 * Returns non-zero on failure
6497 **/
6498static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6499{
6500 int err = 0;
6501 struct ixgbe_adapter *adapter = netdev_priv(dev);
6502 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6503
6504 if (is_valid_ether_addr(mac->san_addr)) {
6505 rtnl_lock();
6506 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6507 rtnl_unlock();
6508 }
6509 return err;
6510}
6511
6512/**
6513 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006514 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006515 * @netdev: network interface device structure
6516 *
6517 * Returns non-zero on failure
6518 **/
6519static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6520{
6521 int err = 0;
6522 struct ixgbe_adapter *adapter = netdev_priv(dev);
6523 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6524
6525 if (is_valid_ether_addr(mac->san_addr)) {
6526 rtnl_lock();
6527 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6528 rtnl_unlock();
6529 }
6530 return err;
6531}
6532
Auke Kok9a799d72007-09-15 14:07:45 -07006533#ifdef CONFIG_NET_POLL_CONTROLLER
6534/*
6535 * Polling 'interrupt' - used by things like netconsole to send skbs
6536 * without having to re-enable interrupts. It's not called while
6537 * the interrupt routine is executing.
6538 */
6539static void ixgbe_netpoll(struct net_device *netdev)
6540{
6541 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006542 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006543
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006544 /* if interface is down do nothing */
6545 if (test_bit(__IXGBE_DOWN, &adapter->state))
6546 return;
6547
Auke Kok9a799d72007-09-15 14:07:45 -07006548 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006549 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6550 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6551 for (i = 0; i < num_q_vectors; i++) {
6552 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6553 ixgbe_msix_clean_many(0, q_vector);
6554 }
6555 } else {
6556 ixgbe_intr(adapter->pdev->irq, netdev);
6557 }
Auke Kok9a799d72007-09-15 14:07:45 -07006558 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006559}
6560#endif
6561
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006562static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00006563 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006564 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006565 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006566 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00006567 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006568 .ndo_set_multicast_list = ixgbe_set_rx_mode,
6569 .ndo_validate_addr = eth_validate_addr,
6570 .ndo_set_mac_address = ixgbe_set_mac,
6571 .ndo_change_mtu = ixgbe_change_mtu,
6572 .ndo_tx_timeout = ixgbe_tx_timeout,
6573 .ndo_vlan_rx_register = ixgbe_vlan_rx_register,
6574 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
6575 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00006576 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00006577 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
6578 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
6579 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
6580 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006581#ifdef CONFIG_NET_POLL_CONTROLLER
6582 .ndo_poll_controller = ixgbe_netpoll,
6583#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006584#ifdef IXGBE_FCOE
6585 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
6586 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00006587 .ndo_fcoe_enable = ixgbe_fcoe_enable,
6588 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00006589 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00006590#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006591};
6592
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006593static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
6594 const struct ixgbe_info *ii)
6595{
6596#ifdef CONFIG_PCI_IOV
6597 struct ixgbe_hw *hw = &adapter->hw;
6598 int err;
6599
6600 if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
6601 return;
6602
6603 /* The 82599 supports up to 64 VFs per physical function
6604 * but this implementation limits allocation to 63 so that
6605 * basic networking resources are still available to the
6606 * physical function
6607 */
6608 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
6609 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
6610 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
6611 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006612 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006613 goto err_novfs;
6614 }
6615 /* If call to enable VFs succeeded then allocate memory
6616 * for per VF control structures.
6617 */
6618 adapter->vfinfo =
6619 kcalloc(adapter->num_vfs,
6620 sizeof(struct vf_data_storage), GFP_KERNEL);
6621 if (adapter->vfinfo) {
6622 /* Now that we're sure SR-IOV is enabled
6623 * and memory allocated set up the mailbox parameters
6624 */
6625 ixgbe_init_mbx_params_pf(hw);
6626 memcpy(&hw->mbx.ops, ii->mbx_ops,
6627 sizeof(hw->mbx.ops));
6628
6629 /* Disable RSC when in SR-IOV mode */
6630 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
6631 IXGBE_FLAG2_RSC_ENABLED);
6632 return;
6633 }
6634
6635 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00006636 e_err(probe, "Unable to allocate memory for VF Data Storage - "
6637 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006638 pci_disable_sriov(adapter->pdev);
6639
6640err_novfs:
6641 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
6642 adapter->num_vfs = 0;
6643#endif /* CONFIG_PCI_IOV */
6644}
6645
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006646/**
Auke Kok9a799d72007-09-15 14:07:45 -07006647 * ixgbe_probe - Device Initialization Routine
6648 * @pdev: PCI device information struct
6649 * @ent: entry in ixgbe_pci_tbl
6650 *
6651 * Returns 0 on success, negative on failure
6652 *
6653 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
6654 * The OS initialization, configuring of the adapter private structure,
6655 * and a hardware reset occur.
6656 **/
6657static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006658 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07006659{
6660 struct net_device *netdev;
6661 struct ixgbe_adapter *adapter = NULL;
6662 struct ixgbe_hw *hw;
6663 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07006664 static int cards_found;
6665 int i, err, pci_using_dac;
John Fastabendc85a2612010-02-25 23:15:21 +00006666 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00006667#ifdef IXGBE_FCOE
6668 u16 device_caps;
6669#endif
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006670 u32 part_num, eec;
Auke Kok9a799d72007-09-15 14:07:45 -07006671
Andy Gospodarekbded64a2010-07-21 06:40:31 +00006672 /* Catch broken hardware that put the wrong VF device ID in
6673 * the PCIe SR-IOV capability.
6674 */
6675 if (pdev->is_virtfn) {
6676 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
6677 pci_name(pdev), pdev->vendor, pdev->device);
6678 return -EINVAL;
6679 }
6680
gouji-new9ce77662009-05-06 10:44:45 +00006681 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006682 if (err)
6683 return err;
6684
Nick Nunley1b507732010-04-27 13:10:27 +00006685 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
6686 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07006687 pci_using_dac = 1;
6688 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00006689 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006690 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00006691 err = dma_set_coherent_mask(&pdev->dev,
6692 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006693 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006694 dev_err(&pdev->dev,
6695 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006696 goto err_dma;
6697 }
6698 }
6699 pci_using_dac = 0;
6700 }
6701
gouji-new9ce77662009-05-06 10:44:45 +00006702 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006703 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07006704 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006705 dev_err(&pdev->dev,
6706 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07006707 goto err_pci_reg;
6708 }
6709
Frans Pop19d5afd2009-10-02 10:04:12 -07006710 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006711
Auke Kok9a799d72007-09-15 14:07:45 -07006712 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07006713 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006714
John Fastabendc85a2612010-02-25 23:15:21 +00006715 if (ii->mac == ixgbe_mac_82598EB)
6716 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
6717 else
6718 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
6719
6720 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
6721#ifdef IXGBE_FCOE
6722 indices += min_t(unsigned int, num_possible_cpus(),
6723 IXGBE_MAX_FCOE_INDICES);
6724#endif
John Fastabendc85a2612010-02-25 23:15:21 +00006725 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07006726 if (!netdev) {
6727 err = -ENOMEM;
6728 goto err_alloc_etherdev;
6729 }
6730
Auke Kok9a799d72007-09-15 14:07:45 -07006731 SET_NETDEV_DEV(netdev, &pdev->dev);
6732
6733 pci_set_drvdata(pdev, netdev);
6734 adapter = netdev_priv(netdev);
6735
6736 adapter->netdev = netdev;
6737 adapter->pdev = pdev;
6738 hw = &adapter->hw;
6739 hw->back = adapter;
6740 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
6741
Jeff Kirsher05857982008-09-11 19:57:00 -07006742 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00006743 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07006744 if (!hw->hw_addr) {
6745 err = -EIO;
6746 goto err_ioremap;
6747 }
6748
6749 for (i = 1; i <= 5; i++) {
6750 if (pci_resource_len(pdev, i) == 0)
6751 continue;
6752 }
6753
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006754 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07006755 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006756 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9a799d72007-09-15 14:07:45 -07006757 strcpy(netdev->name, pci_name(pdev));
6758
Auke Kok9a799d72007-09-15 14:07:45 -07006759 adapter->bd_number = cards_found;
6760
Auke Kok9a799d72007-09-15 14:07:45 -07006761 /* Setup hw api */
6762 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006763 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07006764
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006765 /* EEPROM */
6766 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
6767 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
6768 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
6769 if (!(eec & (1 << 8)))
6770 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
6771
6772 /* PHY */
6773 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08006774 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00006775 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
6776 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
6777 hw->phy.mdio.mmds = 0;
6778 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
6779 hw->phy.mdio.dev = netdev;
6780 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
6781 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006782
6783 /* set up this timer and work struct before calling get_invariants
6784 * which might start the timer
6785 */
6786 init_timer(&adapter->sfp_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00006787 adapter->sfp_timer.function = ixgbe_sfp_timer;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006788 adapter->sfp_timer.data = (unsigned long) adapter;
6789
6790 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006791
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006792 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
6793 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
6794
6795 /* a new SFP+ module arrival, called from GPI SDP2 context */
6796 INIT_WORK(&adapter->sfp_config_module_task,
Joe Perchese8e9f692010-09-07 21:34:53 +00006797 ixgbe_sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006798
Don Skidmore8ca783a2009-05-26 20:40:47 -07006799 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07006800
6801 /* setup the private structure */
6802 err = ixgbe_sw_init(adapter);
6803 if (err)
6804 goto err_sw_init;
6805
Don Skidmoree86bff02010-02-11 04:14:08 +00006806 /* Make it possible the adapter to be woken up via WOL */
6807 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6808 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
6809
Don Skidmorebf069c92009-05-07 10:39:54 +00006810 /*
6811 * If there is a fan on this device and it has failed log the
6812 * failure.
6813 */
6814 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
6815 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
6816 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00006817 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00006818 }
6819
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006820 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006821 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006822 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006823 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07006824 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
6825 hw->mac.type == ixgbe_mac_82598EB) {
6826 /*
6827 * Start a kernel thread to watch for a module to arrive.
6828 * Only do this for 82598, since 82599 will generate
6829 * interrupts on module arrival.
6830 */
6831 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
6832 mod_timer(&adapter->sfp_timer,
6833 round_jiffies(jiffies + (2 * HZ)));
6834 err = 0;
6835 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006836 e_dev_err("failed to initialize because an unsupported SFP+ "
6837 "module type was detected.\n");
6838 e_dev_err("Reload the driver after installing a supported "
6839 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006840 goto err_sw_init;
6841 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006842 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006843 goto err_sw_init;
6844 }
6845
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006846 ixgbe_probe_vf(adapter, ii);
6847
Emil Tantilov396e7992010-07-01 20:05:12 +00006848 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00006849 NETIF_F_IP_CSUM |
6850 NETIF_F_HW_VLAN_TX |
6851 NETIF_F_HW_VLAN_RX |
6852 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07006853
Jesse Brandeburge9990a92008-08-26 04:27:24 -07006854 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006855 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07006856 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08006857 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006858
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00006859 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6860 netdev->features |= NETIF_F_SCTP_CSUM;
6861
Jeff Kirsherad31c402008-06-05 04:05:30 -07006862 netdev->vlan_features |= NETIF_F_TSO;
6863 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07006864 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00006865 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006866 netdev->vlan_features |= NETIF_F_SG;
6867
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006868 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6869 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
6870 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006871 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
6872 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
6873
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08006874#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08006875 netdev->dcbnl_ops = &dcbnl_ops;
6876#endif
6877
Yi Zoueacd73f2009-05-13 13:11:06 +00006878#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00006879 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00006880 if (hw->mac.ops.get_device_caps) {
6881 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00006882 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
6883 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00006884 }
6885 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00006886 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
6887 netdev->vlan_features |= NETIF_F_FCOE_CRC;
6888 netdev->vlan_features |= NETIF_F_FSO;
6889 netdev->vlan_features |= NETIF_F_FCOE_MTU;
6890 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006891#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00006892 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07006893 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00006894 netdev->vlan_features |= NETIF_F_HIGHDMA;
6895 }
Auke Kok9a799d72007-09-15 14:07:45 -07006896
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00006897 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00006898 netdev->features |= NETIF_F_LRO;
6899
Auke Kok9a799d72007-09-15 14:07:45 -07006900 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006901 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006902 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006903 err = -EIO;
6904 goto err_eeprom;
6905 }
6906
6907 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
6908 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
6909
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006910 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006911 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006912 err = -EIO;
6913 goto err_eeprom;
6914 }
6915
Peter Waskiewicz61fac742010-04-27 00:38:15 +00006916 /* power down the optics */
6917 if (hw->phy.multispeed_fiber)
6918 hw->mac.ops.disable_tx_laser(hw);
6919
Auke Kok9a799d72007-09-15 14:07:45 -07006920 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00006921 adapter->watchdog_timer.function = ixgbe_watchdog;
Auke Kok9a799d72007-09-15 14:07:45 -07006922 adapter->watchdog_timer.data = (unsigned long)adapter;
6923
6924 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006925 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07006926
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006927 err = ixgbe_init_interrupt_scheme(adapter);
6928 if (err)
6929 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07006930
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006931 switch (pdev->device) {
6932 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00006933 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00006934 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006935 break;
6936 default:
6937 adapter->wol = 0;
6938 break;
6939 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006940 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
6941
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006942 /* pick up the PCI bus settings for reporting later */
6943 hw->mac.ops.get_bus_info(hw);
6944
Auke Kok9a799d72007-09-15 14:07:45 -07006945 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00006946 e_dev_info("(PCI Express:%s:%s) %pM\n",
Joe Perchese8e9f692010-09-07 21:34:53 +00006947 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
6948 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
6949 "Unknown"),
6950 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
6951 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
6952 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
6953 "Unknown"),
6954 netdev->dev_addr);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006955 ixgbe_read_pba_num_generic(hw, &part_num);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006956 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Emil Tantilov849c4542010-06-03 16:53:41 +00006957 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
6958 "PBA No: %06x-%03x\n",
6959 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
6960 (part_num >> 8), (part_num & 0xff));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006961 else
Emil Tantilov849c4542010-06-03 16:53:41 +00006962 e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
6963 hw->mac.type, hw->phy.type,
6964 (part_num >> 8), (part_num & 0xff));
Auke Kok9a799d72007-09-15 14:07:45 -07006965
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006966 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006967 e_dev_warn("PCI-Express bandwidth available for this card is "
6968 "not sufficient for optimal performance.\n");
6969 e_dev_warn("For optimal performance a x8 PCI-Express slot "
6970 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08006971 }
6972
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08006973 /* save off EEPROM version number */
6974 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
6975
Auke Kok9a799d72007-09-15 14:07:45 -07006976 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00006977 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006978
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00006979 if (err == IXGBE_ERR_EEPROM_VERSION) {
6980 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00006981 e_dev_warn("This device is a pre-production adapter/LOM. "
6982 "Please be aware there may be issues associated "
6983 "with your hardware. If you are experiencing "
6984 "problems please contact your Intel or hardware "
6985 "representative who provided you with this "
6986 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00006987 }
Auke Kok9a799d72007-09-15 14:07:45 -07006988 strcpy(netdev->name, "eth%d");
6989 err = register_netdev(netdev);
6990 if (err)
6991 goto err_register;
6992
Jesse Brandeburg54386462009-04-17 20:44:27 +00006993 /* carrier off reporting is important to ethtool even BEFORE open */
6994 netif_carrier_off(netdev);
6995
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006996 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
6997 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
6998 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
6999
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007000 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Joe Perchese8e9f692010-09-07 21:34:53 +00007001 INIT_WORK(&adapter->check_overtemp_task,
7002 ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007003#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007004 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007005 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007006 ixgbe_setup_dca(adapter);
7007 }
7008#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007009 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007010 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007011 for (i = 0; i < adapter->num_vfs; i++)
7012 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7013 }
7014
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007015 /* add san mac addr to netdev */
7016 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007017
Emil Tantilov849c4542010-06-03 16:53:41 +00007018 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007019 cards_found++;
7020 return 0;
7021
7022err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007023 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007024 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007025err_sw_init:
7026err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007027 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7028 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007029 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7030 del_timer_sync(&adapter->sfp_timer);
7031 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007032 cancel_work_sync(&adapter->multispeed_fiber_task);
7033 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007034 iounmap(hw->hw_addr);
7035err_ioremap:
7036 free_netdev(netdev);
7037err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007038 pci_release_selected_regions(pdev,
7039 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007040err_pci_reg:
7041err_dma:
7042 pci_disable_device(pdev);
7043 return err;
7044}
7045
7046/**
7047 * ixgbe_remove - Device Removal Routine
7048 * @pdev: PCI device information struct
7049 *
7050 * ixgbe_remove is called by the PCI subsystem to alert the driver
7051 * that it should release a PCI device. The could be caused by a
7052 * Hot-Plug event, or because the driver is going to be removed from
7053 * memory.
7054 **/
7055static void __devexit ixgbe_remove(struct pci_dev *pdev)
7056{
7057 struct net_device *netdev = pci_get_drvdata(pdev);
7058 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7059
7060 set_bit(__IXGBE_DOWN, &adapter->state);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007061 /* clear the module not found bit to make sure the worker won't
7062 * reschedule
7063 */
7064 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007065 del_timer_sync(&adapter->watchdog_timer);
7066
Donald Skidmorec4900be2008-11-20 21:11:42 -08007067 del_timer_sync(&adapter->sfp_timer);
7068 cancel_work_sync(&adapter->watchdog_task);
7069 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007070 cancel_work_sync(&adapter->multispeed_fiber_task);
7071 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007072 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7073 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7074 cancel_work_sync(&adapter->fdir_reinit_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007075 flush_scheduled_work();
7076
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007077#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007078 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7079 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7080 dca_remove_requester(&pdev->dev);
7081 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7082 }
7083
7084#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007085#ifdef IXGBE_FCOE
7086 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7087 ixgbe_cleanup_fcoe(adapter);
7088
7089#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007090
7091 /* remove the added san mac */
7092 ixgbe_del_sanmac_netdev(netdev);
7093
Donald Skidmorec4900be2008-11-20 21:11:42 -08007094 if (netdev->reg_state == NETREG_REGISTERED)
7095 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007096
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007097 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7098 ixgbe_disable_sriov(adapter);
7099
Alexander Duyck7a921c92009-05-06 10:43:28 +00007100 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007101
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007102 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007103
7104 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007105 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007106 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007107
Emil Tantilov849c4542010-06-03 16:53:41 +00007108 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007109
Auke Kok9a799d72007-09-15 14:07:45 -07007110 free_netdev(netdev);
7111
Frans Pop19d5afd2009-10-02 10:04:12 -07007112 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007113
Auke Kok9a799d72007-09-15 14:07:45 -07007114 pci_disable_device(pdev);
7115}
7116
7117/**
7118 * ixgbe_io_error_detected - called when PCI error is detected
7119 * @pdev: Pointer to PCI device
7120 * @state: The current pci connection state
7121 *
7122 * This function is called after a PCI bus error affecting
7123 * this device has been detected.
7124 */
7125static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007126 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007127{
7128 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007129 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007130
7131 netif_device_detach(netdev);
7132
Breno Leitao3044b8d2009-05-06 10:44:26 +00007133 if (state == pci_channel_io_perm_failure)
7134 return PCI_ERS_RESULT_DISCONNECT;
7135
Auke Kok9a799d72007-09-15 14:07:45 -07007136 if (netif_running(netdev))
7137 ixgbe_down(adapter);
7138 pci_disable_device(pdev);
7139
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007140 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007141 return PCI_ERS_RESULT_NEED_RESET;
7142}
7143
7144/**
7145 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7146 * @pdev: Pointer to PCI device
7147 *
7148 * Restart the card from scratch, as if from a cold-boot.
7149 */
7150static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7151{
7152 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007153 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007154 pci_ers_result_t result;
7155 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007156
gouji-new9ce77662009-05-06 10:44:45 +00007157 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007158 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007159 result = PCI_ERS_RESULT_DISCONNECT;
7160 } else {
7161 pci_set_master(pdev);
7162 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007163 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007164
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007165 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007166
7167 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007168 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007169 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007170 }
Auke Kok9a799d72007-09-15 14:07:45 -07007171
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007172 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7173 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007174 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7175 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007176 /* non-fatal, continue */
7177 }
Auke Kok9a799d72007-09-15 14:07:45 -07007178
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007179 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007180}
7181
7182/**
7183 * ixgbe_io_resume - called when traffic can start flowing again.
7184 * @pdev: Pointer to PCI device
7185 *
7186 * This callback is called when the error recovery driver tells us that
7187 * its OK to resume normal operation.
7188 */
7189static void ixgbe_io_resume(struct pci_dev *pdev)
7190{
7191 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007192 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007193
7194 if (netif_running(netdev)) {
7195 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007196 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007197 return;
7198 }
7199 }
7200
7201 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007202}
7203
7204static struct pci_error_handlers ixgbe_err_handler = {
7205 .error_detected = ixgbe_io_error_detected,
7206 .slot_reset = ixgbe_io_slot_reset,
7207 .resume = ixgbe_io_resume,
7208};
7209
7210static struct pci_driver ixgbe_driver = {
7211 .name = ixgbe_driver_name,
7212 .id_table = ixgbe_pci_tbl,
7213 .probe = ixgbe_probe,
7214 .remove = __devexit_p(ixgbe_remove),
7215#ifdef CONFIG_PM
7216 .suspend = ixgbe_suspend,
7217 .resume = ixgbe_resume,
7218#endif
7219 .shutdown = ixgbe_shutdown,
7220 .err_handler = &ixgbe_err_handler
7221};
7222
7223/**
7224 * ixgbe_init_module - Driver Registration Routine
7225 *
7226 * ixgbe_init_module is the first routine called when the driver is
7227 * loaded. All it does is register with the PCI subsystem.
7228 **/
7229static int __init ixgbe_init_module(void)
7230{
7231 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007232 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007233 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007234
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007235#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007236 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007237#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007238
Auke Kok9a799d72007-09-15 14:07:45 -07007239 ret = pci_register_driver(&ixgbe_driver);
7240 return ret;
7241}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007242
Auke Kok9a799d72007-09-15 14:07:45 -07007243module_init(ixgbe_init_module);
7244
7245/**
7246 * ixgbe_exit_module - Driver Exit Cleanup Routine
7247 *
7248 * ixgbe_exit_module is called just before the driver is removed
7249 * from memory.
7250 **/
7251static void __exit ixgbe_exit_module(void)
7252{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007253#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007254 dca_unregister_notify(&dca_notifier);
7255#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007256 pci_unregister_driver(&ixgbe_driver);
7257}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007258
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007259#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007260static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007261 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007262{
7263 int ret_val;
7264
7265 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007266 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007267
7268 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7269}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007270
Alexander Duyckb4533682009-03-31 21:32:42 +00007271#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007272
Alexander Duyckb4533682009-03-31 21:32:42 +00007273/**
Emil Tantilov849c4542010-06-03 16:53:41 +00007274 * ixgbe_get_hw_dev return device
Alexander Duyckb4533682009-03-31 21:32:42 +00007275 * used by hardware layer to print debugging information
7276 **/
Emil Tantilov849c4542010-06-03 16:53:41 +00007277struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
Alexander Duyckb4533682009-03-31 21:32:42 +00007278{
7279 struct ixgbe_adapter *adapter = hw->back;
Emil Tantilov849c4542010-06-03 16:53:41 +00007280 return adapter->netdev;
Alexander Duyckb4533682009-03-31 21:32:42 +00007281}
7282
Auke Kok9a799d72007-09-15 14:07:45 -07007283module_exit(ixgbe_exit_module);
7284
7285/* ixgbe_main.c */