blob: 03fb0d396543105e3a05b8ab764a9bcfc2d86dc5 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MPSPEC_H
2#define _ASM_X86_MPSPEC_H
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01003
Ingo Molnar86c98352008-03-28 11:59:57 +01004#include <linux/init.h>
5
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01006#include <asm/mpspec_def.h>
7
Yinghai Lu114945472008-08-21 01:01:19 -07008extern int apic_version[MAX_APICS];
Jaswinder Singh Rajputa1ae2992008-12-29 20:32:52 +05309extern int pic_mode;
Yinghai Lu114945472008-08-21 01:01:19 -070010
Thomas Gleixner96a388d2007-10-11 11:20:03 +020011#ifdef CONFIG_X86_32
Ingo Molnarb2af0182009-01-28 17:36:56 +010012
13/*
14 * Summit or generic (i.e. installer) kernels need lots of bus entries.
15 * Maximum 256 PCI busses, plus 1 ISA bus in each of 4 cabinets.
16 */
17#if CONFIG_BASE_SMALL == 0
18# define MAX_MP_BUSSES 260
19#else
20# define MAX_MP_BUSSES 32
21#endif
22
23#define MAX_IRQ_SOURCES 256
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010024
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010025extern unsigned int def_to_bigsmp;
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010026extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010027
Yinghai Lud49c4282008-06-08 18:31:54 -070028#ifdef CONFIG_X86_NUMAQ
29extern int mp_bus_id_to_node[MAX_MP_BUSSES];
30extern int mp_bus_id_to_local[MAX_MP_BUSSES];
31extern int quad_local_to_mp_bus_id [NR_CPUS/4][4];
32#endif
33
Ingo Molnarb2af0182009-01-28 17:36:56 +010034#define MAX_APICID 256
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010035
Ingo Molnarb2af0182009-01-28 17:36:56 +010036#else /* CONFIG_X86_64: */
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010037
Ingo Molnarb2af0182009-01-28 17:36:56 +010038#define MAX_MP_BUSSES 256
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010039/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
Ingo Molnarb2af0182009-01-28 17:36:56 +010040#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010041
Ingo Molnarb2af0182009-01-28 17:36:56 +010042#endif /* CONFIG_X86_64 */
Yinghai Luab530e12008-06-03 10:25:54 -070043
Yinghai Lu8643f9d2008-02-19 03:21:06 -080044extern void early_find_smp_config(void);
45extern void early_get_smp_config(void);
46
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030047#if defined(CONFIG_MCA) || defined(CONFIG_EISA)
48extern int mp_bus_id_to_type[MAX_MP_BUSSES];
49#endif
50
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030051extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030052
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010053extern unsigned int boot_cpu_physical_apicid;
Yinghai Lue0da3362008-06-08 18:29:22 -070054extern unsigned int max_physical_apicid;
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010055extern int smp_found_config;
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010056extern int mpc_default_type;
57extern unsigned long mp_lapic_addr;
58
59extern void find_smp_config(void);
60extern void get_smp_config(void);
Ingo Molnaraf1cf202008-05-25 21:16:06 +020061#ifdef CONFIG_X86_MPPARSE
Yinghai Lu2944e162008-06-01 13:17:38 -070062extern void early_reserve_e820_mpc_new(void);
Ingo Molnaraf1cf202008-05-25 21:16:06 +020063#else
64static inline void early_reserve_e820_mpc_new(void) { }
65#endif
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010066
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +030067void __cpuinit generic_processor_info(int apicid, int version);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010068#ifdef CONFIG_ACPI
Jack Steinera65d1d62008-03-28 14:12:08 -050069extern void mp_register_ioapic(int id, u32 address, u32 gsi_base);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010070extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
71 u32 gsi);
72extern void mp_config_acpi_legacy_irqs(void);
73extern int mp_register_gsi(u32 gsi, int edge_level, int active_high_low);
Ingo Molnar835fc942008-06-03 14:42:06 +020074#ifdef CONFIG_X86_IO_APIC
Yinghai Lu2944e162008-06-01 13:17:38 -070075extern int mp_config_acpi_gsi(unsigned char number, unsigned int devfn, u8 pin,
76 u32 gsi, int triggering, int polarity);
Ingo Molnar835fc942008-06-03 14:42:06 +020077#else
78static inline int
79mp_config_acpi_gsi(unsigned char number, unsigned int devfn, u8 pin,
80 u32 gsi, int triggering, int polarity)
81{
82 return 0;
83}
84#endif
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010085#endif /* CONFIG_ACPI */
86
87#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
88
Joe Perches30971e12008-03-23 01:02:49 -070089struct physid_mask {
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010090 unsigned long mask[PHYSID_ARRAY_SIZE];
91};
92
93typedef struct physid_mask physid_mask_t;
94
95#define physid_set(physid, map) set_bit(physid, (map).mask)
96#define physid_clear(physid, map) clear_bit(physid, (map).mask)
97#define physid_isset(physid, map) test_bit(physid, (map).mask)
Joe Perches30971e12008-03-23 01:02:49 -070098#define physid_test_and_set(physid, map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010099 test_and_set_bit(physid, (map).mask)
100
Joe Perches30971e12008-03-23 01:02:49 -0700101#define physids_and(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100102 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
103
Joe Perches30971e12008-03-23 01:02:49 -0700104#define physids_or(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100105 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
106
Joe Perches30971e12008-03-23 01:02:49 -0700107#define physids_clear(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100108 bitmap_zero((map).mask, MAX_APICS)
109
Joe Perches30971e12008-03-23 01:02:49 -0700110#define physids_complement(dst, src) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100111 bitmap_complement((dst).mask, (src).mask, MAX_APICS)
112
Joe Perches30971e12008-03-23 01:02:49 -0700113#define physids_empty(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100114 bitmap_empty((map).mask, MAX_APICS)
115
Joe Perches30971e12008-03-23 01:02:49 -0700116#define physids_equal(map1, map2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100117 bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
118
Joe Perches30971e12008-03-23 01:02:49 -0700119#define physids_weight(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100120 bitmap_weight((map).mask, MAX_APICS)
121
Joe Perches30971e12008-03-23 01:02:49 -0700122#define physids_shift_right(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100123 bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
124
Joe Perches30971e12008-03-23 01:02:49 -0700125#define physids_shift_left(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100126 bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
127
128#define physids_coerce(map) ((map).mask[0])
129
130#define physids_promote(physids) \
131 ({ \
132 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
133 __physid_mask.mask[0] = physids; \
134 __physid_mask; \
135 })
136
Jack Steinerb6df1b82008-06-19 21:51:05 -0500137/* Note: will create very large stack frames if physid_mask_t is big */
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100138#define physid_mask_of_physid(physid) \
139 ({ \
140 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
141 physid_set(physid, __physid_mask); \
142 __physid_mask; \
143 })
144
Jack Steinerb6df1b82008-06-19 21:51:05 -0500145static inline void physid_set_mask_of_physid(int physid, physid_mask_t *map)
146{
147 physids_clear(*map);
148 physid_set(physid, *map);
149}
150
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100151#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
152#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
153
154extern physid_mask_t phys_cpu_present_map;
155
Ingo Molnarfb5b33c2009-01-28 17:29:27 +0100156extern int generic_mps_oem_check(struct mpc_table *, char *, char *);
157
158extern int default_acpi_madt_oem_check(char *, char *);
159
Ingo Molnarb2af0182009-01-28 17:36:56 +0100160extern void numaq_mps_oem_check(struct mpc_table *, char *, char *);
161
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700162#endif /* _ASM_X86_MPSPEC_H */