Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 33 | #include <uapi/drm/i915_drm.h> |
| 34 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 35 | #include "i915_reg.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_bios.h" |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 37 | #include "intel_ringbuffer.h" |
Oscar Mateo | b20385f | 2014-07-24 17:04:10 +0100 | [diff] [blame] | 38 | #include "intel_lrc.h" |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 39 | #include "i915_gem_gtt.h" |
Oscar Mateo | 564ddb2 | 2014-08-21 11:40:54 +0100 | [diff] [blame] | 40 | #include "i915_gem_render_state.h" |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 41 | #include <linux/io-mapping.h> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 42 | #include <linux/i2c.h> |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 43 | #include <linux/i2c-algo-bit.h> |
Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 44 | #include <drm/intel-gtt.h> |
Daniel Vetter | ba8286f | 2014-09-11 07:43:25 +0200 | [diff] [blame] | 45 | #include <drm/drm_legacy.h> /* for struct drm_dma_handle */ |
Daniel Vetter | d9fc941 | 2014-09-23 15:46:53 +0200 | [diff] [blame] | 46 | #include <drm/drm_gem.h> |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 47 | #include <linux/backlight.h> |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 48 | #include <linux/hashtable.h> |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 49 | #include <linux/intel-iommu.h> |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 50 | #include <linux/kref.h> |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 51 | #include <linux/pm_qos.h> |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 52 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | /* General customization: |
| 54 | */ |
| 55 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | #define DRIVER_NAME "i915" |
| 57 | #define DRIVER_DESC "Intel Graphics" |
Daniel Vetter | 0a0c001 | 2015-01-17 10:43:04 +0100 | [diff] [blame] | 58 | #define DRIVER_DATE "20150117" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Mika Kuoppala | c883ef1 | 2014-10-28 17:32:30 +0200 | [diff] [blame] | 60 | #undef WARN_ON |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 61 | /* Many gcc seem to no see through this and fall over :( */ |
| 62 | #if 0 |
| 63 | #define WARN_ON(x) ({ \ |
| 64 | bool __i915_warn_cond = (x); \ |
| 65 | if (__builtin_constant_p(__i915_warn_cond)) \ |
| 66 | BUILD_BUG_ON(__i915_warn_cond); \ |
| 67 | WARN(__i915_warn_cond, "WARN_ON(" #x ")"); }) |
| 68 | #else |
| 69 | #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")") |
| 70 | #endif |
| 71 | |
| 72 | #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \ |
| 73 | (long) (x), __func__); |
Mika Kuoppala | c883ef1 | 2014-10-28 17:32:30 +0200 | [diff] [blame] | 74 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 75 | /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and |
| 76 | * WARN_ON()) for hw state sanity checks to check for unexpected conditions |
| 77 | * which may not necessarily be a user visible problem. This will either |
| 78 | * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to |
| 79 | * enable distros and users to tailor their preferred amount of i915 abrt |
| 80 | * spam. |
| 81 | */ |
| 82 | #define I915_STATE_WARN(condition, format...) ({ \ |
| 83 | int __ret_warn_on = !!(condition); \ |
| 84 | if (unlikely(__ret_warn_on)) { \ |
| 85 | if (i915.verbose_state_checks) \ |
Jani Nikula | 2f3408c | 2015-01-12 15:45:31 +0200 | [diff] [blame] | 86 | WARN(1, format); \ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 87 | else \ |
| 88 | DRM_ERROR(format); \ |
| 89 | } \ |
| 90 | unlikely(__ret_warn_on); \ |
| 91 | }) |
| 92 | |
| 93 | #define I915_STATE_WARN_ON(condition) ({ \ |
| 94 | int __ret_warn_on = !!(condition); \ |
| 95 | if (unlikely(__ret_warn_on)) { \ |
| 96 | if (i915.verbose_state_checks) \ |
Jani Nikula | 2f3408c | 2015-01-12 15:45:31 +0200 | [diff] [blame] | 97 | WARN(1, "WARN_ON(" #condition ")\n"); \ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 98 | else \ |
| 99 | DRM_ERROR("WARN_ON(" #condition ")\n"); \ |
| 100 | } \ |
| 101 | unlikely(__ret_warn_on); \ |
| 102 | }) |
| 103 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 104 | enum pipe { |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 105 | INVALID_PIPE = -1, |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 106 | PIPE_A = 0, |
| 107 | PIPE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 108 | PIPE_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 109 | _PIPE_EDP, |
| 110 | I915_MAX_PIPES = _PIPE_EDP |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 111 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 112 | #define pipe_name(p) ((p) + 'A') |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 113 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 114 | enum transcoder { |
| 115 | TRANSCODER_A = 0, |
| 116 | TRANSCODER_B, |
| 117 | TRANSCODER_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 118 | TRANSCODER_EDP, |
| 119 | I915_MAX_TRANSCODERS |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 120 | }; |
| 121 | #define transcoder_name(t) ((t) + 'A') |
| 122 | |
Damien Lespiau | 84139d1 | 2014-03-28 00:18:32 +0530 | [diff] [blame] | 123 | /* |
| 124 | * This is the maximum (across all platforms) number of planes (primary + |
| 125 | * sprites) that can be active at the same time on one pipe. |
| 126 | * |
| 127 | * This value doesn't count the cursor plane. |
| 128 | */ |
| 129 | #define I915_MAX_PLANES 3 |
| 130 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 131 | enum plane { |
| 132 | PLANE_A = 0, |
| 133 | PLANE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 134 | PLANE_C, |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 135 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 136 | #define plane_name(p) ((p) + 'A') |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 137 | |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 138 | #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A') |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 139 | |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 140 | enum port { |
| 141 | PORT_A = 0, |
| 142 | PORT_B, |
| 143 | PORT_C, |
| 144 | PORT_D, |
| 145 | PORT_E, |
| 146 | I915_MAX_PORTS |
| 147 | }; |
| 148 | #define port_name(p) ((p) + 'A') |
| 149 | |
Chon Ming Lee | a09cadd | 2014-04-09 13:28:14 +0300 | [diff] [blame] | 150 | #define I915_NUM_PHYS_VLV 2 |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 151 | |
| 152 | enum dpio_channel { |
| 153 | DPIO_CH0, |
| 154 | DPIO_CH1 |
| 155 | }; |
| 156 | |
| 157 | enum dpio_phy { |
| 158 | DPIO_PHY0, |
| 159 | DPIO_PHY1 |
| 160 | }; |
| 161 | |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 162 | enum intel_display_power_domain { |
| 163 | POWER_DOMAIN_PIPE_A, |
| 164 | POWER_DOMAIN_PIPE_B, |
| 165 | POWER_DOMAIN_PIPE_C, |
| 166 | POWER_DOMAIN_PIPE_A_PANEL_FITTER, |
| 167 | POWER_DOMAIN_PIPE_B_PANEL_FITTER, |
| 168 | POWER_DOMAIN_PIPE_C_PANEL_FITTER, |
| 169 | POWER_DOMAIN_TRANSCODER_A, |
| 170 | POWER_DOMAIN_TRANSCODER_B, |
| 171 | POWER_DOMAIN_TRANSCODER_C, |
Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 172 | POWER_DOMAIN_TRANSCODER_EDP, |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 173 | POWER_DOMAIN_PORT_DDI_A_2_LANES, |
| 174 | POWER_DOMAIN_PORT_DDI_A_4_LANES, |
| 175 | POWER_DOMAIN_PORT_DDI_B_2_LANES, |
| 176 | POWER_DOMAIN_PORT_DDI_B_4_LANES, |
| 177 | POWER_DOMAIN_PORT_DDI_C_2_LANES, |
| 178 | POWER_DOMAIN_PORT_DDI_C_4_LANES, |
| 179 | POWER_DOMAIN_PORT_DDI_D_2_LANES, |
| 180 | POWER_DOMAIN_PORT_DDI_D_4_LANES, |
| 181 | POWER_DOMAIN_PORT_DSI, |
| 182 | POWER_DOMAIN_PORT_CRT, |
| 183 | POWER_DOMAIN_PORT_OTHER, |
Ville Syrjälä | cdf8dd7 | 2013-09-16 17:38:30 +0300 | [diff] [blame] | 184 | POWER_DOMAIN_VGA, |
Imre Deak | fbeeaa2 | 2013-11-25 17:15:28 +0200 | [diff] [blame] | 185 | POWER_DOMAIN_AUDIO, |
Paulo Zanoni | bd2bb1b | 2014-07-04 11:27:38 -0300 | [diff] [blame] | 186 | POWER_DOMAIN_PLLS, |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 187 | POWER_DOMAIN_AUX_A, |
| 188 | POWER_DOMAIN_AUX_B, |
| 189 | POWER_DOMAIN_AUX_C, |
| 190 | POWER_DOMAIN_AUX_D, |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 191 | POWER_DOMAIN_INIT, |
Imre Deak | bddc764 | 2013-10-16 17:25:49 +0300 | [diff] [blame] | 192 | |
| 193 | POWER_DOMAIN_NUM, |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 194 | }; |
| 195 | |
| 196 | #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A) |
| 197 | #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \ |
| 198 | ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER) |
Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 199 | #define POWER_DOMAIN_TRANSCODER(tran) \ |
| 200 | ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \ |
| 201 | (tran) + POWER_DOMAIN_TRANSCODER_A) |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 202 | |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 203 | enum hpd_pin { |
| 204 | HPD_NONE = 0, |
| 205 | HPD_PORT_A = HPD_NONE, /* PORT_A is internal */ |
| 206 | HPD_TV = HPD_NONE, /* TV is known to be unreliable */ |
| 207 | HPD_CRT, |
| 208 | HPD_SDVO_B, |
| 209 | HPD_SDVO_C, |
| 210 | HPD_PORT_B, |
| 211 | HPD_PORT_C, |
| 212 | HPD_PORT_D, |
| 213 | HPD_NUM_PINS |
| 214 | }; |
| 215 | |
Chris Wilson | 2a2d548 | 2012-12-03 11:49:06 +0000 | [diff] [blame] | 216 | #define I915_GEM_GPU_DOMAINS \ |
| 217 | (I915_GEM_DOMAIN_RENDER | \ |
| 218 | I915_GEM_DOMAIN_SAMPLER | \ |
| 219 | I915_GEM_DOMAIN_COMMAND | \ |
| 220 | I915_GEM_DOMAIN_INSTRUCTION | \ |
| 221 | I915_GEM_DOMAIN_VERTEX) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 222 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 223 | #define for_each_pipe(__dev_priv, __p) \ |
| 224 | for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) |
Damien Lespiau | 2d025a5 | 2014-09-04 12:27:43 +0100 | [diff] [blame] | 225 | #define for_each_plane(pipe, p) \ |
| 226 | for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++) |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 227 | #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 228 | |
Damien Lespiau | d79b814 | 2014-05-13 23:32:23 +0100 | [diff] [blame] | 229 | #define for_each_crtc(dev, crtc) \ |
| 230 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) |
| 231 | |
Damien Lespiau | d063ae4 | 2014-05-13 23:32:21 +0100 | [diff] [blame] | 232 | #define for_each_intel_crtc(dev, intel_crtc) \ |
| 233 | list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) |
| 234 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 235 | #define for_each_intel_encoder(dev, intel_encoder) \ |
| 236 | list_for_each_entry(intel_encoder, \ |
| 237 | &(dev)->mode_config.encoder_list, \ |
| 238 | base.head) |
| 239 | |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 240 | #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ |
| 241 | list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ |
| 242 | if ((intel_encoder)->base.crtc == (__crtc)) |
| 243 | |
Jesse Barnes | 53f5e3c | 2014-02-07 12:48:15 -0800 | [diff] [blame] | 244 | #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \ |
| 245 | list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \ |
| 246 | if ((intel_connector)->base.encoder == (__encoder)) |
| 247 | |
Borun Fu | b04c5bd | 2014-07-12 10:02:27 +0530 | [diff] [blame] | 248 | #define for_each_power_domain(domain, mask) \ |
| 249 | for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \ |
| 250 | if ((1 << (domain)) & (mask)) |
| 251 | |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 252 | struct drm_i915_private; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 253 | struct i915_mm_struct; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 254 | struct i915_mmu_object; |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 255 | |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 256 | enum intel_dpll_id { |
| 257 | DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */ |
| 258 | /* real shared dpll ids must be >= 0 */ |
Daniel Vetter | 9cd8693 | 2014-06-25 22:01:57 +0300 | [diff] [blame] | 259 | DPLL_ID_PCH_PLL_A = 0, |
| 260 | DPLL_ID_PCH_PLL_B = 1, |
Satheeshakrishna M | 429d47d | 2014-11-13 14:55:14 +0000 | [diff] [blame] | 261 | /* hsw/bdw */ |
Daniel Vetter | 9cd8693 | 2014-06-25 22:01:57 +0300 | [diff] [blame] | 262 | DPLL_ID_WRPLL1 = 0, |
| 263 | DPLL_ID_WRPLL2 = 1, |
Satheeshakrishna M | 429d47d | 2014-11-13 14:55:14 +0000 | [diff] [blame] | 264 | /* skl */ |
| 265 | DPLL_ID_SKL_DPLL1 = 0, |
| 266 | DPLL_ID_SKL_DPLL2 = 1, |
| 267 | DPLL_ID_SKL_DPLL3 = 2, |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 268 | }; |
Satheeshakrishna M | 429d47d | 2014-11-13 14:55:14 +0000 | [diff] [blame] | 269 | #define I915_NUM_PLLS 3 |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 270 | |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 271 | struct intel_dpll_hw_state { |
Damien Lespiau | dcfc355 | 2014-07-29 18:06:16 +0100 | [diff] [blame] | 272 | /* i9xx, pch plls */ |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 273 | uint32_t dpll; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 274 | uint32_t dpll_md; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 275 | uint32_t fp0; |
| 276 | uint32_t fp1; |
Damien Lespiau | dcfc355 | 2014-07-29 18:06:16 +0100 | [diff] [blame] | 277 | |
| 278 | /* hsw, bdw */ |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 279 | uint32_t wrpll; |
Satheeshakrishna M | d1a2dc7 | 2014-11-13 14:55:18 +0000 | [diff] [blame] | 280 | |
| 281 | /* skl */ |
| 282 | /* |
| 283 | * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in |
| 284 | * lower part of crtl1 and they get shifted into position when writing |
| 285 | * the register. This allows us to easily compare the state to share |
| 286 | * the DPLL. |
| 287 | */ |
| 288 | uint32_t ctrl1; |
| 289 | /* HDMI only, 0 when used for DP */ |
| 290 | uint32_t cfgcr1, cfgcr2; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 291 | }; |
| 292 | |
Ander Conselvan de Oliveira | 3e369b7 | 2014-10-29 11:32:32 +0200 | [diff] [blame] | 293 | struct intel_shared_dpll_config { |
Ander Conselvan de Oliveira | 1e6f2dd | 2014-10-29 11:32:31 +0200 | [diff] [blame] | 294 | unsigned crtc_mask; /* mask of CRTCs sharing this PLL */ |
Ander Conselvan de Oliveira | 3e369b7 | 2014-10-29 11:32:32 +0200 | [diff] [blame] | 295 | struct intel_dpll_hw_state hw_state; |
| 296 | }; |
| 297 | |
| 298 | struct intel_shared_dpll { |
| 299 | struct intel_shared_dpll_config config; |
Ander Conselvan de Oliveira | 8bd31e6 | 2014-10-29 11:32:33 +0200 | [diff] [blame] | 300 | struct intel_shared_dpll_config *new_config; |
| 301 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | int active; /* count of number of active CRTCs (i.e. DPMS on) */ |
| 303 | bool on; /* is the PLL actually active? Disabled during modeset */ |
Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 304 | const char *name; |
| 305 | /* should match the index in the dev_priv->shared_dplls array */ |
| 306 | enum intel_dpll_id id; |
Daniel Vetter | 96f6128 | 2014-06-25 22:01:58 +0300 | [diff] [blame] | 307 | /* The mode_set hook is optional and should be used together with the |
| 308 | * intel_prepare_shared_dpll function. */ |
Daniel Vetter | 15bdd4c | 2013-06-05 13:34:23 +0200 | [diff] [blame] | 309 | void (*mode_set)(struct drm_i915_private *dev_priv, |
| 310 | struct intel_shared_dpll *pll); |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 311 | void (*enable)(struct drm_i915_private *dev_priv, |
| 312 | struct intel_shared_dpll *pll); |
| 313 | void (*disable)(struct drm_i915_private *dev_priv, |
| 314 | struct intel_shared_dpll *pll); |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 315 | bool (*get_hw_state)(struct drm_i915_private *dev_priv, |
| 316 | struct intel_shared_dpll *pll, |
| 317 | struct intel_dpll_hw_state *hw_state); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | |
Satheeshakrishna M | 429d47d | 2014-11-13 14:55:14 +0000 | [diff] [blame] | 320 | #define SKL_DPLL0 0 |
| 321 | #define SKL_DPLL1 1 |
| 322 | #define SKL_DPLL2 2 |
| 323 | #define SKL_DPLL3 3 |
| 324 | |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 325 | /* Used by dp and fdi links */ |
| 326 | struct intel_link_m_n { |
| 327 | uint32_t tu; |
| 328 | uint32_t gmch_m; |
| 329 | uint32_t gmch_n; |
| 330 | uint32_t link_m; |
| 331 | uint32_t link_n; |
| 332 | }; |
| 333 | |
| 334 | void intel_link_compute_m_n(int bpp, int nlanes, |
| 335 | int pixel_clock, int link_clock, |
| 336 | struct intel_link_m_n *m_n); |
| 337 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 | /* Interface history: |
| 339 | * |
| 340 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 341 | * 1.2: Add Power Management |
| 342 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 343 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 344 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 345 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 346 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | */ |
| 348 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 349 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | #define DRIVER_PATCHLEVEL 0 |
| 351 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 352 | #define WATCH_LISTS 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 353 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 354 | struct opregion_header; |
| 355 | struct opregion_acpi; |
| 356 | struct opregion_swsci; |
| 357 | struct opregion_asle; |
| 358 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 359 | struct intel_opregion { |
Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 360 | struct opregion_header __iomem *header; |
| 361 | struct opregion_acpi __iomem *acpi; |
| 362 | struct opregion_swsci __iomem *swsci; |
Jani Nikula | ebde53c | 2013-09-02 10:38:59 +0300 | [diff] [blame] | 363 | u32 swsci_gbda_sub_functions; |
| 364 | u32 swsci_sbcb_sub_functions; |
Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 365 | struct opregion_asle __iomem *asle; |
| 366 | void __iomem *vbt; |
Chris Wilson | 01fe9db | 2011-01-16 19:37:30 +0000 | [diff] [blame] | 367 | u32 __iomem *lid_state; |
Jani Nikula | 91a60f2 | 2013-10-31 18:55:48 +0200 | [diff] [blame] | 368 | struct work_struct asle_work; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 369 | }; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 370 | #define OPREGION_SIZE (8*1024) |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 371 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 372 | struct intel_overlay; |
| 373 | struct intel_overlay_error_state; |
| 374 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 375 | #define I915_FENCE_REG_NONE -1 |
Ville Syrjälä | 42b5aea | 2013-04-09 13:02:47 +0300 | [diff] [blame] | 376 | #define I915_MAX_NUM_FENCES 32 |
| 377 | /* 32 fences + sign bit for FENCE_REG_NONE */ |
| 378 | #define I915_MAX_NUM_FENCE_BITS 6 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 379 | |
| 380 | struct drm_i915_fence_reg { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 381 | struct list_head lru_list; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 382 | struct drm_i915_gem_object *obj; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 383 | int pin_count; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 384 | }; |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 385 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 386 | struct sdvo_device_mapping { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 387 | u8 initialized; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 388 | u8 dvo_port; |
| 389 | u8 slave_addr; |
| 390 | u8 dvo_wiring; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 391 | u8 i2c_pin; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 392 | u8 ddc_pin; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 393 | }; |
| 394 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 395 | struct intel_display_error_state; |
| 396 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 397 | struct drm_i915_error_state { |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 398 | struct kref ref; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 399 | struct timeval time; |
| 400 | |
Mika Kuoppala | cb38300 | 2014-02-25 17:11:25 +0200 | [diff] [blame] | 401 | char error_msg[128]; |
Mika Kuoppala | 48b031e | 2014-02-25 17:11:27 +0200 | [diff] [blame] | 402 | u32 reset_count; |
Mika Kuoppala | 62d5d69 | 2014-02-25 17:11:28 +0200 | [diff] [blame] | 403 | u32 suspend_count; |
Mika Kuoppala | cb38300 | 2014-02-25 17:11:25 +0200 | [diff] [blame] | 404 | |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 405 | /* Generic register state */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 406 | u32 eir; |
| 407 | u32 pgtbl_er; |
Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 408 | u32 ier; |
Rodrigo Vivi | 885ea5a | 2014-08-05 10:07:13 -0700 | [diff] [blame] | 409 | u32 gtier[4]; |
Ben Widawsky | b9a3906 | 2012-06-04 14:42:52 -0700 | [diff] [blame] | 410 | u32 ccid; |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 411 | u32 derrmr; |
| 412 | u32 forcewake; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 413 | u32 error; /* gen6+ */ |
| 414 | u32 err_int; /* gen7 */ |
| 415 | u32 done_reg; |
Ben Widawsky | 91ec5d1 | 2014-01-30 00:19:39 -0800 | [diff] [blame] | 416 | u32 gac_eco; |
| 417 | u32 gam_ecochk; |
| 418 | u32 gab_ctl; |
| 419 | u32 gfx_mode; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 420 | u32 extra_instdone[I915_NUM_INSTDONE_REG]; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 421 | u64 fence[I915_MAX_NUM_FENCES]; |
| 422 | struct intel_overlay_error_state *overlay; |
| 423 | struct intel_display_error_state *display; |
Ben Widawsky | 0ca36d7 | 2014-06-30 09:53:41 -0700 | [diff] [blame] | 424 | struct drm_i915_error_object *semaphore_obj; |
Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 425 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 426 | struct drm_i915_error_ring { |
Chris Wilson | 372fbb8 | 2014-01-27 13:52:34 +0000 | [diff] [blame] | 427 | bool valid; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 428 | /* Software tracked state */ |
| 429 | bool waiting; |
| 430 | int hangcheck_score; |
| 431 | enum intel_ring_hangcheck_action hangcheck_action; |
| 432 | int num_requests; |
| 433 | |
| 434 | /* our own tracking of ring head and tail */ |
| 435 | u32 cpu_ring_head; |
| 436 | u32 cpu_ring_tail; |
| 437 | |
| 438 | u32 semaphore_seqno[I915_NUM_RINGS - 1]; |
| 439 | |
| 440 | /* Register state */ |
| 441 | u32 tail; |
| 442 | u32 head; |
| 443 | u32 ctl; |
| 444 | u32 hws; |
| 445 | u32 ipeir; |
| 446 | u32 ipehr; |
| 447 | u32 instdone; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 448 | u32 bbstate; |
| 449 | u32 instpm; |
| 450 | u32 instps; |
| 451 | u32 seqno; |
| 452 | u64 bbaddr; |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 453 | u64 acthd; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 454 | u32 fault_reg; |
Ben Widawsky | 13ffadd | 2014-04-01 16:31:07 -0700 | [diff] [blame] | 455 | u64 faddr; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 456 | u32 rc_psmi; /* sleep state */ |
| 457 | u32 semaphore_mboxes[I915_NUM_RINGS - 1]; |
| 458 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 459 | struct drm_i915_error_object { |
| 460 | int page_count; |
| 461 | u32 gtt_offset; |
| 462 | u32 *pages[0]; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 463 | } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page; |
Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 464 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 465 | struct drm_i915_error_request { |
| 466 | long jiffies; |
| 467 | u32 seqno; |
Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 468 | u32 tail; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 469 | } *requests; |
Ben Widawsky | 6c7a01e | 2014-01-30 00:19:40 -0800 | [diff] [blame] | 470 | |
| 471 | struct { |
| 472 | u32 gfx_mode; |
| 473 | union { |
| 474 | u64 pdp[4]; |
| 475 | u32 pp_dir_base; |
| 476 | }; |
| 477 | } vm_info; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 478 | |
| 479 | pid_t pid; |
| 480 | char comm[TASK_COMM_LEN]; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 481 | } ring[I915_NUM_RINGS]; |
Chris Wilson | 3a44873 | 2014-08-12 20:05:47 +0100 | [diff] [blame] | 482 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 483 | struct drm_i915_error_buffer { |
Chris Wilson | a779e5a | 2011-01-09 21:07:49 +0000 | [diff] [blame] | 484 | u32 size; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 485 | u32 name; |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 486 | u32 rseqno, wseqno; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 487 | u32 gtt_offset; |
| 488 | u32 read_domains; |
| 489 | u32 write_domain; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 490 | s32 fence_reg:I915_MAX_NUM_FENCE_BITS; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 491 | s32 pinned:2; |
| 492 | u32 tiling:2; |
| 493 | u32 dirty:1; |
| 494 | u32 purgeable:1; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 495 | u32 userptr:1; |
Daniel Vetter | 5d1333f | 2012-02-16 11:03:29 +0100 | [diff] [blame] | 496 | s32 ring:4; |
Chris Wilson | f56383c | 2013-09-25 10:23:19 +0100 | [diff] [blame] | 497 | u32 cache_level:3; |
Ben Widawsky | 95f5301 | 2013-07-31 17:00:15 -0700 | [diff] [blame] | 498 | } **active_bo, **pinned_bo; |
Ben Widawsky | 6c7a01e | 2014-01-30 00:19:40 -0800 | [diff] [blame] | 499 | |
Ben Widawsky | 95f5301 | 2013-07-31 17:00:15 -0700 | [diff] [blame] | 500 | u32 *active_bo_count, *pinned_bo_count; |
Chris Wilson | 3a44873 | 2014-08-12 20:05:47 +0100 | [diff] [blame] | 501 | u32 vm_count; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 502 | }; |
| 503 | |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 504 | struct intel_connector; |
Jani Nikula | 820d2d7 | 2014-10-27 16:26:47 +0200 | [diff] [blame] | 505 | struct intel_encoder; |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 506 | struct intel_crtc_state; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 507 | struct intel_initial_plane_config; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 508 | struct intel_crtc; |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 509 | struct intel_limit; |
| 510 | struct dpll; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 511 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 512 | struct drm_i915_display_funcs { |
Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 513 | bool (*fbc_enabled)(struct drm_device *dev); |
Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 514 | void (*enable_fbc)(struct drm_crtc *crtc); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 515 | void (*disable_fbc)(struct drm_device *dev); |
| 516 | int (*get_display_clock_speed)(struct drm_device *dev); |
| 517 | int (*get_fifo_size)(struct drm_device *dev, int plane); |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 518 | /** |
| 519 | * find_dpll() - Find the best values for the PLL |
| 520 | * @limit: limits for the PLL |
| 521 | * @crtc: current CRTC |
| 522 | * @target: target frequency in kHz |
| 523 | * @refclk: reference clock frequency in kHz |
| 524 | * @match_clock: if provided, @best_clock P divider must |
| 525 | * match the P divider from @match_clock |
| 526 | * used for LVDS downclocking |
| 527 | * @best_clock: best PLL values found |
| 528 | * |
| 529 | * Returns true on success, false on failure. |
| 530 | */ |
| 531 | bool (*find_dpll)(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a919ff1 | 2014-10-20 13:46:43 +0300 | [diff] [blame] | 532 | struct intel_crtc *crtc, |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 533 | int target, int refclk, |
| 534 | struct dpll *match_clock, |
| 535 | struct dpll *best_clock); |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 536 | void (*update_wm)(struct drm_crtc *crtc); |
Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 537 | void (*update_sprite_wm)(struct drm_plane *plane, |
| 538 | struct drm_crtc *crtc, |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 539 | uint32_t sprite_width, uint32_t sprite_height, |
| 540 | int pixel_size, bool enable, bool scaled); |
Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 541 | void (*modeset_global_resources)(struct drm_device *dev); |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 542 | /* Returns the active state of the crtc, and if the crtc is active, |
| 543 | * fills out the pipe-config with the hw state. */ |
| 544 | bool (*get_pipe_config)(struct intel_crtc *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 545 | struct intel_crtc_state *); |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 546 | void (*get_initial_plane_config)(struct intel_crtc *, |
| 547 | struct intel_initial_plane_config *); |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 548 | int (*crtc_compute_clock)(struct intel_crtc *crtc, |
| 549 | struct intel_crtc_state *crtc_state); |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 550 | void (*crtc_enable)(struct drm_crtc *crtc); |
| 551 | void (*crtc_disable)(struct drm_crtc *crtc); |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 552 | void (*off)(struct drm_crtc *crtc); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 553 | void (*audio_codec_enable)(struct drm_connector *connector, |
| 554 | struct intel_encoder *encoder, |
| 555 | struct drm_display_mode *mode); |
| 556 | void (*audio_codec_disable)(struct intel_encoder *encoder); |
Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 557 | void (*fdi_link_train)(struct drm_crtc *crtc); |
Jesse Barnes | 6067aae | 2011-04-28 15:04:31 -0700 | [diff] [blame] | 558 | void (*init_clock_gating)(struct drm_device *dev); |
Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 559 | int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc, |
| 560 | struct drm_framebuffer *fb, |
Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 561 | struct drm_i915_gem_object *obj, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 562 | struct intel_engine_cs *ring, |
Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 563 | uint32_t flags); |
Daniel Vetter | 29b9bde | 2014-04-24 23:55:01 +0200 | [diff] [blame] | 564 | void (*update_primary_plane)(struct drm_crtc *crtc, |
| 565 | struct drm_framebuffer *fb, |
| 566 | int x, int y); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 567 | void (*hpd_irq_setup)(struct drm_device *dev); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 568 | /* clock updates for mode set */ |
| 569 | /* cursor updates */ |
| 570 | /* render clock increase/decrease */ |
| 571 | /* display clock increase/decrease */ |
| 572 | /* pll clock increase/decrease */ |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 573 | |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 574 | int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe); |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 575 | uint32_t (*get_backlight)(struct intel_connector *connector); |
| 576 | void (*set_backlight)(struct intel_connector *connector, |
| 577 | uint32_t level); |
| 578 | void (*disable_backlight)(struct intel_connector *connector); |
| 579 | void (*enable_backlight)(struct intel_connector *connector); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 580 | }; |
| 581 | |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 582 | enum forcewake_domain_id { |
| 583 | FW_DOMAIN_ID_RENDER = 0, |
| 584 | FW_DOMAIN_ID_BLITTER, |
| 585 | FW_DOMAIN_ID_MEDIA, |
| 586 | |
| 587 | FW_DOMAIN_ID_COUNT |
| 588 | }; |
| 589 | |
| 590 | enum forcewake_domains { |
| 591 | FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER), |
| 592 | FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER), |
| 593 | FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA), |
| 594 | FORCEWAKE_ALL = (FORCEWAKE_RENDER | |
| 595 | FORCEWAKE_BLITTER | |
| 596 | FORCEWAKE_MEDIA) |
| 597 | }; |
| 598 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 599 | struct intel_uncore_funcs { |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 600 | void (*force_wake_get)(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 601 | enum forcewake_domains domains); |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 602 | void (*force_wake_put)(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 603 | enum forcewake_domains domains); |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 604 | |
| 605 | uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 606 | uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 607 | uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 608 | uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 609 | |
| 610 | void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset, |
| 611 | uint8_t val, bool trace); |
| 612 | void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset, |
| 613 | uint16_t val, bool trace); |
| 614 | void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset, |
| 615 | uint32_t val, bool trace); |
| 616 | void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset, |
| 617 | uint64_t val, bool trace); |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 618 | }; |
| 619 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 620 | struct intel_uncore { |
| 621 | spinlock_t lock; /** lock is also taken in irq contexts. */ |
| 622 | |
| 623 | struct intel_uncore_funcs funcs; |
| 624 | |
| 625 | unsigned fifo_count; |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 626 | enum forcewake_domains fw_domains; |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 627 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 628 | struct intel_uncore_forcewake_domain { |
| 629 | struct drm_i915_private *i915; |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 630 | enum forcewake_domain_id id; |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 631 | unsigned wake_count; |
| 632 | struct timer_list timer; |
Mika Kuoppala | 05a2fb1 | 2015-01-19 16:20:43 +0200 | [diff] [blame] | 633 | u32 reg_set; |
| 634 | u32 val_set; |
| 635 | u32 val_clear; |
| 636 | u32 reg_ack; |
| 637 | u32 reg_post; |
| 638 | u32 val_reset; |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 639 | } fw_domain[FW_DOMAIN_ID_COUNT]; |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 640 | }; |
| 641 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 642 | /* Iterate over initialised fw domains */ |
| 643 | #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \ |
| 644 | for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \ |
| 645 | (i__) < FW_DOMAIN_ID_COUNT; \ |
| 646 | (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \ |
| 647 | if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__))) |
| 648 | |
| 649 | #define for_each_fw_domain(domain__, dev_priv__, i__) \ |
| 650 | for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__) |
| 651 | |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 652 | #define DEV_INFO_FOR_EACH_FLAG(func, sep) \ |
| 653 | func(is_mobile) sep \ |
| 654 | func(is_i85x) sep \ |
| 655 | func(is_i915g) sep \ |
| 656 | func(is_i945gm) sep \ |
| 657 | func(is_g33) sep \ |
| 658 | func(need_gfx_hws) sep \ |
| 659 | func(is_g4x) sep \ |
| 660 | func(is_pineview) sep \ |
| 661 | func(is_broadwater) sep \ |
| 662 | func(is_crestline) sep \ |
| 663 | func(is_ivybridge) sep \ |
| 664 | func(is_valleyview) sep \ |
| 665 | func(is_haswell) sep \ |
Satheeshakrishna M | 7201c0b | 2014-04-02 11:24:50 +0530 | [diff] [blame] | 666 | func(is_skylake) sep \ |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 667 | func(is_preliminary) sep \ |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 668 | func(has_fbc) sep \ |
| 669 | func(has_pipe_cxsr) sep \ |
| 670 | func(has_hotplug) sep \ |
| 671 | func(cursor_needs_physical) sep \ |
| 672 | func(has_overlay) sep \ |
| 673 | func(overlay_needs_physical) sep \ |
| 674 | func(supports_tv) sep \ |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 675 | func(has_llc) sep \ |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 676 | func(has_ddi) sep \ |
| 677 | func(has_fpga_dbg) |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 678 | |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 679 | #define DEFINE_FLAG(name) u8 name:1 |
| 680 | #define SEP_SEMICOLON ; |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 681 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 682 | struct intel_device_info { |
Ville Syrjälä | 10fce67 | 2013-01-24 15:29:28 +0200 | [diff] [blame] | 683 | u32 display_mmio_offset; |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 684 | u16 device_id; |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 685 | u8 num_pipes:3; |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 686 | u8 num_sprites[I915_MAX_PIPES]; |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 687 | u8 gen; |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 688 | u8 ring_mask; /* Rings supported by the HW */ |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 689 | DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON); |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 690 | /* Register offsets for the various display pipes and transcoders */ |
| 691 | int pipe_offsets[I915_MAX_TRANSCODERS]; |
| 692 | int trans_offsets[I915_MAX_TRANSCODERS]; |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 693 | int palette_offsets[I915_MAX_PIPES]; |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 694 | int cursor_offsets[I915_MAX_PIPES]; |
Deepak S | 693d11c | 2015-01-16 20:42:16 +0530 | [diff] [blame] | 695 | unsigned int eu_total; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 696 | }; |
| 697 | |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 698 | #undef DEFINE_FLAG |
| 699 | #undef SEP_SEMICOLON |
| 700 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 701 | enum i915_cache_level { |
| 702 | I915_CACHE_NONE = 0, |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 703 | I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */ |
| 704 | I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc |
| 705 | caches, eg sampler/render caches, and the |
| 706 | large Last-Level-Cache. LLC is coherent with |
| 707 | the CPU, but L3 is only visible to the GPU. */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 708 | I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 709 | }; |
| 710 | |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 711 | struct i915_ctx_hang_stats { |
| 712 | /* This context had batch pending when hang was declared */ |
| 713 | unsigned batch_pending; |
| 714 | |
| 715 | /* This context had batch active when hang was declared */ |
| 716 | unsigned batch_active; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 717 | |
| 718 | /* Time when this context was last blamed for a GPU reset */ |
| 719 | unsigned long guilty_ts; |
| 720 | |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 721 | /* If the contexts causes a second GPU hang within this time, |
| 722 | * it is permanently banned from submitting any more work. |
| 723 | */ |
| 724 | unsigned long ban_period_seconds; |
| 725 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 726 | /* This context is banned to submit more work */ |
| 727 | bool banned; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 728 | }; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 729 | |
| 730 | /* This must match up with the value previously used for execbuf2.rsvd1. */ |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 731 | #define DEFAULT_CONTEXT_HANDLE 0 |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 732 | /** |
| 733 | * struct intel_context - as the name implies, represents a context. |
| 734 | * @ref: reference count. |
| 735 | * @user_handle: userspace tracking identity for this context. |
| 736 | * @remap_slice: l3 row remapping information. |
| 737 | * @file_priv: filp associated with this context (NULL for global default |
| 738 | * context). |
| 739 | * @hang_stats: information about the role of this context in possible GPU |
| 740 | * hangs. |
| 741 | * @vm: virtual memory space used by this context. |
| 742 | * @legacy_hw_ctx: render context backing object and whether it is correctly |
| 743 | * initialized (legacy ring submission mechanism only). |
| 744 | * @link: link in the global list of contexts. |
| 745 | * |
| 746 | * Contexts are memory images used by the hardware to store copies of their |
| 747 | * internal state. |
| 748 | */ |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 749 | struct intel_context { |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 750 | struct kref ref; |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 751 | int user_handle; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 752 | uint8_t remap_slice; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 753 | struct drm_i915_file_private *file_priv; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 754 | struct i915_ctx_hang_stats hang_stats; |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 755 | struct i915_hw_ppgtt *ppgtt; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 756 | |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 757 | /* Legacy ring buffer submission */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 758 | struct { |
| 759 | struct drm_i915_gem_object *rcs_state; |
| 760 | bool initialized; |
| 761 | } legacy_hw_ctx; |
| 762 | |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 763 | /* Execlists */ |
Oscar Mateo | 564ddb2 | 2014-08-21 11:40:54 +0100 | [diff] [blame] | 764 | bool rcs_initialized; |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 765 | struct { |
| 766 | struct drm_i915_gem_object *state; |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 767 | struct intel_ringbuffer *ringbuf; |
Mika Kuoppala | a7cbede | 2015-01-13 11:32:25 +0200 | [diff] [blame] | 768 | int pin_count; |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 769 | } engine[I915_NUM_RINGS]; |
| 770 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 771 | struct list_head link; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 772 | }; |
| 773 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 774 | struct i915_fbc { |
| 775 | unsigned long size; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 776 | unsigned threshold; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 777 | unsigned int fb_id; |
| 778 | enum plane plane; |
| 779 | int y; |
| 780 | |
Ben Widawsky | c421388 | 2014-06-19 12:06:10 -0700 | [diff] [blame] | 781 | struct drm_mm_node compressed_fb; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 782 | struct drm_mm_node *compressed_llb; |
| 783 | |
Rodrigo Vivi | da46f93 | 2014-08-01 02:04:45 -0700 | [diff] [blame] | 784 | bool false_color; |
| 785 | |
Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 786 | /* Tracks whether the HW is actually enabled, not whether the feature is |
| 787 | * possible. */ |
| 788 | bool enabled; |
| 789 | |
Rodrigo Vivi | 1d73c2a | 2014-09-24 19:50:59 -0400 | [diff] [blame] | 790 | /* On gen8 some rings cannont perform fbc clean operation so for now |
| 791 | * we are doing this on SW with mmio. |
| 792 | * This variable works in the opposite information direction |
| 793 | * of ring->fbc_dirty telling software on frontbuffer tracking |
| 794 | * to perform the cache clean on sw side. |
| 795 | */ |
| 796 | bool need_sw_cache_clean; |
| 797 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 798 | struct intel_fbc_work { |
| 799 | struct delayed_work work; |
| 800 | struct drm_crtc *crtc; |
| 801 | struct drm_framebuffer *fb; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 802 | } *fbc_work; |
| 803 | |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 804 | enum no_fbc_reason { |
| 805 | FBC_OK, /* FBC is enabled */ |
| 806 | FBC_UNSUPPORTED, /* FBC is not supported by this chipset */ |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 807 | FBC_NO_OUTPUT, /* no outputs enabled to compress */ |
| 808 | FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */ |
| 809 | FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */ |
| 810 | FBC_MODE_TOO_LARGE, /* mode too large for compression */ |
| 811 | FBC_BAD_PLANE, /* fbc not supported on plane */ |
| 812 | FBC_NOT_TILED, /* buffer not tiled */ |
| 813 | FBC_MULTIPLE_PIPES, /* more than one pipe active */ |
| 814 | FBC_MODULE_PARAM, |
| 815 | FBC_CHIP_DEFAULT, /* disabled by default on this chip */ |
| 816 | } no_fbc_reason; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 817 | }; |
| 818 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 819 | /** |
| 820 | * HIGH_RR is the highest eDP panel refresh rate read from EDID |
| 821 | * LOW_RR is the lowest eDP panel refresh rate found from EDID |
| 822 | * parsing for same resolution. |
| 823 | */ |
| 824 | enum drrs_refresh_rate_type { |
| 825 | DRRS_HIGH_RR, |
| 826 | DRRS_LOW_RR, |
| 827 | DRRS_MAX_RR, /* RR count */ |
| 828 | }; |
| 829 | |
| 830 | enum drrs_support_type { |
| 831 | DRRS_NOT_SUPPORTED = 0, |
| 832 | STATIC_DRRS_SUPPORT = 1, |
| 833 | SEAMLESS_DRRS_SUPPORT = 2 |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 834 | }; |
| 835 | |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 836 | struct intel_dp; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 837 | struct i915_drrs { |
| 838 | struct mutex mutex; |
| 839 | struct delayed_work work; |
| 840 | struct intel_dp *dp; |
| 841 | unsigned busy_frontbuffer_bits; |
| 842 | enum drrs_refresh_rate_type refresh_rate_type; |
| 843 | enum drrs_support_type type; |
| 844 | }; |
| 845 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 846 | struct i915_psr { |
Daniel Vetter | f0355c4 | 2014-07-11 10:30:15 -0700 | [diff] [blame] | 847 | struct mutex lock; |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 848 | bool sink_support; |
| 849 | bool source_ok; |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 850 | struct intel_dp *enabled; |
Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 851 | bool active; |
| 852 | struct delayed_work work; |
Daniel Vetter | 9ca1530 | 2014-07-11 10:30:16 -0700 | [diff] [blame] | 853 | unsigned busy_frontbuffer_bits; |
Rodrigo Vivi | 0243f7b | 2015-01-12 10:14:32 -0800 | [diff] [blame] | 854 | bool link_standby; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 855 | }; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 856 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 857 | enum intel_pch { |
Paulo Zanoni | f035083 | 2012-07-03 18:48:16 -0300 | [diff] [blame] | 858 | PCH_NONE = 0, /* No PCH present */ |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 859 | PCH_IBX, /* Ibexpeak PCH */ |
| 860 | PCH_CPT, /* Cougarpoint PCH */ |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 861 | PCH_LPT, /* Lynxpoint PCH */ |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 862 | PCH_SPT, /* Sunrisepoint PCH */ |
Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 863 | PCH_NOP, |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 864 | }; |
| 865 | |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 866 | enum intel_sbi_destination { |
| 867 | SBI_ICLK, |
| 868 | SBI_MPHY, |
| 869 | }; |
| 870 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 871 | #define QUIRK_PIPEA_FORCE (1<<0) |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 872 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 873 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 874 | #define QUIRK_BACKLIGHT_PRESENT (1<<3) |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 875 | #define QUIRK_PIPEB_FORCE (1<<4) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 876 | #define QUIRK_PIN_SWIZZLED_PAGES (1<<5) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 877 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 878 | struct intel_fbdev; |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 879 | struct intel_fbc_work; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 880 | |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 881 | struct intel_gmbus { |
| 882 | struct i2c_adapter adapter; |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 883 | u32 force_bit; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 884 | u32 reg0; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 885 | u32 gpio_reg; |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 886 | struct i2c_algo_bit_data bit_algo; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 887 | struct drm_i915_private *dev_priv; |
| 888 | }; |
| 889 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 890 | struct i915_suspend_saved_registers { |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 891 | u8 saveLBB; |
| 892 | u32 saveDSPACNTR; |
| 893 | u32 saveDSPBCNTR; |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 894 | u32 saveDSPARB; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 895 | u32 savePIPEACONF; |
| 896 | u32 savePIPEBCONF; |
| 897 | u32 savePIPEASRC; |
| 898 | u32 savePIPEBSRC; |
| 899 | u32 saveFPA0; |
| 900 | u32 saveFPA1; |
| 901 | u32 saveDPLL_A; |
| 902 | u32 saveDPLL_A_MD; |
| 903 | u32 saveHTOTAL_A; |
| 904 | u32 saveHBLANK_A; |
| 905 | u32 saveHSYNC_A; |
| 906 | u32 saveVTOTAL_A; |
| 907 | u32 saveVBLANK_A; |
| 908 | u32 saveVSYNC_A; |
| 909 | u32 saveBCLRPAT_A; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 910 | u32 saveTRANSACONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 911 | u32 saveTRANS_HTOTAL_A; |
| 912 | u32 saveTRANS_HBLANK_A; |
| 913 | u32 saveTRANS_HSYNC_A; |
| 914 | u32 saveTRANS_VTOTAL_A; |
| 915 | u32 saveTRANS_VBLANK_A; |
| 916 | u32 saveTRANS_VSYNC_A; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 917 | u32 savePIPEASTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 918 | u32 saveDSPASTRIDE; |
| 919 | u32 saveDSPASIZE; |
| 920 | u32 saveDSPAPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 921 | u32 saveDSPAADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 922 | u32 saveDSPASURF; |
| 923 | u32 saveDSPATILEOFF; |
| 924 | u32 savePFIT_PGM_RATIOS; |
Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 925 | u32 saveBLC_HIST_CTL; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 926 | u32 saveBLC_PWM_CTL; |
| 927 | u32 saveBLC_PWM_CTL2; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 928 | u32 saveBLC_CPU_PWM_CTL; |
| 929 | u32 saveBLC_CPU_PWM_CTL2; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 930 | u32 saveFPB0; |
| 931 | u32 saveFPB1; |
| 932 | u32 saveDPLL_B; |
| 933 | u32 saveDPLL_B_MD; |
| 934 | u32 saveHTOTAL_B; |
| 935 | u32 saveHBLANK_B; |
| 936 | u32 saveHSYNC_B; |
| 937 | u32 saveVTOTAL_B; |
| 938 | u32 saveVBLANK_B; |
| 939 | u32 saveVSYNC_B; |
| 940 | u32 saveBCLRPAT_B; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 941 | u32 saveTRANSBCONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 942 | u32 saveTRANS_HTOTAL_B; |
| 943 | u32 saveTRANS_HBLANK_B; |
| 944 | u32 saveTRANS_HSYNC_B; |
| 945 | u32 saveTRANS_VTOTAL_B; |
| 946 | u32 saveTRANS_VBLANK_B; |
| 947 | u32 saveTRANS_VSYNC_B; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 948 | u32 savePIPEBSTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 949 | u32 saveDSPBSTRIDE; |
| 950 | u32 saveDSPBSIZE; |
| 951 | u32 saveDSPBPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 952 | u32 saveDSPBADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 953 | u32 saveDSPBSURF; |
| 954 | u32 saveDSPBTILEOFF; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 955 | u32 saveVGA0; |
| 956 | u32 saveVGA1; |
| 957 | u32 saveVGA_PD; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 958 | u32 saveVGACNTRL; |
| 959 | u32 saveADPA; |
| 960 | u32 saveLVDS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 961 | u32 savePP_ON_DELAYS; |
| 962 | u32 savePP_OFF_DELAYS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 963 | u32 saveDVOA; |
| 964 | u32 saveDVOB; |
| 965 | u32 saveDVOC; |
| 966 | u32 savePP_ON; |
| 967 | u32 savePP_OFF; |
| 968 | u32 savePP_CONTROL; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 969 | u32 savePP_DIVISOR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 970 | u32 savePFIT_CONTROL; |
| 971 | u32 save_palette_a[256]; |
| 972 | u32 save_palette_b[256]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 973 | u32 saveFBC_CONTROL; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 974 | u32 saveIER; |
| 975 | u32 saveIIR; |
| 976 | u32 saveIMR; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 977 | u32 saveDEIER; |
| 978 | u32 saveDEIMR; |
| 979 | u32 saveGTIER; |
| 980 | u32 saveGTIMR; |
| 981 | u32 saveFDI_RXA_IMR; |
| 982 | u32 saveFDI_RXB_IMR; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 983 | u32 saveCACHE_MODE_0; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 984 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 985 | u32 saveSWF0[16]; |
| 986 | u32 saveSWF1[16]; |
| 987 | u32 saveSWF2[3]; |
| 988 | u8 saveMSR; |
| 989 | u8 saveSR[8]; |
Jesse Barnes | 123f794 | 2008-02-07 11:15:20 -0800 | [diff] [blame] | 990 | u8 saveGR[25]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 991 | u8 saveAR_INDEX; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 992 | u8 saveAR[21]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 993 | u8 saveDACMASK; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 994 | u8 saveCR[37]; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 995 | uint64_t saveFENCE[I915_MAX_NUM_FENCES]; |
Eric Anholt | 1fd1c62 | 2009-06-03 07:26:58 +0000 | [diff] [blame] | 996 | u32 saveCURACNTR; |
| 997 | u32 saveCURAPOS; |
| 998 | u32 saveCURABASE; |
| 999 | u32 saveCURBCNTR; |
| 1000 | u32 saveCURBPOS; |
| 1001 | u32 saveCURBBASE; |
| 1002 | u32 saveCURSIZE; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1003 | u32 saveDP_B; |
| 1004 | u32 saveDP_C; |
| 1005 | u32 saveDP_D; |
| 1006 | u32 savePIPEA_GMCH_DATA_M; |
| 1007 | u32 savePIPEB_GMCH_DATA_M; |
| 1008 | u32 savePIPEA_GMCH_DATA_N; |
| 1009 | u32 savePIPEB_GMCH_DATA_N; |
| 1010 | u32 savePIPEA_DP_LINK_M; |
| 1011 | u32 savePIPEB_DP_LINK_M; |
| 1012 | u32 savePIPEA_DP_LINK_N; |
| 1013 | u32 savePIPEB_DP_LINK_N; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 1014 | u32 saveFDI_RXA_CTL; |
| 1015 | u32 saveFDI_TXA_CTL; |
| 1016 | u32 saveFDI_RXB_CTL; |
| 1017 | u32 saveFDI_TXB_CTL; |
| 1018 | u32 savePFA_CTL_1; |
| 1019 | u32 savePFB_CTL_1; |
| 1020 | u32 savePFA_WIN_SZ; |
| 1021 | u32 savePFB_WIN_SZ; |
| 1022 | u32 savePFA_WIN_POS; |
| 1023 | u32 savePFB_WIN_POS; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 1024 | u32 savePCH_DREF_CONTROL; |
| 1025 | u32 saveDISP_ARB_CTL; |
| 1026 | u32 savePIPEA_DATA_M1; |
| 1027 | u32 savePIPEA_DATA_N1; |
| 1028 | u32 savePIPEA_LINK_M1; |
| 1029 | u32 savePIPEA_LINK_N1; |
| 1030 | u32 savePIPEB_DATA_M1; |
| 1031 | u32 savePIPEB_DATA_N1; |
| 1032 | u32 savePIPEB_LINK_M1; |
| 1033 | u32 savePIPEB_LINK_N1; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 1034 | u32 saveMCHBAR_RENDER_STANDBY; |
Adam Jackson | cda2bb7 | 2011-07-26 16:53:06 -0400 | [diff] [blame] | 1035 | u32 savePCH_PORT_HOTPLUG; |
Jesse Barnes | 9f49c37 | 2014-12-10 12:16:05 -0800 | [diff] [blame] | 1036 | u16 saveGCDGMBUS; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1037 | }; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1038 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1039 | struct vlv_s0ix_state { |
| 1040 | /* GAM */ |
| 1041 | u32 wr_watermark; |
| 1042 | u32 gfx_prio_ctrl; |
| 1043 | u32 arb_mode; |
| 1044 | u32 gfx_pend_tlb0; |
| 1045 | u32 gfx_pend_tlb1; |
| 1046 | u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM]; |
| 1047 | u32 media_max_req_count; |
| 1048 | u32 gfx_max_req_count; |
| 1049 | u32 render_hwsp; |
| 1050 | u32 ecochk; |
| 1051 | u32 bsd_hwsp; |
| 1052 | u32 blt_hwsp; |
| 1053 | u32 tlb_rd_addr; |
| 1054 | |
| 1055 | /* MBC */ |
| 1056 | u32 g3dctl; |
| 1057 | u32 gsckgctl; |
| 1058 | u32 mbctl; |
| 1059 | |
| 1060 | /* GCP */ |
| 1061 | u32 ucgctl1; |
| 1062 | u32 ucgctl3; |
| 1063 | u32 rcgctl1; |
| 1064 | u32 rcgctl2; |
| 1065 | u32 rstctl; |
| 1066 | u32 misccpctl; |
| 1067 | |
| 1068 | /* GPM */ |
| 1069 | u32 gfxpause; |
| 1070 | u32 rpdeuhwtc; |
| 1071 | u32 rpdeuc; |
| 1072 | u32 ecobus; |
| 1073 | u32 pwrdwnupctl; |
| 1074 | u32 rp_down_timeout; |
| 1075 | u32 rp_deucsw; |
| 1076 | u32 rcubmabdtmr; |
| 1077 | u32 rcedata; |
| 1078 | u32 spare2gh; |
| 1079 | |
| 1080 | /* Display 1 CZ domain */ |
| 1081 | u32 gt_imr; |
| 1082 | u32 gt_ier; |
| 1083 | u32 pm_imr; |
| 1084 | u32 pm_ier; |
| 1085 | u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM]; |
| 1086 | |
| 1087 | /* GT SA CZ domain */ |
| 1088 | u32 tilectl; |
| 1089 | u32 gt_fifoctl; |
| 1090 | u32 gtlc_wake_ctrl; |
| 1091 | u32 gtlc_survive; |
| 1092 | u32 pmwgicz; |
| 1093 | |
| 1094 | /* Display 2 CZ domain */ |
| 1095 | u32 gu_ctl0; |
| 1096 | u32 gu_ctl1; |
| 1097 | u32 clock_gate_dis2; |
| 1098 | }; |
| 1099 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 1100 | struct intel_rps_ei { |
| 1101 | u32 cz_clock; |
| 1102 | u32 render_c0; |
| 1103 | u32 media_c0; |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 1104 | }; |
| 1105 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1106 | struct intel_gen6_power_mgmt { |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 1107 | /* |
| 1108 | * work, interrupts_enabled and pm_iir are protected by |
| 1109 | * dev_priv->irq_lock |
| 1110 | */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1111 | struct work_struct work; |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 1112 | bool interrupts_enabled; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1113 | u32 pm_iir; |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1114 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 1115 | /* Frequencies are stored in potentially platform dependent multiples. |
| 1116 | * In other words, *_freq needs to be multiplied by X to be interesting. |
| 1117 | * Soft limits are those which are used for the dynamic reclocking done |
| 1118 | * by the driver (raise frequencies under heavy loads, and lower for |
| 1119 | * lighter loads). Hard limits are those imposed by the hardware. |
| 1120 | * |
| 1121 | * A distinction is made for overclocking, which is never enabled by |
| 1122 | * default, and is considered to be above the hard limit if it's |
| 1123 | * possible at all. |
| 1124 | */ |
| 1125 | u8 cur_freq; /* Current frequency (cached, may not == HW) */ |
| 1126 | u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */ |
| 1127 | u8 max_freq_softlimit; /* Max frequency permitted by the driver */ |
| 1128 | u8 max_freq; /* Maximum frequency, RP0 if not overclocking */ |
| 1129 | u8 min_freq; /* AKA RPn. Minimum frequency */ |
| 1130 | u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */ |
| 1131 | u8 rp1_freq; /* "less than" RP0 power/freqency */ |
| 1132 | u8 rp0_freq; /* Non-overclocked max frequency. */ |
Deepak S | 67c3bf6 | 2014-07-10 13:16:24 +0530 | [diff] [blame] | 1133 | u32 cz_freq; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 1134 | |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 1135 | u32 ei_interrupt_count; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 1136 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 1137 | int last_adj; |
| 1138 | enum { LOW_POWER, BETWEEN, HIGH_POWER } power; |
| 1139 | |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 1140 | bool enabled; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 1141 | struct delayed_work delayed_resume_work; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1142 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 1143 | /* manual wa residency calculations */ |
| 1144 | struct intel_rps_ei up_ei, down_ei; |
| 1145 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1146 | /* |
| 1147 | * Protects RPS/RC6 register access and PCU communication. |
| 1148 | * Must be taken after struct_mutex if nested. |
| 1149 | */ |
| 1150 | struct mutex hw_lock; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1151 | }; |
| 1152 | |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1153 | /* defined intel_pm.c */ |
| 1154 | extern spinlock_t mchdev_lock; |
| 1155 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1156 | struct intel_ilk_power_mgmt { |
| 1157 | u8 cur_delay; |
| 1158 | u8 min_delay; |
| 1159 | u8 max_delay; |
| 1160 | u8 fmax; |
| 1161 | u8 fstart; |
| 1162 | |
| 1163 | u64 last_count1; |
| 1164 | unsigned long last_time1; |
| 1165 | unsigned long chipset_power; |
| 1166 | u64 last_count2; |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1167 | u64 last_time2; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1168 | unsigned long gfx_power; |
| 1169 | u8 corr; |
| 1170 | |
| 1171 | int c_m; |
| 1172 | int r_t; |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 1173 | |
| 1174 | struct drm_i915_gem_object *pwrctx; |
| 1175 | struct drm_i915_gem_object *renderctx; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1176 | }; |
| 1177 | |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1178 | struct drm_i915_private; |
| 1179 | struct i915_power_well; |
| 1180 | |
| 1181 | struct i915_power_well_ops { |
| 1182 | /* |
| 1183 | * Synchronize the well's hw state to match the current sw state, for |
| 1184 | * example enable/disable it based on the current refcount. Called |
| 1185 | * during driver init and resume time, possibly after first calling |
| 1186 | * the enable/disable handlers. |
| 1187 | */ |
| 1188 | void (*sync_hw)(struct drm_i915_private *dev_priv, |
| 1189 | struct i915_power_well *power_well); |
| 1190 | /* |
| 1191 | * Enable the well and resources that depend on it (for example |
| 1192 | * interrupts located on the well). Called after the 0->1 refcount |
| 1193 | * transition. |
| 1194 | */ |
| 1195 | void (*enable)(struct drm_i915_private *dev_priv, |
| 1196 | struct i915_power_well *power_well); |
| 1197 | /* |
| 1198 | * Disable the well and resources that depend on it. Called after |
| 1199 | * the 1->0 refcount transition. |
| 1200 | */ |
| 1201 | void (*disable)(struct drm_i915_private *dev_priv, |
| 1202 | struct i915_power_well *power_well); |
| 1203 | /* Returns the hw enabled state. */ |
| 1204 | bool (*is_enabled)(struct drm_i915_private *dev_priv, |
| 1205 | struct i915_power_well *power_well); |
| 1206 | }; |
| 1207 | |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1208 | /* Power well structure for haswell */ |
| 1209 | struct i915_power_well { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1210 | const char *name; |
Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 1211 | bool always_on; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1212 | /* power well enable/disable usage count */ |
| 1213 | int count; |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 1214 | /* cached hw enabled state */ |
| 1215 | bool hw_enabled; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1216 | unsigned long domains; |
Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 1217 | unsigned long data; |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1218 | const struct i915_power_well_ops *ops; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1219 | }; |
| 1220 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1221 | struct i915_power_domains { |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1222 | /* |
| 1223 | * Power wells needed for initialization at driver init and suspend |
| 1224 | * time are on. They are kept on until after the first modeset. |
| 1225 | */ |
| 1226 | bool init_power_on; |
Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 1227 | bool initializing; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1228 | int power_well_count; |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1229 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1230 | struct mutex lock; |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 1231 | int domain_use_count[POWER_DOMAIN_NUM]; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1232 | struct i915_power_well *power_wells; |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1233 | }; |
| 1234 | |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1235 | #define MAX_L3_SLICES 2 |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1236 | struct intel_l3_parity { |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1237 | u32 *remap_info[MAX_L3_SLICES]; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1238 | struct work_struct error_work; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1239 | int which_slice; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1240 | }; |
| 1241 | |
Brad Volkin | 493018d | 2014-12-11 12:13:08 -0800 | [diff] [blame] | 1242 | struct i915_gem_batch_pool { |
| 1243 | struct drm_device *dev; |
| 1244 | struct list_head cache_list; |
| 1245 | }; |
| 1246 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1247 | struct i915_gem_mm { |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1248 | /** Memory allocator for GTT stolen memory */ |
| 1249 | struct drm_mm stolen; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1250 | /** List of all objects in gtt_space. Used to restore gtt |
| 1251 | * mappings on resume */ |
| 1252 | struct list_head bound_list; |
| 1253 | /** |
| 1254 | * List of objects which are not bound to the GTT (thus |
| 1255 | * are idle and not used by the GPU) but still have |
| 1256 | * (presumably uncached) pages still attached. |
| 1257 | */ |
| 1258 | struct list_head unbound_list; |
| 1259 | |
Brad Volkin | 493018d | 2014-12-11 12:13:08 -0800 | [diff] [blame] | 1260 | /* |
| 1261 | * A pool of objects to use as shadow copies of client batch buffers |
| 1262 | * when the command parser is enabled. Prevents the client from |
| 1263 | * modifying the batch contents after software parsing. |
| 1264 | */ |
| 1265 | struct i915_gem_batch_pool batch_pool; |
| 1266 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1267 | /** Usable portion of the GTT for GEM */ |
| 1268 | unsigned long stolen_base; /* limited to low memory (32-bit) */ |
| 1269 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1270 | /** PPGTT used for aliasing the PPGTT with the GTT */ |
| 1271 | struct i915_hw_ppgtt *aliasing_ppgtt; |
| 1272 | |
Chris Wilson | 2cfcd32 | 2014-05-20 08:28:43 +0100 | [diff] [blame] | 1273 | struct notifier_block oom_notifier; |
Chris Wilson | ceabbba5 | 2014-03-25 13:23:04 +0000 | [diff] [blame] | 1274 | struct shrinker shrinker; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1275 | bool shrinker_no_lock_stealing; |
| 1276 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1277 | /** LRU list of objects with fence regs on them. */ |
| 1278 | struct list_head fence_list; |
| 1279 | |
| 1280 | /** |
| 1281 | * We leave the user IRQ off as much as possible, |
| 1282 | * but this means that requests will finish and never |
| 1283 | * be retired once the system goes idle. Set a timer to |
| 1284 | * fire periodically while the ring is running. When it |
| 1285 | * fires, go retire requests. |
| 1286 | */ |
| 1287 | struct delayed_work retire_work; |
| 1288 | |
| 1289 | /** |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1290 | * When we detect an idle GPU, we want to turn on |
| 1291 | * powersaving features. So once we see that there |
| 1292 | * are no more requests outstanding and no more |
| 1293 | * arrive within a small period of time, we fire |
| 1294 | * off the idle_work. |
| 1295 | */ |
| 1296 | struct delayed_work idle_work; |
| 1297 | |
| 1298 | /** |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1299 | * Are we in a non-interruptible section of code like |
| 1300 | * modesetting? |
| 1301 | */ |
| 1302 | bool interruptible; |
| 1303 | |
Chris Wilson | f62a007 | 2014-02-21 17:55:39 +0000 | [diff] [blame] | 1304 | /** |
| 1305 | * Is the GPU currently considered idle, or busy executing userspace |
| 1306 | * requests? Whilst idle, we attempt to power down the hardware and |
| 1307 | * display clocks. In order to reduce the effect on performance, there |
| 1308 | * is a slight delay before we do so. |
| 1309 | */ |
| 1310 | bool busy; |
| 1311 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1312 | /* the indicator for dispatch video commands on two BSD rings */ |
| 1313 | int bsd_ring_dispatch_index; |
| 1314 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1315 | /** Bit 6 swizzling required for X tiling */ |
| 1316 | uint32_t bit_6_swizzle_x; |
| 1317 | /** Bit 6 swizzling required for Y tiling */ |
| 1318 | uint32_t bit_6_swizzle_y; |
| 1319 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1320 | /* accounting, useful for userland debugging */ |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 1321 | spinlock_t object_stat_lock; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1322 | size_t object_memory; |
| 1323 | u32 object_count; |
| 1324 | }; |
| 1325 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1326 | struct drm_i915_error_state_buf { |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 1327 | struct drm_i915_private *i915; |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1328 | unsigned bytes; |
| 1329 | unsigned size; |
| 1330 | int err; |
| 1331 | u8 *buf; |
| 1332 | loff_t start; |
| 1333 | loff_t pos; |
| 1334 | }; |
| 1335 | |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 1336 | struct i915_error_state_file_priv { |
| 1337 | struct drm_device *dev; |
| 1338 | struct drm_i915_error_state *error; |
| 1339 | }; |
| 1340 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1341 | struct i915_gpu_error { |
| 1342 | /* For hangcheck timer */ |
| 1343 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ |
| 1344 | #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 1345 | /* Hang gpu twice in this window and your context gets banned */ |
| 1346 | #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000) |
| 1347 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1348 | struct timer_list hangcheck_timer; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1349 | |
| 1350 | /* For reset and error_state handling. */ |
| 1351 | spinlock_t lock; |
| 1352 | /* Protected by the above dev->gpu_error.lock. */ |
| 1353 | struct drm_i915_error_state *first_error; |
| 1354 | struct work_struct work; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1355 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1356 | |
| 1357 | unsigned long missed_irq_rings; |
| 1358 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1359 | /** |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1360 | * State variable controlling the reset flow and count |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1361 | * |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1362 | * This is a counter which gets incremented when reset is triggered, |
| 1363 | * and again when reset has been handled. So odd values (lowest bit set) |
| 1364 | * means that reset is in progress and even values that |
| 1365 | * (reset_counter >> 1):th reset was successfully completed. |
| 1366 | * |
| 1367 | * If reset is not completed succesfully, the I915_WEDGE bit is |
| 1368 | * set meaning that hardware is terminally sour and there is no |
| 1369 | * recovery. All waiters on the reset_queue will be woken when |
| 1370 | * that happens. |
| 1371 | * |
| 1372 | * This counter is used by the wait_seqno code to notice that reset |
| 1373 | * event happened and it needs to restart the entire ioctl (since most |
| 1374 | * likely the seqno it waited for won't ever signal anytime soon). |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1375 | * |
| 1376 | * This is important for lock-free wait paths, where no contended lock |
| 1377 | * naturally enforces the correct ordering between the bail-out of the |
| 1378 | * waiter and the gpu reset work code. |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1379 | */ |
| 1380 | atomic_t reset_counter; |
| 1381 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1382 | #define I915_RESET_IN_PROGRESS_FLAG 1 |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1383 | #define I915_WEDGED (1 << 31) |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1384 | |
| 1385 | /** |
| 1386 | * Waitqueue to signal when the reset has completed. Used by clients |
| 1387 | * that wait for dev_priv->mm.wedged to settle. |
| 1388 | */ |
| 1389 | wait_queue_head_t reset_queue; |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1390 | |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 1391 | /* Userspace knobs for gpu hang simulation; |
| 1392 | * combines both a ring mask, and extra flags |
| 1393 | */ |
| 1394 | u32 stop_rings; |
| 1395 | #define I915_STOP_RING_ALLOW_BAN (1 << 31) |
| 1396 | #define I915_STOP_RING_ALLOW_WARN (1 << 30) |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1397 | |
| 1398 | /* For missed irq/seqno simulation. */ |
| 1399 | unsigned int test_irq_rings; |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1400 | |
| 1401 | /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */ |
| 1402 | bool reload_in_reset; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1403 | }; |
| 1404 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1405 | enum modeset_restore { |
| 1406 | MODESET_ON_LID_OPEN, |
| 1407 | MODESET_DONE, |
| 1408 | MODESET_SUSPENDED, |
| 1409 | }; |
| 1410 | |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1411 | struct ddi_vbt_port_info { |
Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 1412 | /* |
| 1413 | * This is an index in the HDMI/DVI DDI buffer translation table. |
| 1414 | * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't |
| 1415 | * populate this field. |
| 1416 | */ |
| 1417 | #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1418 | uint8_t hdmi_level_shift; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1419 | |
| 1420 | uint8_t supports_dvi:1; |
| 1421 | uint8_t supports_hdmi:1; |
| 1422 | uint8_t supports_dp:1; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1423 | }; |
| 1424 | |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1425 | enum psr_lines_to_wait { |
| 1426 | PSR_0_LINES_TO_WAIT = 0, |
| 1427 | PSR_1_LINE_TO_WAIT, |
| 1428 | PSR_4_LINES_TO_WAIT, |
| 1429 | PSR_8_LINES_TO_WAIT |
| 1430 | }; |
| 1431 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1432 | struct intel_vbt_data { |
| 1433 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
| 1434 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ |
| 1435 | |
| 1436 | /* Feature bits */ |
| 1437 | unsigned int int_tv_support:1; |
| 1438 | unsigned int lvds_dither:1; |
| 1439 | unsigned int lvds_vbt:1; |
| 1440 | unsigned int int_crt_support:1; |
| 1441 | unsigned int lvds_use_ssc:1; |
| 1442 | unsigned int display_clock_mode:1; |
| 1443 | unsigned int fdi_rx_polarity_inverted:1; |
Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 1444 | unsigned int has_mipi:1; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1445 | int lvds_ssc_freq; |
| 1446 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ |
| 1447 | |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 1448 | enum drrs_support_type drrs_type; |
| 1449 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1450 | /* eDP */ |
| 1451 | int edp_rate; |
| 1452 | int edp_lanes; |
| 1453 | int edp_preemphasis; |
| 1454 | int edp_vswing; |
| 1455 | bool edp_initialized; |
| 1456 | bool edp_support; |
| 1457 | int edp_bpp; |
| 1458 | struct edp_power_seq edp_pps; |
| 1459 | |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1460 | struct { |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1461 | bool full_link; |
| 1462 | bool require_aux_wakeup; |
| 1463 | int idle_frames; |
| 1464 | enum psr_lines_to_wait lines_to_wait; |
| 1465 | int tp1_wakeup_time; |
| 1466 | int tp2_tp3_wakeup_time; |
| 1467 | } psr; |
| 1468 | |
| 1469 | struct { |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1470 | u16 pwm_freq_hz; |
Jani Nikula | 39fbc9c | 2014-04-09 11:22:06 +0300 | [diff] [blame] | 1471 | bool present; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1472 | bool active_low_pwm; |
Jani Nikula | 1de6068 | 2014-06-24 18:27:39 +0300 | [diff] [blame] | 1473 | u8 min_brightness; /* min_brightness/255 of max */ |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1474 | } backlight; |
| 1475 | |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1476 | /* MIPI DSI */ |
| 1477 | struct { |
Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 1478 | u16 port; |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1479 | u16 panel_id; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1480 | struct mipi_config *config; |
| 1481 | struct mipi_pps_data *pps; |
| 1482 | u8 seq_version; |
| 1483 | u32 size; |
| 1484 | u8 *data; |
| 1485 | u8 *sequence[MIPI_SEQ_MAX]; |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1486 | } dsi; |
| 1487 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1488 | int crt_ddc_pin; |
| 1489 | |
| 1490 | int child_dev_num; |
Paulo Zanoni | 768f69c | 2013-09-11 18:02:47 -0300 | [diff] [blame] | 1491 | union child_device_config *child_dev; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1492 | |
| 1493 | struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS]; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1494 | }; |
| 1495 | |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 1496 | enum intel_ddb_partitioning { |
| 1497 | INTEL_DDB_PART_1_2, |
| 1498 | INTEL_DDB_PART_5_6, /* IVB+ */ |
| 1499 | }; |
| 1500 | |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 1501 | struct intel_wm_level { |
| 1502 | bool enable; |
| 1503 | uint32_t pri_val; |
| 1504 | uint32_t spr_val; |
| 1505 | uint32_t cur_val; |
| 1506 | uint32_t fbc_val; |
| 1507 | }; |
| 1508 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1509 | struct ilk_wm_values { |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1510 | uint32_t wm_pipe[3]; |
| 1511 | uint32_t wm_lp[3]; |
| 1512 | uint32_t wm_lp_spr[3]; |
| 1513 | uint32_t wm_linetime[3]; |
| 1514 | bool enable_fbc_wm; |
| 1515 | enum intel_ddb_partitioning partitioning; |
| 1516 | }; |
| 1517 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1518 | struct skl_ddb_entry { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 1519 | uint16_t start, end; /* in number of blocks, 'end' is exclusive */ |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1520 | }; |
| 1521 | |
| 1522 | static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry) |
| 1523 | { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 1524 | return entry->end - entry->start; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1525 | } |
| 1526 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 1527 | static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1, |
| 1528 | const struct skl_ddb_entry *e2) |
| 1529 | { |
| 1530 | if (e1->start == e2->start && e1->end == e2->end) |
| 1531 | return true; |
| 1532 | |
| 1533 | return false; |
| 1534 | } |
| 1535 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1536 | struct skl_ddb_allocation { |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 1537 | struct skl_ddb_entry pipe[I915_MAX_PIPES]; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1538 | struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; |
| 1539 | struct skl_ddb_entry cursor[I915_MAX_PIPES]; |
| 1540 | }; |
| 1541 | |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1542 | struct skl_wm_values { |
| 1543 | bool dirty[I915_MAX_PIPES]; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1544 | struct skl_ddb_allocation ddb; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1545 | uint32_t wm_linetime[I915_MAX_PIPES]; |
| 1546 | uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8]; |
| 1547 | uint32_t cursor[I915_MAX_PIPES][8]; |
| 1548 | uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES]; |
| 1549 | uint32_t cursor_trans[I915_MAX_PIPES]; |
| 1550 | }; |
| 1551 | |
| 1552 | struct skl_wm_level { |
| 1553 | bool plane_en[I915_MAX_PLANES]; |
Damien Lespiau | b99f58d | 2014-11-04 17:06:56 +0000 | [diff] [blame] | 1554 | bool cursor_en; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1555 | uint16_t plane_res_b[I915_MAX_PLANES]; |
| 1556 | uint8_t plane_res_l[I915_MAX_PLANES]; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1557 | uint16_t cursor_res_b; |
| 1558 | uint8_t cursor_res_l; |
| 1559 | }; |
| 1560 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1561 | /* |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1562 | * This struct helps tracking the state needed for runtime PM, which puts the |
| 1563 | * device in PCI D3 state. Notice that when this happens, nothing on the |
| 1564 | * graphics device works, even register access, so we don't get interrupts nor |
| 1565 | * anything else. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1566 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1567 | * Every piece of our code that needs to actually touch the hardware needs to |
| 1568 | * either call intel_runtime_pm_get or call intel_display_power_get with the |
| 1569 | * appropriate power domain. |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1570 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1571 | * Our driver uses the autosuspend delay feature, which means we'll only really |
| 1572 | * suspend if we stay with zero refcount for a certain amount of time. The |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1573 | * default value is currently very conservative (see intel_runtime_pm_enable), but |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1574 | * it can be changed with the standard runtime PM files from sysfs. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1575 | * |
| 1576 | * The irqs_disabled variable becomes true exactly after we disable the IRQs and |
| 1577 | * goes back to false exactly before we reenable the IRQs. We use this variable |
| 1578 | * to check if someone is trying to enable/disable IRQs while they're supposed |
| 1579 | * to be disabled. This shouldn't happen and we'll print some error messages in |
Paulo Zanoni | 730488b | 2014-03-07 20:12:32 -0300 | [diff] [blame] | 1580 | * case it happens. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1581 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1582 | * For more, read the Documentation/power/runtime_pm.txt. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1583 | */ |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 1584 | struct i915_runtime_pm { |
| 1585 | bool suspended; |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 1586 | bool irqs_enabled; |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1587 | }; |
| 1588 | |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1589 | enum intel_pipe_crc_source { |
| 1590 | INTEL_PIPE_CRC_SOURCE_NONE, |
| 1591 | INTEL_PIPE_CRC_SOURCE_PLANE1, |
| 1592 | INTEL_PIPE_CRC_SOURCE_PLANE2, |
| 1593 | INTEL_PIPE_CRC_SOURCE_PF, |
Daniel Vetter | 5b3a856 | 2013-10-16 22:55:48 +0200 | [diff] [blame] | 1594 | INTEL_PIPE_CRC_SOURCE_PIPE, |
Daniel Vetter | 3d099a0 | 2013-10-16 22:55:58 +0200 | [diff] [blame] | 1595 | /* TV/DP on pre-gen5/vlv can't use the pipe source. */ |
| 1596 | INTEL_PIPE_CRC_SOURCE_TV, |
| 1597 | INTEL_PIPE_CRC_SOURCE_DP_B, |
| 1598 | INTEL_PIPE_CRC_SOURCE_DP_C, |
| 1599 | INTEL_PIPE_CRC_SOURCE_DP_D, |
Daniel Vetter | 46a1918 | 2013-11-01 10:50:20 +0100 | [diff] [blame] | 1600 | INTEL_PIPE_CRC_SOURCE_AUTO, |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1601 | INTEL_PIPE_CRC_SOURCE_MAX, |
| 1602 | }; |
| 1603 | |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1604 | struct intel_pipe_crc_entry { |
Damien Lespiau | ac2300d | 2013-10-15 18:55:30 +0100 | [diff] [blame] | 1605 | uint32_t frame; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1606 | uint32_t crc[5]; |
| 1607 | }; |
| 1608 | |
Damien Lespiau | b2c88f5 | 2013-10-15 18:55:29 +0100 | [diff] [blame] | 1609 | #define INTEL_PIPE_CRC_ENTRIES_NR 128 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1610 | struct intel_pipe_crc { |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1611 | spinlock_t lock; |
| 1612 | bool opened; /* exclusive access to the result file */ |
Damien Lespiau | e5f75ac | 2013-10-15 18:55:34 +0100 | [diff] [blame] | 1613 | struct intel_pipe_crc_entry *entries; |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1614 | enum intel_pipe_crc_source source; |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1615 | int head, tail; |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 1616 | wait_queue_head_t wq; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1617 | }; |
| 1618 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1619 | struct i915_frontbuffer_tracking { |
| 1620 | struct mutex lock; |
| 1621 | |
| 1622 | /* |
| 1623 | * Tracking bits for delayed frontbuffer flushing du to gpu activity or |
| 1624 | * scheduled flips. |
| 1625 | */ |
| 1626 | unsigned busy_bits; |
| 1627 | unsigned flip_bits; |
| 1628 | }; |
| 1629 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1630 | struct i915_wa_reg { |
| 1631 | u32 addr; |
| 1632 | u32 value; |
| 1633 | /* bitmask representing WA bits */ |
| 1634 | u32 mask; |
| 1635 | }; |
| 1636 | |
| 1637 | #define I915_MAX_WA_REGS 16 |
| 1638 | |
| 1639 | struct i915_workarounds { |
| 1640 | struct i915_wa_reg reg[I915_MAX_WA_REGS]; |
| 1641 | u32 count; |
| 1642 | }; |
| 1643 | |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1644 | struct drm_i915_private { |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1645 | struct drm_device *dev; |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 1646 | struct kmem_cache *slab; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1647 | |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 1648 | const struct intel_device_info info; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1649 | |
| 1650 | int relative_constants_mode; |
| 1651 | |
| 1652 | void __iomem *regs; |
| 1653 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1654 | struct intel_uncore uncore; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1655 | |
| 1656 | struct intel_gmbus gmbus[GMBUS_NUM_PORTS]; |
| 1657 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1658 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1659 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus |
| 1660 | * controller on different i2c buses. */ |
| 1661 | struct mutex gmbus_mutex; |
| 1662 | |
| 1663 | /** |
| 1664 | * Base address of the gmbus and gpio block. |
| 1665 | */ |
| 1666 | uint32_t gpio_mmio_base; |
| 1667 | |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1668 | /* MMIO base address for MIPI regs */ |
| 1669 | uint32_t mipi_mmio_base; |
| 1670 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1671 | wait_queue_head_t gmbus_wait_queue; |
| 1672 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1673 | struct pci_dev *bridge_dev; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1674 | struct intel_engine_cs ring[I915_NUM_RINGS]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1675 | struct drm_i915_gem_object *semaphore_obj; |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1676 | uint32_t last_seqno, next_seqno; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1677 | |
Daniel Vetter | ba8286f | 2014-09-11 07:43:25 +0200 | [diff] [blame] | 1678 | struct drm_dma_handle *status_page_dmah; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1679 | struct resource mch_res; |
| 1680 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1681 | /* protects the irq masks */ |
| 1682 | spinlock_t irq_lock; |
| 1683 | |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 1684 | /* protects the mmio flip data */ |
| 1685 | spinlock_t mmio_flip_lock; |
| 1686 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 1687 | bool display_irqs_enabled; |
| 1688 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1689 | /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */ |
| 1690 | struct pm_qos_request pm_qos; |
| 1691 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1692 | /* DPIO indirect register protection */ |
Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 1693 | struct mutex dpio_lock; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1694 | |
| 1695 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1696 | union { |
| 1697 | u32 irq_mask; |
| 1698 | u32 de_irq_mask[I915_MAX_PIPES]; |
| 1699 | }; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1700 | u32 gt_irq_mask; |
Paulo Zanoni | 605cd25 | 2013-08-06 18:57:15 -0300 | [diff] [blame] | 1701 | u32 pm_irq_mask; |
Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 1702 | u32 pm_rps_events; |
Imre Deak | 91d181d | 2014-02-10 18:42:49 +0200 | [diff] [blame] | 1703 | u32 pipestat_irq_mask[I915_MAX_PIPES]; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1704 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1705 | struct work_struct hotplug_work; |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 1706 | struct { |
| 1707 | unsigned long hpd_last_jiffies; |
| 1708 | int hpd_cnt; |
| 1709 | enum { |
| 1710 | HPD_ENABLED = 0, |
| 1711 | HPD_DISABLED = 1, |
| 1712 | HPD_MARK_DISABLED = 2 |
| 1713 | } hpd_mark; |
| 1714 | } hpd_stats[HPD_NUM_PINS]; |
Egbert Eich | 142e239 | 2013-04-11 15:57:57 +0200 | [diff] [blame] | 1715 | u32 hpd_event_bits; |
Imre Deak | 6323751 | 2014-08-18 15:37:02 +0300 | [diff] [blame] | 1716 | struct delayed_work hotplug_reenable_work; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1717 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1718 | struct i915_fbc fbc; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1719 | struct i915_drrs drrs; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1720 | struct intel_opregion opregion; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1721 | struct intel_vbt_data vbt; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1722 | |
Jesse Barnes | d9ceb81 | 2014-10-09 12:57:43 -0700 | [diff] [blame] | 1723 | bool preserve_bios_swizzle; |
| 1724 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1725 | /* overlay */ |
| 1726 | struct intel_overlay *overlay; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1727 | |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 1728 | /* backlight registers and fields in struct intel_panel */ |
Daniel Vetter | 07f11d4 | 2014-09-15 14:35:09 +0200 | [diff] [blame] | 1729 | struct mutex backlight_lock; |
Jani Nikula | 31ad8ec | 2013-04-02 15:48:09 +0300 | [diff] [blame] | 1730 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1731 | /* LVDS info */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1732 | bool no_aux_handshake; |
| 1733 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1734 | /* protects panel power sequencer state */ |
| 1735 | struct mutex pps_mutex; |
| 1736 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1737 | struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */ |
| 1738 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ |
| 1739 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ |
| 1740 | |
| 1741 | unsigned int fsb_freq, mem_freq, is_ddr3; |
Imre Deak | d60c447 | 2014-03-27 17:45:10 +0200 | [diff] [blame] | 1742 | unsigned int vlv_cdclk_freq; |
Ville Syrjälä | 6bcda4f | 2014-10-07 17:41:22 +0300 | [diff] [blame] | 1743 | unsigned int hpll_freq; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1744 | |
Daniel Vetter | 645416f | 2013-09-02 16:22:25 +0200 | [diff] [blame] | 1745 | /** |
| 1746 | * wq - Driver workqueue for GEM. |
| 1747 | * |
| 1748 | * NOTE: Work items scheduled here are not allowed to grab any modeset |
| 1749 | * locks, for otherwise the flushing done in the pageflip code will |
| 1750 | * result in deadlocks. |
| 1751 | */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1752 | struct workqueue_struct *wq; |
| 1753 | |
| 1754 | /* Display functions */ |
| 1755 | struct drm_i915_display_funcs display; |
| 1756 | |
| 1757 | /* PCH chipset type */ |
| 1758 | enum intel_pch pch_type; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 1759 | unsigned short pch_id; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1760 | |
| 1761 | unsigned long quirks; |
| 1762 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1763 | enum modeset_restore modeset_restore; |
| 1764 | struct mutex modeset_restore_lock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1765 | |
Ben Widawsky | a7bbbd6 | 2013-07-16 16:50:07 -0700 | [diff] [blame] | 1766 | struct list_head vm_list; /* Global list of all address spaces */ |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 1767 | struct i915_gtt gtt; /* VM representing the global address space */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1768 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1769 | struct i915_gem_mm mm; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 1770 | DECLARE_HASHTABLE(mm_structs, 7); |
| 1771 | struct mutex mm_lock; |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1772 | |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1773 | /* Kernel Modesetting */ |
| 1774 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 1775 | struct sdvo_device_mapping sdvo_mappings[2]; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1776 | |
Damien Lespiau | 76c4ac0 | 2014-02-07 19:12:52 +0000 | [diff] [blame] | 1777 | struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES]; |
| 1778 | struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES]; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 1779 | wait_queue_head_t pending_flip_queue; |
| 1780 | |
Daniel Vetter | c459787 | 2013-10-21 21:04:07 +0200 | [diff] [blame] | 1781 | #ifdef CONFIG_DEBUG_FS |
| 1782 | struct intel_pipe_crc pipe_crc[I915_MAX_PIPES]; |
| 1783 | #endif |
| 1784 | |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 1785 | int num_shared_dpll; |
| 1786 | struct intel_shared_dpll shared_dplls[I915_NUM_PLLS]; |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1787 | int dpio_phy_iosf_port[I915_NUM_PHYS_VLV]; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1788 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1789 | struct i915_workarounds workarounds; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 1790 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1791 | /* Reclocking support */ |
| 1792 | bool render_reclock_avail; |
| 1793 | bool lvds_downclock_avail; |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 1794 | /* indicates the reduced downclock for LVDS*/ |
| 1795 | int lvds_downclock; |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1796 | |
| 1797 | struct i915_frontbuffer_tracking fb_tracking; |
| 1798 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1799 | u16 orig_clock; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1800 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 1801 | bool mchbar_need_disable; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1802 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1803 | struct intel_l3_parity l3_parity; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1804 | |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 1805 | /* Cannot be determined by PCIID. You must always read a register. */ |
| 1806 | size_t ellc_size; |
| 1807 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1808 | /* gen6+ rps state */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1809 | struct intel_gen6_power_mgmt rps; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1810 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 1811 | /* ilk-only ips/rps state. Everything in here is protected by the global |
| 1812 | * mchdev_lock in intel_pm.c */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1813 | struct intel_ilk_power_mgmt ips; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 1814 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1815 | struct i915_power_domains power_domains; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1816 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1817 | struct i915_psr psr; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 1818 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1819 | struct i915_gpu_error gpu_error; |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 1820 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 1821 | struct drm_i915_gem_object *vlv_pctx; |
| 1822 | |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1823 | #ifdef CONFIG_DRM_I915_FBDEV |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 1824 | /* list of fbdev register on this device */ |
| 1825 | struct intel_fbdev *fbdev; |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1826 | struct work_struct fbdev_suspend_work; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1827 | #endif |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1828 | |
| 1829 | struct drm_property *broadcast_rgb_property; |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1830 | struct drm_property *force_audio_property; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 1831 | |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1832 | /* hda/i915 audio component */ |
| 1833 | bool audio_component_registered; |
| 1834 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1835 | uint32_t hw_context_size; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 1836 | struct list_head context_list; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1837 | |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 1838 | u32 fdi_rx_config; |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 1839 | |
Daniel Vetter | 842f1c8 | 2014-03-10 10:01:44 +0100 | [diff] [blame] | 1840 | u32 suspend_count; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1841 | struct i915_suspend_saved_registers regfile; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1842 | struct vlv_s0ix_state vlv_s0ix_state; |
Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 1843 | |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1844 | struct { |
| 1845 | /* |
| 1846 | * Raw watermark latency values: |
| 1847 | * in 0.1us units for WM0, |
| 1848 | * in 0.5us units for WM1+. |
| 1849 | */ |
| 1850 | /* primary */ |
| 1851 | uint16_t pri_latency[5]; |
| 1852 | /* sprite */ |
| 1853 | uint16_t spr_latency[5]; |
| 1854 | /* cursor */ |
| 1855 | uint16_t cur_latency[5]; |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 1856 | /* |
| 1857 | * Raw watermark memory latency values |
| 1858 | * for SKL for all 8 levels |
| 1859 | * in 1us units. |
| 1860 | */ |
| 1861 | uint16_t skl_latency[8]; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1862 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 1863 | /* |
| 1864 | * The skl_wm_values structure is a bit too big for stack |
| 1865 | * allocation, so we keep the staging struct where we store |
| 1866 | * intermediate results here instead. |
| 1867 | */ |
| 1868 | struct skl_wm_values skl_results; |
| 1869 | |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1870 | /* current hardware state */ |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 1871 | union { |
| 1872 | struct ilk_wm_values hw; |
| 1873 | struct skl_wm_values skl_hw; |
| 1874 | }; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1875 | } wm; |
| 1876 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1877 | struct i915_runtime_pm pm; |
| 1878 | |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 1879 | struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS]; |
| 1880 | u32 long_hpd_port_mask; |
| 1881 | u32 short_hpd_port_mask; |
| 1882 | struct work_struct dig_port_work; |
| 1883 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1884 | /* |
| 1885 | * if we get a HPD irq from DP and a HPD irq from non-DP |
| 1886 | * the non-DP HPD could block the workqueue on a mode config |
| 1887 | * mutex getting, that userspace may have taken. However |
| 1888 | * userspace is waiting on the DP workqueue to run which is |
| 1889 | * blocked behind the non-DP one. |
| 1890 | */ |
| 1891 | struct workqueue_struct *dp_wq; |
| 1892 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 1893 | /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */ |
| 1894 | struct { |
| 1895 | int (*do_execbuf)(struct drm_device *dev, struct drm_file *file, |
| 1896 | struct intel_engine_cs *ring, |
| 1897 | struct intel_context *ctx, |
| 1898 | struct drm_i915_gem_execbuffer2 *args, |
| 1899 | struct list_head *vmas, |
| 1900 | struct drm_i915_gem_object *batch_obj, |
| 1901 | u64 exec_start, u32 flags); |
| 1902 | int (*init_rings)(struct drm_device *dev); |
| 1903 | void (*cleanup_ring)(struct intel_engine_cs *ring); |
| 1904 | void (*stop_ring)(struct intel_engine_cs *ring); |
| 1905 | } gt; |
| 1906 | |
John Harrison | 67e2937 | 2014-12-05 13:49:35 +0000 | [diff] [blame] | 1907 | uint32_t request_uniq; |
| 1908 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1909 | /* |
| 1910 | * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch |
| 1911 | * will be rejected. Instead look for a better place. |
| 1912 | */ |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1913 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1914 | |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 1915 | static inline struct drm_i915_private *to_i915(const struct drm_device *dev) |
| 1916 | { |
| 1917 | return dev->dev_private; |
| 1918 | } |
| 1919 | |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 1920 | static inline struct drm_i915_private *dev_to_i915(struct device *dev) |
| 1921 | { |
| 1922 | return to_i915(dev_get_drvdata(dev)); |
| 1923 | } |
| 1924 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1925 | /* Iterate over initialised rings */ |
| 1926 | #define for_each_ring(ring__, dev_priv__, i__) \ |
| 1927 | for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \ |
| 1928 | if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))) |
| 1929 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1930 | enum hdmi_force_audio { |
| 1931 | HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */ |
| 1932 | HDMI_AUDIO_OFF, /* force turn off HDMI audio */ |
| 1933 | HDMI_AUDIO_AUTO, /* trust EDID */ |
| 1934 | HDMI_AUDIO_ON, /* force turn on HDMI audio */ |
| 1935 | }; |
| 1936 | |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 1937 | #define I915_GTT_OFFSET_NONE ((u32)-1) |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1938 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1939 | struct drm_i915_gem_object_ops { |
| 1940 | /* Interface between the GEM object and its backing storage. |
| 1941 | * get_pages() is called once prior to the use of the associated set |
| 1942 | * of pages before to binding them into the GTT, and put_pages() is |
| 1943 | * called after we no longer need them. As we expect there to be |
| 1944 | * associated cost with migrating pages between the backing storage |
| 1945 | * and making them available for the GPU (e.g. clflush), we may hold |
| 1946 | * onto the pages after they are no longer referenced by the GPU |
| 1947 | * in case they may be used again shortly (for example migrating the |
| 1948 | * pages to a different memory domain within the GTT). put_pages() |
| 1949 | * will therefore most likely be called when the object itself is |
| 1950 | * being released or under memory pressure (where we attempt to |
| 1951 | * reap pages for the shrinker). |
| 1952 | */ |
| 1953 | int (*get_pages)(struct drm_i915_gem_object *); |
| 1954 | void (*put_pages)(struct drm_i915_gem_object *); |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 1955 | int (*dmabuf_export)(struct drm_i915_gem_object *); |
| 1956 | void (*release)(struct drm_i915_gem_object *); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1957 | }; |
| 1958 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1959 | /* |
| 1960 | * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is |
| 1961 | * considered to be the frontbuffer for the given plane interface-vise. This |
| 1962 | * doesn't mean that the hw necessarily already scans it out, but that any |
| 1963 | * rendering (by the cpu or gpu) will land in the frontbuffer eventually. |
| 1964 | * |
| 1965 | * We have one bit per pipe and per scanout plane type. |
| 1966 | */ |
| 1967 | #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4 |
| 1968 | #define INTEL_FRONTBUFFER_BITS \ |
| 1969 | (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES) |
| 1970 | #define INTEL_FRONTBUFFER_PRIMARY(pipe) \ |
| 1971 | (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) |
| 1972 | #define INTEL_FRONTBUFFER_CURSOR(pipe) \ |
| 1973 | (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
| 1974 | #define INTEL_FRONTBUFFER_SPRITE(pipe) \ |
| 1975 | (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
| 1976 | #define INTEL_FRONTBUFFER_OVERLAY(pipe) \ |
| 1977 | (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 1978 | #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \ |
| 1979 | (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1980 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1981 | struct drm_i915_gem_object { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 1982 | struct drm_gem_object base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1983 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1984 | const struct drm_i915_gem_object_ops *ops; |
| 1985 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 1986 | /** List of VMAs backed by this object */ |
| 1987 | struct list_head vma_list; |
| 1988 | |
Chris Wilson | c1ad11f | 2012-11-15 11:32:21 +0000 | [diff] [blame] | 1989 | /** Stolen memory for this object, instead of being backed by shmem. */ |
| 1990 | struct drm_mm_node *stolen; |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1991 | struct list_head global_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1992 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1993 | struct list_head ring_list; |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 1994 | /** Used in execbuf to temporarily hold a ref */ |
| 1995 | struct list_head obj_exec_link; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1996 | |
Brad Volkin | 493018d | 2014-12-11 12:13:08 -0800 | [diff] [blame] | 1997 | struct list_head batch_pool_list; |
| 1998 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1999 | /** |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2000 | * This is set if the object is on the active lists (has pending |
| 2001 | * rendering and so a non-zero seqno), and is not set if it i s on |
| 2002 | * inactive (ready to be unbound) list. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2003 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2004 | unsigned int active:1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2005 | |
| 2006 | /** |
| 2007 | * This is set if the object has been written to since last bound |
| 2008 | * to the GTT |
| 2009 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2010 | unsigned int dirty:1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2011 | |
| 2012 | /** |
| 2013 | * Fence register bits (if any) for this object. Will be set |
| 2014 | * as needed when mapped into the GTT. |
| 2015 | * Protected by dev->struct_mutex. |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2016 | */ |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 2017 | signed int fence_reg:I915_MAX_NUM_FENCE_BITS; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2018 | |
| 2019 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2020 | * Advice: are the backing pages purgeable? |
| 2021 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2022 | unsigned int madv:2; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2023 | |
| 2024 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2025 | * Current tiling mode for the object. |
| 2026 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2027 | unsigned int tiling_mode:2; |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 2028 | /** |
| 2029 | * Whether the tiling parameters for the currently associated fence |
| 2030 | * register have changed. Note that for the purposes of tracking |
| 2031 | * tiling changes we also treat the unfenced register, the register |
| 2032 | * slot that the object occupies whilst it executes a fenced |
| 2033 | * command (such as BLT on gen2/3), as a "fence". |
| 2034 | */ |
| 2035 | unsigned int fence_dirty:1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2036 | |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 2037 | /** |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2038 | * Is the object at the current location in the gtt mappable and |
| 2039 | * fenceable? Used to avoid costly recalculations. |
| 2040 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2041 | unsigned int map_and_fenceable:1; |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2042 | |
| 2043 | /** |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 2044 | * Whether the current gtt mapping needs to be mappable (and isn't just |
| 2045 | * mappable by accident). Track pin and fault separate for a more |
| 2046 | * accurate mappable working set. |
| 2047 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2048 | unsigned int fault_mappable:1; |
| 2049 | unsigned int pin_mappable:1; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 2050 | unsigned int pin_display:1; |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 2051 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2052 | /* |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2053 | * Is the object to be mapped as read-only to the GPU |
| 2054 | * Only honoured if hardware has relevant pte bit |
| 2055 | */ |
| 2056 | unsigned long gt_ro:1; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 2057 | unsigned int cache_level:3; |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 2058 | unsigned int cache_dirty:1; |
Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 2059 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2060 | unsigned int has_dma_mapping:1; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 2061 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2062 | unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS; |
| 2063 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2064 | struct sg_table *pages; |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2065 | int pages_pin_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2066 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2067 | /* prime dma-buf support */ |
Dave Airlie | 9a70cc2 | 2012-05-22 13:09:21 +0100 | [diff] [blame] | 2068 | void *dma_buf_vmapping; |
| 2069 | int vmapping_count; |
| 2070 | |
Chris Wilson | 1c293ea | 2012-04-17 15:31:27 +0100 | [diff] [blame] | 2071 | /** Breadcrumb of last rendering to the buffer. */ |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2072 | struct drm_i915_gem_request *last_read_req; |
| 2073 | struct drm_i915_gem_request *last_write_req; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2074 | /** Breadcrumb of last fenced GPU access to the buffer. */ |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2075 | struct drm_i915_gem_request *last_fenced_req; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2076 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2077 | /** Current tiling stride for the object, if it's tiled. */ |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2078 | uint32_t stride; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2079 | |
Daniel Vetter | 80075d4 | 2013-10-09 21:23:52 +0200 | [diff] [blame] | 2080 | /** References from framebuffers, locks out tiling changes. */ |
| 2081 | unsigned long framebuffer_references; |
| 2082 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2083 | /** Record of address bit 17 of each page at last unbind. */ |
Chris Wilson | d312ec2 | 2010-06-06 15:40:22 +0100 | [diff] [blame] | 2084 | unsigned long *bit_17; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2085 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2086 | union { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 2087 | /** for phy allocated objects */ |
| 2088 | struct drm_dma_handle *phys_handle; |
| 2089 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2090 | struct i915_gem_userptr { |
| 2091 | uintptr_t ptr; |
| 2092 | unsigned read_only :1; |
| 2093 | unsigned workers :4; |
| 2094 | #define I915_GEM_USERPTR_MAX_WORKERS 15 |
| 2095 | |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 2096 | struct i915_mm_struct *mm; |
| 2097 | struct i915_mmu_object *mmu_object; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2098 | struct work_struct *work; |
| 2099 | } userptr; |
| 2100 | }; |
| 2101 | }; |
Daniel Vetter | 62b8b21 | 2010-04-09 19:05:08 +0000 | [diff] [blame] | 2102 | #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base) |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2103 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2104 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 2105 | struct drm_i915_gem_object *new, |
| 2106 | unsigned frontbuffer_bits); |
| 2107 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2108 | /** |
| 2109 | * Request queue structure. |
| 2110 | * |
| 2111 | * The request queue allows us to note sequence numbers that have been emitted |
| 2112 | * and may be associated with active buffers to be retired. |
| 2113 | * |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2114 | * By keeping this list, we can avoid having to do questionable sequence |
| 2115 | * number comparisons on buffer last_read|write_seqno. It also allows an |
| 2116 | * emission time to be associated with the request for tracking how far ahead |
| 2117 | * of the GPU the submission is. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2118 | */ |
| 2119 | struct drm_i915_gem_request { |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2120 | struct kref ref; |
| 2121 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2122 | /** On Which ring this request was generated */ |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2123 | struct intel_engine_cs *ring; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2124 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2125 | /** GEM sequence number associated with this request. */ |
| 2126 | uint32_t seqno; |
| 2127 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2128 | /** Position in the ringbuffer of the start of the request */ |
| 2129 | u32 head; |
| 2130 | |
Nick Hoath | 72f95af | 2015-01-15 13:10:37 +0000 | [diff] [blame] | 2131 | /** |
| 2132 | * Position in the ringbuffer of the start of the postfix. |
| 2133 | * This is required to calculate the maximum available ringbuffer |
| 2134 | * space without overwriting the postfix. |
| 2135 | */ |
| 2136 | u32 postfix; |
| 2137 | |
| 2138 | /** Position in the ringbuffer of the end of the whole request */ |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2139 | u32 tail; |
| 2140 | |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2141 | /** Context related to this request */ |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2142 | struct intel_context *ctx; |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2143 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2144 | /** Batch buffer related to this request if any */ |
| 2145 | struct drm_i915_gem_object *batch_obj; |
| 2146 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2147 | /** Time at which this request was emitted, in jiffies. */ |
| 2148 | unsigned long emitted_jiffies; |
| 2149 | |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2150 | /** global list entry for this request */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2151 | struct list_head list; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2152 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2153 | struct drm_i915_file_private *file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2154 | /** file_priv list entry for this request */ |
| 2155 | struct list_head client_list; |
John Harrison | 67e2937 | 2014-12-05 13:49:35 +0000 | [diff] [blame] | 2156 | |
| 2157 | uint32_t uniq; |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2158 | |
| 2159 | /** |
| 2160 | * The ELSP only accepts two elements at a time, so we queue |
| 2161 | * context/tail pairs on a given queue (ring->execlist_queue) until the |
| 2162 | * hardware is available. The queue serves a double purpose: we also use |
| 2163 | * it to keep track of the up to 2 contexts currently in the hardware |
| 2164 | * (usually one in execution and the other queued up by the GPU): We |
| 2165 | * only remove elements from the head of the queue when the hardware |
| 2166 | * informs us that an element has been completed. |
| 2167 | * |
| 2168 | * All accesses to the queue are mediated by a spinlock |
| 2169 | * (ring->execlist_lock). |
| 2170 | */ |
| 2171 | |
| 2172 | /** Execlist link in the submission queue.*/ |
| 2173 | struct list_head execlist_link; |
| 2174 | |
| 2175 | /** Execlists no. of times this request has been sent to the ELSP */ |
| 2176 | int elsp_submitted; |
| 2177 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2178 | }; |
| 2179 | |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2180 | void i915_gem_request_free(struct kref *req_ref); |
| 2181 | |
John Harrison | b793a00 | 2014-11-24 18:49:25 +0000 | [diff] [blame] | 2182 | static inline uint32_t |
| 2183 | i915_gem_request_get_seqno(struct drm_i915_gem_request *req) |
| 2184 | { |
| 2185 | return req ? req->seqno : 0; |
| 2186 | } |
| 2187 | |
| 2188 | static inline struct intel_engine_cs * |
| 2189 | i915_gem_request_get_ring(struct drm_i915_gem_request *req) |
| 2190 | { |
| 2191 | return req ? req->ring : NULL; |
| 2192 | } |
| 2193 | |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2194 | static inline void |
| 2195 | i915_gem_request_reference(struct drm_i915_gem_request *req) |
| 2196 | { |
| 2197 | kref_get(&req->ref); |
| 2198 | } |
| 2199 | |
| 2200 | static inline void |
| 2201 | i915_gem_request_unreference(struct drm_i915_gem_request *req) |
| 2202 | { |
Daniel Vetter | f245860 | 2014-11-26 10:26:05 +0100 | [diff] [blame] | 2203 | WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex)); |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2204 | kref_put(&req->ref, i915_gem_request_free); |
| 2205 | } |
| 2206 | |
| 2207 | static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst, |
| 2208 | struct drm_i915_gem_request *src) |
| 2209 | { |
| 2210 | if (src) |
| 2211 | i915_gem_request_reference(src); |
| 2212 | |
| 2213 | if (*pdst) |
| 2214 | i915_gem_request_unreference(*pdst); |
| 2215 | |
| 2216 | *pdst = src; |
| 2217 | } |
| 2218 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2219 | /* |
| 2220 | * XXX: i915_gem_request_completed should be here but currently needs the |
| 2221 | * definition of i915_seqno_passed() which is below. It will be moved in |
| 2222 | * a later patch when the call to i915_seqno_passed() is obsoleted... |
| 2223 | */ |
| 2224 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2225 | struct drm_i915_file_private { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2226 | struct drm_i915_private *dev_priv; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 2227 | struct drm_file *file; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2228 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2229 | struct { |
Luis R. Rodriguez | 99057c8 | 2012-11-29 12:45:06 -0800 | [diff] [blame] | 2230 | spinlock_t lock; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2231 | struct list_head request_list; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2232 | struct delayed_work idle_work; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2233 | } mm; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 2234 | struct idr context_idr; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 2235 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2236 | atomic_t rps_wait_boost; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2237 | struct intel_engine_cs *bsd_ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2238 | }; |
| 2239 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2240 | /* |
| 2241 | * A command that requires special handling by the command parser. |
| 2242 | */ |
| 2243 | struct drm_i915_cmd_descriptor { |
| 2244 | /* |
| 2245 | * Flags describing how the command parser processes the command. |
| 2246 | * |
| 2247 | * CMD_DESC_FIXED: The command has a fixed length if this is set, |
| 2248 | * a length mask if not set |
| 2249 | * CMD_DESC_SKIP: The command is allowed but does not follow the |
| 2250 | * standard length encoding for the opcode range in |
| 2251 | * which it falls |
| 2252 | * CMD_DESC_REJECT: The command is never allowed |
| 2253 | * CMD_DESC_REGISTER: The command should be checked against the |
| 2254 | * register whitelist for the appropriate ring |
| 2255 | * CMD_DESC_MASTER: The command is allowed if the submitting process |
| 2256 | * is the DRM master |
| 2257 | */ |
| 2258 | u32 flags; |
| 2259 | #define CMD_DESC_FIXED (1<<0) |
| 2260 | #define CMD_DESC_SKIP (1<<1) |
| 2261 | #define CMD_DESC_REJECT (1<<2) |
| 2262 | #define CMD_DESC_REGISTER (1<<3) |
| 2263 | #define CMD_DESC_BITMASK (1<<4) |
| 2264 | #define CMD_DESC_MASTER (1<<5) |
| 2265 | |
| 2266 | /* |
| 2267 | * The command's unique identification bits and the bitmask to get them. |
| 2268 | * This isn't strictly the opcode field as defined in the spec and may |
| 2269 | * also include type, subtype, and/or subop fields. |
| 2270 | */ |
| 2271 | struct { |
| 2272 | u32 value; |
| 2273 | u32 mask; |
| 2274 | } cmd; |
| 2275 | |
| 2276 | /* |
| 2277 | * The command's length. The command is either fixed length (i.e. does |
| 2278 | * not include a length field) or has a length field mask. The flag |
| 2279 | * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has |
| 2280 | * a length mask. All command entries in a command table must include |
| 2281 | * length information. |
| 2282 | */ |
| 2283 | union { |
| 2284 | u32 fixed; |
| 2285 | u32 mask; |
| 2286 | } length; |
| 2287 | |
| 2288 | /* |
| 2289 | * Describes where to find a register address in the command to check |
| 2290 | * against the ring's register whitelist. Only valid if flags has the |
| 2291 | * CMD_DESC_REGISTER bit set. |
| 2292 | */ |
| 2293 | struct { |
| 2294 | u32 offset; |
| 2295 | u32 mask; |
| 2296 | } reg; |
| 2297 | |
| 2298 | #define MAX_CMD_DESC_BITMASKS 3 |
| 2299 | /* |
| 2300 | * Describes command checks where a particular dword is masked and |
| 2301 | * compared against an expected value. If the command does not match |
| 2302 | * the expected value, the parser rejects it. Only valid if flags has |
| 2303 | * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero |
| 2304 | * are valid. |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2305 | * |
| 2306 | * If the check specifies a non-zero condition_mask then the parser |
| 2307 | * only performs the check when the bits specified by condition_mask |
| 2308 | * are non-zero. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2309 | */ |
| 2310 | struct { |
| 2311 | u32 offset; |
| 2312 | u32 mask; |
| 2313 | u32 expected; |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2314 | u32 condition_offset; |
| 2315 | u32 condition_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2316 | } bits[MAX_CMD_DESC_BITMASKS]; |
| 2317 | }; |
| 2318 | |
| 2319 | /* |
| 2320 | * A table of commands requiring special handling by the command parser. |
| 2321 | * |
| 2322 | * Each ring has an array of tables. Each table consists of an array of command |
| 2323 | * descriptors, which must be sorted with command opcodes in ascending order. |
| 2324 | */ |
| 2325 | struct drm_i915_cmd_table { |
| 2326 | const struct drm_i915_cmd_descriptor *table; |
| 2327 | int count; |
| 2328 | }; |
| 2329 | |
Chris Wilson | dbbe912 | 2014-08-09 19:18:43 +0100 | [diff] [blame] | 2330 | /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */ |
Chris Wilson | 7312e2d | 2014-08-13 12:14:12 +0100 | [diff] [blame] | 2331 | #define __I915__(p) ({ \ |
| 2332 | struct drm_i915_private *__p; \ |
| 2333 | if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \ |
| 2334 | __p = (struct drm_i915_private *)p; \ |
| 2335 | else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \ |
| 2336 | __p = to_i915((struct drm_device *)p); \ |
| 2337 | else \ |
| 2338 | BUILD_BUG(); \ |
| 2339 | __p; \ |
| 2340 | }) |
Chris Wilson | dbbe912 | 2014-08-09 19:18:43 +0100 | [diff] [blame] | 2341 | #define INTEL_INFO(p) (&__I915__(p)->info) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2342 | #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2343 | |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2344 | #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577) |
| 2345 | #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2346 | #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2347 | #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2348 | #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2349 | #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592) |
| 2350 | #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2351 | #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm) |
| 2352 | #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater) |
| 2353 | #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2354 | #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2355 | #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2356 | #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001) |
| 2357 | #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2358 | #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview) |
| 2359 | #define IS_G33(dev) (INTEL_INFO(dev)->is_g33) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2360 | #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046) |
Jesse Barnes | 4b65177 | 2011-04-28 14:33:09 -0700 | [diff] [blame] | 2361 | #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge) |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2362 | #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \ |
| 2363 | INTEL_DEVID(dev) == 0x0152 || \ |
| 2364 | INTEL_DEVID(dev) == 0x015a) |
| 2365 | #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \ |
| 2366 | INTEL_DEVID(dev) == 0x0106 || \ |
| 2367 | INTEL_DEVID(dev) == 0x010A) |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 2368 | #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview) |
Ville Syrjälä | 6df4027 | 2014-04-09 13:28:00 +0300 | [diff] [blame] | 2369 | #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev)) |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 2370 | #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell) |
Ville Syrjälä | 8179f1f | 2014-04-09 13:27:59 +0300 | [diff] [blame] | 2371 | #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev)) |
Satheeshakrishna M | 7201c0b | 2014-04-02 11:24:50 +0530 | [diff] [blame] | 2372 | #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2373 | #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile) |
Paulo Zanoni | ed1c9e2 | 2013-08-12 14:34:08 -0300 | [diff] [blame] | 2374 | #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2375 | (INTEL_DEVID(dev) & 0xFF00) == 0x0C00) |
Ben Widawsky | 5dd8c4c | 2013-11-08 10:20:06 -0800 | [diff] [blame] | 2376 | #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2377 | ((INTEL_DEVID(dev) & 0xf) == 0x2 || \ |
| 2378 | (INTEL_DEVID(dev) & 0xf) == 0x6 || \ |
| 2379 | (INTEL_DEVID(dev) & 0xf) == 0xe)) |
Rodrigo Vivi | a0fcbd9 | 2014-09-19 20:16:26 -0400 | [diff] [blame] | 2380 | #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \ |
| 2381 | (INTEL_DEVID(dev) & 0x00F0) == 0x0020) |
Ben Widawsky | 5dd8c4c | 2013-11-08 10:20:06 -0800 | [diff] [blame] | 2382 | #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2383 | (INTEL_DEVID(dev) & 0xFF00) == 0x0A00) |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 2384 | #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2385 | (INTEL_DEVID(dev) & 0x00F0) == 0x0020) |
Paulo Zanoni | 9bbfd20 | 2014-04-29 11:00:22 -0300 | [diff] [blame] | 2386 | /* ULX machines are also considered ULT. */ |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2387 | #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \ |
| 2388 | INTEL_DEVID(dev) == 0x0A1E) |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 2389 | #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2390 | |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 2391 | /* |
| 2392 | * The genX designation typically refers to the render engine, so render |
| 2393 | * capability related checks should use IS_GEN, while display and other checks |
| 2394 | * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular |
| 2395 | * chips, etc.). |
| 2396 | */ |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2397 | #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2) |
| 2398 | #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3) |
| 2399 | #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4) |
| 2400 | #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5) |
| 2401 | #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6) |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 2402 | #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7) |
Ben Widawsky | d298084 | 2013-11-02 21:06:59 -0700 | [diff] [blame] | 2403 | #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8) |
Damien Lespiau | b71252d | 2013-02-13 15:27:24 +0000 | [diff] [blame] | 2404 | #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2405 | |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 2406 | #define RENDER_RING (1<<RCS) |
| 2407 | #define BSD_RING (1<<VCS) |
| 2408 | #define BLT_RING (1<<BCS) |
| 2409 | #define VEBOX_RING (1<<VECS) |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2410 | #define BSD2_RING (1<<VCS2) |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 2411 | #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING) |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2412 | #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING) |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 2413 | #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING) |
| 2414 | #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING) |
| 2415 | #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc) |
| 2416 | #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \ |
Chris Wilson | f2fbc69 | 2014-08-24 19:35:31 +0100 | [diff] [blame] | 2417 | __I915__(dev)->ellc_size) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2418 | #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws) |
| 2419 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2420 | #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6) |
Oscar Mateo | d7f621e | 2014-07-24 17:04:49 +0100 | [diff] [blame] | 2421 | #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8) |
Jesse Barnes | 692ef70 | 2014-08-05 07:51:18 -0700 | [diff] [blame] | 2422 | #define USES_PPGTT(dev) (i915.enable_ppgtt) |
| 2423 | #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2424 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2425 | #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2426 | #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical) |
| 2427 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2428 | /* Early gen2 have a totally busted CS tlb and require pinned batches. */ |
| 2429 | #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev)) |
Daniel Vetter | 4e6b788 | 2014-02-07 16:33:20 +0100 | [diff] [blame] | 2430 | /* |
| 2431 | * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts |
| 2432 | * even when in MSI mode. This results in spurious interrupt warnings if the |
| 2433 | * legacy irq no. is shared with another device. The kernel then disables that |
| 2434 | * interrupt source and so prevents the other device from working properly. |
| 2435 | */ |
| 2436 | #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5) |
| 2437 | #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5) |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2438 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2439 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 2440 | * rows, which changed the alignment requirements and fence programming. |
| 2441 | */ |
| 2442 | #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \ |
| 2443 | IS_I915GM(dev))) |
| 2444 | #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) |
| 2445 | #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
| 2446 | #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2447 | #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv) |
| 2448 | #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2449 | |
| 2450 | #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2) |
| 2451 | #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr) |
Daniel Vetter | 3a77c4c | 2014-01-10 08:50:12 +0100 | [diff] [blame] | 2452 | #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2453 | |
Damien Lespiau | dbf7786 | 2014-10-01 20:04:14 +0100 | [diff] [blame] | 2454 | #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev)) |
Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 2455 | |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 2456 | #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi) |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 2457 | #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg) |
Rodrigo Vivi | b32c6f4 | 2014-11-20 03:44:37 -0800 | [diff] [blame] | 2458 | #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \ |
| 2459 | IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Paulo Zanoni | 6157d3c | 2014-03-07 20:12:37 -0300 | [diff] [blame] | 2460 | #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \ |
Imre Deak | fd7f8cc | 2014-04-14 20:41:30 +0300 | [diff] [blame] | 2461 | IS_BROADWELL(dev) || IS_VALLEYVIEW(dev)) |
Rodrigo Vivi | 58abf1d | 2014-10-07 07:06:50 -0700 | [diff] [blame] | 2462 | #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6) |
| 2463 | #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev)) |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 2464 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2465 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
| 2466 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 |
| 2467 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 |
| 2468 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 |
| 2469 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 |
| 2470 | #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00 |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 2471 | #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100 |
| 2472 | #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00 |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2473 | |
Chris Wilson | f2fbc69 | 2014-08-24 19:35:31 +0100 | [diff] [blame] | 2474 | #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type) |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 2475 | #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT) |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 2476 | #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2477 | #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT) |
| 2478 | #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX) |
Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 2479 | #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP) |
Paulo Zanoni | 45e6e3a | 2012-07-03 15:57:32 -0300 | [diff] [blame] | 2480 | #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2481 | |
Sonika Jindal | 5fafe29 | 2014-07-21 15:23:38 +0530 | [diff] [blame] | 2482 | #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)) |
| 2483 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 2484 | /* DPF == dynamic parity feature */ |
| 2485 | #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) |
| 2486 | #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev)) |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 2487 | |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2488 | #define GT_FREQUENCY_MULTIPLIER 50 |
| 2489 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2490 | #include "i915_trace.h" |
| 2491 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 2492 | extern const struct drm_ioctl_desc i915_ioctls[]; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 2493 | extern int i915_max_ioctl; |
| 2494 | |
Imre Deak | fc49b3d | 2014-10-23 19:23:27 +0300 | [diff] [blame] | 2495 | extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state); |
| 2496 | extern int i915_resume_legacy(struct drm_device *dev); |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 2497 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); |
| 2498 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); |
| 2499 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2500 | /* i915_params.c */ |
| 2501 | struct i915_params { |
| 2502 | int modeset; |
| 2503 | int panel_ignore_lid; |
| 2504 | unsigned int powersave; |
| 2505 | int semaphores; |
| 2506 | unsigned int lvds_downclock; |
| 2507 | int lvds_channel_mode; |
| 2508 | int panel_use_ssc; |
| 2509 | int vbt_sdvo_panel_type; |
| 2510 | int enable_rc6; |
| 2511 | int enable_fbc; |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2512 | int enable_ppgtt; |
Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 2513 | int enable_execlists; |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2514 | int enable_psr; |
| 2515 | unsigned int preliminary_hw_support; |
| 2516 | int disable_power_well; |
| 2517 | int enable_ips; |
Damien Lespiau | e5aa654 | 2014-02-07 19:12:53 +0000 | [diff] [blame] | 2518 | int invert_brightness; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2519 | int enable_cmd_parser; |
Damien Lespiau | e5aa654 | 2014-02-07 19:12:53 +0000 | [diff] [blame] | 2520 | /* leave bools at the end to not create holes */ |
| 2521 | bool enable_hangcheck; |
| 2522 | bool fastboot; |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2523 | bool prefault_disable; |
| 2524 | bool reset; |
Damien Lespiau | a0bae57 | 2014-02-10 17:20:55 +0000 | [diff] [blame] | 2525 | bool disable_display; |
Daniel Vetter | 7a10dfa | 2014-04-01 09:33:47 +0200 | [diff] [blame] | 2526 | bool disable_vtd_wa; |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 2527 | int use_mmio_flip; |
Paulo Zanoni | 5978118 | 2014-07-16 17:49:29 -0300 | [diff] [blame] | 2528 | bool mmio_debug; |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 2529 | bool verbose_state_checks; |
Matt Roper | b2e7723 | 2015-01-22 16:53:12 -0800 | [diff] [blame^] | 2530 | bool nuclear_pageflip; |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2531 | }; |
| 2532 | extern struct i915_params i915 __read_mostly; |
| 2533 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2534 | /* i915_dma.c */ |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 2535 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 2536 | extern int i915_driver_unload(struct drm_device *); |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2537 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 2538 | extern void i915_driver_lastclose(struct drm_device * dev); |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 2539 | extern void i915_driver_preclose(struct drm_device *dev, |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2540 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2541 | extern void i915_driver_postclose(struct drm_device *dev, |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2542 | struct drm_file *file); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 2543 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2544 | #ifdef CONFIG_COMPAT |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 2545 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
| 2546 | unsigned long arg); |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2547 | #endif |
Ben Widawsky | 8e96d9c | 2012-06-04 14:42:56 -0700 | [diff] [blame] | 2548 | extern int intel_gpu_reset(struct drm_device *dev); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 2549 | extern int i915_reset(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2550 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
| 2551 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); |
| 2552 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); |
| 2553 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2554 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on); |
Imre Deak | 1d0d343 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 2555 | void intel_hpd_cancel_work(struct drm_i915_private *dev_priv); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2556 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2557 | /* i915_irq.c */ |
Mika Kuoppala | 10cd45b | 2013-07-03 17:22:08 +0300 | [diff] [blame] | 2558 | void i915_queue_hangcheck(struct drm_device *dev); |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 2559 | __printf(3, 4) |
| 2560 | void i915_handle_error(struct drm_device *dev, bool wedged, |
| 2561 | const char *fmt, ...); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2562 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 2563 | extern void intel_irq_init(struct drm_i915_private *dev_priv); |
| 2564 | extern void intel_hpd_init(struct drm_i915_private *dev_priv); |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 2565 | int intel_irq_install(struct drm_i915_private *dev_priv); |
| 2566 | void intel_irq_uninstall(struct drm_i915_private *dev_priv); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2567 | |
| 2568 | extern void intel_uncore_sanitize(struct drm_device *dev); |
Imre Deak | 1001860 | 2014-06-06 12:59:39 +0300 | [diff] [blame] | 2569 | extern void intel_uncore_early_sanitize(struct drm_device *dev, |
| 2570 | bool restore_forcewake); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2571 | extern void intel_uncore_init(struct drm_device *dev); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2572 | extern void intel_uncore_check_errors(struct drm_device *dev); |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 2573 | extern void intel_uncore_fini(struct drm_device *dev); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 2574 | extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore); |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2575 | const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id); |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2576 | void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2577 | enum forcewake_domains domains); |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2578 | void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2579 | enum forcewake_domains domains); |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2580 | void assert_forcewakes_inactive(struct drm_i915_private *dev_priv); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2581 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2582 | void |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2583 | i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2584 | u32 status_mask); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2585 | |
| 2586 | void |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2587 | i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2588 | u32 status_mask); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2589 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 2590 | void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv); |
| 2591 | void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv); |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 2592 | void |
| 2593 | ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask); |
| 2594 | void |
| 2595 | ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask); |
| 2596 | void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, |
| 2597 | uint32_t interrupt_mask, |
| 2598 | uint32_t enabled_irq_mask); |
| 2599 | #define ibx_enable_display_interrupt(dev_priv, bits) \ |
| 2600 | ibx_display_interrupt_update((dev_priv), (bits), (bits)) |
| 2601 | #define ibx_disable_display_interrupt(dev_priv, bits) \ |
| 2602 | ibx_display_interrupt_update((dev_priv), (bits), 0) |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 2603 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2604 | /* i915_gem.c */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2605 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 2606 | struct drm_file *file_priv); |
| 2607 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 2608 | struct drm_file *file_priv); |
| 2609 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 2610 | struct drm_file *file_priv); |
| 2611 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 2612 | struct drm_file *file_priv); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2613 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2614 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2615 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 2616 | struct drm_file *file_priv); |
| 2617 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 2618 | struct drm_file *file_priv); |
Oscar Mateo | ba8b7cc | 2014-07-24 17:04:33 +0100 | [diff] [blame] | 2619 | void i915_gem_execbuffer_move_to_active(struct list_head *vmas, |
| 2620 | struct intel_engine_cs *ring); |
| 2621 | void i915_gem_execbuffer_retire_commands(struct drm_device *dev, |
| 2622 | struct drm_file *file, |
| 2623 | struct intel_engine_cs *ring, |
| 2624 | struct drm_i915_gem_object *obj); |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2625 | int i915_gem_ringbuffer_submission(struct drm_device *dev, |
| 2626 | struct drm_file *file, |
| 2627 | struct intel_engine_cs *ring, |
| 2628 | struct intel_context *ctx, |
| 2629 | struct drm_i915_gem_execbuffer2 *args, |
| 2630 | struct list_head *vmas, |
| 2631 | struct drm_i915_gem_object *batch_obj, |
| 2632 | u64 exec_start, u32 flags); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2633 | int i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 2634 | struct drm_file *file_priv); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 2635 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 2636 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2637 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 2638 | struct drm_file *file_priv); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 2639 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 2640 | struct drm_file *file); |
| 2641 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 2642 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2643 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 2644 | struct drm_file *file_priv); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2645 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 2646 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2647 | int i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 2648 | struct drm_file *file_priv); |
| 2649 | int i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 2650 | struct drm_file *file_priv); |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2651 | int i915_gem_init_userptr(struct drm_device *dev); |
| 2652 | int i915_gem_userptr_ioctl(struct drm_device *dev, void *data, |
| 2653 | struct drm_file *file); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 2654 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 2655 | struct drm_file *file_priv); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2656 | int i915_gem_wait_ioctl(struct drm_device *dev, void *data, |
| 2657 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2658 | void i915_gem_load(struct drm_device *dev); |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2659 | unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv, |
| 2660 | long target, |
| 2661 | unsigned flags); |
| 2662 | #define I915_SHRINK_PURGEABLE 0x1 |
| 2663 | #define I915_SHRINK_UNBOUND 0x2 |
| 2664 | #define I915_SHRINK_BOUND 0x4 |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 2665 | void *i915_gem_object_alloc(struct drm_device *dev); |
| 2666 | void i915_gem_object_free(struct drm_i915_gem_object *obj); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2667 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 2668 | const struct drm_i915_gem_object_ops *ops); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2669 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 2670 | size_t size); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 2671 | void i915_init_vm(struct drm_i915_private *dev_priv, |
| 2672 | struct i915_address_space *vm); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2673 | void i915_gem_free_object(struct drm_gem_object *obj); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 2674 | void i915_gem_vma_destroy(struct i915_vma *vma); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 2675 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2676 | #define PIN_MAPPABLE 0x1 |
| 2677 | #define PIN_NONBLOCK 0x2 |
Daniel Vetter | bf3d149 | 2014-02-14 14:01:12 +0100 | [diff] [blame] | 2678 | #define PIN_GLOBAL 0x4 |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 2679 | #define PIN_OFFSET_BIAS 0x8 |
| 2680 | #define PIN_OFFSET_MASK (~4095) |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2681 | int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj, |
| 2682 | struct i915_address_space *vm, |
| 2683 | uint32_t alignment, |
| 2684 | uint64_t flags, |
| 2685 | const struct i915_ggtt_view *view); |
| 2686 | static inline |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2687 | int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj, |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2688 | struct i915_address_space *vm, |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2689 | uint32_t alignment, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2690 | uint64_t flags) |
| 2691 | { |
| 2692 | return i915_gem_object_pin_view(obj, vm, alignment, flags, |
| 2693 | &i915_ggtt_view_normal); |
| 2694 | } |
| 2695 | |
| 2696 | int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level, |
| 2697 | u32 flags); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2698 | int __must_check i915_vma_unbind(struct i915_vma *vma); |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2699 | int i915_gem_object_put_pages(struct drm_i915_gem_object *obj); |
Paulo Zanoni | 48018a5 | 2013-12-13 15:22:31 -0200 | [diff] [blame] | 2700 | void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2701 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2702 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 2703 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 2704 | int *needs_clflush); |
| 2705 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2706 | int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2707 | static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n) |
| 2708 | { |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2709 | struct sg_page_iter sg_iter; |
Chris Wilson | 1cf8378 | 2012-10-10 12:11:52 +0100 | [diff] [blame] | 2710 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2711 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n) |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2712 | return sg_page_iter_page(&sg_iter); |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2713 | |
| 2714 | return NULL; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2715 | } |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2716 | static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
| 2717 | { |
| 2718 | BUG_ON(obj->pages == NULL); |
| 2719 | obj->pages_pin_count++; |
| 2720 | } |
| 2721 | static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) |
| 2722 | { |
| 2723 | BUG_ON(obj->pages_pin_count == 0); |
| 2724 | obj->pages_pin_count--; |
| 2725 | } |
| 2726 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2727 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2728 | int i915_gem_object_sync(struct drm_i915_gem_object *obj, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2729 | struct intel_engine_cs *to); |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2730 | void i915_vma_move_to_active(struct i915_vma *vma, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2731 | struct intel_engine_cs *ring); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2732 | int i915_gem_dumb_create(struct drm_file *file_priv, |
| 2733 | struct drm_device *dev, |
| 2734 | struct drm_mode_create_dumb *args); |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2735 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, |
| 2736 | uint32_t handle, uint64_t *offset); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2737 | /** |
| 2738 | * Returns true if seq1 is later than seq2. |
| 2739 | */ |
| 2740 | static inline bool |
| 2741 | i915_seqno_passed(uint32_t seq1, uint32_t seq2) |
| 2742 | { |
| 2743 | return (int32_t)(seq1 - seq2) >= 0; |
| 2744 | } |
| 2745 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2746 | static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req, |
| 2747 | bool lazy_coherency) |
| 2748 | { |
| 2749 | u32 seqno; |
| 2750 | |
| 2751 | BUG_ON(req == NULL); |
| 2752 | |
| 2753 | seqno = req->ring->get_seqno(req->ring, lazy_coherency); |
| 2754 | |
| 2755 | return i915_seqno_passed(seqno, req->seqno); |
| 2756 | } |
| 2757 | |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2758 | int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno); |
| 2759 | int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno); |
Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 2760 | int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2761 | int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2762 | |
Daniel Vetter | d8ffa60 | 2014-05-13 12:11:26 +0200 | [diff] [blame] | 2763 | bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj); |
| 2764 | void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2765 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2766 | struct drm_i915_gem_request * |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2767 | i915_gem_find_active_request(struct intel_engine_cs *ring); |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2768 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2769 | bool i915_gem_retire_requests(struct drm_device *dev); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2770 | void i915_gem_retire_requests_ring(struct intel_engine_cs *ring); |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 2771 | int __must_check i915_gem_check_wedge(struct i915_gpu_error *error, |
Daniel Vetter | d6b2c79 | 2012-07-04 22:54:13 +0200 | [diff] [blame] | 2772 | bool interruptible); |
John Harrison | b6660d5 | 2014-11-24 18:49:30 +0000 | [diff] [blame] | 2773 | int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req); |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 2774 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2775 | static inline bool i915_reset_in_progress(struct i915_gpu_error *error) |
| 2776 | { |
| 2777 | return unlikely(atomic_read(&error->reset_counter) |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 2778 | & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED)); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2779 | } |
| 2780 | |
| 2781 | static inline bool i915_terminally_wedged(struct i915_gpu_error *error) |
| 2782 | { |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 2783 | return atomic_read(&error->reset_counter) & I915_WEDGED; |
| 2784 | } |
| 2785 | |
| 2786 | static inline u32 i915_reset_count(struct i915_gpu_error *error) |
| 2787 | { |
| 2788 | return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2; |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2789 | } |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2790 | |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 2791 | static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv) |
| 2792 | { |
| 2793 | return dev_priv->gpu_error.stop_rings == 0 || |
| 2794 | dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN; |
| 2795 | } |
| 2796 | |
| 2797 | static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv) |
| 2798 | { |
| 2799 | return dev_priv->gpu_error.stop_rings == 0 || |
| 2800 | dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN; |
| 2801 | } |
| 2802 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2803 | void i915_gem_reset(struct drm_device *dev); |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 2804 | bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2805 | int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 2806 | int __must_check i915_gem_init(struct drm_device *dev); |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2807 | int i915_gem_init_rings(struct drm_device *dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2808 | int __must_check i915_gem_init_hw(struct drm_device *dev); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2809 | int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2810 | void i915_gem_init_swizzling(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2811 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 2812 | int __must_check i915_gpu_idle(struct drm_device *dev); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 2813 | int __must_check i915_gem_suspend(struct drm_device *dev); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2814 | int __i915_add_request(struct intel_engine_cs *ring, |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2815 | struct drm_file *file, |
John Harrison | 9400ae5 | 2014-11-24 18:49:36 +0000 | [diff] [blame] | 2816 | struct drm_i915_gem_object *batch_obj); |
| 2817 | #define i915_add_request(ring) \ |
| 2818 | __i915_add_request(ring, NULL, NULL) |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 2819 | int __i915_wait_request(struct drm_i915_gem_request *req, |
Ander Conselvan de Oliveira | 16e9a21 | 2014-11-06 09:26:38 +0200 | [diff] [blame] | 2820 | unsigned reset_counter, |
| 2821 | bool interruptible, |
| 2822 | s64 *timeout, |
| 2823 | struct drm_i915_file_private *file_priv); |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 2824 | int __must_check i915_wait_request(struct drm_i915_gem_request *req); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2825 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2826 | int __must_check |
| 2827 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, |
| 2828 | bool write); |
| 2829 | int __must_check |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 2830 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write); |
| 2831 | int __must_check |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 2832 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 2833 | u32 alignment, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2834 | struct intel_engine_cs *pipelined); |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 2835 | void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 2836 | int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 2837 | int align); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2838 | int i915_gem_open(struct drm_device *dev, struct drm_file *file); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2839 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2840 | |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 2841 | uint32_t |
Imre Deak | 0fa8779 | 2013-01-07 21:47:35 +0200 | [diff] [blame] | 2842 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode); |
| 2843 | uint32_t |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 2844 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, |
| 2845 | int tiling_mode, bool fenced); |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 2846 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 2847 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 2848 | enum i915_cache_level cache_level); |
| 2849 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2850 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, |
| 2851 | struct dma_buf *dma_buf); |
| 2852 | |
| 2853 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, |
| 2854 | struct drm_gem_object *gem_obj, int flags); |
| 2855 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2856 | void i915_gem_restore_fences(struct drm_device *dev); |
| 2857 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2858 | unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o, |
| 2859 | struct i915_address_space *vm, |
| 2860 | enum i915_ggtt_view_type view); |
| 2861 | static inline |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2862 | unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2863 | struct i915_address_space *vm) |
| 2864 | { |
| 2865 | return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL); |
| 2866 | } |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2867 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2868 | bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o, |
| 2869 | struct i915_address_space *vm, |
| 2870 | enum i915_ggtt_view_type view); |
| 2871 | static inline |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2872 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2873 | struct i915_address_space *vm) |
| 2874 | { |
| 2875 | return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL); |
| 2876 | } |
| 2877 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2878 | unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o, |
| 2879 | struct i915_address_space *vm); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2880 | struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj, |
| 2881 | struct i915_address_space *vm, |
| 2882 | const struct i915_ggtt_view *view); |
| 2883 | static inline |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2884 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2885 | struct i915_address_space *vm) |
| 2886 | { |
| 2887 | return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal); |
| 2888 | } |
| 2889 | |
| 2890 | struct i915_vma * |
| 2891 | i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj, |
| 2892 | struct i915_address_space *vm, |
| 2893 | const struct i915_ggtt_view *view); |
| 2894 | |
| 2895 | static inline |
Ben Widawsky | accfef2 | 2013-08-14 11:38:35 +0200 | [diff] [blame] | 2896 | struct i915_vma * |
| 2897 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2898 | struct i915_address_space *vm) |
| 2899 | { |
| 2900 | return i915_gem_obj_lookup_or_create_vma_view(obj, vm, |
| 2901 | &i915_ggtt_view_normal); |
| 2902 | } |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 2903 | |
| 2904 | struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj); |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 2905 | static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) { |
| 2906 | struct i915_vma *vma; |
| 2907 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
| 2908 | if (vma->pin_count > 0) |
| 2909 | return true; |
| 2910 | return false; |
| 2911 | } |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 2912 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2913 | /* Some GGTT VM helpers */ |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2914 | #define i915_obj_to_ggtt(obj) \ |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2915 | (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base) |
| 2916 | static inline bool i915_is_ggtt(struct i915_address_space *vm) |
| 2917 | { |
| 2918 | struct i915_address_space *ggtt = |
| 2919 | &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base; |
| 2920 | return vm == ggtt; |
| 2921 | } |
| 2922 | |
Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 2923 | static inline struct i915_hw_ppgtt * |
| 2924 | i915_vm_to_ppgtt(struct i915_address_space *vm) |
| 2925 | { |
| 2926 | WARN_ON(i915_is_ggtt(vm)); |
| 2927 | |
| 2928 | return container_of(vm, struct i915_hw_ppgtt, base); |
| 2929 | } |
| 2930 | |
| 2931 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2932 | static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj) |
| 2933 | { |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2934 | return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj)); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2935 | } |
| 2936 | |
| 2937 | static inline unsigned long |
| 2938 | i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj) |
| 2939 | { |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2940 | return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj)); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2941 | } |
| 2942 | |
| 2943 | static inline unsigned long |
| 2944 | i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj) |
| 2945 | { |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2946 | return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj)); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2947 | } |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2948 | |
| 2949 | static inline int __must_check |
| 2950 | i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj, |
| 2951 | uint32_t alignment, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2952 | unsigned flags) |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2953 | { |
Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2954 | return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj), |
| 2955 | alignment, flags | PIN_GLOBAL); |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2956 | } |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2957 | |
Daniel Vetter | b287110 | 2014-02-14 14:01:19 +0100 | [diff] [blame] | 2958 | static inline int |
| 2959 | i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj) |
| 2960 | { |
| 2961 | return i915_vma_unbind(i915_gem_obj_to_ggtt(obj)); |
| 2962 | } |
| 2963 | |
| 2964 | void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj); |
| 2965 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2966 | /* i915_gem_context.c */ |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 2967 | int __must_check i915_gem_context_init(struct drm_device *dev); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2968 | void i915_gem_context_fini(struct drm_device *dev); |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2969 | void i915_gem_context_reset(struct drm_device *dev); |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 2970 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 2971 | int i915_gem_context_enable(struct drm_i915_private *dev_priv); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2972 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2973 | int i915_switch_context(struct intel_engine_cs *ring, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2974 | struct intel_context *to); |
| 2975 | struct intel_context * |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 2976 | i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2977 | void i915_gem_context_free(struct kref *ctx_ref); |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 2978 | struct drm_i915_gem_object * |
| 2979 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size); |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2980 | static inline void i915_gem_context_reference(struct intel_context *ctx) |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2981 | { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 2982 | kref_get(&ctx->ref); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2983 | } |
| 2984 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2985 | static inline void i915_gem_context_unreference(struct intel_context *ctx) |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2986 | { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 2987 | kref_put(&ctx->ref, i915_gem_context_free); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2988 | } |
| 2989 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2990 | static inline bool i915_gem_context_is_default(const struct intel_context *c) |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2991 | { |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 2992 | return c->user_handle == DEFAULT_CONTEXT_HANDLE; |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2993 | } |
| 2994 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 2995 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 2996 | struct drm_file *file); |
| 2997 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 2998 | struct drm_file *file); |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 2999 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, |
| 3000 | struct drm_file *file_priv); |
| 3001 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, |
| 3002 | struct drm_file *file_priv); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 3003 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 3004 | /* i915_gem_evict.c */ |
Ben Widawsky | f6cd1f1 | 2013-07-31 17:00:11 -0700 | [diff] [blame] | 3005 | int __must_check i915_gem_evict_something(struct drm_device *dev, |
| 3006 | struct i915_address_space *vm, |
| 3007 | int min_size, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3008 | unsigned alignment, |
| 3009 | unsigned cache_level, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3010 | unsigned long start, |
| 3011 | unsigned long end, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3012 | unsigned flags); |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 3013 | int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3014 | int i915_gem_evict_everything(struct drm_device *dev); |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 3015 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 3016 | /* belongs in i915_gem_gtt.h */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3017 | static inline void i915_gem_chipset_flush(struct drm_device *dev) |
| 3018 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3019 | if (INTEL_INFO(dev)->gen < 6) |
| 3020 | intel_gtt_chipset_flush(); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3021 | } |
Ben Widawsky | 246cbfb | 2013-12-06 14:11:14 -0800 | [diff] [blame] | 3022 | |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3023 | /* i915_gem_stolen.c */ |
| 3024 | int i915_gem_init_stolen(struct drm_device *dev); |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 3025 | int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp); |
Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 3026 | void i915_gem_stolen_cleanup_compression(struct drm_device *dev); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3027 | void i915_gem_cleanup_stolen(struct drm_device *dev); |
Chris Wilson | 0104fdb | 2012-11-15 11:32:26 +0000 | [diff] [blame] | 3028 | struct drm_i915_gem_object * |
| 3029 | i915_gem_object_create_stolen(struct drm_device *dev, u32 size); |
Chris Wilson | 866d12b | 2013-02-19 13:31:37 -0800 | [diff] [blame] | 3030 | struct drm_i915_gem_object * |
| 3031 | i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev, |
| 3032 | u32 stolen_offset, |
| 3033 | u32 gtt_offset, |
| 3034 | u32 size); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3035 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3036 | /* i915_gem_tiling.c */ |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 3037 | static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3038 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 3039 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3040 | |
| 3041 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
| 3042 | obj->tiling_mode != I915_TILING_NONE; |
| 3043 | } |
| 3044 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3045 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 3046 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj); |
| 3047 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3048 | |
| 3049 | /* i915_gem_debug.c */ |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 3050 | #if WATCH_LISTS |
| 3051 | int i915_verify_lists(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3052 | #else |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 3053 | #define i915_verify_lists(dev) 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3054 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3055 | |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 3056 | /* i915_debugfs.c */ |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 3057 | int i915_debugfs_init(struct drm_minor *minor); |
| 3058 | void i915_debugfs_cleanup(struct drm_minor *minor); |
Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 3059 | #ifdef CONFIG_DEBUG_FS |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 3060 | void intel_display_crc_init(struct drm_device *dev); |
| 3061 | #else |
Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 3062 | static inline void intel_display_crc_init(struct drm_device *dev) {} |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 3063 | #endif |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 3064 | |
| 3065 | /* i915_gpu_error.c */ |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3066 | __printf(2, 3) |
| 3067 | void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...); |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 3068 | int i915_error_state_to_str(struct drm_i915_error_state_buf *estr, |
| 3069 | const struct i915_error_state_file_priv *error); |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 3070 | int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb, |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 3071 | struct drm_i915_private *i915, |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 3072 | size_t count, loff_t pos); |
| 3073 | static inline void i915_error_state_buf_release( |
| 3074 | struct drm_i915_error_state_buf *eb) |
| 3075 | { |
| 3076 | kfree(eb->buf); |
| 3077 | } |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 3078 | void i915_capture_error_state(struct drm_device *dev, bool wedge, |
| 3079 | const char *error_msg); |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 3080 | void i915_error_state_get(struct drm_device *dev, |
| 3081 | struct i915_error_state_file_priv *error_priv); |
| 3082 | void i915_error_state_put(struct i915_error_state_file_priv *error_priv); |
| 3083 | void i915_destroy_error_state(struct drm_device *dev); |
| 3084 | |
| 3085 | void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone); |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 3086 | const char *i915_cache_level_str(struct drm_i915_private *i915, int type); |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 3087 | |
Brad Volkin | 493018d | 2014-12-11 12:13:08 -0800 | [diff] [blame] | 3088 | /* i915_gem_batch_pool.c */ |
| 3089 | void i915_gem_batch_pool_init(struct drm_device *dev, |
| 3090 | struct i915_gem_batch_pool *pool); |
| 3091 | void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool); |
| 3092 | struct drm_i915_gem_object* |
| 3093 | i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size); |
| 3094 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3095 | /* i915_cmd_parser.c */ |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 3096 | int i915_cmd_parser_get_version(void); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 3097 | int i915_cmd_parser_init_ring(struct intel_engine_cs *ring); |
| 3098 | void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring); |
| 3099 | bool i915_needs_cmd_parser(struct intel_engine_cs *ring); |
| 3100 | int i915_parse_cmds(struct intel_engine_cs *ring, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3101 | struct drm_i915_gem_object *batch_obj, |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 3102 | struct drm_i915_gem_object *shadow_batch_obj, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3103 | u32 batch_start_offset, |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 3104 | u32 batch_len, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3105 | bool is_master); |
| 3106 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 3107 | /* i915_suspend.c */ |
| 3108 | extern int i915_save_state(struct drm_device *dev); |
| 3109 | extern int i915_restore_state(struct drm_device *dev); |
| 3110 | |
Daniel Vetter | d8157a3 | 2013-01-25 17:53:20 +0100 | [diff] [blame] | 3111 | /* i915_ums.c */ |
| 3112 | void i915_save_display_reg(struct drm_device *dev); |
| 3113 | void i915_restore_display_reg(struct drm_device *dev); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 3114 | |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 3115 | /* i915_sysfs.c */ |
| 3116 | void i915_setup_sysfs(struct drm_device *dev_priv); |
| 3117 | void i915_teardown_sysfs(struct drm_device *dev_priv); |
| 3118 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3119 | /* intel_i2c.c */ |
| 3120 | extern int intel_setup_gmbus(struct drm_device *dev); |
| 3121 | extern void intel_teardown_gmbus(struct drm_device *dev); |
Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 3122 | static inline bool intel_gmbus_is_port_valid(unsigned port) |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 3123 | { |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 3124 | return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD); |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 3125 | } |
| 3126 | |
| 3127 | extern struct i2c_adapter *intel_gmbus_get_adapter( |
| 3128 | struct drm_i915_private *dev_priv, unsigned port); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 3129 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); |
| 3130 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); |
Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 3131 | static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) |
Chris Wilson | b8232e9 | 2010-09-28 16:41:32 +0100 | [diff] [blame] | 3132 | { |
| 3133 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; |
| 3134 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3135 | extern void intel_i2c_reset(struct drm_device *dev); |
| 3136 | |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 3137 | /* intel_opregion.c */ |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 3138 | #ifdef CONFIG_ACPI |
Lv Zheng | 27d50c8 | 2013-12-06 16:52:05 +0800 | [diff] [blame] | 3139 | extern int intel_opregion_setup(struct drm_device *dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 3140 | extern void intel_opregion_init(struct drm_device *dev); |
| 3141 | extern void intel_opregion_fini(struct drm_device *dev); |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 3142 | extern void intel_opregion_asle_intr(struct drm_device *dev); |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 3143 | extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, |
| 3144 | bool enable); |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3145 | extern int intel_opregion_notify_adapter(struct drm_device *dev, |
| 3146 | pci_power_t state); |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 3147 | #else |
Lv Zheng | 27d50c8 | 2013-12-06 16:52:05 +0800 | [diff] [blame] | 3148 | static inline int intel_opregion_setup(struct drm_device *dev) { return 0; } |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 3149 | static inline void intel_opregion_init(struct drm_device *dev) { return; } |
| 3150 | static inline void intel_opregion_fini(struct drm_device *dev) { return; } |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 3151 | static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; } |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 3152 | static inline int |
| 3153 | intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable) |
| 3154 | { |
| 3155 | return 0; |
| 3156 | } |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3157 | static inline int |
| 3158 | intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state) |
| 3159 | { |
| 3160 | return 0; |
| 3161 | } |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 3162 | #endif |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 3163 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 3164 | /* intel_acpi.c */ |
| 3165 | #ifdef CONFIG_ACPI |
| 3166 | extern void intel_register_dsm_handler(void); |
| 3167 | extern void intel_unregister_dsm_handler(void); |
| 3168 | #else |
| 3169 | static inline void intel_register_dsm_handler(void) { return; } |
| 3170 | static inline void intel_unregister_dsm_handler(void) { return; } |
| 3171 | #endif /* CONFIG_ACPI */ |
| 3172 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3173 | /* modesetting */ |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 3174 | extern void intel_modeset_init_hw(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3175 | extern void intel_modeset_init(struct drm_device *dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 3176 | extern void intel_modeset_gem_init(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3177 | extern void intel_modeset_cleanup(struct drm_device *dev); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 3178 | extern void intel_connector_unregister(struct intel_connector *); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 3179 | extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state); |
Daniel Vetter | 45e2b5f | 2012-11-23 18:16:34 +0100 | [diff] [blame] | 3180 | extern void intel_modeset_setup_hw_state(struct drm_device *dev, |
| 3181 | bool force_restore); |
Daniel Vetter | 44cec74 | 2013-01-25 17:53:21 +0100 | [diff] [blame] | 3182 | extern void i915_redisable_vga(struct drm_device *dev); |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 3183 | extern void i915_redisable_vga_power_on(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 3184 | extern bool ironlake_set_drps(struct drm_device *dev, u8 val); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 3185 | extern void intel_init_pch_refclk(struct drm_device *dev); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 3186 | extern void gen6_set_rps(struct drm_device *dev, u8 val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3187 | extern void valleyview_set_rps(struct drm_device *dev, u8 val); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 3188 | extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, |
| 3189 | bool enable); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3190 | extern void intel_detect_pch(struct drm_device *dev); |
| 3191 | extern int intel_trans_dp_port_sel(struct drm_crtc *crtc); |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 3192 | extern int intel_enable_rc6(const struct drm_device *dev); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 3193 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3194 | extern bool i915_semaphore_is_enabled(struct drm_device *dev); |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 3195 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, |
| 3196 | struct drm_file *file); |
Mika Kuoppala | b635991 | 2013-10-30 15:44:16 +0200 | [diff] [blame] | 3197 | int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data, |
| 3198 | struct drm_file *file); |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 3199 | |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 3200 | void intel_notify_mmio_flip(struct intel_engine_cs *ring); |
| 3201 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 3202 | /* overlay */ |
| 3203 | extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3204 | extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e, |
| 3205 | struct intel_overlay_error_state *error); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3206 | |
| 3207 | extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3208 | extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e, |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3209 | struct drm_device *dev, |
| 3210 | struct intel_display_error_state *error); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 3211 | |
Tom O'Rourke | 151a49d | 2014-11-13 18:50:10 -0800 | [diff] [blame] | 3212 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val); |
| 3213 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 3214 | |
| 3215 | /* intel_sideband.c */ |
Deepak S | 707b6e3 | 2015-01-16 20:42:17 +0530 | [diff] [blame] | 3216 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr); |
| 3217 | void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 3218 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 3219 | u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3220 | void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 3221 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3222 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 3223 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3224 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 3225 | u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3226 | void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 3227 | u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3228 | void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 3229 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg); |
| 3230 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 3231 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
| 3232 | enum intel_sbi_destination destination); |
| 3233 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, |
| 3234 | enum intel_sbi_destination destination); |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 3235 | u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3236 | void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3237 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 3238 | int intel_gpu_freq(struct drm_i915_private *dev_priv, int val); |
| 3239 | int intel_freq_opcode(struct drm_i915_private *dev_priv, int val); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3240 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3241 | #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true) |
| 3242 | #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3243 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3244 | #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true) |
| 3245 | #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true) |
| 3246 | #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false) |
| 3247 | #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3248 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3249 | #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true) |
| 3250 | #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true) |
| 3251 | #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false) |
| 3252 | #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3253 | |
Chris Wilson | 698b313 | 2014-03-21 13:16:43 +0000 | [diff] [blame] | 3254 | /* Be very careful with read/write 64-bit values. On 32-bit machines, they |
| 3255 | * will be implemented using 2 32-bit writes in an arbitrary order with |
| 3256 | * an arbitrary delay between them. This can cause the hardware to |
| 3257 | * act upon the intermediate value, possibly leading to corruption and |
| 3258 | * machine death. You have been warned. |
| 3259 | */ |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3260 | #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true) |
| 3261 | #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 3262 | |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 3263 | #define I915_READ64_2x32(lower_reg, upper_reg) ({ \ |
| 3264 | u32 upper = I915_READ(upper_reg); \ |
| 3265 | u32 lower = I915_READ(lower_reg); \ |
| 3266 | u32 tmp = I915_READ(upper_reg); \ |
| 3267 | if (upper != tmp) { \ |
| 3268 | upper = tmp; \ |
| 3269 | lower = I915_READ(lower_reg); \ |
| 3270 | WARN_ON(I915_READ(upper_reg) != upper); \ |
| 3271 | } \ |
| 3272 | (u64)upper << 32 | lower; }) |
| 3273 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 3274 | #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg) |
| 3275 | #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg) |
| 3276 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 3277 | /* "Broadcast RGB" property */ |
| 3278 | #define INTEL_BROADCAST_RGB_AUTO 0 |
| 3279 | #define INTEL_BROADCAST_RGB_FULL 1 |
| 3280 | #define INTEL_BROADCAST_RGB_LIMITED 2 |
Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 3281 | |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3282 | static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev) |
| 3283 | { |
Sonika Jindal | 92e23b9 | 2014-07-21 15:23:40 +0530 | [diff] [blame] | 3284 | if (IS_VALLEYVIEW(dev)) |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3285 | return VLV_VGACNTRL; |
Sonika Jindal | 92e23b9 | 2014-07-21 15:23:40 +0530 | [diff] [blame] | 3286 | else if (INTEL_INFO(dev)->gen >= 5) |
| 3287 | return CPU_VGACNTRL; |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3288 | else |
| 3289 | return VGACNTRL; |
| 3290 | } |
| 3291 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 3292 | static inline void __user *to_user_ptr(u64 address) |
| 3293 | { |
| 3294 | return (void __user *)(uintptr_t)address; |
| 3295 | } |
| 3296 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 3297 | static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m) |
| 3298 | { |
| 3299 | unsigned long j = msecs_to_jiffies(m); |
| 3300 | |
| 3301 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 3302 | } |
| 3303 | |
Daniel Vetter | 7bd0e22 | 2014-12-04 11:12:54 +0100 | [diff] [blame] | 3304 | static inline unsigned long nsecs_to_jiffies_timeout(const u64 n) |
| 3305 | { |
| 3306 | return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1); |
| 3307 | } |
| 3308 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 3309 | static inline unsigned long |
| 3310 | timespec_to_jiffies_timeout(const struct timespec *value) |
| 3311 | { |
| 3312 | unsigned long j = timespec_to_jiffies(value); |
| 3313 | |
| 3314 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 3315 | } |
| 3316 | |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3317 | /* |
| 3318 | * If you need to wait X milliseconds between events A and B, but event B |
| 3319 | * doesn't happen exactly after event A, you record the timestamp (jiffies) of |
| 3320 | * when event A happened, then just before event B you call this function and |
| 3321 | * pass the timestamp as the first argument, and X as the second argument. |
| 3322 | */ |
| 3323 | static inline void |
| 3324 | wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms) |
| 3325 | { |
Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 3326 | unsigned long target_jiffies, tmp_jiffies, remaining_jiffies; |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3327 | |
| 3328 | /* |
| 3329 | * Don't re-read the value of "jiffies" every time since it may change |
| 3330 | * behind our back and break the math. |
| 3331 | */ |
| 3332 | tmp_jiffies = jiffies; |
| 3333 | target_jiffies = timestamp_jiffies + |
| 3334 | msecs_to_jiffies_timeout(to_wait_ms); |
| 3335 | |
| 3336 | if (time_after(target_jiffies, tmp_jiffies)) { |
Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 3337 | remaining_jiffies = target_jiffies - tmp_jiffies; |
| 3338 | while (remaining_jiffies) |
| 3339 | remaining_jiffies = |
| 3340 | schedule_timeout_uninterruptible(remaining_jiffies); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3341 | } |
| 3342 | } |
| 3343 | |
John Harrison | 581c26e8 | 2014-11-24 18:49:39 +0000 | [diff] [blame] | 3344 | static inline void i915_trace_irq_get(struct intel_engine_cs *ring, |
| 3345 | struct drm_i915_gem_request *req) |
| 3346 | { |
| 3347 | if (ring->trace_irq_req == NULL && ring->irq_get(ring)) |
| 3348 | i915_gem_request_assign(&ring->trace_irq_req, req); |
| 3349 | } |
| 3350 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3351 | #endif |