blob: 760d239a73f3a3683204645d415f28b5984e4830 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter0a0c0012015-01-17 10:43:04 +010058#define DRIVER_DATE "20150117"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010061/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020074
Rob Clarke2c719b2014-12-15 13:56:32 -050075/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020086 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050087 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020097 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -050098 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
Jesse Barnes317c35d2008-08-25 15:11:06 -0700104enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200105 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700106 PIPE_A = 0,
107 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800108 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800112#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700113
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200120};
121#define transcoder_name(t) ((t) + 'A')
122
Damien Lespiau84139d12014-03-28 00:18:32 +0530123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
Jesse Barnes80824002009-09-10 15:28:06 -0700131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800134 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700135};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800136#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800137
Damien Lespiaud615a162014-03-03 17:31:48 +0000138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300139
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300150#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
Paulo Zanonib97186f2013-05-03 12:15:36 -0300162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300172 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300184 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200185 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300186 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000187 POWER_DOMAIN_AUX_A,
188 POWER_DOMAIN_AUX_B,
189 POWER_DOMAIN_AUX_C,
190 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300191 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300192
193 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300194};
195
196#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
197#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
198 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300199#define POWER_DOMAIN_TRANSCODER(tran) \
200 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
201 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300202
Egbert Eich1d843f92013-02-25 12:06:49 -0500203enum hpd_pin {
204 HPD_NONE = 0,
205 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
206 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
207 HPD_CRT,
208 HPD_SDVO_B,
209 HPD_SDVO_C,
210 HPD_PORT_B,
211 HPD_PORT_C,
212 HPD_PORT_D,
213 HPD_NUM_PINS
214};
215
Chris Wilson2a2d5482012-12-03 11:49:06 +0000216#define I915_GEM_GPU_DOMAINS \
217 (I915_GEM_DOMAIN_RENDER | \
218 I915_GEM_DOMAIN_SAMPLER | \
219 I915_GEM_DOMAIN_COMMAND | \
220 I915_GEM_DOMAIN_INSTRUCTION | \
221 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700222
Damien Lespiau055e3932014-08-18 13:49:10 +0100223#define for_each_pipe(__dev_priv, __p) \
224 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100225#define for_each_plane(pipe, p) \
226 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000227#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800228
Damien Lespiaud79b8142014-05-13 23:32:23 +0100229#define for_each_crtc(dev, crtc) \
230 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
231
Damien Lespiaud063ae42014-05-13 23:32:21 +0100232#define for_each_intel_crtc(dev, intel_crtc) \
233 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
234
Damien Lespiaub2784e12014-08-05 11:29:37 +0100235#define for_each_intel_encoder(dev, intel_encoder) \
236 list_for_each_entry(intel_encoder, \
237 &(dev)->mode_config.encoder_list, \
238 base.head)
239
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200240#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
241 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
242 if ((intel_encoder)->base.crtc == (__crtc))
243
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800244#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
245 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
246 if ((intel_connector)->base.encoder == (__encoder))
247
Borun Fub04c5bd2014-07-12 10:02:27 +0530248#define for_each_power_domain(domain, mask) \
249 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
250 if ((1 << (domain)) & (mask))
251
Daniel Vettere7b903d2013-06-05 13:34:14 +0200252struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100253struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100254struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200255
Daniel Vettere2b78262013-06-07 23:10:03 +0200256enum intel_dpll_id {
257 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
258 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300259 DPLL_ID_PCH_PLL_A = 0,
260 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000261 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300262 DPLL_ID_WRPLL1 = 0,
263 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000264 /* skl */
265 DPLL_ID_SKL_DPLL1 = 0,
266 DPLL_ID_SKL_DPLL2 = 1,
267 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200268};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000269#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100270
Daniel Vetter53589012013-06-05 13:34:16 +0200271struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100272 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200273 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200274 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200275 uint32_t fp0;
276 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100277
278 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300279 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000280
281 /* skl */
282 /*
283 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
284 * lower part of crtl1 and they get shifted into position when writing
285 * the register. This allows us to easily compare the state to share
286 * the DPLL.
287 */
288 uint32_t ctrl1;
289 /* HDMI only, 0 when used for DP */
290 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200291};
292
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200293struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200294 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200295 struct intel_dpll_hw_state hw_state;
296};
297
298struct intel_shared_dpll {
299 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200300 struct intel_shared_dpll_config *new_config;
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 int active; /* count of number of active CRTCs (i.e. DPMS on) */
303 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200304 const char *name;
305 /* should match the index in the dev_priv->shared_dplls array */
306 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300307 /* The mode_set hook is optional and should be used together with the
308 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200309 void (*mode_set)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200311 void (*enable)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll);
313 void (*disable)(struct drm_i915_private *dev_priv,
314 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200315 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
316 struct intel_shared_dpll *pll,
317 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000320#define SKL_DPLL0 0
321#define SKL_DPLL1 1
322#define SKL_DPLL2 2
323#define SKL_DPLL3 3
324
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100325/* Used by dp and fdi links */
326struct intel_link_m_n {
327 uint32_t tu;
328 uint32_t gmch_m;
329 uint32_t gmch_n;
330 uint32_t link_m;
331 uint32_t link_n;
332};
333
334void intel_link_compute_m_n(int bpp, int nlanes,
335 int pixel_clock, int link_clock,
336 struct intel_link_m_n *m_n);
337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338/* Interface history:
339 *
340 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100341 * 1.2: Add Power Management
342 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100343 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000344 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000345 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
346 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 */
348#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000349#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350#define DRIVER_PATCHLEVEL 0
351
Chris Wilson23bc5982010-09-29 16:10:57 +0100352#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700353
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700354struct opregion_header;
355struct opregion_acpi;
356struct opregion_swsci;
357struct opregion_asle;
358
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100359struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700360 struct opregion_header __iomem *header;
361 struct opregion_acpi __iomem *acpi;
362 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300363 u32 swsci_gbda_sub_functions;
364 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700365 struct opregion_asle __iomem *asle;
366 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000367 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200368 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100369};
Chris Wilson44834a62010-08-19 16:09:23 +0100370#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100371
Chris Wilson6ef3d422010-08-04 20:26:07 +0100372struct intel_overlay;
373struct intel_overlay_error_state;
374
Jesse Barnesde151cf2008-11-12 10:03:55 -0800375#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300376#define I915_MAX_NUM_FENCES 32
377/* 32 fences + sign bit for FENCE_REG_NONE */
378#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800379
380struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200381 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000382 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100383 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800384};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000385
yakui_zhao9b9d1722009-05-31 17:17:17 +0800386struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100387 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800388 u8 dvo_port;
389 u8 slave_addr;
390 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100391 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400392 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800393};
394
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000395struct intel_display_error_state;
396
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700397struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200398 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800399 struct timeval time;
400
Mika Kuoppalacb383002014-02-25 17:11:25 +0200401 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200402 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200403 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200404
Ben Widawsky585b0282014-01-30 00:19:37 -0800405 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700406 u32 eir;
407 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700408 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700409 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700410 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000411 u32 derrmr;
412 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800413 u32 error; /* gen6+ */
414 u32 err_int; /* gen7 */
415 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800416 u32 gac_eco;
417 u32 gam_ecochk;
418 u32 gab_ctl;
419 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800420 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800421 u64 fence[I915_MAX_NUM_FENCES];
422 struct intel_overlay_error_state *overlay;
423 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700424 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800425
Chris Wilson52d39a22012-02-15 11:25:37 +0000426 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000427 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800428 /* Software tracked state */
429 bool waiting;
430 int hangcheck_score;
431 enum intel_ring_hangcheck_action hangcheck_action;
432 int num_requests;
433
434 /* our own tracking of ring head and tail */
435 u32 cpu_ring_head;
436 u32 cpu_ring_tail;
437
438 u32 semaphore_seqno[I915_NUM_RINGS - 1];
439
440 /* Register state */
441 u32 tail;
442 u32 head;
443 u32 ctl;
444 u32 hws;
445 u32 ipeir;
446 u32 ipehr;
447 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800448 u32 bbstate;
449 u32 instpm;
450 u32 instps;
451 u32 seqno;
452 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000453 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800454 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700455 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800456 u32 rc_psmi; /* sleep state */
457 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
458
Chris Wilson52d39a22012-02-15 11:25:37 +0000459 struct drm_i915_error_object {
460 int page_count;
461 u32 gtt_offset;
462 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200463 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800464
Chris Wilson52d39a22012-02-15 11:25:37 +0000465 struct drm_i915_error_request {
466 long jiffies;
467 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000468 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000469 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800470
471 struct {
472 u32 gfx_mode;
473 union {
474 u64 pdp[4];
475 u32 pp_dir_base;
476 };
477 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200478
479 pid_t pid;
480 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000481 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100482
Chris Wilson9df30792010-02-18 10:24:56 +0000483 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000484 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000485 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100486 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000487 u32 gtt_offset;
488 u32 read_domains;
489 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200490 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000491 s32 pinned:2;
492 u32 tiling:2;
493 u32 dirty:1;
494 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100495 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100496 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100497 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700498 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800499
Ben Widawsky95f53012013-07-31 17:00:15 -0700500 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100501 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700502};
503
Jani Nikula7bd688c2013-11-08 16:48:56 +0200504struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200505struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200506struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000507struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100508struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200509struct intel_limit;
510struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100511
Jesse Barnese70236a2009-09-21 10:42:27 -0700512struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400513 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200514 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700515 void (*disable_fbc)(struct drm_device *dev);
516 int (*get_display_clock_speed)(struct drm_device *dev);
517 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200518 /**
519 * find_dpll() - Find the best values for the PLL
520 * @limit: limits for the PLL
521 * @crtc: current CRTC
522 * @target: target frequency in kHz
523 * @refclk: reference clock frequency in kHz
524 * @match_clock: if provided, @best_clock P divider must
525 * match the P divider from @match_clock
526 * used for LVDS downclocking
527 * @best_clock: best PLL values found
528 *
529 * Returns true on success, false on failure.
530 */
531 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300532 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200533 int target, int refclk,
534 struct dpll *match_clock,
535 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300536 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300537 void (*update_sprite_wm)(struct drm_plane *plane,
538 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200539 uint32_t sprite_width, uint32_t sprite_height,
540 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200541 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100542 /* Returns the active state of the crtc, and if the crtc is active,
543 * fills out the pipe-config with the hw state. */
544 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200545 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000546 void (*get_initial_plane_config)(struct intel_crtc *,
547 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200548 int (*crtc_compute_clock)(struct intel_crtc *crtc,
549 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200550 void (*crtc_enable)(struct drm_crtc *crtc);
551 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100552 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200553 void (*audio_codec_enable)(struct drm_connector *connector,
554 struct intel_encoder *encoder,
555 struct drm_display_mode *mode);
556 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700557 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700558 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700559 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
560 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700561 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100562 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700563 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200564 void (*update_primary_plane)(struct drm_crtc *crtc,
565 struct drm_framebuffer *fb,
566 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100567 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700568 /* clock updates for mode set */
569 /* cursor updates */
570 /* render clock increase/decrease */
571 /* display clock increase/decrease */
572 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200573
Ville Syrjälä6517d272014-11-07 11:16:02 +0200574 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200575 uint32_t (*get_backlight)(struct intel_connector *connector);
576 void (*set_backlight)(struct intel_connector *connector,
577 uint32_t level);
578 void (*disable_backlight)(struct intel_connector *connector);
579 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700580};
581
Mika Kuoppala48c10262015-01-16 11:34:41 +0200582enum forcewake_domain_id {
583 FW_DOMAIN_ID_RENDER = 0,
584 FW_DOMAIN_ID_BLITTER,
585 FW_DOMAIN_ID_MEDIA,
586
587 FW_DOMAIN_ID_COUNT
588};
589
590enum forcewake_domains {
591 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
592 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
593 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
594 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
595 FORCEWAKE_BLITTER |
596 FORCEWAKE_MEDIA)
597};
598
Chris Wilson907b28c2013-07-19 20:36:52 +0100599struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530600 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200601 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530602 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200603 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700604
605 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
606 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
607 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
608 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
609
610 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
611 uint8_t val, bool trace);
612 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
613 uint16_t val, bool trace);
614 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
615 uint32_t val, bool trace);
616 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
617 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300618};
619
Chris Wilson907b28c2013-07-19 20:36:52 +0100620struct intel_uncore {
621 spinlock_t lock; /** lock is also taken in irq contexts. */
622
623 struct intel_uncore_funcs funcs;
624
625 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200626 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100627
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200628 struct intel_uncore_forcewake_domain {
629 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200630 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200631 unsigned wake_count;
632 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200633 u32 reg_set;
634 u32 val_set;
635 u32 val_clear;
636 u32 reg_ack;
637 u32 reg_post;
638 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200639 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100640};
641
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200642/* Iterate over initialised fw domains */
643#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
644 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
645 (i__) < FW_DOMAIN_ID_COUNT; \
646 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
647 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
648
649#define for_each_fw_domain(domain__, dev_priv__, i__) \
650 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
651
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100652#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
653 func(is_mobile) sep \
654 func(is_i85x) sep \
655 func(is_i915g) sep \
656 func(is_i945gm) sep \
657 func(is_g33) sep \
658 func(need_gfx_hws) sep \
659 func(is_g4x) sep \
660 func(is_pineview) sep \
661 func(is_broadwater) sep \
662 func(is_crestline) sep \
663 func(is_ivybridge) sep \
664 func(is_valleyview) sep \
665 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530666 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700667 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100668 func(has_fbc) sep \
669 func(has_pipe_cxsr) sep \
670 func(has_hotplug) sep \
671 func(cursor_needs_physical) sep \
672 func(has_overlay) sep \
673 func(overlay_needs_physical) sep \
674 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100675 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100676 func(has_ddi) sep \
677 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200678
Damien Lespiaua587f772013-04-22 18:40:38 +0100679#define DEFINE_FLAG(name) u8 name:1
680#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200681
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500682struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200683 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100684 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700685 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000686 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000687 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700688 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100689 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200690 /* Register offsets for the various display pipes and transcoders */
691 int pipe_offsets[I915_MAX_TRANSCODERS];
692 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200693 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300694 int cursor_offsets[I915_MAX_PIPES];
Deepak S693d11c2015-01-16 20:42:16 +0530695 unsigned int eu_total;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500696};
697
Damien Lespiaua587f772013-04-22 18:40:38 +0100698#undef DEFINE_FLAG
699#undef SEP_SEMICOLON
700
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800701enum i915_cache_level {
702 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100703 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
704 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
705 caches, eg sampler/render caches, and the
706 large Last-Level-Cache. LLC is coherent with
707 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100708 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800709};
710
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300711struct i915_ctx_hang_stats {
712 /* This context had batch pending when hang was declared */
713 unsigned batch_pending;
714
715 /* This context had batch active when hang was declared */
716 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300717
718 /* Time when this context was last blamed for a GPU reset */
719 unsigned long guilty_ts;
720
Chris Wilson676fa572014-12-24 08:13:39 -0800721 /* If the contexts causes a second GPU hang within this time,
722 * it is permanently banned from submitting any more work.
723 */
724 unsigned long ban_period_seconds;
725
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300726 /* This context is banned to submit more work */
727 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300728};
Ben Widawsky40521052012-06-04 14:42:43 -0700729
730/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100731#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100732/**
733 * struct intel_context - as the name implies, represents a context.
734 * @ref: reference count.
735 * @user_handle: userspace tracking identity for this context.
736 * @remap_slice: l3 row remapping information.
737 * @file_priv: filp associated with this context (NULL for global default
738 * context).
739 * @hang_stats: information about the role of this context in possible GPU
740 * hangs.
741 * @vm: virtual memory space used by this context.
742 * @legacy_hw_ctx: render context backing object and whether it is correctly
743 * initialized (legacy ring submission mechanism only).
744 * @link: link in the global list of contexts.
745 *
746 * Contexts are memory images used by the hardware to store copies of their
747 * internal state.
748 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100749struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300750 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100751 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700752 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700753 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300754 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200755 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700756
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100757 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100758 struct {
759 struct drm_i915_gem_object *rcs_state;
760 bool initialized;
761 } legacy_hw_ctx;
762
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100763 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100764 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100765 struct {
766 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100767 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200768 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100769 } engine[I915_NUM_RINGS];
770
Ben Widawskya33afea2013-09-17 21:12:45 -0700771 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700772};
773
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700774struct i915_fbc {
775 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700776 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700777 unsigned int fb_id;
778 enum plane plane;
779 int y;
780
Ben Widawskyc4213882014-06-19 12:06:10 -0700781 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700782 struct drm_mm_node *compressed_llb;
783
Rodrigo Vivida46f932014-08-01 02:04:45 -0700784 bool false_color;
785
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300786 /* Tracks whether the HW is actually enabled, not whether the feature is
787 * possible. */
788 bool enabled;
789
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400790 /* On gen8 some rings cannont perform fbc clean operation so for now
791 * we are doing this on SW with mmio.
792 * This variable works in the opposite information direction
793 * of ring->fbc_dirty telling software on frontbuffer tracking
794 * to perform the cache clean on sw side.
795 */
796 bool need_sw_cache_clean;
797
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700798 struct intel_fbc_work {
799 struct delayed_work work;
800 struct drm_crtc *crtc;
801 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700802 } *fbc_work;
803
Chris Wilson29ebf902013-07-27 17:23:55 +0100804 enum no_fbc_reason {
805 FBC_OK, /* FBC is enabled */
806 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700807 FBC_NO_OUTPUT, /* no outputs enabled to compress */
808 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
809 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
810 FBC_MODE_TOO_LARGE, /* mode too large for compression */
811 FBC_BAD_PLANE, /* fbc not supported on plane */
812 FBC_NOT_TILED, /* buffer not tiled */
813 FBC_MULTIPLE_PIPES, /* more than one pipe active */
814 FBC_MODULE_PARAM,
815 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
816 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800817};
818
Vandana Kannan96178ee2015-01-10 02:25:56 +0530819/**
820 * HIGH_RR is the highest eDP panel refresh rate read from EDID
821 * LOW_RR is the lowest eDP panel refresh rate found from EDID
822 * parsing for same resolution.
823 */
824enum drrs_refresh_rate_type {
825 DRRS_HIGH_RR,
826 DRRS_LOW_RR,
827 DRRS_MAX_RR, /* RR count */
828};
829
830enum drrs_support_type {
831 DRRS_NOT_SUPPORTED = 0,
832 STATIC_DRRS_SUPPORT = 1,
833 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530834};
835
Daniel Vetter2807cf62014-07-11 10:30:11 -0700836struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530837struct i915_drrs {
838 struct mutex mutex;
839 struct delayed_work work;
840 struct intel_dp *dp;
841 unsigned busy_frontbuffer_bits;
842 enum drrs_refresh_rate_type refresh_rate_type;
843 enum drrs_support_type type;
844};
845
Rodrigo Vivia031d702013-10-03 16:15:06 -0300846struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700847 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300848 bool sink_support;
849 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700850 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700851 bool active;
852 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700853 unsigned busy_frontbuffer_bits;
Rodrigo Vivi0243f7b2015-01-12 10:14:32 -0800854 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300855};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700856
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800857enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300858 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800859 PCH_IBX, /* Ibexpeak PCH */
860 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300861 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530862 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700863 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800864};
865
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200866enum intel_sbi_destination {
867 SBI_ICLK,
868 SBI_MPHY,
869};
870
Jesse Barnesb690e962010-07-19 13:53:12 -0700871#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700872#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100873#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000874#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300875#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100876#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700877
Dave Airlie8be48d92010-03-30 05:34:14 +0000878struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100879struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000880
Daniel Vetterc2b91522012-02-14 22:37:19 +0100881struct intel_gmbus {
882 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000883 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100884 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100885 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100886 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100887 struct drm_i915_private *dev_priv;
888};
889
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100890struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000891 u8 saveLBB;
892 u32 saveDSPACNTR;
893 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000894 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000895 u32 savePIPEACONF;
896 u32 savePIPEBCONF;
897 u32 savePIPEASRC;
898 u32 savePIPEBSRC;
899 u32 saveFPA0;
900 u32 saveFPA1;
901 u32 saveDPLL_A;
902 u32 saveDPLL_A_MD;
903 u32 saveHTOTAL_A;
904 u32 saveHBLANK_A;
905 u32 saveHSYNC_A;
906 u32 saveVTOTAL_A;
907 u32 saveVBLANK_A;
908 u32 saveVSYNC_A;
909 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000910 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800911 u32 saveTRANS_HTOTAL_A;
912 u32 saveTRANS_HBLANK_A;
913 u32 saveTRANS_HSYNC_A;
914 u32 saveTRANS_VTOTAL_A;
915 u32 saveTRANS_VBLANK_A;
916 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000917 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000918 u32 saveDSPASTRIDE;
919 u32 saveDSPASIZE;
920 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700921 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000922 u32 saveDSPASURF;
923 u32 saveDSPATILEOFF;
924 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700925 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000926 u32 saveBLC_PWM_CTL;
927 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800928 u32 saveBLC_CPU_PWM_CTL;
929 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000930 u32 saveFPB0;
931 u32 saveFPB1;
932 u32 saveDPLL_B;
933 u32 saveDPLL_B_MD;
934 u32 saveHTOTAL_B;
935 u32 saveHBLANK_B;
936 u32 saveHSYNC_B;
937 u32 saveVTOTAL_B;
938 u32 saveVBLANK_B;
939 u32 saveVSYNC_B;
940 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000941 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800942 u32 saveTRANS_HTOTAL_B;
943 u32 saveTRANS_HBLANK_B;
944 u32 saveTRANS_HSYNC_B;
945 u32 saveTRANS_VTOTAL_B;
946 u32 saveTRANS_VBLANK_B;
947 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000948 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000949 u32 saveDSPBSTRIDE;
950 u32 saveDSPBSIZE;
951 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700952 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000953 u32 saveDSPBSURF;
954 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700955 u32 saveVGA0;
956 u32 saveVGA1;
957 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000958 u32 saveVGACNTRL;
959 u32 saveADPA;
960 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700961 u32 savePP_ON_DELAYS;
962 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000963 u32 saveDVOA;
964 u32 saveDVOB;
965 u32 saveDVOC;
966 u32 savePP_ON;
967 u32 savePP_OFF;
968 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700969 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000970 u32 savePFIT_CONTROL;
971 u32 save_palette_a[256];
972 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000973 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000974 u32 saveIER;
975 u32 saveIIR;
976 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800977 u32 saveDEIER;
978 u32 saveDEIMR;
979 u32 saveGTIER;
980 u32 saveGTIMR;
981 u32 saveFDI_RXA_IMR;
982 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800983 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800984 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000985 u32 saveSWF0[16];
986 u32 saveSWF1[16];
987 u32 saveSWF2[3];
988 u8 saveMSR;
989 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800990 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000991 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000992 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000993 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000994 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200995 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000996 u32 saveCURACNTR;
997 u32 saveCURAPOS;
998 u32 saveCURABASE;
999 u32 saveCURBCNTR;
1000 u32 saveCURBPOS;
1001 u32 saveCURBBASE;
1002 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001003 u32 saveDP_B;
1004 u32 saveDP_C;
1005 u32 saveDP_D;
1006 u32 savePIPEA_GMCH_DATA_M;
1007 u32 savePIPEB_GMCH_DATA_M;
1008 u32 savePIPEA_GMCH_DATA_N;
1009 u32 savePIPEB_GMCH_DATA_N;
1010 u32 savePIPEA_DP_LINK_M;
1011 u32 savePIPEB_DP_LINK_M;
1012 u32 savePIPEA_DP_LINK_N;
1013 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +08001014 u32 saveFDI_RXA_CTL;
1015 u32 saveFDI_TXA_CTL;
1016 u32 saveFDI_RXB_CTL;
1017 u32 saveFDI_TXB_CTL;
1018 u32 savePFA_CTL_1;
1019 u32 savePFB_CTL_1;
1020 u32 savePFA_WIN_SZ;
1021 u32 savePFB_WIN_SZ;
1022 u32 savePFA_WIN_POS;
1023 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +00001024 u32 savePCH_DREF_CONTROL;
1025 u32 saveDISP_ARB_CTL;
1026 u32 savePIPEA_DATA_M1;
1027 u32 savePIPEA_DATA_N1;
1028 u32 savePIPEA_LINK_M1;
1029 u32 savePIPEA_LINK_N1;
1030 u32 savePIPEB_DATA_M1;
1031 u32 savePIPEB_DATA_N1;
1032 u32 savePIPEB_LINK_M1;
1033 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001034 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001035 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001036 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001037};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001038
Imre Deakddeea5b2014-05-05 15:19:56 +03001039struct vlv_s0ix_state {
1040 /* GAM */
1041 u32 wr_watermark;
1042 u32 gfx_prio_ctrl;
1043 u32 arb_mode;
1044 u32 gfx_pend_tlb0;
1045 u32 gfx_pend_tlb1;
1046 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1047 u32 media_max_req_count;
1048 u32 gfx_max_req_count;
1049 u32 render_hwsp;
1050 u32 ecochk;
1051 u32 bsd_hwsp;
1052 u32 blt_hwsp;
1053 u32 tlb_rd_addr;
1054
1055 /* MBC */
1056 u32 g3dctl;
1057 u32 gsckgctl;
1058 u32 mbctl;
1059
1060 /* GCP */
1061 u32 ucgctl1;
1062 u32 ucgctl3;
1063 u32 rcgctl1;
1064 u32 rcgctl2;
1065 u32 rstctl;
1066 u32 misccpctl;
1067
1068 /* GPM */
1069 u32 gfxpause;
1070 u32 rpdeuhwtc;
1071 u32 rpdeuc;
1072 u32 ecobus;
1073 u32 pwrdwnupctl;
1074 u32 rp_down_timeout;
1075 u32 rp_deucsw;
1076 u32 rcubmabdtmr;
1077 u32 rcedata;
1078 u32 spare2gh;
1079
1080 /* Display 1 CZ domain */
1081 u32 gt_imr;
1082 u32 gt_ier;
1083 u32 pm_imr;
1084 u32 pm_ier;
1085 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1086
1087 /* GT SA CZ domain */
1088 u32 tilectl;
1089 u32 gt_fifoctl;
1090 u32 gtlc_wake_ctrl;
1091 u32 gtlc_survive;
1092 u32 pmwgicz;
1093
1094 /* Display 2 CZ domain */
1095 u32 gu_ctl0;
1096 u32 gu_ctl1;
1097 u32 clock_gate_dis2;
1098};
1099
Chris Wilsonbf225f22014-07-10 20:31:18 +01001100struct intel_rps_ei {
1101 u32 cz_clock;
1102 u32 render_c0;
1103 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001104};
1105
Daniel Vetterc85aa882012-11-02 19:55:03 +01001106struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001107 /*
1108 * work, interrupts_enabled and pm_iir are protected by
1109 * dev_priv->irq_lock
1110 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001111 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001112 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001113 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001114
Ben Widawskyb39fb292014-03-19 18:31:11 -07001115 /* Frequencies are stored in potentially platform dependent multiples.
1116 * In other words, *_freq needs to be multiplied by X to be interesting.
1117 * Soft limits are those which are used for the dynamic reclocking done
1118 * by the driver (raise frequencies under heavy loads, and lower for
1119 * lighter loads). Hard limits are those imposed by the hardware.
1120 *
1121 * A distinction is made for overclocking, which is never enabled by
1122 * default, and is considered to be above the hard limit if it's
1123 * possible at all.
1124 */
1125 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1126 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1127 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1128 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1129 u8 min_freq; /* AKA RPn. Minimum frequency */
1130 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1131 u8 rp1_freq; /* "less than" RP0 power/freqency */
1132 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301133 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001134
Deepak S31685c22014-07-03 17:33:01 -04001135 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001136
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001137 int last_adj;
1138 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1139
Chris Wilsonc0951f02013-10-10 21:58:50 +01001140 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001141 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001142
Chris Wilsonbf225f22014-07-10 20:31:18 +01001143 /* manual wa residency calculations */
1144 struct intel_rps_ei up_ei, down_ei;
1145
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001146 /*
1147 * Protects RPS/RC6 register access and PCU communication.
1148 * Must be taken after struct_mutex if nested.
1149 */
1150 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001151};
1152
Daniel Vetter1a240d42012-11-29 22:18:51 +01001153/* defined intel_pm.c */
1154extern spinlock_t mchdev_lock;
1155
Daniel Vetterc85aa882012-11-02 19:55:03 +01001156struct intel_ilk_power_mgmt {
1157 u8 cur_delay;
1158 u8 min_delay;
1159 u8 max_delay;
1160 u8 fmax;
1161 u8 fstart;
1162
1163 u64 last_count1;
1164 unsigned long last_time1;
1165 unsigned long chipset_power;
1166 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001167 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001168 unsigned long gfx_power;
1169 u8 corr;
1170
1171 int c_m;
1172 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001173
1174 struct drm_i915_gem_object *pwrctx;
1175 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001176};
1177
Imre Deakc6cb5822014-03-04 19:22:55 +02001178struct drm_i915_private;
1179struct i915_power_well;
1180
1181struct i915_power_well_ops {
1182 /*
1183 * Synchronize the well's hw state to match the current sw state, for
1184 * example enable/disable it based on the current refcount. Called
1185 * during driver init and resume time, possibly after first calling
1186 * the enable/disable handlers.
1187 */
1188 void (*sync_hw)(struct drm_i915_private *dev_priv,
1189 struct i915_power_well *power_well);
1190 /*
1191 * Enable the well and resources that depend on it (for example
1192 * interrupts located on the well). Called after the 0->1 refcount
1193 * transition.
1194 */
1195 void (*enable)(struct drm_i915_private *dev_priv,
1196 struct i915_power_well *power_well);
1197 /*
1198 * Disable the well and resources that depend on it. Called after
1199 * the 1->0 refcount transition.
1200 */
1201 void (*disable)(struct drm_i915_private *dev_priv,
1202 struct i915_power_well *power_well);
1203 /* Returns the hw enabled state. */
1204 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1205 struct i915_power_well *power_well);
1206};
1207
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001208/* Power well structure for haswell */
1209struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001210 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001211 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001212 /* power well enable/disable usage count */
1213 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001214 /* cached hw enabled state */
1215 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001216 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001217 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001218 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001219};
1220
Imre Deak83c00f52013-10-25 17:36:47 +03001221struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001222 /*
1223 * Power wells needed for initialization at driver init and suspend
1224 * time are on. They are kept on until after the first modeset.
1225 */
1226 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001227 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001228 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001229
Imre Deak83c00f52013-10-25 17:36:47 +03001230 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001231 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001232 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001233};
1234
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001236struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001237 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001238 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001239 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001240};
1241
Brad Volkin493018d2014-12-11 12:13:08 -08001242struct i915_gem_batch_pool {
1243 struct drm_device *dev;
1244 struct list_head cache_list;
1245};
1246
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001247struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001248 /** Memory allocator for GTT stolen memory */
1249 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001250 /** List of all objects in gtt_space. Used to restore gtt
1251 * mappings on resume */
1252 struct list_head bound_list;
1253 /**
1254 * List of objects which are not bound to the GTT (thus
1255 * are idle and not used by the GPU) but still have
1256 * (presumably uncached) pages still attached.
1257 */
1258 struct list_head unbound_list;
1259
Brad Volkin493018d2014-12-11 12:13:08 -08001260 /*
1261 * A pool of objects to use as shadow copies of client batch buffers
1262 * when the command parser is enabled. Prevents the client from
1263 * modifying the batch contents after software parsing.
1264 */
1265 struct i915_gem_batch_pool batch_pool;
1266
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001267 /** Usable portion of the GTT for GEM */
1268 unsigned long stolen_base; /* limited to low memory (32-bit) */
1269
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001270 /** PPGTT used for aliasing the PPGTT with the GTT */
1271 struct i915_hw_ppgtt *aliasing_ppgtt;
1272
Chris Wilson2cfcd322014-05-20 08:28:43 +01001273 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001274 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001275 bool shrinker_no_lock_stealing;
1276
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001277 /** LRU list of objects with fence regs on them. */
1278 struct list_head fence_list;
1279
1280 /**
1281 * We leave the user IRQ off as much as possible,
1282 * but this means that requests will finish and never
1283 * be retired once the system goes idle. Set a timer to
1284 * fire periodically while the ring is running. When it
1285 * fires, go retire requests.
1286 */
1287 struct delayed_work retire_work;
1288
1289 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001290 * When we detect an idle GPU, we want to turn on
1291 * powersaving features. So once we see that there
1292 * are no more requests outstanding and no more
1293 * arrive within a small period of time, we fire
1294 * off the idle_work.
1295 */
1296 struct delayed_work idle_work;
1297
1298 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001299 * Are we in a non-interruptible section of code like
1300 * modesetting?
1301 */
1302 bool interruptible;
1303
Chris Wilsonf62a0072014-02-21 17:55:39 +00001304 /**
1305 * Is the GPU currently considered idle, or busy executing userspace
1306 * requests? Whilst idle, we attempt to power down the hardware and
1307 * display clocks. In order to reduce the effect on performance, there
1308 * is a slight delay before we do so.
1309 */
1310 bool busy;
1311
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001312 /* the indicator for dispatch video commands on two BSD rings */
1313 int bsd_ring_dispatch_index;
1314
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001315 /** Bit 6 swizzling required for X tiling */
1316 uint32_t bit_6_swizzle_x;
1317 /** Bit 6 swizzling required for Y tiling */
1318 uint32_t bit_6_swizzle_y;
1319
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001320 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001321 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001322 size_t object_memory;
1323 u32 object_count;
1324};
1325
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001326struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001327 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001328 unsigned bytes;
1329 unsigned size;
1330 int err;
1331 u8 *buf;
1332 loff_t start;
1333 loff_t pos;
1334};
1335
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001336struct i915_error_state_file_priv {
1337 struct drm_device *dev;
1338 struct drm_i915_error_state *error;
1339};
1340
Daniel Vetter99584db2012-11-14 17:14:04 +01001341struct i915_gpu_error {
1342 /* For hangcheck timer */
1343#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1344#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001345 /* Hang gpu twice in this window and your context gets banned */
1346#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1347
Daniel Vetter99584db2012-11-14 17:14:04 +01001348 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001349
1350 /* For reset and error_state handling. */
1351 spinlock_t lock;
1352 /* Protected by the above dev->gpu_error.lock. */
1353 struct drm_i915_error_state *first_error;
1354 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001355
Chris Wilson094f9a52013-09-25 17:34:55 +01001356
1357 unsigned long missed_irq_rings;
1358
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001359 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001360 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001361 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001362 * This is a counter which gets incremented when reset is triggered,
1363 * and again when reset has been handled. So odd values (lowest bit set)
1364 * means that reset is in progress and even values that
1365 * (reset_counter >> 1):th reset was successfully completed.
1366 *
1367 * If reset is not completed succesfully, the I915_WEDGE bit is
1368 * set meaning that hardware is terminally sour and there is no
1369 * recovery. All waiters on the reset_queue will be woken when
1370 * that happens.
1371 *
1372 * This counter is used by the wait_seqno code to notice that reset
1373 * event happened and it needs to restart the entire ioctl (since most
1374 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001375 *
1376 * This is important for lock-free wait paths, where no contended lock
1377 * naturally enforces the correct ordering between the bail-out of the
1378 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001379 */
1380 atomic_t reset_counter;
1381
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001382#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001383#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001384
1385 /**
1386 * Waitqueue to signal when the reset has completed. Used by clients
1387 * that wait for dev_priv->mm.wedged to settle.
1388 */
1389 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001390
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001391 /* Userspace knobs for gpu hang simulation;
1392 * combines both a ring mask, and extra flags
1393 */
1394 u32 stop_rings;
1395#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1396#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001397
1398 /* For missed irq/seqno simulation. */
1399 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001400
1401 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1402 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001403};
1404
Zhang Ruib8efb172013-02-05 15:41:53 +08001405enum modeset_restore {
1406 MODESET_ON_LID_OPEN,
1407 MODESET_DONE,
1408 MODESET_SUSPENDED,
1409};
1410
Paulo Zanoni6acab152013-09-12 17:06:24 -03001411struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001412 /*
1413 * This is an index in the HDMI/DVI DDI buffer translation table.
1414 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1415 * populate this field.
1416 */
1417#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001418 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001419
1420 uint8_t supports_dvi:1;
1421 uint8_t supports_hdmi:1;
1422 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001423};
1424
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001425enum psr_lines_to_wait {
1426 PSR_0_LINES_TO_WAIT = 0,
1427 PSR_1_LINE_TO_WAIT,
1428 PSR_4_LINES_TO_WAIT,
1429 PSR_8_LINES_TO_WAIT
1430};
1431
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001432struct intel_vbt_data {
1433 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1434 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1435
1436 /* Feature bits */
1437 unsigned int int_tv_support:1;
1438 unsigned int lvds_dither:1;
1439 unsigned int lvds_vbt:1;
1440 unsigned int int_crt_support:1;
1441 unsigned int lvds_use_ssc:1;
1442 unsigned int display_clock_mode:1;
1443 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301444 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001445 int lvds_ssc_freq;
1446 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1447
Pradeep Bhat83a72802014-03-28 10:14:57 +05301448 enum drrs_support_type drrs_type;
1449
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001450 /* eDP */
1451 int edp_rate;
1452 int edp_lanes;
1453 int edp_preemphasis;
1454 int edp_vswing;
1455 bool edp_initialized;
1456 bool edp_support;
1457 int edp_bpp;
1458 struct edp_power_seq edp_pps;
1459
Jani Nikulaf00076d2013-12-14 20:38:29 -02001460 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001461 bool full_link;
1462 bool require_aux_wakeup;
1463 int idle_frames;
1464 enum psr_lines_to_wait lines_to_wait;
1465 int tp1_wakeup_time;
1466 int tp2_tp3_wakeup_time;
1467 } psr;
1468
1469 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001470 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001471 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001472 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001473 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001474 } backlight;
1475
Shobhit Kumard17c5442013-08-27 15:12:25 +03001476 /* MIPI DSI */
1477 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301478 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001479 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301480 struct mipi_config *config;
1481 struct mipi_pps_data *pps;
1482 u8 seq_version;
1483 u32 size;
1484 u8 *data;
1485 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001486 } dsi;
1487
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001488 int crt_ddc_pin;
1489
1490 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001491 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001492
1493 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001494};
1495
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001496enum intel_ddb_partitioning {
1497 INTEL_DDB_PART_1_2,
1498 INTEL_DDB_PART_5_6, /* IVB+ */
1499};
1500
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001501struct intel_wm_level {
1502 bool enable;
1503 uint32_t pri_val;
1504 uint32_t spr_val;
1505 uint32_t cur_val;
1506 uint32_t fbc_val;
1507};
1508
Imre Deak820c1982013-12-17 14:46:36 +02001509struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001510 uint32_t wm_pipe[3];
1511 uint32_t wm_lp[3];
1512 uint32_t wm_lp_spr[3];
1513 uint32_t wm_linetime[3];
1514 bool enable_fbc_wm;
1515 enum intel_ddb_partitioning partitioning;
1516};
1517
Damien Lespiauc1939242014-11-04 17:06:41 +00001518struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001519 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001520};
1521
1522static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1523{
Damien Lespiau16160e32014-11-04 17:06:53 +00001524 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001525}
1526
Damien Lespiau08db6652014-11-04 17:06:52 +00001527static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1528 const struct skl_ddb_entry *e2)
1529{
1530 if (e1->start == e2->start && e1->end == e2->end)
1531 return true;
1532
1533 return false;
1534}
1535
Damien Lespiauc1939242014-11-04 17:06:41 +00001536struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001537 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001538 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1539 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1540};
1541
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001542struct skl_wm_values {
1543 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001544 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001545 uint32_t wm_linetime[I915_MAX_PIPES];
1546 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1547 uint32_t cursor[I915_MAX_PIPES][8];
1548 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1549 uint32_t cursor_trans[I915_MAX_PIPES];
1550};
1551
1552struct skl_wm_level {
1553 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001554 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001555 uint16_t plane_res_b[I915_MAX_PLANES];
1556 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001557 uint16_t cursor_res_b;
1558 uint8_t cursor_res_l;
1559};
1560
Paulo Zanonic67a4702013-08-19 13:18:09 -03001561/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001562 * This struct helps tracking the state needed for runtime PM, which puts the
1563 * device in PCI D3 state. Notice that when this happens, nothing on the
1564 * graphics device works, even register access, so we don't get interrupts nor
1565 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001566 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001567 * Every piece of our code that needs to actually touch the hardware needs to
1568 * either call intel_runtime_pm_get or call intel_display_power_get with the
1569 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001570 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001571 * Our driver uses the autosuspend delay feature, which means we'll only really
1572 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001573 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001574 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001575 *
1576 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1577 * goes back to false exactly before we reenable the IRQs. We use this variable
1578 * to check if someone is trying to enable/disable IRQs while they're supposed
1579 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001580 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001581 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001582 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001583 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001584struct i915_runtime_pm {
1585 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001586 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001587};
1588
Daniel Vetter926321d2013-10-16 13:30:34 +02001589enum intel_pipe_crc_source {
1590 INTEL_PIPE_CRC_SOURCE_NONE,
1591 INTEL_PIPE_CRC_SOURCE_PLANE1,
1592 INTEL_PIPE_CRC_SOURCE_PLANE2,
1593 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001594 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001595 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1596 INTEL_PIPE_CRC_SOURCE_TV,
1597 INTEL_PIPE_CRC_SOURCE_DP_B,
1598 INTEL_PIPE_CRC_SOURCE_DP_C,
1599 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001600 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001601 INTEL_PIPE_CRC_SOURCE_MAX,
1602};
1603
Shuang He8bf1e9f2013-10-15 18:55:27 +01001604struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001605 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001606 uint32_t crc[5];
1607};
1608
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001609#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001610struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001611 spinlock_t lock;
1612 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001613 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001614 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001615 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001616 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001617};
1618
Daniel Vetterf99d7062014-06-19 16:01:59 +02001619struct i915_frontbuffer_tracking {
1620 struct mutex lock;
1621
1622 /*
1623 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1624 * scheduled flips.
1625 */
1626 unsigned busy_bits;
1627 unsigned flip_bits;
1628};
1629
Mika Kuoppala72253422014-10-07 17:21:26 +03001630struct i915_wa_reg {
1631 u32 addr;
1632 u32 value;
1633 /* bitmask representing WA bits */
1634 u32 mask;
1635};
1636
1637#define I915_MAX_WA_REGS 16
1638
1639struct i915_workarounds {
1640 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1641 u32 count;
1642};
1643
Jani Nikula77fec552014-03-31 14:27:22 +03001644struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001645 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001646 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001647
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001648 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001649
1650 int relative_constants_mode;
1651
1652 void __iomem *regs;
1653
Chris Wilson907b28c2013-07-19 20:36:52 +01001654 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001655
1656 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1657
Daniel Vetter28c70f12012-12-01 13:53:45 +01001658
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001659 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1660 * controller on different i2c buses. */
1661 struct mutex gmbus_mutex;
1662
1663 /**
1664 * Base address of the gmbus and gpio block.
1665 */
1666 uint32_t gpio_mmio_base;
1667
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301668 /* MMIO base address for MIPI regs */
1669 uint32_t mipi_mmio_base;
1670
Daniel Vetter28c70f12012-12-01 13:53:45 +01001671 wait_queue_head_t gmbus_wait_queue;
1672
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001674 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001675 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001676 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001677
Daniel Vetterba8286f2014-09-11 07:43:25 +02001678 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001679 struct resource mch_res;
1680
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001681 /* protects the irq masks */
1682 spinlock_t irq_lock;
1683
Sourab Gupta84c33a62014-06-02 16:47:17 +05301684 /* protects the mmio flip data */
1685 spinlock_t mmio_flip_lock;
1686
Imre Deakf8b79e52014-03-04 19:23:07 +02001687 bool display_irqs_enabled;
1688
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001689 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1690 struct pm_qos_request pm_qos;
1691
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001692 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001693 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001694
1695 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001696 union {
1697 u32 irq_mask;
1698 u32 de_irq_mask[I915_MAX_PIPES];
1699 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001700 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001701 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301702 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001703 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001704
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001705 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001706 struct {
1707 unsigned long hpd_last_jiffies;
1708 int hpd_cnt;
1709 enum {
1710 HPD_ENABLED = 0,
1711 HPD_DISABLED = 1,
1712 HPD_MARK_DISABLED = 2
1713 } hpd_mark;
1714 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001715 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001716 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001717
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001718 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301719 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001720 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001721 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001722
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001723 bool preserve_bios_swizzle;
1724
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001725 /* overlay */
1726 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001727
Jani Nikula58c68772013-11-08 16:48:54 +02001728 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001729 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001730
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001731 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001732 bool no_aux_handshake;
1733
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001734 /* protects panel power sequencer state */
1735 struct mutex pps_mutex;
1736
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001737 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1738 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1739 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1740
1741 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001742 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001743 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001744
Daniel Vetter645416f2013-09-02 16:22:25 +02001745 /**
1746 * wq - Driver workqueue for GEM.
1747 *
1748 * NOTE: Work items scheduled here are not allowed to grab any modeset
1749 * locks, for otherwise the flushing done in the pageflip code will
1750 * result in deadlocks.
1751 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001752 struct workqueue_struct *wq;
1753
1754 /* Display functions */
1755 struct drm_i915_display_funcs display;
1756
1757 /* PCH chipset type */
1758 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001759 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001760
1761 unsigned long quirks;
1762
Zhang Ruib8efb172013-02-05 15:41:53 +08001763 enum modeset_restore modeset_restore;
1764 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001765
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001766 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001767 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001768
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001769 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001770 DECLARE_HASHTABLE(mm_structs, 7);
1771 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001772
Daniel Vetter87813422012-05-02 11:49:32 +02001773 /* Kernel Modesetting */
1774
yakui_zhao9b9d1722009-05-31 17:17:17 +08001775 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001776
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001777 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1778 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001779 wait_queue_head_t pending_flip_queue;
1780
Daniel Vetterc4597872013-10-21 21:04:07 +02001781#ifdef CONFIG_DEBUG_FS
1782 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1783#endif
1784
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001785 int num_shared_dpll;
1786 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001787 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001788
Mika Kuoppala72253422014-10-07 17:21:26 +03001789 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001790
Jesse Barnes652c3932009-08-17 13:31:43 -07001791 /* Reclocking support */
1792 bool render_reclock_avail;
1793 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001794 /* indicates the reduced downclock for LVDS*/
1795 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001796
1797 struct i915_frontbuffer_tracking fb_tracking;
1798
Jesse Barnes652c3932009-08-17 13:31:43 -07001799 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001800
Zhenyu Wangc48044112009-12-17 14:48:43 +08001801 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001802
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001803 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001804
Ben Widawsky59124502013-07-04 11:02:05 -07001805 /* Cannot be determined by PCIID. You must always read a register. */
1806 size_t ellc_size;
1807
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001808 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001809 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001810
Daniel Vetter20e4d402012-08-08 23:35:39 +02001811 /* ilk-only ips/rps state. Everything in here is protected by the global
1812 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001813 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001814
Imre Deak83c00f52013-10-25 17:36:47 +03001815 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001816
Rodrigo Vivia031d702013-10-03 16:15:06 -03001817 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001818
Daniel Vetter99584db2012-11-14 17:14:04 +01001819 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001820
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001821 struct drm_i915_gem_object *vlv_pctx;
1822
Daniel Vetter4520f532013-10-09 09:18:51 +02001823#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001824 /* list of fbdev register on this device */
1825 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001826 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001827#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001828
1829 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001830 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001831
Imre Deak58fddc22015-01-08 17:54:14 +02001832 /* hda/i915 audio component */
1833 bool audio_component_registered;
1834
Ben Widawsky254f9652012-06-04 14:42:42 -07001835 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001836 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001837
Damien Lespiau3e683202012-12-11 18:48:29 +00001838 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001839
Daniel Vetter842f1c82014-03-10 10:01:44 +01001840 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001841 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001842 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001843
Ville Syrjälä53615a52013-08-01 16:18:50 +03001844 struct {
1845 /*
1846 * Raw watermark latency values:
1847 * in 0.1us units for WM0,
1848 * in 0.5us units for WM1+.
1849 */
1850 /* primary */
1851 uint16_t pri_latency[5];
1852 /* sprite */
1853 uint16_t spr_latency[5];
1854 /* cursor */
1855 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001856 /*
1857 * Raw watermark memory latency values
1858 * for SKL for all 8 levels
1859 * in 1us units.
1860 */
1861 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001862
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001863 /*
1864 * The skl_wm_values structure is a bit too big for stack
1865 * allocation, so we keep the staging struct where we store
1866 * intermediate results here instead.
1867 */
1868 struct skl_wm_values skl_results;
1869
Ville Syrjälä609cede2013-10-09 19:18:03 +03001870 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001871 union {
1872 struct ilk_wm_values hw;
1873 struct skl_wm_values skl_hw;
1874 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001875 } wm;
1876
Paulo Zanoni8a187452013-12-06 20:32:13 -02001877 struct i915_runtime_pm pm;
1878
Dave Airlie13cf5502014-06-18 11:29:35 +10001879 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1880 u32 long_hpd_port_mask;
1881 u32 short_hpd_port_mask;
1882 struct work_struct dig_port_work;
1883
Dave Airlie0e32b392014-05-02 14:02:48 +10001884 /*
1885 * if we get a HPD irq from DP and a HPD irq from non-DP
1886 * the non-DP HPD could block the workqueue on a mode config
1887 * mutex getting, that userspace may have taken. However
1888 * userspace is waiting on the DP workqueue to run which is
1889 * blocked behind the non-DP one.
1890 */
1891 struct workqueue_struct *dp_wq;
1892
Oscar Mateoa83014d2014-07-24 17:04:21 +01001893 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1894 struct {
1895 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1896 struct intel_engine_cs *ring,
1897 struct intel_context *ctx,
1898 struct drm_i915_gem_execbuffer2 *args,
1899 struct list_head *vmas,
1900 struct drm_i915_gem_object *batch_obj,
1901 u64 exec_start, u32 flags);
1902 int (*init_rings)(struct drm_device *dev);
1903 void (*cleanup_ring)(struct intel_engine_cs *ring);
1904 void (*stop_ring)(struct intel_engine_cs *ring);
1905 } gt;
1906
John Harrison67e29372014-12-05 13:49:35 +00001907 uint32_t request_uniq;
1908
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001909 /*
1910 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1911 * will be rejected. Instead look for a better place.
1912 */
Jani Nikula77fec552014-03-31 14:27:22 +03001913};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
Chris Wilson2c1792a2013-08-01 18:39:55 +01001915static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1916{
1917 return dev->dev_private;
1918}
1919
Imre Deak888d0d42015-01-08 17:54:13 +02001920static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1921{
1922 return to_i915(dev_get_drvdata(dev));
1923}
1924
Chris Wilsonb4519512012-05-11 14:29:30 +01001925/* Iterate over initialised rings */
1926#define for_each_ring(ring__, dev_priv__, i__) \
1927 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1928 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1929
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001930enum hdmi_force_audio {
1931 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1932 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1933 HDMI_AUDIO_AUTO, /* trust EDID */
1934 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1935};
1936
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001937#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001938
Chris Wilson37e680a2012-06-07 15:38:42 +01001939struct drm_i915_gem_object_ops {
1940 /* Interface between the GEM object and its backing storage.
1941 * get_pages() is called once prior to the use of the associated set
1942 * of pages before to binding them into the GTT, and put_pages() is
1943 * called after we no longer need them. As we expect there to be
1944 * associated cost with migrating pages between the backing storage
1945 * and making them available for the GPU (e.g. clflush), we may hold
1946 * onto the pages after they are no longer referenced by the GPU
1947 * in case they may be used again shortly (for example migrating the
1948 * pages to a different memory domain within the GTT). put_pages()
1949 * will therefore most likely be called when the object itself is
1950 * being released or under memory pressure (where we attempt to
1951 * reap pages for the shrinker).
1952 */
1953 int (*get_pages)(struct drm_i915_gem_object *);
1954 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001955 int (*dmabuf_export)(struct drm_i915_gem_object *);
1956 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001957};
1958
Daniel Vettera071fa02014-06-18 23:28:09 +02001959/*
1960 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1961 * considered to be the frontbuffer for the given plane interface-vise. This
1962 * doesn't mean that the hw necessarily already scans it out, but that any
1963 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1964 *
1965 * We have one bit per pipe and per scanout plane type.
1966 */
1967#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1968#define INTEL_FRONTBUFFER_BITS \
1969 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1970#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1971 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1972#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1973 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1974#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1975 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1976#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1977 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001978#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1979 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001980
Eric Anholt673a3942008-07-30 12:06:12 -07001981struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001982 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001983
Chris Wilson37e680a2012-06-07 15:38:42 +01001984 const struct drm_i915_gem_object_ops *ops;
1985
Ben Widawsky2f633152013-07-17 12:19:03 -07001986 /** List of VMAs backed by this object */
1987 struct list_head vma_list;
1988
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001989 /** Stolen memory for this object, instead of being backed by shmem. */
1990 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001991 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001992
Chris Wilson69dc4982010-10-19 10:36:51 +01001993 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001994 /** Used in execbuf to temporarily hold a ref */
1995 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001996
Brad Volkin493018d2014-12-11 12:13:08 -08001997 struct list_head batch_pool_list;
1998
Eric Anholt673a3942008-07-30 12:06:12 -07001999 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002000 * This is set if the object is on the active lists (has pending
2001 * rendering and so a non-zero seqno), and is not set if it i s on
2002 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002003 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002004 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07002005
2006 /**
2007 * This is set if the object has been written to since last bound
2008 * to the GTT
2009 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002010 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002011
2012 /**
2013 * Fence register bits (if any) for this object. Will be set
2014 * as needed when mapped into the GTT.
2015 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002016 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002017 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002018
2019 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002020 * Advice: are the backing pages purgeable?
2021 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002022 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002023
2024 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002025 * Current tiling mode for the object.
2026 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002027 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002028 /**
2029 * Whether the tiling parameters for the currently associated fence
2030 * register have changed. Note that for the purposes of tracking
2031 * tiling changes we also treat the unfenced register, the register
2032 * slot that the object occupies whilst it executes a fenced
2033 * command (such as BLT on gen2/3), as a "fence".
2034 */
2035 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002036
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002037 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002038 * Is the object at the current location in the gtt mappable and
2039 * fenceable? Used to avoid costly recalculations.
2040 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002041 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002042
2043 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002044 * Whether the current gtt mapping needs to be mappable (and isn't just
2045 * mappable by accident). Track pin and fault separate for a more
2046 * accurate mappable working set.
2047 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002048 unsigned int fault_mappable:1;
2049 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01002050 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002051
Chris Wilsoncaea7472010-11-12 13:53:37 +00002052 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302053 * Is the object to be mapped as read-only to the GPU
2054 * Only honoured if hardware has relevant pte bit
2055 */
2056 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002057 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002058 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002059
Chris Wilson9da3da62012-06-01 15:20:22 +01002060 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002061
Daniel Vettera071fa02014-06-18 23:28:09 +02002062 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2063
Chris Wilson9da3da62012-06-01 15:20:22 +01002064 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002065 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07002066
Daniel Vetter1286ff72012-05-10 15:25:09 +02002067 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002068 void *dma_buf_vmapping;
2069 int vmapping_count;
2070
Chris Wilson1c293ea2012-04-17 15:31:27 +01002071 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002072 struct drm_i915_gem_request *last_read_req;
2073 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002074 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002075 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002076
Daniel Vetter778c3542010-05-13 11:49:44 +02002077 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002078 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002079
Daniel Vetter80075d42013-10-09 21:23:52 +02002080 /** References from framebuffers, locks out tiling changes. */
2081 unsigned long framebuffer_references;
2082
Eric Anholt280b7132009-03-12 16:56:27 -07002083 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002084 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002085
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002086 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002087 /** for phy allocated objects */
2088 struct drm_dma_handle *phys_handle;
2089
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002090 struct i915_gem_userptr {
2091 uintptr_t ptr;
2092 unsigned read_only :1;
2093 unsigned workers :4;
2094#define I915_GEM_USERPTR_MAX_WORKERS 15
2095
Chris Wilsonad46cb52014-08-07 14:20:40 +01002096 struct i915_mm_struct *mm;
2097 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002098 struct work_struct *work;
2099 } userptr;
2100 };
2101};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002102#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002103
Daniel Vettera071fa02014-06-18 23:28:09 +02002104void i915_gem_track_fb(struct drm_i915_gem_object *old,
2105 struct drm_i915_gem_object *new,
2106 unsigned frontbuffer_bits);
2107
Eric Anholt673a3942008-07-30 12:06:12 -07002108/**
2109 * Request queue structure.
2110 *
2111 * The request queue allows us to note sequence numbers that have been emitted
2112 * and may be associated with active buffers to be retired.
2113 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002114 * By keeping this list, we can avoid having to do questionable sequence
2115 * number comparisons on buffer last_read|write_seqno. It also allows an
2116 * emission time to be associated with the request for tracking how far ahead
2117 * of the GPU the submission is.
Eric Anholt673a3942008-07-30 12:06:12 -07002118 */
2119struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002120 struct kref ref;
2121
Zou Nan hai852835f2010-05-21 09:08:56 +08002122 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002123 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002124
Eric Anholt673a3942008-07-30 12:06:12 -07002125 /** GEM sequence number associated with this request. */
2126 uint32_t seqno;
2127
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002128 /** Position in the ringbuffer of the start of the request */
2129 u32 head;
2130
Nick Hoath72f95af2015-01-15 13:10:37 +00002131 /**
2132 * Position in the ringbuffer of the start of the postfix.
2133 * This is required to calculate the maximum available ringbuffer
2134 * space without overwriting the postfix.
2135 */
2136 u32 postfix;
2137
2138 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002139 u32 tail;
2140
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002141 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002142 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002143
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002144 /** Batch buffer related to this request if any */
2145 struct drm_i915_gem_object *batch_obj;
2146
Eric Anholt673a3942008-07-30 12:06:12 -07002147 /** Time at which this request was emitted, in jiffies. */
2148 unsigned long emitted_jiffies;
2149
Eric Anholtb9624422009-06-03 07:27:35 +00002150 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002151 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002152
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002153 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002154 /** file_priv list entry for this request */
2155 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002156
2157 uint32_t uniq;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002158
2159 /**
2160 * The ELSP only accepts two elements at a time, so we queue
2161 * context/tail pairs on a given queue (ring->execlist_queue) until the
2162 * hardware is available. The queue serves a double purpose: we also use
2163 * it to keep track of the up to 2 contexts currently in the hardware
2164 * (usually one in execution and the other queued up by the GPU): We
2165 * only remove elements from the head of the queue when the hardware
2166 * informs us that an element has been completed.
2167 *
2168 * All accesses to the queue are mediated by a spinlock
2169 * (ring->execlist_lock).
2170 */
2171
2172 /** Execlist link in the submission queue.*/
2173 struct list_head execlist_link;
2174
2175 /** Execlists no. of times this request has been sent to the ELSP */
2176 int elsp_submitted;
2177
Eric Anholt673a3942008-07-30 12:06:12 -07002178};
2179
John Harrisonabfe2622014-11-24 18:49:24 +00002180void i915_gem_request_free(struct kref *req_ref);
2181
John Harrisonb793a002014-11-24 18:49:25 +00002182static inline uint32_t
2183i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2184{
2185 return req ? req->seqno : 0;
2186}
2187
2188static inline struct intel_engine_cs *
2189i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2190{
2191 return req ? req->ring : NULL;
2192}
2193
John Harrisonabfe2622014-11-24 18:49:24 +00002194static inline void
2195i915_gem_request_reference(struct drm_i915_gem_request *req)
2196{
2197 kref_get(&req->ref);
2198}
2199
2200static inline void
2201i915_gem_request_unreference(struct drm_i915_gem_request *req)
2202{
Daniel Vetterf2458602014-11-26 10:26:05 +01002203 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002204 kref_put(&req->ref, i915_gem_request_free);
2205}
2206
2207static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2208 struct drm_i915_gem_request *src)
2209{
2210 if (src)
2211 i915_gem_request_reference(src);
2212
2213 if (*pdst)
2214 i915_gem_request_unreference(*pdst);
2215
2216 *pdst = src;
2217}
2218
John Harrison1b5a4332014-11-24 18:49:42 +00002219/*
2220 * XXX: i915_gem_request_completed should be here but currently needs the
2221 * definition of i915_seqno_passed() which is below. It will be moved in
2222 * a later patch when the call to i915_seqno_passed() is obsoleted...
2223 */
2224
Eric Anholt673a3942008-07-30 12:06:12 -07002225struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002226 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002227 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002228
Eric Anholt673a3942008-07-30 12:06:12 -07002229 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002230 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002231 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002232 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002233 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002234 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002235
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002236 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002237 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002238};
2239
Brad Volkin351e3db2014-02-18 10:15:46 -08002240/*
2241 * A command that requires special handling by the command parser.
2242 */
2243struct drm_i915_cmd_descriptor {
2244 /*
2245 * Flags describing how the command parser processes the command.
2246 *
2247 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2248 * a length mask if not set
2249 * CMD_DESC_SKIP: The command is allowed but does not follow the
2250 * standard length encoding for the opcode range in
2251 * which it falls
2252 * CMD_DESC_REJECT: The command is never allowed
2253 * CMD_DESC_REGISTER: The command should be checked against the
2254 * register whitelist for the appropriate ring
2255 * CMD_DESC_MASTER: The command is allowed if the submitting process
2256 * is the DRM master
2257 */
2258 u32 flags;
2259#define CMD_DESC_FIXED (1<<0)
2260#define CMD_DESC_SKIP (1<<1)
2261#define CMD_DESC_REJECT (1<<2)
2262#define CMD_DESC_REGISTER (1<<3)
2263#define CMD_DESC_BITMASK (1<<4)
2264#define CMD_DESC_MASTER (1<<5)
2265
2266 /*
2267 * The command's unique identification bits and the bitmask to get them.
2268 * This isn't strictly the opcode field as defined in the spec and may
2269 * also include type, subtype, and/or subop fields.
2270 */
2271 struct {
2272 u32 value;
2273 u32 mask;
2274 } cmd;
2275
2276 /*
2277 * The command's length. The command is either fixed length (i.e. does
2278 * not include a length field) or has a length field mask. The flag
2279 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2280 * a length mask. All command entries in a command table must include
2281 * length information.
2282 */
2283 union {
2284 u32 fixed;
2285 u32 mask;
2286 } length;
2287
2288 /*
2289 * Describes where to find a register address in the command to check
2290 * against the ring's register whitelist. Only valid if flags has the
2291 * CMD_DESC_REGISTER bit set.
2292 */
2293 struct {
2294 u32 offset;
2295 u32 mask;
2296 } reg;
2297
2298#define MAX_CMD_DESC_BITMASKS 3
2299 /*
2300 * Describes command checks where a particular dword is masked and
2301 * compared against an expected value. If the command does not match
2302 * the expected value, the parser rejects it. Only valid if flags has
2303 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2304 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002305 *
2306 * If the check specifies a non-zero condition_mask then the parser
2307 * only performs the check when the bits specified by condition_mask
2308 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002309 */
2310 struct {
2311 u32 offset;
2312 u32 mask;
2313 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002314 u32 condition_offset;
2315 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002316 } bits[MAX_CMD_DESC_BITMASKS];
2317};
2318
2319/*
2320 * A table of commands requiring special handling by the command parser.
2321 *
2322 * Each ring has an array of tables. Each table consists of an array of command
2323 * descriptors, which must be sorted with command opcodes in ascending order.
2324 */
2325struct drm_i915_cmd_table {
2326 const struct drm_i915_cmd_descriptor *table;
2327 int count;
2328};
2329
Chris Wilsondbbe9122014-08-09 19:18:43 +01002330/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002331#define __I915__(p) ({ \
2332 struct drm_i915_private *__p; \
2333 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2334 __p = (struct drm_i915_private *)p; \
2335 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2336 __p = to_i915((struct drm_device *)p); \
2337 else \
2338 BUILD_BUG(); \
2339 __p; \
2340})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002341#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002342#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002343
Chris Wilson87f1f462014-08-09 19:18:42 +01002344#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2345#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002346#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002347#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002348#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002349#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2350#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002351#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2352#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2353#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002354#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002355#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002356#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2357#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002358#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2359#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002360#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002361#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002362#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2363 INTEL_DEVID(dev) == 0x0152 || \
2364 INTEL_DEVID(dev) == 0x015a)
2365#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2366 INTEL_DEVID(dev) == 0x0106 || \
2367 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002368#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002369#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002370#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002371#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302372#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002373#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002374#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002375 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002376#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002377 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2378 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2379 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002380#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2381 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002382#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002383 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002384#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002385 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002386/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002387#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2388 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002389#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002390
Jesse Barnes85436692011-04-06 12:11:14 -07002391/*
2392 * The genX designation typically refers to the render engine, so render
2393 * capability related checks should use IS_GEN, while display and other checks
2394 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2395 * chips, etc.).
2396 */
Zou Nan haicae58522010-11-09 17:17:32 +08002397#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2398#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2399#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2400#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2401#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002402#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002403#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002404#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002405
Ben Widawsky73ae4782013-10-15 10:02:57 -07002406#define RENDER_RING (1<<RCS)
2407#define BSD_RING (1<<VCS)
2408#define BLT_RING (1<<BCS)
2409#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002410#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002411#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002412#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002413#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2414#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2415#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2416#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002417 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002418#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2419
Ben Widawsky254f9652012-06-04 14:42:42 -07002420#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002421#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002422#define USES_PPGTT(dev) (i915.enable_ppgtt)
2423#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002424
Chris Wilson05394f32010-11-08 19:18:58 +00002425#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002426#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2427
Daniel Vetterb45305f2012-12-17 16:21:27 +01002428/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2429#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002430/*
2431 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2432 * even when in MSI mode. This results in spurious interrupt warnings if the
2433 * legacy irq no. is shared with another device. The kernel then disables that
2434 * interrupt source and so prevents the other device from working properly.
2435 */
2436#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2437#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002438
Zou Nan haicae58522010-11-09 17:17:32 +08002439/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2440 * rows, which changed the alignment requirements and fence programming.
2441 */
2442#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2443 IS_I915GM(dev)))
2444#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2445#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2446#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002447#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2448#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002449
2450#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2451#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002452#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002453
Damien Lespiaudbf77862014-10-01 20:04:14 +01002454#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002455
Damien Lespiaudd93be52013-04-22 18:40:39 +01002456#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002457#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002458#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2459 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002460#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002461 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002462#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2463#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002464
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002465#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2466#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2467#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2468#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2469#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2470#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302471#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2472#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002473
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002474#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302475#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002476#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002477#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2478#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002479#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002480#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002481
Sonika Jindal5fafe292014-07-21 15:23:38 +05302482#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2483
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002484/* DPF == dynamic parity feature */
2485#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2486#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002487
Ben Widawskyc8735b02012-09-07 19:43:39 -07002488#define GT_FREQUENCY_MULTIPLIER 50
2489
Chris Wilson05394f32010-11-08 19:18:58 +00002490#include "i915_trace.h"
2491
Rob Clarkbaa70942013-08-02 13:27:49 -04002492extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002493extern int i915_max_ioctl;
2494
Imre Deakfc49b3d2014-10-23 19:23:27 +03002495extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2496extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002497extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2498extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2499
Jani Nikulad330a952014-01-21 11:24:25 +02002500/* i915_params.c */
2501struct i915_params {
2502 int modeset;
2503 int panel_ignore_lid;
2504 unsigned int powersave;
2505 int semaphores;
2506 unsigned int lvds_downclock;
2507 int lvds_channel_mode;
2508 int panel_use_ssc;
2509 int vbt_sdvo_panel_type;
2510 int enable_rc6;
2511 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002512 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002513 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002514 int enable_psr;
2515 unsigned int preliminary_hw_support;
2516 int disable_power_well;
2517 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002518 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002519 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002520 /* leave bools at the end to not create holes */
2521 bool enable_hangcheck;
2522 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002523 bool prefault_disable;
2524 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002525 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002526 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302527 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002528 bool mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002529 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002530 bool nuclear_pageflip;
Jani Nikulad330a952014-01-21 11:24:25 +02002531};
2532extern struct i915_params i915 __read_mostly;
2533
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002535extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002536extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002537extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002538extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002539extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002540 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002541extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002542 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002543extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002544#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002545extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2546 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002547#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002548extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002549extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002550extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2551extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2552extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2553extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002554int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002555void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002556
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002558void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002559__printf(3, 4)
2560void i915_handle_error(struct drm_device *dev, bool wedged,
2561 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562
Daniel Vetterb9632912014-09-30 10:56:44 +02002563extern void intel_irq_init(struct drm_i915_private *dev_priv);
2564extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002565int intel_irq_install(struct drm_i915_private *dev_priv);
2566void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002567
2568extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002569extern void intel_uncore_early_sanitize(struct drm_device *dev,
2570 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002571extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002572extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002573extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002574extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002575const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002576void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002577 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002578void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002579 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002580void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002581
Keith Packard7c463582008-11-04 02:03:27 -08002582void
Jani Nikula50227e12014-03-31 14:27:21 +03002583i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002584 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002585
2586void
Jani Nikula50227e12014-03-31 14:27:21 +03002587i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002588 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002589
Imre Deakf8b79e52014-03-04 19:23:07 +02002590void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2591void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002592void
2593ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2594void
2595ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2596void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2597 uint32_t interrupt_mask,
2598 uint32_t enabled_irq_mask);
2599#define ibx_enable_display_interrupt(dev_priv, bits) \
2600 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2601#define ibx_disable_display_interrupt(dev_priv, bits) \
2602 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002603
Eric Anholt673a3942008-07-30 12:06:12 -07002604/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002605int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2606 struct drm_file *file_priv);
2607int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2608 struct drm_file *file_priv);
2609int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2610 struct drm_file *file_priv);
2611int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2612 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002613int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2614 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002615int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2616 struct drm_file *file_priv);
2617int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2618 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002619void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2620 struct intel_engine_cs *ring);
2621void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2622 struct drm_file *file,
2623 struct intel_engine_cs *ring,
2624 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002625int i915_gem_ringbuffer_submission(struct drm_device *dev,
2626 struct drm_file *file,
2627 struct intel_engine_cs *ring,
2628 struct intel_context *ctx,
2629 struct drm_i915_gem_execbuffer2 *args,
2630 struct list_head *vmas,
2631 struct drm_i915_gem_object *batch_obj,
2632 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002633int i915_gem_execbuffer(struct drm_device *dev, void *data,
2634 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002635int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2636 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002637int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2638 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002639int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2640 struct drm_file *file);
2641int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2642 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002643int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2644 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002645int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2646 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002647int i915_gem_set_tiling(struct drm_device *dev, void *data,
2648 struct drm_file *file_priv);
2649int i915_gem_get_tiling(struct drm_device *dev, void *data,
2650 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002651int i915_gem_init_userptr(struct drm_device *dev);
2652int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2653 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002654int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2655 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002656int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2657 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002658void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002659unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2660 long target,
2661 unsigned flags);
2662#define I915_SHRINK_PURGEABLE 0x1
2663#define I915_SHRINK_UNBOUND 0x2
2664#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002665void *i915_gem_object_alloc(struct drm_device *dev);
2666void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002667void i915_gem_object_init(struct drm_i915_gem_object *obj,
2668 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002669struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2670 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002671void i915_init_vm(struct drm_i915_private *dev_priv,
2672 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002673void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002674void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002675
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002676#define PIN_MAPPABLE 0x1
2677#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002678#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002679#define PIN_OFFSET_BIAS 0x8
2680#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002681int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2682 struct i915_address_space *vm,
2683 uint32_t alignment,
2684 uint64_t flags,
2685 const struct i915_ggtt_view *view);
2686static inline
Chris Wilson20217462010-11-23 15:26:33 +00002687int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002688 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002689 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002690 uint64_t flags)
2691{
2692 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2693 &i915_ggtt_view_normal);
2694}
2695
2696int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2697 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002698int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002699int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002700void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002701void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002702
Brad Volkin4c914c02014-02-18 10:15:45 -08002703int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2704 int *needs_clflush);
2705
Chris Wilson37e680a2012-06-07 15:38:42 +01002706int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002707static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2708{
Imre Deak67d5a502013-02-18 19:28:02 +02002709 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002710
Imre Deak67d5a502013-02-18 19:28:02 +02002711 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002712 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002713
2714 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002715}
Chris Wilsona5570172012-09-04 21:02:54 +01002716static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2717{
2718 BUG_ON(obj->pages == NULL);
2719 obj->pages_pin_count++;
2720}
2721static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2722{
2723 BUG_ON(obj->pages_pin_count == 0);
2724 obj->pages_pin_count--;
2725}
2726
Chris Wilson54cf91d2010-11-25 18:00:26 +00002727int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002728int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002729 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002730void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002731 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002732int i915_gem_dumb_create(struct drm_file *file_priv,
2733 struct drm_device *dev,
2734 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002735int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2736 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002737/**
2738 * Returns true if seq1 is later than seq2.
2739 */
2740static inline bool
2741i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2742{
2743 return (int32_t)(seq1 - seq2) >= 0;
2744}
2745
John Harrison1b5a4332014-11-24 18:49:42 +00002746static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2747 bool lazy_coherency)
2748{
2749 u32 seqno;
2750
2751 BUG_ON(req == NULL);
2752
2753 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2754
2755 return i915_seqno_passed(seqno, req->seqno);
2756}
2757
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002758int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2759int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002760int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002761int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002762
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002763bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2764void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002765
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002766struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002767i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002768
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002769bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002770void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002771int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002772 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002773int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302774
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002775static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2776{
2777 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002778 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002779}
2780
2781static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2782{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002783 return atomic_read(&error->reset_counter) & I915_WEDGED;
2784}
2785
2786static inline u32 i915_reset_count(struct i915_gpu_error *error)
2787{
2788 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002789}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002790
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002791static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2792{
2793 return dev_priv->gpu_error.stop_rings == 0 ||
2794 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2795}
2796
2797static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2798{
2799 return dev_priv->gpu_error.stop_rings == 0 ||
2800 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2801}
2802
Chris Wilson069efc12010-09-30 16:53:18 +01002803void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002804bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002805int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002806int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002807int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002808int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002809int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002810void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002811void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002812int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002813int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002814int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002815 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002816 struct drm_i915_gem_object *batch_obj);
2817#define i915_add_request(ring) \
2818 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002819int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002820 unsigned reset_counter,
2821 bool interruptible,
2822 s64 *timeout,
2823 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002824int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002825int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002826int __must_check
2827i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2828 bool write);
2829int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002830i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2831int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002832i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2833 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002834 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002835void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002836int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002837 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002838int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002839void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002840
Chris Wilson467cffb2011-03-07 10:42:03 +00002841uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002842i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2843uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02002844i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2845 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002846
Chris Wilsone4ffd172011-04-04 09:44:39 +01002847int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2848 enum i915_cache_level cache_level);
2849
Daniel Vetter1286ff72012-05-10 15:25:09 +02002850struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2851 struct dma_buf *dma_buf);
2852
2853struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2854 struct drm_gem_object *gem_obj, int flags);
2855
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002856void i915_gem_restore_fences(struct drm_device *dev);
2857
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002858unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2859 struct i915_address_space *vm,
2860 enum i915_ggtt_view_type view);
2861static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002862unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002863 struct i915_address_space *vm)
2864{
2865 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2866}
Ben Widawskya70a3142013-07-31 16:59:56 -07002867bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002868bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2869 struct i915_address_space *vm,
2870 enum i915_ggtt_view_type view);
2871static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002872bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002873 struct i915_address_space *vm)
2874{
2875 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2876}
2877
Ben Widawskya70a3142013-07-31 16:59:56 -07002878unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2879 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002880struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2881 struct i915_address_space *vm,
2882 const struct i915_ggtt_view *view);
2883static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002884struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002885 struct i915_address_space *vm)
2886{
2887 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2888}
2889
2890struct i915_vma *
2891i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2892 struct i915_address_space *vm,
2893 const struct i915_ggtt_view *view);
2894
2895static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002896struct i915_vma *
2897i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002898 struct i915_address_space *vm)
2899{
2900 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2901 &i915_ggtt_view_normal);
2902}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002903
2904struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002905static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2906 struct i915_vma *vma;
2907 list_for_each_entry(vma, &obj->vma_list, vma_link)
2908 if (vma->pin_count > 0)
2909 return true;
2910 return false;
2911}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002912
Ben Widawskya70a3142013-07-31 16:59:56 -07002913/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002914#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002915 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2916static inline bool i915_is_ggtt(struct i915_address_space *vm)
2917{
2918 struct i915_address_space *ggtt =
2919 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2920 return vm == ggtt;
2921}
2922
Daniel Vetter841cd772014-08-06 15:04:48 +02002923static inline struct i915_hw_ppgtt *
2924i915_vm_to_ppgtt(struct i915_address_space *vm)
2925{
2926 WARN_ON(i915_is_ggtt(vm));
2927
2928 return container_of(vm, struct i915_hw_ppgtt, base);
2929}
2930
2931
Ben Widawskya70a3142013-07-31 16:59:56 -07002932static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2933{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002934 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002935}
2936
2937static inline unsigned long
2938i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2939{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002940 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002941}
2942
2943static inline unsigned long
2944i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2945{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002946 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002947}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002948
2949static inline int __must_check
2950i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2951 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002952 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002953{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002954 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2955 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002956}
Ben Widawskya70a3142013-07-31 16:59:56 -07002957
Daniel Vetterb2871102014-02-14 14:01:19 +01002958static inline int
2959i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2960{
2961 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2962}
2963
2964void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2965
Ben Widawsky254f9652012-06-04 14:42:42 -07002966/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002967int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002968void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002969void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002970int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002971int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002972void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002973int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002974 struct intel_context *to);
2975struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002976i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002977void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002978struct drm_i915_gem_object *
2979i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002980static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002981{
Chris Wilson691e6412014-04-09 09:07:36 +01002982 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002983}
2984
Oscar Mateo273497e2014-05-22 14:13:37 +01002985static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002986{
Chris Wilson691e6412014-04-09 09:07:36 +01002987 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002988}
2989
Oscar Mateo273497e2014-05-22 14:13:37 +01002990static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002991{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002992 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002993}
2994
Ben Widawsky84624812012-06-04 14:42:54 -07002995int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2996 struct drm_file *file);
2997int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2998 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08002999int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3000 struct drm_file *file_priv);
3001int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3002 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003003
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003004/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003005int __must_check i915_gem_evict_something(struct drm_device *dev,
3006 struct i915_address_space *vm,
3007 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003008 unsigned alignment,
3009 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003010 unsigned long start,
3011 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003012 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003013int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02003014int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003015
Ben Widawsky0260c422014-03-22 22:47:21 -07003016/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003017static inline void i915_gem_chipset_flush(struct drm_device *dev)
3018{
Chris Wilson05394f32010-11-08 19:18:58 +00003019 if (INTEL_INFO(dev)->gen < 6)
3020 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003021}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003022
Chris Wilson9797fbf2012-04-24 15:47:39 +01003023/* i915_gem_stolen.c */
3024int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07003025int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00003026void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003027void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003028struct drm_i915_gem_object *
3029i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003030struct drm_i915_gem_object *
3031i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3032 u32 stolen_offset,
3033 u32 gtt_offset,
3034 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003035
Eric Anholt673a3942008-07-30 12:06:12 -07003036/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003037static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003038{
Jani Nikula50227e12014-03-31 14:27:21 +03003039 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003040
3041 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3042 obj->tiling_mode != I915_TILING_NONE;
3043}
3044
Eric Anholt673a3942008-07-30 12:06:12 -07003045void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003046void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3047void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003048
3049/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003050#if WATCH_LISTS
3051int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003052#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003053#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055
Ben Gamari20172632009-02-17 20:08:50 -05003056/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003057int i915_debugfs_init(struct drm_minor *minor);
3058void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003059#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01003060void intel_display_crc_init(struct drm_device *dev);
3061#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003062static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003063#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003064
3065/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003066__printf(2, 3)
3067void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003068int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3069 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003070int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003071 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003072 size_t count, loff_t pos);
3073static inline void i915_error_state_buf_release(
3074 struct drm_i915_error_state_buf *eb)
3075{
3076 kfree(eb->buf);
3077}
Mika Kuoppala58174462014-02-25 17:11:26 +02003078void i915_capture_error_state(struct drm_device *dev, bool wedge,
3079 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003080void i915_error_state_get(struct drm_device *dev,
3081 struct i915_error_state_file_priv *error_priv);
3082void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3083void i915_destroy_error_state(struct drm_device *dev);
3084
3085void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003086const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003087
Brad Volkin493018d2014-12-11 12:13:08 -08003088/* i915_gem_batch_pool.c */
3089void i915_gem_batch_pool_init(struct drm_device *dev,
3090 struct i915_gem_batch_pool *pool);
3091void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3092struct drm_i915_gem_object*
3093i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3094
Brad Volkin351e3db2014-02-18 10:15:46 -08003095/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003096int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003097int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3098void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3099bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3100int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003101 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003102 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003103 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003104 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003105 bool is_master);
3106
Jesse Barnes317c35d2008-08-25 15:11:06 -07003107/* i915_suspend.c */
3108extern int i915_save_state(struct drm_device *dev);
3109extern int i915_restore_state(struct drm_device *dev);
3110
Daniel Vetterd8157a32013-01-25 17:53:20 +01003111/* i915_ums.c */
3112void i915_save_display_reg(struct drm_device *dev);
3113void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003114
Ben Widawsky0136db52012-04-10 21:17:01 -07003115/* i915_sysfs.c */
3116void i915_setup_sysfs(struct drm_device *dev_priv);
3117void i915_teardown_sysfs(struct drm_device *dev_priv);
3118
Chris Wilsonf899fc62010-07-20 15:44:45 -07003119/* intel_i2c.c */
3120extern int intel_setup_gmbus(struct drm_device *dev);
3121extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003122static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003123{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08003124 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003125}
3126
3127extern struct i2c_adapter *intel_gmbus_get_adapter(
3128 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01003129extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3130extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003131static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003132{
3133 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3134}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003135extern void intel_i2c_reset(struct drm_device *dev);
3136
Chris Wilson3b617962010-08-24 09:02:58 +01003137/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003138#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003139extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003140extern void intel_opregion_init(struct drm_device *dev);
3141extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003142extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003143extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3144 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003145extern int intel_opregion_notify_adapter(struct drm_device *dev,
3146 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003147#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003148static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003149static inline void intel_opregion_init(struct drm_device *dev) { return; }
3150static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003151static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003152static inline int
3153intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3154{
3155 return 0;
3156}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003157static inline int
3158intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3159{
3160 return 0;
3161}
Len Brown65e082c2008-10-24 17:18:10 -04003162#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003163
Jesse Barnes723bfd72010-10-07 16:01:13 -07003164/* intel_acpi.c */
3165#ifdef CONFIG_ACPI
3166extern void intel_register_dsm_handler(void);
3167extern void intel_unregister_dsm_handler(void);
3168#else
3169static inline void intel_register_dsm_handler(void) { return; }
3170static inline void intel_unregister_dsm_handler(void) { return; }
3171#endif /* CONFIG_ACPI */
3172
Jesse Barnes79e53942008-11-07 14:24:08 -08003173/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003174extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003175extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003176extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003177extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003178extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003179extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003180extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3181 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003182extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003183extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003184extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003185extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003186extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003187extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003188extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3189 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003190extern void intel_detect_pch(struct drm_device *dev);
3191extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07003192extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003193
Ben Widawsky2911a352012-04-05 14:47:36 -07003194extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003195int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3196 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003197int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3198 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003199
Sourab Gupta84c33a62014-06-02 16:47:17 +05303200void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3201
Chris Wilson6ef3d422010-08-04 20:26:07 +01003202/* overlay */
3203extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003204extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3205 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003206
3207extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003208extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003209 struct drm_device *dev,
3210 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003211
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003212int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3213int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003214
3215/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303216u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3217void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003218u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003219u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3220void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3221u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3222void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3223u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3224void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003225u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3226void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003227u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3228void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003229u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3230void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003231u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3232 enum intel_sbi_destination destination);
3233void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3234 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303235u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3236void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003237
Ville Syrjälä616bc822015-01-23 21:04:25 +02003238int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3239int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07003240
Ben Widawsky0b274482013-10-04 21:22:51 -07003241#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3242#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003243
Ben Widawsky0b274482013-10-04 21:22:51 -07003244#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3245#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3246#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3247#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003248
Ben Widawsky0b274482013-10-04 21:22:51 -07003249#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3250#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3251#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3252#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003253
Chris Wilson698b3132014-03-21 13:16:43 +00003254/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3255 * will be implemented using 2 32-bit writes in an arbitrary order with
3256 * an arbitrary delay between them. This can cause the hardware to
3257 * act upon the intermediate value, possibly leading to corruption and
3258 * machine death. You have been warned.
3259 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003260#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3261#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003262
Chris Wilson50877442014-03-21 12:41:53 +00003263#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3264 u32 upper = I915_READ(upper_reg); \
3265 u32 lower = I915_READ(lower_reg); \
3266 u32 tmp = I915_READ(upper_reg); \
3267 if (upper != tmp) { \
3268 upper = tmp; \
3269 lower = I915_READ(lower_reg); \
3270 WARN_ON(I915_READ(upper_reg) != upper); \
3271 } \
3272 (u64)upper << 32 | lower; })
3273
Zou Nan haicae58522010-11-09 17:17:32 +08003274#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3275#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3276
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003277/* "Broadcast RGB" property */
3278#define INTEL_BROADCAST_RGB_AUTO 0
3279#define INTEL_BROADCAST_RGB_FULL 1
3280#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003281
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003282static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3283{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303284 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003285 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303286 else if (INTEL_INFO(dev)->gen >= 5)
3287 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003288 else
3289 return VGACNTRL;
3290}
3291
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003292static inline void __user *to_user_ptr(u64 address)
3293{
3294 return (void __user *)(uintptr_t)address;
3295}
3296
Imre Deakdf977292013-05-21 20:03:17 +03003297static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3298{
3299 unsigned long j = msecs_to_jiffies(m);
3300
3301 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3302}
3303
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003304static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3305{
3306 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3307}
3308
Imre Deakdf977292013-05-21 20:03:17 +03003309static inline unsigned long
3310timespec_to_jiffies_timeout(const struct timespec *value)
3311{
3312 unsigned long j = timespec_to_jiffies(value);
3313
3314 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3315}
3316
Paulo Zanonidce56b32013-12-19 14:29:40 -02003317/*
3318 * If you need to wait X milliseconds between events A and B, but event B
3319 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3320 * when event A happened, then just before event B you call this function and
3321 * pass the timestamp as the first argument, and X as the second argument.
3322 */
3323static inline void
3324wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3325{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003326 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003327
3328 /*
3329 * Don't re-read the value of "jiffies" every time since it may change
3330 * behind our back and break the math.
3331 */
3332 tmp_jiffies = jiffies;
3333 target_jiffies = timestamp_jiffies +
3334 msecs_to_jiffies_timeout(to_wait_ms);
3335
3336 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003337 remaining_jiffies = target_jiffies - tmp_jiffies;
3338 while (remaining_jiffies)
3339 remaining_jiffies =
3340 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003341 }
3342}
3343
John Harrison581c26e82014-11-24 18:49:39 +00003344static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3345 struct drm_i915_gem_request *req)
3346{
3347 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3348 i915_gem_request_assign(&ring->trace_irq_req, req);
3349}
3350
Linus Torvalds1da177e2005-04-16 15:20:36 -07003351#endif