blob: c299455e5f5758d31ce66c42a7fea6ffb0dd3eea [file] [log] [blame]
Ben Dooks431107e2010-01-26 10:11:04 +09001/* linux/arch/arm/mach-s3c64xx/mach-smdk6410.c
Ben Dooks5718df92008-10-21 14:07:09 +01002 *
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12*/
13
14#include <linux/kernel.h>
15#include <linux/types.h>
16#include <linux/interrupt.h>
17#include <linux/list.h>
18#include <linux/timer.h>
19#include <linux/init.h>
20#include <linux/serial_core.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
Ben Dooks096941e2008-10-31 16:14:59 +000023#include <linux/i2c.h>
Mark Browna7a81d02010-02-17 18:19:31 +000024#include <linux/leds.h>
Ben Dooks438a5d42008-11-19 15:41:34 +000025#include <linux/fb.h>
26#include <linux/gpio.h>
27#include <linux/delay.h>
Mark Brown3056ea02009-01-27 16:18:01 +000028#include <linux/smsc911x.h>
Mark Brown42015c12009-11-03 14:42:06 +000029#include <linux/regulator/fixed.h>
Ben Dooks438a5d42008-11-19 15:41:34 +000030
Mark Brownecc558a2009-02-17 15:59:38 +000031#ifdef CONFIG_SMDK6410_WM1190_EV1
32#include <linux/mfd/wm8350/core.h>
33#include <linux/mfd/wm8350/pmic.h>
34#endif
Ben Dooks438a5d42008-11-19 15:41:34 +000035
Mark Brown60f91012010-02-17 18:19:29 +000036#ifdef CONFIG_SMDK6410_WM1192_EV1
Mark Browna7a81d02010-02-17 18:19:31 +000037#include <linux/mfd/wm831x/core.h>
Mark Brown60f91012010-02-17 18:19:29 +000038#include <linux/mfd/wm831x/pdata.h>
39#endif
40
Ben Dooks438a5d42008-11-19 15:41:34 +000041#include <video/platform_lcd.h>
Ben Dooks5718df92008-10-21 14:07:09 +010042
43#include <asm/mach/arch.h>
44#include <asm/mach/map.h>
45#include <asm/mach/irq.h>
46
47#include <mach/hardware.h>
Ben Dooks438a5d42008-11-19 15:41:34 +000048#include <mach/regs-fb.h>
Ben Dooks5718df92008-10-21 14:07:09 +010049#include <mach/map.h>
50
51#include <asm/irq.h>
52#include <asm/mach-types.h>
53
54#include <plat/regs-serial.h>
Ben Dooks3501c9a2010-01-26 10:45:40 +090055#include <mach/regs-modem.h>
56#include <mach/regs-gpio.h>
57#include <mach/regs-sys.h>
58#include <mach/regs-srom.h>
Ben Dooksd85fa242008-10-31 16:14:52 +000059#include <plat/iic.h>
Ben Dooks438a5d42008-11-19 15:41:34 +000060#include <plat/fb.h>
Mark Brown3056ea02009-01-27 16:18:01 +000061#include <plat/gpio-cfg.h>
Ben Dooks5718df92008-10-21 14:07:09 +010062
Ben Dooksf7be9ab2010-01-26 13:41:30 +090063#include <mach/s3c6410.h>
Ben Dooks5718df92008-10-21 14:07:09 +010064#include <plat/clock.h>
65#include <plat/devs.h>
66#include <plat/cpu.h>
67
68#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
69#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
70#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
71
72static struct s3c2410_uartcfg smdk6410_uartcfgs[] __initdata = {
73 [0] = {
74 .hwport = 0,
75 .flags = 0,
Matt Hsubd258e52009-06-29 19:03:41 +080076 .ucon = UCON,
77 .ulcon = ULCON,
78 .ufcon = UFCON,
Ben Dooks5718df92008-10-21 14:07:09 +010079 },
80 [1] = {
81 .hwport = 1,
82 .flags = 0,
Matt Hsubd258e52009-06-29 19:03:41 +080083 .ucon = UCON,
84 .ulcon = ULCON,
85 .ufcon = UFCON,
86 },
87 [2] = {
88 .hwport = 2,
89 .flags = 0,
90 .ucon = UCON,
91 .ulcon = ULCON,
92 .ufcon = UFCON,
93 },
94 [3] = {
95 .hwport = 3,
96 .flags = 0,
97 .ucon = UCON,
98 .ulcon = ULCON,
99 .ufcon = UFCON,
Ben Dooks5718df92008-10-21 14:07:09 +0100100 },
101};
102
Ben Dooks438a5d42008-11-19 15:41:34 +0000103/* framebuffer and LCD setup. */
104
105/* GPF15 = LCD backlight control
106 * GPF13 => Panel power
107 * GPN5 = LCD nRESET signal
108 * PWM_TOUT1 => backlight brightness
109 */
110
111static void smdk6410_lcd_power_set(struct plat_lcd_data *pd,
112 unsigned int power)
113{
114 if (power) {
115 gpio_direction_output(S3C64XX_GPF(13), 1);
116 gpio_direction_output(S3C64XX_GPF(15), 1);
117
118 /* fire nRESET on power up */
119 gpio_direction_output(S3C64XX_GPN(5), 0);
120 msleep(10);
121 gpio_direction_output(S3C64XX_GPN(5), 1);
122 msleep(1);
123 } else {
124 gpio_direction_output(S3C64XX_GPF(15), 0);
125 gpio_direction_output(S3C64XX_GPF(13), 0);
126 }
127}
128
129static struct plat_lcd_data smdk6410_lcd_power_data = {
130 .set_power = smdk6410_lcd_power_set,
131};
132
133static struct platform_device smdk6410_lcd_powerdev = {
134 .name = "platform-lcd",
135 .dev.parent = &s3c_device_fb.dev,
136 .dev.platform_data = &smdk6410_lcd_power_data,
137};
138
139static struct s3c_fb_pd_win smdk6410_fb_win0 = {
140 /* this is to ensure we use win0 */
141 .win_mode = {
142 .pixclock = 41094,
143 .left_margin = 8,
144 .right_margin = 13,
145 .upper_margin = 7,
146 .lower_margin = 5,
147 .hsync_len = 3,
148 .vsync_len = 1,
149 .xres = 800,
150 .yres = 480,
151 },
152 .max_bpp = 32,
153 .default_bpp = 16,
154};
155
156/* 405566 clocks per frame => 60Hz refresh requires 24333960Hz clock */
157static struct s3c_fb_platdata smdk6410_lcd_pdata __initdata = {
158 .setup_gpio = s3c64xx_fb_gpio_setup_24bpp,
159 .win[0] = &smdk6410_fb_win0,
160 .vidcon0 = VIDCON0_VIDOUT_RGB | VIDCON0_PNRMODE_RGB,
161 .vidcon1 = VIDCON1_INV_HSYNC | VIDCON1_INV_VSYNC,
162};
163
Andy Greena4e94692009-12-29 14:40:43 +0000164/*
165 * Configuring Ethernet on SMDK6410
166 *
167 * Both CS8900A and LAN9115 chips share one chip select mediated by CFG6.
168 * The constant address below corresponds to nCS1
169 *
170 * 1) Set CFGB2 p3 ON others off, no other CFGB selects "ethernet"
171 * 2) CFG6 needs to be switched to "LAN9115" side
172 */
173
Mark Brown3056ea02009-01-27 16:18:01 +0000174static struct resource smdk6410_smsc911x_resources[] = {
175 [0] = {
Andy Greenf01fdac2009-12-29 14:40:36 +0000176 .start = S3C64XX_PA_XM0CSN1,
177 .end = S3C64XX_PA_XM0CSN1 + SZ_64K - 1,
Mark Brown3056ea02009-01-27 16:18:01 +0000178 .flags = IORESOURCE_MEM,
179 },
180 [1] = {
181 .start = S3C_EINT(10),
182 .end = S3C_EINT(10),
183 .flags = IORESOURCE_IRQ | IRQ_TYPE_LEVEL_LOW,
184 },
185};
186
187static struct smsc911x_platform_config smdk6410_smsc911x_pdata = {
188 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
189 .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
190 .flags = SMSC911X_USE_32BIT | SMSC911X_FORCE_INTERNAL_PHY,
191 .phy_interface = PHY_INTERFACE_MODE_MII,
192};
193
194
195static struct platform_device smdk6410_smsc911x = {
196 .name = "smsc911x",
197 .id = -1,
198 .num_resources = ARRAY_SIZE(smdk6410_smsc911x_resources),
199 .resource = &smdk6410_smsc911x_resources[0],
200 .dev = {
201 .platform_data = &smdk6410_smsc911x_pdata,
202 },
203};
204
Mark Brown42015c12009-11-03 14:42:06 +0000205#ifdef CONFIG_REGULATOR
206static struct regulator_consumer_supply smdk6410_b_pwr_5v_consumers[] = {
207 {
208 /* WM8580 */
209 .supply = "PVDD",
210 .dev_name = "0-001b",
211 },
212 {
213 /* WM8580 */
214 .supply = "AVDD",
215 .dev_name = "0-001b",
216 },
217};
218
219static struct regulator_init_data smdk6410_b_pwr_5v_data = {
220 .constraints = {
221 .always_on = 1,
222 },
223 .num_consumer_supplies = ARRAY_SIZE(smdk6410_b_pwr_5v_consumers),
224 .consumer_supplies = smdk6410_b_pwr_5v_consumers,
225};
226
227static struct fixed_voltage_config smdk6410_b_pwr_5v_pdata = {
228 .supply_name = "B_PWR_5V",
229 .microvolts = 5000000,
230 .init_data = &smdk6410_b_pwr_5v_data,
Mark Brownd3cf4482010-01-13 13:57:04 +0000231 .gpio = -EINVAL,
Mark Brown42015c12009-11-03 14:42:06 +0000232};
233
234static struct platform_device smdk6410_b_pwr_5v = {
235 .name = "reg-fixed-voltage",
236 .id = -1,
237 .dev = {
238 .platform_data = &smdk6410_b_pwr_5v_pdata,
239 },
240};
241#endif
242
Mark Brown027191a2009-01-23 16:29:43 +0000243static struct map_desc smdk6410_iodesc[] = {};
Ben Dooks5718df92008-10-21 14:07:09 +0100244
245static struct platform_device *smdk6410_devices[] __initdata = {
Ben Dooksb24636c2008-11-03 20:14:53 +0000246#ifdef CONFIG_SMDK6410_SD_CH0
Ben Dooks39057f22008-10-31 16:14:29 +0000247 &s3c_device_hsmmc0,
Ben Dooksb24636c2008-11-03 20:14:53 +0000248#endif
249#ifdef CONFIG_SMDK6410_SD_CH1
250 &s3c_device_hsmmc1,
251#endif
Ben Dooksd85fa242008-10-31 16:14:52 +0000252 &s3c_device_i2c0,
Ben Dooksd7ea3742008-10-31 16:14:57 +0000253 &s3c_device_i2c1,
Ben Dooks438a5d42008-11-19 15:41:34 +0000254 &s3c_device_fb,
Ben Dooksb8132482009-11-23 00:13:39 +0000255 &s3c_device_ohci,
Ben Dooks06fa1d32009-05-16 22:11:20 +0100256 &s3c_device_usb_hsotg,
Mark Brown1f100862010-02-17 19:03:20 +0000257 &s3c64xx_device_iisv4,
Mark Brown42015c12009-11-03 14:42:06 +0000258
259#ifdef CONFIG_REGULATOR
260 &smdk6410_b_pwr_5v,
261#endif
Ben Dooks438a5d42008-11-19 15:41:34 +0000262 &smdk6410_lcd_powerdev,
Mark Brown3056ea02009-01-27 16:18:01 +0000263
264 &smdk6410_smsc911x,
Banajit Goswamib351c4a2010-05-20 16:21:30 +0900265 &s3c_device_wdt,
Ben Dooks5718df92008-10-21 14:07:09 +0100266};
267
Mark Brown60f91012010-02-17 18:19:29 +0000268#ifdef CONFIG_REGULATOR
269/* ARM core */
270static struct regulator_consumer_supply smdk6410_vddarm_consumers[] = {
271 {
272 .supply = "vddarm",
273 }
274};
275
276/* VDDARM, BUCK1 on J5 */
277static struct regulator_init_data smdk6410_vddarm = {
278 .constraints = {
279 .name = "PVDD_ARM",
280 .min_uV = 1000000,
281 .max_uV = 1300000,
282 .always_on = 1,
283 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
284 },
285 .num_consumer_supplies = ARRAY_SIZE(smdk6410_vddarm_consumers),
286 .consumer_supplies = smdk6410_vddarm_consumers,
287};
288
289/* VDD_INT, BUCK2 on J5 */
290static struct regulator_init_data smdk6410_vddint = {
291 .constraints = {
292 .name = "PVDD_INT",
293 .min_uV = 1000000,
294 .max_uV = 1200000,
295 .always_on = 1,
296 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
297 },
298};
299
300/* VDD_HI, LDO3 on J5 */
301static struct regulator_init_data smdk6410_vddhi = {
302 .constraints = {
303 .name = "PVDD_HI",
304 .always_on = 1,
305 },
306};
307
308/* VDD_PLL, LDO2 on J5 */
309static struct regulator_init_data smdk6410_vddpll = {
310 .constraints = {
311 .name = "PVDD_PLL",
312 .always_on = 1,
313 },
314};
315
316/* VDD_UH_MMC, LDO5 on J5 */
317static struct regulator_init_data smdk6410_vdduh_mmc = {
318 .constraints = {
319 .name = "PVDD_UH/PVDD_MMC",
320 .always_on = 1,
321 },
322};
323
324/* VCCM3BT, LDO8 on J5 */
325static struct regulator_init_data smdk6410_vccmc3bt = {
326 .constraints = {
327 .name = "PVCCM3BT",
328 .always_on = 1,
329 },
330};
331
332/* VCCM2MTV, LDO11 on J5 */
333static struct regulator_init_data smdk6410_vccm2mtv = {
334 .constraints = {
335 .name = "PVCCM2MTV",
336 .always_on = 1,
337 },
338};
339
340/* VDD_LCD, LDO12 on J5 */
341static struct regulator_init_data smdk6410_vddlcd = {
342 .constraints = {
343 .name = "PVDD_LCD",
344 .always_on = 1,
345 },
346};
347
348/* VDD_OTGI, LDO9 on J5 */
349static struct regulator_init_data smdk6410_vddotgi = {
350 .constraints = {
351 .name = "PVDD_OTGI",
352 .always_on = 1,
353 },
354};
355
356/* VDD_OTG, LDO14 on J5 */
357static struct regulator_init_data smdk6410_vddotg = {
358 .constraints = {
359 .name = "PVDD_OTG",
360 .always_on = 1,
361 },
362};
363
364/* VDD_ALIVE, LDO15 on J5 */
365static struct regulator_init_data smdk6410_vddalive = {
366 .constraints = {
367 .name = "PVDD_ALIVE",
368 .always_on = 1,
369 },
370};
371
372/* VDD_AUDIO, VLDO_AUDIO on J5 */
373static struct regulator_init_data smdk6410_vddaudio = {
374 .constraints = {
375 .name = "PVDD_AUDIO",
376 .always_on = 1,
377 },
378};
379#endif
380
Mark Brownecc558a2009-02-17 15:59:38 +0000381#ifdef CONFIG_SMDK6410_WM1190_EV1
382/* S3C64xx internal logic & PLL */
383static struct regulator_init_data wm8350_dcdc1_data = {
384 .constraints = {
385 .name = "PVDD_INT/PVDD_PLL",
386 .min_uV = 1200000,
387 .max_uV = 1200000,
388 .always_on = 1,
389 .apply_uV = 1,
390 },
391};
392
393/* Memory */
394static struct regulator_init_data wm8350_dcdc3_data = {
395 .constraints = {
396 .name = "PVDD_MEM",
397 .min_uV = 1800000,
398 .max_uV = 1800000,
399 .always_on = 1,
400 .state_mem = {
401 .uV = 1800000,
402 .mode = REGULATOR_MODE_NORMAL,
403 .enabled = 1,
Mark Brown60f91012010-02-17 18:19:29 +0000404 },
Mark Brownecc558a2009-02-17 15:59:38 +0000405 .initial_state = PM_SUSPEND_MEM,
406 },
407};
408
409/* USB, EXT, PCM, ADC/DAC, USB, MMC */
Mark Brown42015c12009-11-03 14:42:06 +0000410static struct regulator_consumer_supply wm8350_dcdc4_consumers[] = {
411 {
412 /* WM8580 */
413 .supply = "DVDD",
414 .dev_name = "0-001b",
415 },
416};
417
Mark Brownecc558a2009-02-17 15:59:38 +0000418static struct regulator_init_data wm8350_dcdc4_data = {
419 .constraints = {
420 .name = "PVDD_HI/PVDD_EXT/PVDD_SYS/PVCCM2MTV",
421 .min_uV = 3000000,
422 .max_uV = 3000000,
423 .always_on = 1,
424 },
Mark Brown42015c12009-11-03 14:42:06 +0000425 .num_consumer_supplies = ARRAY_SIZE(wm8350_dcdc4_consumers),
426 .consumer_supplies = wm8350_dcdc4_consumers,
Mark Brownecc558a2009-02-17 15:59:38 +0000427};
428
Mark Brownecc558a2009-02-17 15:59:38 +0000429/* OTGi/1190-EV1 HPVDD & AVDD */
430static struct regulator_init_data wm8350_ldo4_data = {
431 .constraints = {
432 .name = "PVDD_OTGI/HPVDD/AVDD",
433 .min_uV = 1200000,
434 .max_uV = 1200000,
435 .apply_uV = 1,
Mark Brownf53aee22009-04-09 16:30:40 +0100436 .always_on = 1,
Mark Brownecc558a2009-02-17 15:59:38 +0000437 },
438};
439
440static struct {
441 int regulator;
442 struct regulator_init_data *initdata;
443} wm1190_regulators[] = {
444 { WM8350_DCDC_1, &wm8350_dcdc1_data },
445 { WM8350_DCDC_3, &wm8350_dcdc3_data },
446 { WM8350_DCDC_4, &wm8350_dcdc4_data },
Mark Brown60f91012010-02-17 18:19:29 +0000447 { WM8350_DCDC_6, &smdk6410_vddarm },
448 { WM8350_LDO_1, &smdk6410_vddalive },
449 { WM8350_LDO_2, &smdk6410_vddotg },
450 { WM8350_LDO_3, &smdk6410_vddlcd },
Mark Brownecc558a2009-02-17 15:59:38 +0000451 { WM8350_LDO_4, &wm8350_ldo4_data },
452};
453
454static int __init smdk6410_wm8350_init(struct wm8350 *wm8350)
455{
456 int i;
457
Mark Browna3323b72009-11-03 14:42:04 +0000458 /* Configure the IRQ line */
459 s3c_gpio_setpull(S3C64XX_GPN(12), S3C_GPIO_PULL_UP);
460
Mark Brownecc558a2009-02-17 15:59:38 +0000461 /* Instantiate the regulators */
462 for (i = 0; i < ARRAY_SIZE(wm1190_regulators); i++)
463 wm8350_register_regulator(wm8350,
464 wm1190_regulators[i].regulator,
465 wm1190_regulators[i].initdata);
466
467 return 0;
468}
469
470static struct wm8350_platform_data __initdata smdk6410_wm8350_pdata = {
471 .init = smdk6410_wm8350_init,
Mark Browndb9256f2009-04-09 19:00:19 +0100472 .irq_high = 1,
Mark Brown9fca8782010-01-19 15:26:56 +0000473 .irq_base = IRQ_BOARD_START,
Mark Brownecc558a2009-02-17 15:59:38 +0000474};
475#endif
476
Mark Brown60f91012010-02-17 18:19:29 +0000477#ifdef CONFIG_SMDK6410_WM1192_EV1
Mark Browna7a81d02010-02-17 18:19:31 +0000478static struct gpio_led wm1192_pmic_leds[] = {
479 {
480 .name = "PMIC:red:power",
481 .gpio = GPIO_BOARD_START + 3,
482 .default_state = LEDS_GPIO_DEFSTATE_ON,
483 },
484};
485
486static struct gpio_led_platform_data wm1192_pmic_led = {
487 .num_leds = ARRAY_SIZE(wm1192_pmic_leds),
488 .leds = wm1192_pmic_leds,
489};
490
491static struct platform_device wm1192_pmic_led_dev = {
492 .name = "leds-gpio",
493 .id = -1,
494 .dev = {
495 .platform_data = &wm1192_pmic_led,
496 },
497};
498
Mark Brown60f91012010-02-17 18:19:29 +0000499static int wm1192_pre_init(struct wm831x *wm831x)
500{
Mark Browna7a81d02010-02-17 18:19:31 +0000501 int ret;
502
Mark Brown60f91012010-02-17 18:19:29 +0000503 /* Configure the IRQ line */
504 s3c_gpio_setpull(S3C64XX_GPN(12), S3C_GPIO_PULL_UP);
505
Mark Browna7a81d02010-02-17 18:19:31 +0000506 ret = platform_device_register(&wm1192_pmic_led_dev);
507 if (ret != 0)
508 dev_err(wm831x->dev, "Failed to add PMIC LED: %d\n", ret);
509
Mark Brown60f91012010-02-17 18:19:29 +0000510 return 0;
511}
512
513static struct wm831x_backlight_pdata wm1192_backlight_pdata = {
514 .isink = 1,
515 .max_uA = 27554,
516};
517
518static struct regulator_init_data wm1192_dcdc3 = {
519 .constraints = {
520 .name = "PVDD_MEM/PVDD_GPS",
521 .always_on = 1,
522 },
523};
524
525static struct regulator_consumer_supply wm1192_ldo1_consumers[] = {
526 { .supply = "DVDD", .dev_name = "0-001b", }, /* WM8580 */
527};
528
529static struct regulator_init_data wm1192_ldo1 = {
530 .constraints = {
531 .name = "PVDD_LCD/PVDD_EXT",
532 .always_on = 1,
533 },
534 .consumer_supplies = wm1192_ldo1_consumers,
535 .num_consumer_supplies = ARRAY_SIZE(wm1192_ldo1_consumers),
536};
537
538static struct wm831x_status_pdata wm1192_led7_pdata = {
539 .name = "LED7:green:",
540};
541
542static struct wm831x_status_pdata wm1192_led8_pdata = {
543 .name = "LED8:green:",
544};
545
546static struct wm831x_pdata smdk6410_wm1192_pdata = {
547 .pre_init = wm1192_pre_init,
548 .irq_base = IRQ_BOARD_START,
549
550 .backlight = &wm1192_backlight_pdata,
551 .dcdc = {
552 &smdk6410_vddarm, /* DCDC1 */
553 &smdk6410_vddint, /* DCDC2 */
554 &wm1192_dcdc3,
555 },
Mark Browna7a81d02010-02-17 18:19:31 +0000556 .gpio_base = GPIO_BOARD_START,
Mark Brown60f91012010-02-17 18:19:29 +0000557 .ldo = {
558 &wm1192_ldo1, /* LDO1 */
559 &smdk6410_vdduh_mmc, /* LDO2 */
560 NULL, /* LDO3 NC */
561 &smdk6410_vddotgi, /* LDO4 */
562 &smdk6410_vddotg, /* LDO5 */
563 &smdk6410_vddhi, /* LDO6 */
564 &smdk6410_vddaudio, /* LDO7 */
565 &smdk6410_vccm2mtv, /* LDO8 */
566 &smdk6410_vddpll, /* LDO9 */
567 &smdk6410_vccmc3bt, /* LDO10 */
568 &smdk6410_vddalive, /* LDO11 */
569 },
570 .status = {
571 &wm1192_led7_pdata,
572 &wm1192_led8_pdata,
573 },
574};
575#endif
576
Ben Dooks096941e2008-10-31 16:14:59 +0000577static struct i2c_board_info i2c_devs0[] __initdata = {
578 { I2C_BOARD_INFO("24c08", 0x50), },
Mark Brown77897472009-01-23 16:29:41 +0000579 { I2C_BOARD_INFO("wm8580", 0x1b), },
Mark Brownecc558a2009-02-17 15:59:38 +0000580
Mark Brown60f91012010-02-17 18:19:29 +0000581#ifdef CONFIG_SMDK6410_WM1192_EV1
582 { I2C_BOARD_INFO("wm8312", 0x34),
583 .platform_data = &smdk6410_wm1192_pdata,
584 .irq = S3C_EINT(12),
585 },
586#endif
587
Mark Brownecc558a2009-02-17 15:59:38 +0000588#ifdef CONFIG_SMDK6410_WM1190_EV1
589 { I2C_BOARD_INFO("wm8350", 0x1a),
590 .platform_data = &smdk6410_wm8350_pdata,
591 .irq = S3C_EINT(12),
592 },
593#endif
Ben Dooks096941e2008-10-31 16:14:59 +0000594};
595
596static struct i2c_board_info i2c_devs1[] __initdata = {
597 { I2C_BOARD_INFO("24c128", 0x57), }, /* Samsung S524AD0XD1 */
Ben Dooks5718df92008-10-21 14:07:09 +0100598};
599
Ben Dooks5718df92008-10-21 14:07:09 +0100600static void __init smdk6410_map_io(void)
601{
Ben Dooksd6662c32008-12-12 00:24:40 +0000602 u32 tmp;
603
Ben Dooks5718df92008-10-21 14:07:09 +0100604 s3c64xx_init_io(smdk6410_iodesc, ARRAY_SIZE(smdk6410_iodesc));
605 s3c24xx_init_clocks(12000000);
606 s3c24xx_init_uarts(smdk6410_uartcfgs, ARRAY_SIZE(smdk6410_uartcfgs));
Ben Dooksd6662c32008-12-12 00:24:40 +0000607
608 /* set the LCD type */
609
610 tmp = __raw_readl(S3C64XX_SPCON);
611 tmp &= ~S3C64XX_SPCON_LCD_SEL_MASK;
612 tmp |= S3C64XX_SPCON_LCD_SEL_RGB;
613 __raw_writel(tmp, S3C64XX_SPCON);
614
615 /* remove the lcd bypass */
616 tmp = __raw_readl(S3C64XX_MODEM_MIFPCON);
617 tmp &= ~MIFPCON_LCD_BYPASS;
618 __raw_writel(tmp, S3C64XX_MODEM_MIFPCON);
Ben Dooks5718df92008-10-21 14:07:09 +0100619}
620
621static void __init smdk6410_machine_init(void)
622{
Andy Greenf01fdac2009-12-29 14:40:36 +0000623 u32 cs1;
624
Ben Dooksd85fa242008-10-31 16:14:52 +0000625 s3c_i2c0_set_platdata(NULL);
Ben Dooksd7ea3742008-10-31 16:14:57 +0000626 s3c_i2c1_set_platdata(NULL);
Ben Dooks438a5d42008-11-19 15:41:34 +0000627 s3c_fb_set_platdata(&smdk6410_lcd_pdata);
Ben Dooks096941e2008-10-31 16:14:59 +0000628
Andy Greenf01fdac2009-12-29 14:40:36 +0000629 /* configure nCS1 width to 16 bits */
630
631 cs1 = __raw_readl(S3C64XX_SROM_BW) &
632 ~(S3C64XX_SROM_BW__CS_MASK << S3C64XX_SROM_BW__NCS1__SHIFT);
633 cs1 |= ((1 << S3C64XX_SROM_BW__DATAWIDTH__SHIFT) |
634 (1 << S3C64XX_SROM_BW__WAITENABLE__SHIFT) |
635 (1 << S3C64XX_SROM_BW__BYTEENABLE__SHIFT)) <<
636 S3C64XX_SROM_BW__NCS1__SHIFT;
637 __raw_writel(cs1, S3C64XX_SROM_BW);
638
639 /* set timing for nCS1 suitable for ethernet chip */
640
641 __raw_writel((0 << S3C64XX_SROM_BCX__PMC__SHIFT) |
642 (6 << S3C64XX_SROM_BCX__TACP__SHIFT) |
643 (4 << S3C64XX_SROM_BCX__TCAH__SHIFT) |
644 (1 << S3C64XX_SROM_BCX__TCOH__SHIFT) |
645 (0xe << S3C64XX_SROM_BCX__TACC__SHIFT) |
646 (4 << S3C64XX_SROM_BCX__TCOS__SHIFT) |
647 (0 << S3C64XX_SROM_BCX__TACS__SHIFT), S3C64XX_SROM_BC1);
648
Mark Brownb7f9a942009-04-08 16:12:35 +0100649 gpio_request(S3C64XX_GPN(5), "LCD power");
650 gpio_request(S3C64XX_GPF(13), "LCD power");
651 gpio_request(S3C64XX_GPF(15), "LCD power");
652
Ben Dooks096941e2008-10-31 16:14:59 +0000653 i2c_register_board_info(0, i2c_devs0, ARRAY_SIZE(i2c_devs0));
654 i2c_register_board_info(1, i2c_devs1, ARRAY_SIZE(i2c_devs1));
655
Ben Dooks5718df92008-10-21 14:07:09 +0100656 platform_add_devices(smdk6410_devices, ARRAY_SIZE(smdk6410_devices));
657}
658
659MACHINE_START(SMDK6410, "SMDK6410")
Ben Dooksafdd2252010-05-07 09:24:05 +0900660 /* Maintainer: Ben Dooks <ben-linux@fluff.org> */
Ben Dooks5718df92008-10-21 14:07:09 +0100661 .phys_io = S3C_PA_UART & 0xfff00000,
662 .io_pg_offst = (((u32)S3C_VA_UART) >> 18) & 0xfffc,
663 .boot_params = S3C64XX_PA_SDRAM + 0x100,
664
665 .init_irq = s3c6410_init_irq,
666 .map_io = smdk6410_map_io,
667 .init_machine = smdk6410_machine_init,
668 .timer = &s3c24xx_timer,
669MACHINE_END