blob: d8bcc21a4f697b68c7d7086a7a9ecd53aa41c716 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#ifndef _QED_H
34#define _QED_H
35
36#include <linux/types.h>
37#include <linux/io.h>
38#include <linux/delay.h>
39#include <linux/firmware.h>
40#include <linux/interrupt.h>
41#include <linux/list.h>
42#include <linux/mutex.h>
43#include <linux/pci.h>
44#include <linux/slab.h>
45#include <linux/string.h>
46#include <linux/workqueue.h>
47#include <linux/zlib.h>
48#include <linux/hashtable.h>
49#include <linux/qed/qed_if.h>
Tomer Tayarc965db42016-09-07 16:36:24 +030050#include "qed_debug.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051#include "qed_hsi.h"
52
Yuval Mintz25c089d2015-10-26 11:02:26 +020053extern const struct qed_common_ops qed_common_ops_pass;
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030054
55#define QED_MAJOR_VERSION 8
56#define QED_MINOR_VERSION 10
57#define QED_REVISION_VERSION 10
58#define QED_ENGINEERING_VERSION 21
59
60#define QED_VERSION \
61 ((QED_MAJOR_VERSION << 24) | (QED_MINOR_VERSION << 16) | \
62 (QED_REVISION_VERSION << 8) | QED_ENGINEERING_VERSION)
63
64#define STORM_FW_VERSION \
65 ((FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) | \
66 (FW_REVISION_VERSION << 8) | FW_ENGINEERING_VERSION)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020067
68#define MAX_HWFNS_PER_DEVICE (4)
69#define NAME_SIZE 16
70#define VER_SIZE 16
71
Manish Choprabcd197c2016-04-26 10:56:08 -040072#define QED_WFQ_UNIT 100
73
Ram Amrani51ff1722016-10-01 21:59:57 +030074#define QED_WID_SIZE (1024)
75#define QED_PF_DEMS_SIZE (4)
76
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020077/* cau states */
78enum qed_coalescing_mode {
79 QED_COAL_MODE_DISABLE,
80 QED_COAL_MODE_ENABLE
81};
82
83struct qed_eth_cb_ops;
84struct qed_dev_info;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -040085union qed_mcp_protocol_stats;
86enum qed_mcp_protocol_type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020087
88/* helpers */
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030089#define QED_MFW_GET_FIELD(name, field) \
90 (((name) & (field ## _MASK)) >> (field ## _SHIFT))
91
92#define QED_MFW_SET_FIELD(name, field, value) \
93 do { \
94 (name) &= ~((field ## _MASK) << (field ## _SHIFT)); \
95 (name) |= (((value) << (field ## _SHIFT)) & (field ## _MASK));\
96 } while (0)
97
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020098static inline u32 qed_db_addr(u32 cid, u32 DEMS)
99{
100 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
Ram Amrani51ff1722016-10-01 21:59:57 +0300101 (cid * QED_PF_DEMS_SIZE);
102
103 return db_addr;
104}
105
106static inline u32 qed_db_addr_vf(u32 cid, u32 DEMS)
107{
108 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200109 FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid);
110
111 return db_addr;
112}
113
114#define ALIGNED_TYPE_SIZE(type_name, p_hwfn) \
115 ((sizeof(type_name) + (u32)(1 << (p_hwfn->cdev->cache_shift)) - 1) & \
116 ~((1 << (p_hwfn->cdev->cache_shift)) - 1))
117
118#define for_each_hwfn(cdev, i) for (i = 0; i < cdev->num_hwfns; i++)
119
120#define D_TRINE(val, cond1, cond2, true1, true2, def) \
121 (val == (cond1) ? true1 : \
122 (val == (cond2) ? true2 : def))
123
124/* forward */
125struct qed_ptt_pool;
126struct qed_spq;
127struct qed_sb_info;
128struct qed_sb_attn_info;
129struct qed_cxt_mngr;
130struct qed_sb_sp_info;
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300131struct qed_ll2_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200132struct qed_mcp_info;
133
134struct qed_rt_data {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500135 u32 *init_val;
136 bool *b_valid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200137};
138
Manish Chopra464f6642016-04-14 01:38:29 -0400139enum qed_tunn_mode {
140 QED_MODE_L2GENEVE_TUNN,
141 QED_MODE_IPGENEVE_TUNN,
142 QED_MODE_L2GRE_TUNN,
143 QED_MODE_IPGRE_TUNN,
144 QED_MODE_VXLAN_TUNN,
145};
146
147enum qed_tunn_clss {
148 QED_TUNN_CLSS_MAC_VLAN,
149 QED_TUNN_CLSS_MAC_VNI,
150 QED_TUNN_CLSS_INNER_MAC_VLAN,
151 QED_TUNN_CLSS_INNER_MAC_VNI,
152 MAX_QED_TUNN_CLSS,
153};
154
155struct qed_tunn_start_params {
156 unsigned long tunn_mode;
157 u16 vxlan_udp_port;
158 u16 geneve_udp_port;
159 u8 update_vxlan_udp_port;
160 u8 update_geneve_udp_port;
161 u8 tunn_clss_vxlan;
162 u8 tunn_clss_l2geneve;
163 u8 tunn_clss_ipgeneve;
164 u8 tunn_clss_l2gre;
165 u8 tunn_clss_ipgre;
166};
167
168struct qed_tunn_update_params {
169 unsigned long tunn_mode_update_mask;
170 unsigned long tunn_mode;
171 u16 vxlan_udp_port;
172 u16 geneve_udp_port;
173 u8 update_rx_pf_clss;
174 u8 update_tx_pf_clss;
175 u8 update_vxlan_udp_port;
176 u8 update_geneve_udp_port;
177 u8 tunn_clss_vxlan;
178 u8 tunn_clss_l2geneve;
179 u8 tunn_clss_ipgeneve;
180 u8 tunn_clss_l2gre;
181 u8 tunn_clss_ipgre;
182};
183
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200184/* The PCI personality is not quite synonymous to protocol ID:
185 * 1. All personalities need CORE connections
186 * 2. The Ethernet personality may support also the RoCE protocol
187 */
188enum qed_pci_personality {
189 QED_PCI_ETH,
Arun Easi1e128c82017-02-15 06:28:22 -0800190 QED_PCI_FCOE,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300191 QED_PCI_ISCSI,
192 QED_PCI_ETH_ROCE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200193 QED_PCI_DEFAULT /* default in shmem */
194};
195
196/* All VFs are symmetric, all counters are PF + all VFs */
197struct qed_qm_iids {
198 u32 cids;
199 u32 vf_cids;
200 u32 tids;
201};
202
Tomer Tayar2edbff82016-10-31 07:14:27 +0200203/* HW / FW resources, output of features supported below, most information
204 * is received from MFW.
205 */
206enum qed_resources {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200207 QED_SB,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200208 QED_L2_QUEUE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200209 QED_VPORT,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200210 QED_RSS_ENG,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200211 QED_PQ,
212 QED_RL,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200213 QED_MAC,
214 QED_VLAN,
Ram Amrani51ff1722016-10-01 21:59:57 +0300215 QED_RDMA_CNQ_RAM,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200216 QED_ILT,
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300217 QED_LL2_QUEUE,
Tomer Tayar2edbff82016-10-31 07:14:27 +0200218 QED_CMDQS_CQS,
Ram Amrani51ff1722016-10-01 21:59:57 +0300219 QED_RDMA_STATS_QUEUE,
Tomer Tayar9c8517c2017-03-28 15:12:55 +0300220 QED_BDQ,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200221 QED_MAX_RESC,
222};
223
Yuval Mintz25c089d2015-10-26 11:02:26 +0200224enum QED_FEATURE {
225 QED_PF_L2_QUE,
Yuval Mintz32a47e72016-05-11 16:36:12 +0300226 QED_VF,
Ram Amrani51ff1722016-10-01 21:59:57 +0300227 QED_RDMA_CNQ,
Mintz, Yuval5a1f9652016-10-31 07:14:26 +0200228 QED_VF_L2_QUE,
Arun Easi1e128c82017-02-15 06:28:22 -0800229 QED_FCOE_CQ,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200230 QED_MAX_FEATURES,
231};
232
Yuval Mintzcc875c22015-10-26 11:02:31 +0200233enum QED_PORT_MODE {
234 QED_PORT_MODE_DE_2X40G,
235 QED_PORT_MODE_DE_2X50G,
236 QED_PORT_MODE_DE_1X100G,
237 QED_PORT_MODE_DE_4X10G_F,
238 QED_PORT_MODE_DE_4X10G_E,
239 QED_PORT_MODE_DE_4X20G,
240 QED_PORT_MODE_DE_1X40G,
241 QED_PORT_MODE_DE_2X25G,
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200242 QED_PORT_MODE_DE_1X25G,
243 QED_PORT_MODE_DE_4X25G,
244 QED_PORT_MODE_DE_2X10G,
Yuval Mintzcc875c22015-10-26 11:02:31 +0200245};
246
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500247enum qed_dev_cap {
248 QED_DEV_CAP_ETH,
Arun Easi1e128c82017-02-15 06:28:22 -0800249 QED_DEV_CAP_FCOE,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300250 QED_DEV_CAP_ISCSI,
251 QED_DEV_CAP_ROCE,
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500252};
253
Mintz, Yuval14d39642016-10-31 07:14:23 +0200254enum qed_wol_support {
255 QED_WOL_SUPPORT_NONE,
256 QED_WOL_SUPPORT_PME,
257};
258
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200259struct qed_hw_info {
260 /* PCI personality */
261 enum qed_pci_personality personality;
262
263 /* Resource Allocation scheme results */
264 u32 resc_start[QED_MAX_RESC];
265 u32 resc_num[QED_MAX_RESC];
Yuval Mintz25c089d2015-10-26 11:02:26 +0200266 u32 feat_num[QED_MAX_FEATURES];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200267
268#define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc])
269#define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc])
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300270#define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \
271 RESC_NUM(_p_hwfn, resc))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200272#define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc])
273
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300274 /* Amount of traffic classes HW supports */
275 u8 num_hw_tc;
276
277 /* Amount of TCs which should be active according to DCBx or upper
278 * layer driver configuration.
279 */
280 u8 num_active_tc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200281 u8 offload_tc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200282
283 u32 concrete_fid;
284 u16 opaque_fid;
285 u16 ovlan;
286 u32 part_num[4];
287
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200288 unsigned char hw_mac_addr[ETH_ALEN];
Arun Easi1e128c82017-02-15 06:28:22 -0800289 u64 node_wwn;
290 u64 port_wwn;
291
292 u16 num_fcoe_conns;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200293
294 struct qed_igu_info *p_igu_info;
295
296 u32 port_mode;
297 u32 hw_mode;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500298 unsigned long device_capabilities;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200299 u16 mtu;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200300
301 enum qed_wol_support b_wol_support;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200302};
303
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200304/* maximun size of read/write commands (HW limit) */
305#define DMAE_MAX_RW_SIZE 0x2000
306
307struct qed_dmae_info {
308 /* Mutex for synchronizing access to functions */
309 struct mutex mutex;
310
311 u8 channel;
312
313 dma_addr_t completion_word_phys_addr;
314
315 /* The memory location where the DMAE writes the completion
316 * value when an operation is finished on this context.
317 */
318 u32 *p_completion_word;
319
320 dma_addr_t intermediate_buffer_phys_addr;
321
322 /* An intermediate buffer for DMAE operations that use virtual
323 * addresses - data is DMA'd to/from this buffer and then
324 * memcpy'd to/from the virtual address
325 */
326 u32 *p_intermediate_buffer;
327
328 dma_addr_t dmae_cmd_phys_addr;
329 struct dmae_cmd *p_dmae_cmd;
330};
331
Manish Choprabcd197c2016-04-26 10:56:08 -0400332struct qed_wfq_data {
333 /* when feature is configured for at least 1 vport */
334 u32 min_speed;
335 bool configured;
336};
337
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200338struct qed_qm_info {
339 struct init_qm_pq_params *qm_pq_params;
340 struct init_qm_vport_params *qm_vport_params;
341 struct init_qm_port_params *qm_port_params;
342 u16 start_pq;
343 u8 start_vport;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300344 u16 pure_lb_pq;
345 u16 offload_pq;
346 u16 low_latency_pq;
347 u16 pure_ack_pq;
348 u16 ooo_pq;
349 u16 first_vf_pq;
350 u16 first_mcos_pq;
351 u16 first_rl_pq;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200352 u16 num_pqs;
353 u16 num_vf_pqs;
354 u8 num_vports;
355 u8 max_phys_tcs_per_port;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300356 u8 ooo_tc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200357 bool pf_rl_en;
358 bool pf_wfq_en;
359 bool vport_rl_en;
360 bool vport_wfq_en;
361 u8 pf_wfq;
362 u32 pf_rl;
Manish Choprabcd197c2016-04-26 10:56:08 -0400363 struct qed_wfq_data *wfq_data;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300364 u8 num_pf_rls;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200365};
366
Manish Chopra9df2ed02015-10-26 11:02:33 +0200367struct storm_stats {
368 u32 address;
369 u32 len;
370};
371
372struct qed_storm_stats {
373 struct storm_stats mstats;
374 struct storm_stats pstats;
375 struct storm_stats tstats;
376 struct storm_stats ustats;
377};
378
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200379struct qed_fw_data {
Manish Chopra9df2ed02015-10-26 11:02:33 +0200380 struct fw_ver_info *fw_ver_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200381 const u8 *modes_tree_buf;
382 union init_op *init_ops;
383 const u32 *arr_data;
384 u32 init_ops_size;
385};
386
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300387#define DRV_MODULE_VERSION \
388 __stringify(QED_MAJOR_VERSION) "." \
389 __stringify(QED_MINOR_VERSION) "." \
390 __stringify(QED_REVISION_VERSION) "." \
391 __stringify(QED_ENGINEERING_VERSION)
392
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200393struct qed_simd_fp_handler {
394 void *token;
395 void (*func)(void *);
396};
397
398struct qed_hwfn {
399 struct qed_dev *cdev;
400 u8 my_id; /* ID inside the PF */
401#define IS_LEAD_HWFN(edev) (!((edev)->my_id))
402 u8 rel_pf_id; /* Relative to engine*/
403 u8 abs_pf_id;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200404#define QED_PATH_ID(_p_hwfn) \
405 (QED_IS_K2((_p_hwfn)->cdev) ? 0 : ((_p_hwfn)->abs_pf_id & 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200406 u8 port_id;
407 bool b_active;
408
409 u32 dp_module;
410 u8 dp_level;
411 char name[NAME_SIZE];
412
413 bool first_on_engine;
414 bool hw_init_done;
415
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300416 u8 num_funcs_on_engine;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300417 u8 enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300418
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200419 /* BAR access */
420 void __iomem *regview;
421 void __iomem *doorbells;
422 u64 db_phys_addr;
423 unsigned long db_size;
424
425 /* PTT pool */
426 struct qed_ptt_pool *p_ptt_pool;
427
428 /* HW info */
429 struct qed_hw_info hw_info;
430
431 /* rt_array (for init-tool) */
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500432 struct qed_rt_data rt_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200433
434 /* SPQ */
435 struct qed_spq *p_spq;
436
437 /* EQ */
438 struct qed_eq *p_eq;
439
440 /* Consolidate Q*/
441 struct qed_consq *p_consq;
442
443 /* Slow-Path definitions */
444 struct tasklet_struct *sp_dpc;
445 bool b_sp_dpc_enabled;
446
447 struct qed_ptt *p_main_ptt;
448 struct qed_ptt *p_dpc_ptt;
449
450 struct qed_sb_sp_info *p_sp_sb;
451 struct qed_sb_attn_info *p_sb_attn;
452
453 /* Protocol related */
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300454 bool using_ll2;
455 struct qed_ll2_info *p_ll2_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800456 struct qed_ooo_info *p_ooo_info;
Ram Amrani51ff1722016-10-01 21:59:57 +0300457 struct qed_rdma_info *p_rdma_info;
Yuval Mintzfc831822016-12-01 00:21:06 -0800458 struct qed_iscsi_info *p_iscsi_info;
Arun Easi1e128c82017-02-15 06:28:22 -0800459 struct qed_fcoe_info *p_fcoe_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200460 struct qed_pf_params pf_params;
461
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300462 bool b_rdma_enabled_in_prs;
463 u32 rdma_prs_search_reg;
464
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200465 /* Array of sb_info of all status blocks */
466 struct qed_sb_info *sbs_info[MAX_SB_PER_PF_MIMD];
467 u16 num_sbs;
468
469 struct qed_cxt_mngr *p_cxt_mngr;
470
471 /* Flag indicating whether interrupts are enabled or not*/
472 bool b_int_enabled;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500473 bool b_int_requested;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200474
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200475 /* True if the driver requests for the link */
476 bool b_drv_link_init;
477
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300478 struct qed_vf_iov *vf_iov_info;
Yuval Mintz32a47e72016-05-11 16:36:12 +0300479 struct qed_pf_iov *pf_iov_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200480 struct qed_mcp_info *mcp_info;
481
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400482 struct qed_dcbx_info *p_dcbx_info;
483
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200484 struct qed_dmae_info dmae_info;
485
486 /* QM init */
487 struct qed_qm_info qm_info;
Manish Chopra9df2ed02015-10-26 11:02:33 +0200488 struct qed_storm_stats storm_stats;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200489
490 /* Buffer for unzipping firmware data */
491 void *unzip_buf;
492
Tomer Tayarc965db42016-09-07 16:36:24 +0300493 struct dbg_tools_data dbg_info;
494
Ram Amrani51ff1722016-10-01 21:59:57 +0300495 /* PWM region specific data */
496 u32 dpi_size;
497 u32 dpi_count;
498
499 /* This is used to calculate the doorbell address */
500 u32 dpi_start_offset;
501
502 /* If one of the following is set then EDPM shouldn't be used */
503 u8 dcbx_no_edpm;
504 u8 db_bar_no_edpm;
505
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200506 /* p_ptp_ptt is valid for leading HWFN only */
507 struct qed_ptt *p_ptp_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200508 struct qed_simd_fp_handler simd_proto_handler[64];
509
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300510#ifdef CONFIG_QED_SRIOV
511 struct workqueue_struct *iov_wq;
512 struct delayed_work iov_task;
513 unsigned long iov_task_flags;
514#endif
515
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200516 struct z_stream_s *stream;
Ram Amraniabd49672016-10-01 22:00:01 +0300517 struct qed_roce_ll2_info *ll2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200518};
519
520struct pci_params {
521 int pm_cap;
522
523 unsigned long mem_start;
524 unsigned long mem_end;
525 unsigned int irq;
526 u8 pf_num;
527};
528
529struct qed_int_param {
530 u32 int_mode;
531 u8 num_vectors;
532 u8 min_msix_cnt; /* for minimal functionality */
533};
534
535struct qed_int_params {
536 struct qed_int_param in;
537 struct qed_int_param out;
538 struct msix_entry *msix_table;
539 bool fp_initialized;
540 u8 fp_msix_base;
541 u8 fp_msix_cnt;
Ram Amrani51ff1722016-10-01 21:59:57 +0300542 u8 rdma_msix_base;
543 u8 rdma_msix_cnt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200544};
545
Tomer Tayarc965db42016-09-07 16:36:24 +0300546struct qed_dbg_feature {
547 struct dentry *dentry;
548 u8 *dump_buf;
549 u32 buf_size;
550 u32 dumped_dwords;
551};
552
553struct qed_dbg_params {
554 struct qed_dbg_feature features[DBG_FEATURE_NUM];
555 u8 engine_for_debug;
556 bool print_data;
557};
558
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200559struct qed_dev {
560 u32 dp_module;
561 u8 dp_level;
562 char name[NAME_SIZE];
563
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200564 enum qed_dev_type type;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500565/* Translate type/revision combo into the proper conditions */
566#define QED_IS_BB(dev) ((dev)->type == QED_DEV_TYPE_BB)
567#define QED_IS_BB_A0(dev) (QED_IS_BB(dev) && \
568 CHIP_REV_IS_A0(dev))
569#define QED_IS_BB_B0(dev) (QED_IS_BB(dev) && \
570 CHIP_REV_IS_B0(dev))
Tomer Tayarc965db42016-09-07 16:36:24 +0300571#define QED_IS_AH(dev) ((dev)->type == QED_DEV_TYPE_AH)
572#define QED_IS_K2(dev) QED_IS_AH(dev)
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500573
574#define QED_GET_TYPE(dev) (QED_IS_BB_A0(dev) ? CHIP_BB_A0 : \
575 QED_IS_BB_B0(dev) ? CHIP_BB_B0 : CHIP_K2)
576
577 u16 vendor_id;
578 u16 device_id;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200579#define QED_DEV_ID_MASK 0xff00
580#define QED_DEV_ID_MASK_BB 0x1600
581#define QED_DEV_ID_MASK_AH 0x8000
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200582
583 u16 chip_num;
584#define CHIP_NUM_MASK 0xffff
585#define CHIP_NUM_SHIFT 16
586
587 u16 chip_rev;
588#define CHIP_REV_MASK 0xf
589#define CHIP_REV_SHIFT 12
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500590#define CHIP_REV_IS_A0(_cdev) (!(_cdev)->chip_rev)
591#define CHIP_REV_IS_B0(_cdev) ((_cdev)->chip_rev == 1)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200592
593 u16 chip_metal;
594#define CHIP_METAL_MASK 0xff
595#define CHIP_METAL_SHIFT 4
596
597 u16 chip_bond_id;
598#define CHIP_BOND_ID_MASK 0xf
599#define CHIP_BOND_ID_SHIFT 0
600
601 u8 num_engines;
602 u8 num_ports_in_engines;
603 u8 num_funcs_in_port;
604
605 u8 path_id;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500606 enum qed_mf_mode mf_mode;
607#define IS_MF_DEFAULT(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_DEFAULT)
608#define IS_MF_SI(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_NPAR)
609#define IS_MF_SD(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_OVLAN)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200610
611 int pcie_width;
612 int pcie_speed;
613 u8 ver_str[VER_SIZE];
614
615 /* Add MF related configuration */
616 u8 mcp_rev;
617 u8 boot_mode;
618
Mintz, Yuval14d39642016-10-31 07:14:23 +0200619 /* WoL related configurations */
620 u8 wol_config;
621 u8 wol_mac[ETH_ALEN];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200622
623 u32 int_mode;
624 enum qed_coalescing_mode int_coalescing_mode;
Sudarsana Reddy Kalluru51d99882016-06-28 02:10:58 -0400625 u16 rx_coalesce_usecs;
626 u16 tx_coalesce_usecs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200627
628 /* Start Bar offset of first hwfn */
629 void __iomem *regview;
630 void __iomem *doorbells;
631 u64 db_phys_addr;
632 unsigned long db_size;
633
634 /* PCI */
635 u8 cache_shift;
636
637 /* Init */
638 const struct iro *iro_arr;
639#define IRO (p_hwfn->cdev->iro_arr)
640
641 /* HW functions */
642 u8 num_hwfns;
643 struct qed_hwfn hwfns[MAX_HWFNS_PER_DEVICE];
644
Yuval Mintz32a47e72016-05-11 16:36:12 +0300645 /* SRIOV */
646 struct qed_hw_sriov_info *p_iov_info;
647#define IS_QED_SRIOV(cdev) (!!(cdev)->p_iov_info)
648
Manish Chopra464f6642016-04-14 01:38:29 -0400649 unsigned long tunn_mode;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300650
651 bool b_is_vf;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200652 u32 drv_type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200653 struct qed_eth_stats *reset_stats;
654 struct qed_fw_data *fw_data;
655
656 u32 mcp_nvm_resp;
657
658 /* Linux specific here */
659 struct qede_dev *edev;
660 struct pci_dev *pdev;
Yuval Mintzfc831822016-12-01 00:21:06 -0800661 u32 flags;
662#define QED_FLAG_STORAGE_STARTED (BIT(0))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200663 int msg_enable;
664
665 struct pci_params pci_params;
666
667 struct qed_int_params int_params;
668
669 u8 protocol;
670#define IS_QED_ETH_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_ETH)
Arun Easi1e128c82017-02-15 06:28:22 -0800671#define IS_QED_FCOE_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_FCOE)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200672
Yuval Mintzcc875c22015-10-26 11:02:31 +0200673 /* Callbacks to protocol driver */
674 union {
675 struct qed_common_cb_ops *common;
676 struct qed_eth_cb_ops *eth;
Arun Easi1e128c82017-02-15 06:28:22 -0800677 struct qed_fcoe_cb_ops *fcoe;
Yuval Mintzfc831822016-12-01 00:21:06 -0800678 struct qed_iscsi_cb_ops *iscsi;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200679 } protocol_ops;
680 void *ops_cookie;
681
Tomer Tayarc965db42016-09-07 16:36:24 +0300682 struct qed_dbg_params dbg_params;
683
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300684#ifdef CONFIG_QED_LL2
685 struct qed_cb_ll2_info *ll2;
686 u8 ll2_mac_address[ETH_ALEN];
687#endif
Yuval Mintzfc831822016-12-01 00:21:06 -0800688 DECLARE_HASHTABLE(connections, 10);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200689 const struct firmware *firmware;
Ram Amrani51ff1722016-10-01 21:59:57 +0300690
691 u32 rdma_max_sge;
692 u32 rdma_max_inline;
693 u32 rdma_max_srq_sge;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200694};
695
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200696#define NUM_OF_VFS(dev) (QED_IS_BB(dev) ? MAX_NUM_VFS_BB \
697 : MAX_NUM_VFS_K2)
698#define NUM_OF_L2_QUEUES(dev) (QED_IS_BB(dev) ? MAX_NUM_L2_QUEUES_BB \
699 : MAX_NUM_L2_QUEUES_K2)
700#define NUM_OF_PORTS(dev) (QED_IS_BB(dev) ? MAX_NUM_PORTS_BB \
701 : MAX_NUM_PORTS_K2)
702#define NUM_OF_SBS(dev) (QED_IS_BB(dev) ? MAX_SB_PER_PATH_BB \
703 : MAX_SB_PER_PATH_K2)
704#define NUM_OF_ENG_PFS(dev) (QED_IS_BB(dev) ? MAX_NUM_PFS_BB \
705 : MAX_NUM_PFS_K2)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200706
707/**
708 * @brief qed_concrete_to_sw_fid - get the sw function id from
709 * the concrete value.
710 *
711 * @param concrete_fid
712 *
713 * @return inline u8
714 */
715static inline u8 qed_concrete_to_sw_fid(struct qed_dev *cdev,
716 u32 concrete_fid)
717{
Yuval Mintz4870e702016-08-22 12:03:29 +0300718 u8 vfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200719 u8 pfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID);
Yuval Mintz4870e702016-08-22 12:03:29 +0300720 u8 vf_valid = GET_FIELD(concrete_fid,
721 PXP_CONCRETE_FID_VFVALID);
722 u8 sw_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200723
Yuval Mintz4870e702016-08-22 12:03:29 +0300724 if (vf_valid)
725 sw_fid = vfid + MAX_NUM_PFS;
726 else
727 sw_fid = pfid;
728
729 return sw_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200730}
731
732#define PURE_LB_TC 8
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300733#define OOO_LB_TC 9
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200734
Yuval Mintz733def62016-05-11 16:36:22 +0300735int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate);
Mintz, Yuval6f437d42017-02-27 11:06:33 +0200736void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
737 struct qed_ptt *p_ptt,
738 u32 min_pf_rate);
Manish Choprabcd197c2016-04-26 10:56:08 -0400739
Yuval Mintz733def62016-05-11 16:36:22 +0300740void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200741int qed_device_num_engines(struct qed_dev *cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200742
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300743#define QED_LEADING_HWFN(dev) (&dev->hwfns[0])
744
745/* Flags for indication of required queues */
746#define PQ_FLAGS_RLS (BIT(0))
747#define PQ_FLAGS_MCOS (BIT(1))
748#define PQ_FLAGS_LB (BIT(2))
749#define PQ_FLAGS_OOO (BIT(3))
750#define PQ_FLAGS_ACK (BIT(4))
751#define PQ_FLAGS_OFLD (BIT(5))
752#define PQ_FLAGS_VFS (BIT(6))
753#define PQ_FLAGS_LLT (BIT(7))
754
755/* physical queue index for cm context intialization */
756u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags);
757u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc);
758u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf);
759
760#define QED_LEADING_HWFN(dev) (&dev->hwfns[0])
761
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200762/* Other Linux specific common definitions */
763#define DP_NAME(cdev) ((cdev)->name)
764
765#define REG_ADDR(cdev, offset) (void __iomem *)((u8 __iomem *)\
766 (cdev->regview) + \
767 (offset))
768
769#define REG_RD(cdev, offset) readl(REG_ADDR(cdev, offset))
770#define REG_WR(cdev, offset, val) writel((u32)val, REG_ADDR(cdev, offset))
771#define REG_WR16(cdev, offset, val) writew((u16)val, REG_ADDR(cdev, offset))
772
773#define DOORBELL(cdev, db_addr, val) \
774 writel((u32)val, (void __iomem *)((u8 __iomem *)\
775 (cdev->doorbells) + (db_addr)))
776
777/* Prototypes */
778int qed_fill_dev_info(struct qed_dev *cdev,
779 struct qed_dev_info *dev_info);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200780void qed_link_update(struct qed_hwfn *hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200781u32 qed_unzip_data(struct qed_hwfn *p_hwfn,
782 u32 input_len, u8 *input_buf,
783 u32 max_size, u8 *unzip_buf);
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400784void qed_get_protocol_stats(struct qed_dev *cdev,
785 enum qed_mcp_protocol_type type,
786 union qed_mcp_protocol_stats *stats);
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500787int qed_slowpath_irq_req(struct qed_hwfn *hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +0300788void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn);
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500789
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200790#endif /* _QED_H */