blob: 75ac62fa6bf5c053582759ea9fe59f3a63a89cf4 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +0300259static void
260intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300261
Ville Syrjälä773538e82014-09-04 14:54:56 +0300262static void pps_lock(struct intel_dp *intel_dp)
263{
264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
265 struct intel_encoder *encoder = &intel_dig_port->base;
266 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100267 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268 enum intel_display_power_domain power_domain;
269
270 /*
271 * See vlv_power_sequencer_reset() why we need
272 * a power domain reference here.
273 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100274 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300275 intel_display_power_get(dev_priv, power_domain);
276
277 mutex_lock(&dev_priv->pps_mutex);
278}
279
280static void pps_unlock(struct intel_dp *intel_dp)
281{
282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
283 struct intel_encoder *encoder = &intel_dig_port->base;
284 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100285 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300286 enum intel_display_power_domain power_domain;
287
288 mutex_unlock(&dev_priv->pps_mutex);
289
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100290 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300291 intel_display_power_put(dev_priv, power_domain);
292}
293
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300294static void
295vlv_power_sequencer_kick(struct intel_dp *intel_dp)
296{
297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
298 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100299 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300301 bool pll_enabled, release_cl_override = false;
302 enum dpio_phy phy = DPIO_PHY(pipe);
303 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300304 uint32_t DP;
305
306 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
307 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
308 pipe_name(pipe), port_name(intel_dig_port->port)))
309 return;
310
311 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
312 pipe_name(pipe), port_name(intel_dig_port->port));
313
314 /* Preserve the BIOS-computed detected bit. This is
315 * supposed to be read-only.
316 */
317 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
318 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
319 DP |= DP_PORT_WIDTH(1);
320 DP |= DP_LINK_TRAIN_PAT_1;
321
322 if (IS_CHERRYVIEW(dev))
323 DP |= DP_PIPE_SELECT_CHV(pipe);
324 else if (pipe == PIPE_B)
325 DP |= DP_PIPEB_SELECT;
326
Ville Syrjäläd288f652014-10-28 13:20:22 +0200327 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
328
329 /*
330 * The DPLL for the pipe must be enabled for this to work.
331 * So enable temporarily it if it's not already enabled.
332 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300333 if (!pll_enabled) {
334 release_cl_override = IS_CHERRYVIEW(dev) &&
335 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
336
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000337 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
338 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
339 DRM_ERROR("Failed to force on pll for pipe %c!\n",
340 pipe_name(pipe));
341 return;
342 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300343 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200344
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300345 /*
346 * Similar magic as in intel_dp_enable_port().
347 * We _must_ do this port enable + disable trick
348 * to make this power seqeuencer lock onto the port.
349 * Otherwise even VDD force bit won't work.
350 */
351 I915_WRITE(intel_dp->output_reg, DP);
352 POSTING_READ(intel_dp->output_reg);
353
354 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
355 POSTING_READ(intel_dp->output_reg);
356
357 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
358 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362
363 if (release_cl_override)
364 chv_phy_powergate_ch(dev_priv, phy, ch, false);
365 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300366}
367
Jani Nikulabf13e812013-09-06 07:40:05 +0300368static enum pipe
369vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
370{
371 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300372 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100373 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300374 struct intel_encoder *encoder;
375 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300376 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300377
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300378 lockdep_assert_held(&dev_priv->pps_mutex);
379
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300380 /* We should never land here with regular DP ports */
381 WARN_ON(!is_edp(intel_dp));
382
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300383 if (intel_dp->pps_pipe != INVALID_PIPE)
384 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300385
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300386 /*
387 * We don't have power sequencer currently.
388 * Pick one that's not used by other ports.
389 */
Jani Nikula19c80542015-12-16 12:48:16 +0200390 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300391 struct intel_dp *tmp;
392
393 if (encoder->type != INTEL_OUTPUT_EDP)
394 continue;
395
396 tmp = enc_to_intel_dp(&encoder->base);
397
398 if (tmp->pps_pipe != INVALID_PIPE)
399 pipes &= ~(1 << tmp->pps_pipe);
400 }
401
402 /*
403 * Didn't find one. This should not happen since there
404 * are two power sequencers and up to two eDP ports.
405 */
406 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300407 pipe = PIPE_A;
408 else
409 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300411 vlv_steal_power_sequencer(dev, pipe);
412 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
414 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
415 pipe_name(intel_dp->pps_pipe),
416 port_name(intel_dig_port->port));
417
418 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300419 intel_dp_init_panel_power_sequencer(dev, intel_dp);
420 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300421
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300422 /*
423 * Even vdd force doesn't work until we've made
424 * the power sequencer lock in on the port.
425 */
426 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
428 return intel_dp->pps_pipe;
429}
430
Imre Deak78597992016-06-16 16:37:20 +0300431static int
432bxt_power_sequencer_idx(struct intel_dp *intel_dp)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100436 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak78597992016-06-16 16:37:20 +0300437
438 lockdep_assert_held(&dev_priv->pps_mutex);
439
440 /* We should never land here with regular DP ports */
441 WARN_ON(!is_edp(intel_dp));
442
443 /*
444 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
445 * mapping needs to be retrieved from VBT, for now just hard-code to
446 * use instance #0 always.
447 */
448 if (!intel_dp->pps_reset)
449 return 0;
450
451 intel_dp->pps_reset = false;
452
453 /*
454 * Only the HW needs to be reprogrammed, the SW state is fixed and
455 * has been setup during connector init.
456 */
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
458
459 return 0;
460}
461
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300462typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
463 enum pipe pipe);
464
465static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
Imre Deak44cb7342016-08-10 14:07:29 +0300468 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469}
470
471static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
Imre Deak44cb7342016-08-10 14:07:29 +0300474 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300475}
476
477static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
478 enum pipe pipe)
479{
480 return true;
481}
482
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
485 enum port port,
486 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487{
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 enum pipe pipe;
489
Jani Nikulabf13e812013-09-06 07:40:05 +0300490 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300491 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300492 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300493
494 if (port_sel != PANEL_PORT_SELECT_VLV(port))
495 continue;
496
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300497 if (!pipe_check(dev_priv, pipe))
498 continue;
499
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300501 }
502
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300503 return INVALID_PIPE;
504}
505
506static void
507vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
508{
509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
510 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100511 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300512 enum port port = intel_dig_port->port;
513
514 lockdep_assert_held(&dev_priv->pps_mutex);
515
516 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300517 /* first pick one where the panel is on */
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_has_pp_on);
520 /* didn't find one? pick one where vdd is on */
521 if (intel_dp->pps_pipe == INVALID_PIPE)
522 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
523 vlv_pipe_has_vdd_on);
524 /* didn't find one? pick one with just the correct port */
525 if (intel_dp->pps_pipe == INVALID_PIPE)
526 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
527 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300528
529 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
530 if (intel_dp->pps_pipe == INVALID_PIPE) {
531 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
532 port_name(port));
533 return;
534 }
535
536 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
537 port_name(port), pipe_name(intel_dp->pps_pipe));
538
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300539 intel_dp_init_panel_power_sequencer(dev, intel_dp);
540 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Imre Deak78597992016-06-16 16:37:20 +0300543void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300544{
Chris Wilson91c8a322016-07-05 10:40:23 +0100545 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300546 struct intel_encoder *encoder;
547
Imre Deak78597992016-06-16 16:37:20 +0300548 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
549 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300550 return;
551
552 /*
553 * We can't grab pps_mutex here due to deadlock with power_domain
554 * mutex when power_domain functions are called while holding pps_mutex.
555 * That also means that in order to use pps_pipe the code needs to
556 * hold both a power domain reference and pps_mutex, and the power domain
557 * reference get/put must be done while _not_ holding pps_mutex.
558 * pps_{lock,unlock}() do these steps in the correct order, so one
559 * should use them always.
560 */
561
Jani Nikula19c80542015-12-16 12:48:16 +0200562 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 struct intel_dp *intel_dp;
564
565 if (encoder->type != INTEL_OUTPUT_EDP)
566 continue;
567
568 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300569 if (IS_BROXTON(dev))
570 intel_dp->pps_reset = true;
571 else
572 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300573 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300574}
575
Imre Deak8e8232d2016-06-16 16:37:21 +0300576struct pps_registers {
577 i915_reg_t pp_ctrl;
578 i915_reg_t pp_stat;
579 i915_reg_t pp_on;
580 i915_reg_t pp_off;
581 i915_reg_t pp_div;
582};
583
584static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
585 struct intel_dp *intel_dp,
586 struct pps_registers *regs)
587{
Imre Deak44cb7342016-08-10 14:07:29 +0300588 int pps_idx = 0;
589
Imre Deak8e8232d2016-06-16 16:37:21 +0300590 memset(regs, 0, sizeof(*regs));
591
Imre Deak44cb7342016-08-10 14:07:29 +0300592 if (IS_BROXTON(dev_priv))
593 pps_idx = bxt_power_sequencer_idx(intel_dp);
594 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
595 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300596
Imre Deak44cb7342016-08-10 14:07:29 +0300597 regs->pp_ctrl = PP_CONTROL(pps_idx);
598 regs->pp_stat = PP_STATUS(pps_idx);
599 regs->pp_on = PP_ON_DELAYS(pps_idx);
600 regs->pp_off = PP_OFF_DELAYS(pps_idx);
601 if (!IS_BROXTON(dev_priv))
602 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300603}
604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605static i915_reg_t
606_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300607{
Imre Deak8e8232d2016-06-16 16:37:21 +0300608 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300609
Imre Deak8e8232d2016-06-16 16:37:21 +0300610 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
611 &regs);
612
613 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300614}
615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200616static i915_reg_t
617_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300618{
Imre Deak8e8232d2016-06-16 16:37:21 +0300619 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300620
Imre Deak8e8232d2016-06-16 16:37:21 +0300621 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
622 &regs);
623
624 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300625}
626
Clint Taylor01527b32014-07-07 13:01:46 -0700627/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
628 This function only applicable when panel PM state is not to be tracked */
629static int edp_notify_handler(struct notifier_block *this, unsigned long code,
630 void *unused)
631{
632 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
633 edp_notifier);
634 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100635 struct drm_i915_private *dev_priv = to_i915(dev);
Clint Taylor01527b32014-07-07 13:01:46 -0700636
637 if (!is_edp(intel_dp) || code != SYS_RESTART)
638 return 0;
639
Ville Syrjälä773538e82014-09-04 14:54:56 +0300640 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300641
Wayne Boyer666a4532015-12-09 12:29:35 -0800642 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300643 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200644 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300645 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300646
Imre Deak44cb7342016-08-10 14:07:29 +0300647 pp_ctrl_reg = PP_CONTROL(pipe);
648 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700649 pp_div = I915_READ(pp_div_reg);
650 pp_div &= PP_REFERENCE_DIVIDER_MASK;
651
652 /* 0x1F write to PP_DIV_REG sets max cycle delay */
653 I915_WRITE(pp_div_reg, pp_div | 0x1F);
654 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
655 msleep(intel_dp->panel_power_cycle_delay);
656 }
657
Ville Syrjälä773538e82014-09-04 14:54:56 +0300658 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300659
Clint Taylor01527b32014-07-07 13:01:46 -0700660 return 0;
661}
662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700664{
Paulo Zanoni30add222012-10-26 19:05:45 -0200665 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100666 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700667
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300668 lockdep_assert_held(&dev_priv->pps_mutex);
669
Wayne Boyer666a4532015-12-09 12:29:35 -0800670 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300671 intel_dp->pps_pipe == INVALID_PIPE)
672 return false;
673
Jani Nikulabf13e812013-09-06 07:40:05 +0300674 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700675}
676
Daniel Vetter4be73782014-01-17 14:39:48 +0100677static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700678{
Paulo Zanoni30add222012-10-26 19:05:45 -0200679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100680 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700681
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300682 lockdep_assert_held(&dev_priv->pps_mutex);
683
Wayne Boyer666a4532015-12-09 12:29:35 -0800684 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300685 intel_dp->pps_pipe == INVALID_PIPE)
686 return false;
687
Ville Syrjälä773538e82014-09-04 14:54:56 +0300688 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700689}
690
Keith Packard9b984da2011-09-19 13:54:47 -0700691static void
692intel_dp_check_edp(struct intel_dp *intel_dp)
693{
Paulo Zanoni30add222012-10-26 19:05:45 -0200694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100695 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700696
Keith Packard9b984da2011-09-19 13:54:47 -0700697 if (!is_edp(intel_dp))
698 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700699
Daniel Vetter4be73782014-01-17 14:39:48 +0100700 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700701 WARN(1, "eDP powered off while attempting aux channel communication.\n");
702 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300703 I915_READ(_pp_stat_reg(intel_dp)),
704 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700705 }
706}
707
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100708static uint32_t
709intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
710{
711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
712 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200714 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715 uint32_t status;
716 bool done;
717
Daniel Vetteref04f002012-12-01 21:03:59 +0100718#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100719 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300720 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300721 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 else
Imre Deak713a6b662016-06-28 13:37:33 +0300723 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100724 if (!done)
725 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
726 has_aux_irq);
727#undef C
728
729 return status;
730}
731
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200732static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000733{
734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200735 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000736
Ville Syrjäläa457f542016-03-02 17:22:17 +0200737 if (index)
738 return 0;
739
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740 /*
741 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200742 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000745}
746
747static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
748{
749 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200750 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000751
752 if (index)
753 return 0;
754
Ville Syrjäläa457f542016-03-02 17:22:17 +0200755 /*
756 * The clock divider is based off the cdclk or PCH rawclk, and would
757 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
758 * divide by 2000 and use that
759 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200760 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200761 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200762 else
763 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000764}
765
766static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300767{
768 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200769 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300770
Ville Syrjäläa457f542016-03-02 17:22:17 +0200771 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300772 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100773 switch (index) {
774 case 0: return 63;
775 case 1: return 72;
776 default: return 0;
777 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300778 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200779
780 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300781}
782
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000783static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
784{
785 /*
786 * SKL doesn't need us to program the AUX clock divider (Hardware will
787 * derive the clock from CDCLK automatically). We still implement the
788 * get_aux_clock_divider vfunc to plug-in into the existing code.
789 */
790 return index ? 0 : 1;
791}
792
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200793static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
794 bool has_aux_irq,
795 int send_bytes,
796 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797{
798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
799 struct drm_device *dev = intel_dig_port->base.base.dev;
800 uint32_t precharge, timeout;
801
802 if (IS_GEN6(dev))
803 precharge = 3;
804 else
805 precharge = 5;
806
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200807 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
809 else
810 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
811
812 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000813 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000814 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000815 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000816 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000817 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000818 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
819 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821}
822
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000823static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
824 bool has_aux_irq,
825 int send_bytes,
826 uint32_t unused)
827{
828 return DP_AUX_CH_CTL_SEND_BUSY |
829 DP_AUX_CH_CTL_DONE |
830 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
831 DP_AUX_CH_CTL_TIME_OUT_ERROR |
832 DP_AUX_CH_CTL_TIME_OUT_1600us |
833 DP_AUX_CH_CTL_RECEIVE_ERROR |
834 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200835 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000836 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
837}
838
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100840intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200841 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842 uint8_t *recv, int recv_size)
843{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200844 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
845 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100846 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200847 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100848 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000851 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100852 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200853 bool vdd;
854
Ville Syrjälä773538e82014-09-04 14:54:56 +0300855 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300856
Ville Syrjälä72c35002014-08-18 22:16:00 +0300857 /*
858 * We will be called with VDD already enabled for dpcd/edid/oui reads.
859 * In such cases we want to leave VDD enabled and it's up to upper layers
860 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
861 * ourselves.
862 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300863 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100864
865 /* dp aux is extremely sensitive to irq latency, hence request the
866 * lowest possible wakeup latency and so prevent the cpu from going into
867 * deep sleep states.
868 */
869 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Keith Packard9b984da2011-09-19 13:54:47 -0700871 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800872
Jesse Barnes11bee432011-08-01 15:02:20 -0700873 /* Try to wait for any previous AUX channel activity */
874 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100875 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700876 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
877 break;
878 msleep(1);
879 }
880
881 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300882 static u32 last_status = -1;
883 const u32 status = I915_READ(ch_ctl);
884
885 if (status != last_status) {
886 WARN(1, "dp_aux_ch not started status 0x%08x\n",
887 status);
888 last_status = status;
889 }
890
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100893 }
894
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300895 /* Only 5 data registers! */
896 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
897 ret = -E2BIG;
898 goto out;
899 }
900
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000901 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000902 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
903 has_aux_irq,
904 send_bytes,
905 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000906
Chris Wilsonbc866252013-07-21 16:00:03 +0100907 /* Must try at least 3 times according to DP spec */
908 for (try = 0; try < 5; try++) {
909 /* Load the send data into the aux channel data registers */
910 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200911 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800912 intel_dp_pack_aux(send + i,
913 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400914
Chris Wilsonbc866252013-07-21 16:00:03 +0100915 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000916 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100917
Chris Wilsonbc866252013-07-21 16:00:03 +0100918 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400919
Chris Wilsonbc866252013-07-21 16:00:03 +0100920 /* Clear done status and any errors */
921 I915_WRITE(ch_ctl,
922 status |
923 DP_AUX_CH_CTL_DONE |
924 DP_AUX_CH_CTL_TIME_OUT_ERROR |
925 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400926
Todd Previte74ebf292015-04-15 08:38:41 -0700927 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100928 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700929
930 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
931 * 400us delay required for errors and timeouts
932 * Timeout errors from the HW already meet this
933 * requirement so skip to next iteration
934 */
935 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
936 usleep_range(400, 500);
937 continue;
938 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100939 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700940 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100941 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942 }
943
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700945 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 ret = -EBUSY;
947 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948 }
949
Jim Bridee058c942015-05-27 10:21:48 -0700950done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 /* Check for timeout or receive error.
952 * Timeouts occur when the sink is not connected
953 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700954 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700955 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100956 ret = -EIO;
957 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700958 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700959
960 /* Timeouts occur when the device isn't connected, so they're
961 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700962 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800963 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100964 ret = -ETIMEDOUT;
965 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 }
967
968 /* Unload any bytes sent back from the other side */
969 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
970 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800971
972 /*
973 * By BSpec: "Message sizes of 0 or >20 are not allowed."
974 * We have no idea of what happened so we return -EBUSY so
975 * drm layer takes care for the necessary retries.
976 */
977 if (recv_bytes == 0 || recv_bytes > 20) {
978 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
979 recv_bytes);
980 /*
981 * FIXME: This patch was created on top of a series that
982 * organize the retries at drm level. There EBUSY should
983 * also take care for 1ms wait before retrying.
984 * That aux retries re-org is still needed and after that is
985 * merged we remove this sleep from here.
986 */
987 usleep_range(1000, 1500);
988 ret = -EBUSY;
989 goto out;
990 }
991
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992 if (recv_bytes > recv_size)
993 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400994
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100995 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200996 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800997 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100999 ret = recv_bytes;
1000out:
1001 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1002
Jani Nikula884f19e2014-03-14 16:51:14 +02001003 if (vdd)
1004 edp_panel_vdd_off(intel_dp, false);
1005
Ville Syrjälä773538e82014-09-04 14:54:56 +03001006 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001007
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001011#define BARE_ADDRESS_SIZE 3
1012#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001013static ssize_t
1014intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1017 uint8_t txbuf[20], rxbuf[20];
1018 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001021 txbuf[0] = (msg->request << 4) |
1022 ((msg->address >> 16) & 0xf);
1023 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001024 txbuf[2] = msg->address & 0xff;
1025 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001026
Jani Nikula9d1a1032014-03-14 16:51:15 +02001027 switch (msg->request & ~DP_AUX_I2C_MOT) {
1028 case DP_AUX_NATIVE_WRITE:
1029 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001030 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001031 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001032 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 if (WARN_ON(txsize > 20))
1035 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001036
Ville Syrjälädd788092016-07-28 17:55:04 +03001037 WARN_ON(!msg->buffer != !msg->size);
1038
Imre Deakd81a67c2016-01-29 14:52:26 +02001039 if (msg->buffer)
1040 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001041
Jani Nikula9d1a1032014-03-14 16:51:15 +02001042 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1043 if (ret > 0) {
1044 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001046 if (ret > 1) {
1047 /* Number of bytes written in a short write. */
1048 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1049 } else {
1050 /* Return payload size. */
1051 ret = msg->size;
1052 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001053 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001054 break;
1055
1056 case DP_AUX_NATIVE_READ:
1057 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001058 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001059 rxsize = msg->size + 1;
1060
1061 if (WARN_ON(rxsize > 20))
1062 return -E2BIG;
1063
1064 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1065 if (ret > 0) {
1066 msg->reply = rxbuf[0] >> 4;
1067 /*
1068 * Assume happy day, and copy the data. The caller is
1069 * expected to check msg->reply before touching it.
1070 *
1071 * Return payload size.
1072 */
1073 ret--;
1074 memcpy(msg->buffer, rxbuf + 1, ret);
1075 }
1076 break;
1077
1078 default:
1079 ret = -EINVAL;
1080 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001082
Jani Nikula9d1a1032014-03-14 16:51:15 +02001083 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001084}
1085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001086static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1087 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001088{
1089 switch (port) {
1090 case PORT_B:
1091 case PORT_C:
1092 case PORT_D:
1093 return DP_AUX_CH_CTL(port);
1094 default:
1095 MISSING_CASE(port);
1096 return DP_AUX_CH_CTL(PORT_B);
1097 }
1098}
1099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1101 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001102{
1103 switch (port) {
1104 case PORT_B:
1105 case PORT_C:
1106 case PORT_D:
1107 return DP_AUX_CH_DATA(port, index);
1108 default:
1109 MISSING_CASE(port);
1110 return DP_AUX_CH_DATA(PORT_B, index);
1111 }
1112}
1113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001114static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1115 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001116{
1117 switch (port) {
1118 case PORT_A:
1119 return DP_AUX_CH_CTL(port);
1120 case PORT_B:
1121 case PORT_C:
1122 case PORT_D:
1123 return PCH_DP_AUX_CH_CTL(port);
1124 default:
1125 MISSING_CASE(port);
1126 return DP_AUX_CH_CTL(PORT_A);
1127 }
1128}
1129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001130static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1131 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001132{
1133 switch (port) {
1134 case PORT_A:
1135 return DP_AUX_CH_DATA(port, index);
1136 case PORT_B:
1137 case PORT_C:
1138 case PORT_D:
1139 return PCH_DP_AUX_CH_DATA(port, index);
1140 default:
1141 MISSING_CASE(port);
1142 return DP_AUX_CH_DATA(PORT_A, index);
1143 }
1144}
1145
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001146/*
1147 * On SKL we don't have Aux for port E so we rely
1148 * on VBT to set a proper alternate aux channel.
1149 */
1150static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1151{
1152 const struct ddi_vbt_port_info *info =
1153 &dev_priv->vbt.ddi_port_info[PORT_E];
1154
1155 switch (info->alternate_aux_channel) {
1156 case DP_AUX_A:
1157 return PORT_A;
1158 case DP_AUX_B:
1159 return PORT_B;
1160 case DP_AUX_C:
1161 return PORT_C;
1162 case DP_AUX_D:
1163 return PORT_D;
1164 default:
1165 MISSING_CASE(info->alternate_aux_channel);
1166 return PORT_A;
1167 }
1168}
1169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001170static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1171 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001172{
1173 if (port == PORT_E)
1174 port = skl_porte_aux_port(dev_priv);
1175
1176 switch (port) {
1177 case PORT_A:
1178 case PORT_B:
1179 case PORT_C:
1180 case PORT_D:
1181 return DP_AUX_CH_CTL(port);
1182 default:
1183 MISSING_CASE(port);
1184 return DP_AUX_CH_CTL(PORT_A);
1185 }
1186}
1187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001188static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1189 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001190{
1191 if (port == PORT_E)
1192 port = skl_porte_aux_port(dev_priv);
1193
1194 switch (port) {
1195 case PORT_A:
1196 case PORT_B:
1197 case PORT_C:
1198 case PORT_D:
1199 return DP_AUX_CH_DATA(port, index);
1200 default:
1201 MISSING_CASE(port);
1202 return DP_AUX_CH_DATA(PORT_A, index);
1203 }
1204}
1205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001206static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1207 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001208{
1209 if (INTEL_INFO(dev_priv)->gen >= 9)
1210 return skl_aux_ctl_reg(dev_priv, port);
1211 else if (HAS_PCH_SPLIT(dev_priv))
1212 return ilk_aux_ctl_reg(dev_priv, port);
1213 else
1214 return g4x_aux_ctl_reg(dev_priv, port);
1215}
1216
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001217static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1218 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001219{
1220 if (INTEL_INFO(dev_priv)->gen >= 9)
1221 return skl_aux_data_reg(dev_priv, port, index);
1222 else if (HAS_PCH_SPLIT(dev_priv))
1223 return ilk_aux_data_reg(dev_priv, port, index);
1224 else
1225 return g4x_aux_data_reg(dev_priv, port, index);
1226}
1227
1228static void intel_aux_reg_init(struct intel_dp *intel_dp)
1229{
1230 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1231 enum port port = dp_to_dig_port(intel_dp)->port;
1232 int i;
1233
1234 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1235 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1236 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1237}
1238
Jani Nikula9d1a1032014-03-14 16:51:15 +02001239static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001240intel_dp_aux_fini(struct intel_dp *intel_dp)
1241{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001242 kfree(intel_dp->aux.name);
1243}
1244
Chris Wilson7a418e32016-06-24 14:00:14 +01001245static void
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001247{
Jani Nikula33ad6622014-03-14 16:51:16 +02001248 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1249 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001250
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001251 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001252 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001253
Chris Wilson7a418e32016-06-24 14:00:14 +01001254 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001255 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001256 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257}
1258
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301259static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001260intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301261{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001262 if (intel_dp->num_sink_rates) {
1263 *sink_rates = intel_dp->sink_rates;
1264 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301265 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001266
1267 *sink_rates = default_rates;
1268
1269 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301270}
1271
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001272bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301273{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001274 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1275 struct drm_device *dev = dig_port->base.base.dev;
1276
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301277 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001278 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301279 return false;
1280
1281 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1282 (INTEL_INFO(dev)->gen >= 9))
1283 return true;
1284 else
1285 return false;
1286}
1287
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301288static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001289intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301290{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001291 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1292 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301293 int size;
1294
Sonika Jindal64987fc2015-05-26 17:50:13 +05301295 if (IS_BROXTON(dev)) {
1296 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301297 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001298 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301299 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301300 size = ARRAY_SIZE(skl_rates);
1301 } else {
1302 *source_rates = default_rates;
1303 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301304 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001305
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301306 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001307 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301308 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001309
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301310 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311}
1312
Daniel Vetter0e503382014-07-04 11:26:04 -03001313static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001314intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001315 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001316{
1317 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001318 const struct dp_link_dpll *divisor = NULL;
1319 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001320
1321 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001322 divisor = gen4_dpll;
1323 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001324 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001325 divisor = pch_dpll;
1326 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001327 } else if (IS_CHERRYVIEW(dev)) {
1328 divisor = chv_dpll;
1329 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001330 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001331 divisor = vlv_dpll;
1332 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001333 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001334
1335 if (divisor && count) {
1336 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001337 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001338 pipe_config->dpll = divisor[i].dpll;
1339 pipe_config->clock_set = true;
1340 break;
1341 }
1342 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001343 }
1344}
1345
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001346static int intersect_rates(const int *source_rates, int source_len,
1347 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001348 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301349{
1350 int i = 0, j = 0, k = 0;
1351
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301352 while (i < source_len && j < sink_len) {
1353 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001354 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1355 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001356 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301357 ++k;
1358 ++i;
1359 ++j;
1360 } else if (source_rates[i] < sink_rates[j]) {
1361 ++i;
1362 } else {
1363 ++j;
1364 }
1365 }
1366 return k;
1367}
1368
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001369static int intel_dp_common_rates(struct intel_dp *intel_dp,
1370 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001371{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001372 const int *source_rates, *sink_rates;
1373 int source_len, sink_len;
1374
1375 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001376 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001377
1378 return intersect_rates(source_rates, source_len,
1379 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001380 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001381}
1382
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001383static void snprintf_int_array(char *str, size_t len,
1384 const int *array, int nelem)
1385{
1386 int i;
1387
1388 str[0] = '\0';
1389
1390 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001391 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001392 if (r >= len)
1393 return;
1394 str += r;
1395 len -= r;
1396 }
1397}
1398
1399static void intel_dp_print_rates(struct intel_dp *intel_dp)
1400{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001401 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001402 int source_len, sink_len, common_len;
1403 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001404 char str[128]; /* FIXME: too big for stack? */
1405
1406 if ((drm_debug & DRM_UT_KMS) == 0)
1407 return;
1408
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001409 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001410 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1411 DRM_DEBUG_KMS("source rates: %s\n", str);
1412
1413 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1414 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1415 DRM_DEBUG_KMS("sink rates: %s\n", str);
1416
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417 common_len = intel_dp_common_rates(intel_dp, common_rates);
1418 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1419 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001420}
1421
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001422static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301423{
1424 int i = 0;
1425
1426 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1427 if (find == rates[i])
1428 break;
1429
1430 return i;
1431}
1432
Ville Syrjälä50fec212015-03-12 17:10:34 +02001433int
1434intel_dp_max_link_rate(struct intel_dp *intel_dp)
1435{
1436 int rates[DP_MAX_SUPPORTED_RATES] = {};
1437 int len;
1438
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001439 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001440 if (WARN_ON(len <= 0))
1441 return 162000;
1442
Ville Syrjälä1354f732016-07-28 17:50:45 +03001443 return rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001444}
1445
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001446int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1447{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001448 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001449}
1450
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001451void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1452 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001453{
1454 if (intel_dp->num_sink_rates) {
1455 *link_bw = 0;
1456 *rate_select =
1457 intel_dp_rate_select(intel_dp, port_clock);
1458 } else {
1459 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1460 *rate_select = 0;
1461 }
1462}
1463
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001464bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001465intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001466 struct intel_crtc_state *pipe_config,
1467 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001468{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001469 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001470 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001471 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001472 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001473 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001474 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001475 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001476 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001477 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001478 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001479 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001480 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301481 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001482 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001483 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001484 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1485 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001486 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301487
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001488 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301489
1490 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001491 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301492
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001493 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001494
Imre Deakbc7d38a2013-05-16 14:40:36 +03001495 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001496 pipe_config->has_pch_encoder = true;
1497
Vandana Kannanf769cd22014-08-05 07:51:22 -07001498 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001499 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500
Jani Nikuladd06f902012-10-19 14:51:50 +03001501 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1502 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1503 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001504
1505 if (INTEL_INFO(dev)->gen >= 9) {
1506 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001507 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001508 if (ret)
1509 return ret;
1510 }
1511
Matt Roperb56676272015-11-04 09:05:27 -08001512 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001513 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1514 intel_connector->panel.fitting_mode);
1515 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001516 intel_pch_panel_fitting(intel_crtc, pipe_config,
1517 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001518 }
1519
Daniel Vettercb1793c2012-06-04 18:39:21 +02001520 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001521 return false;
1522
Daniel Vetter083f9562012-04-20 20:23:49 +02001523 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301524 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001525 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001526 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001527
Daniel Vetter36008362013-03-27 00:44:59 +01001528 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1529 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001530 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001531 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301532
1533 /* Get bpp from vbt only for panels that dont have bpp in edid */
1534 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001535 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001536 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001537 dev_priv->vbt.edp.bpp);
1538 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001539 }
1540
Jani Nikula344c5bb2014-09-09 11:25:13 +03001541 /*
1542 * Use the maximum clock and number of lanes the eDP panel
1543 * advertizes being capable of. The panels are generally
1544 * designed to support only a single clock and lane
1545 * configuration, and typically these values correspond to the
1546 * native resolution of the panel.
1547 */
1548 min_lane_count = max_lane_count;
1549 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001550 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001551
Daniel Vetter36008362013-03-27 00:44:59 +01001552 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001553 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1554 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001555
Dave Airliec6930992014-07-14 11:04:39 +10001556 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301557 for (lane_count = min_lane_count;
1558 lane_count <= max_lane_count;
1559 lane_count <<= 1) {
1560
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001561 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001562 link_avail = intel_dp_max_data_rate(link_clock,
1563 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001564
Daniel Vetter36008362013-03-27 00:44:59 +01001565 if (mode_rate <= link_avail) {
1566 goto found;
1567 }
1568 }
1569 }
1570 }
1571
1572 return false;
1573
1574found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001575 if (intel_dp->color_range_auto) {
1576 /*
1577 * See:
1578 * CEA-861-E - 5.1 Default Encoding Parameters
1579 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1580 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001581 pipe_config->limited_color_range =
1582 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1583 } else {
1584 pipe_config->limited_color_range =
1585 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001586 }
1587
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001588 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301589
Daniel Vetter657445f2013-05-04 10:09:18 +02001590 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001591 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001592
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001593 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1594 &link_bw, &rate_select);
1595
1596 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1597 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001598 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001599 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1600 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001601
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001602 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001603 adjusted_mode->crtc_clock,
1604 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001605 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001606
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301607 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301608 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001609 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301610 intel_link_compute_m_n(bpp, lane_count,
1611 intel_connector->panel.downclock_mode->clock,
1612 pipe_config->port_clock,
1613 &pipe_config->dp_m2_n2);
1614 }
1615
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001616 /*
1617 * DPLL0 VCO may need to be adjusted to get the correct
1618 * clock for eDP. This will affect cdclk as well.
1619 */
1620 if (is_edp(intel_dp) &&
1621 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1622 int vco;
1623
1624 switch (pipe_config->port_clock / 2) {
1625 case 108000:
1626 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001627 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001628 break;
1629 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001630 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001631 break;
1632 }
1633
1634 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1635 }
1636
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001637 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001638 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001639
Daniel Vetter36008362013-03-27 00:44:59 +01001640 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001641}
1642
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001643void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001644 int link_rate, uint8_t lane_count,
1645 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001646{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001647 intel_dp->link_rate = link_rate;
1648 intel_dp->lane_count = lane_count;
1649 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001650}
1651
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001652static void intel_dp_prepare(struct intel_encoder *encoder,
1653 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001654{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001655 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001656 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001657 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001658 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001659 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001660 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001661
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001662 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1663 pipe_config->lane_count,
1664 intel_crtc_has_type(pipe_config,
1665 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001666
Keith Packard417e8222011-11-01 19:54:11 -07001667 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001668 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001669 *
1670 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001671 * SNB CPU
1672 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001673 * CPT PCH
1674 *
1675 * IBX PCH and CPU are the same for almost everything,
1676 * except that the CPU DP PLL is configured in this
1677 * register
1678 *
1679 * CPT PCH is quite different, having many bits moved
1680 * to the TRANS_DP_CTL register instead. That
1681 * configuration happens (oddly) in ironlake_pch_enable
1682 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001683
Keith Packard417e8222011-11-01 19:54:11 -07001684 /* Preserve the BIOS-computed detected bit. This is
1685 * supposed to be read-only.
1686 */
1687 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001688
Keith Packard417e8222011-11-01 19:54:11 -07001689 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001690 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001691 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692
Keith Packard417e8222011-11-01 19:54:11 -07001693 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001694
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001695 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001696 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1697 intel_dp->DP |= DP_SYNC_HS_HIGH;
1698 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1699 intel_dp->DP |= DP_SYNC_VS_HIGH;
1700 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1701
Jani Nikula6aba5b62013-10-04 15:08:10 +03001702 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001703 intel_dp->DP |= DP_ENHANCED_FRAMING;
1704
Daniel Vetter7c62a162013-06-01 17:16:20 +02001705 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001706 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001707 u32 trans_dp;
1708
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001709 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001710
1711 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1712 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1713 trans_dp |= TRANS_DP_ENH_FRAMING;
1714 else
1715 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1716 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001717 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001718 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001719 !IS_CHERRYVIEW(dev) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001720 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001721
1722 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1723 intel_dp->DP |= DP_SYNC_HS_HIGH;
1724 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1725 intel_dp->DP |= DP_SYNC_VS_HIGH;
1726 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1727
Jani Nikula6aba5b62013-10-04 15:08:10 +03001728 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001729 intel_dp->DP |= DP_ENHANCED_FRAMING;
1730
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001731 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001732 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001733 else if (crtc->pipe == PIPE_B)
1734 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001735 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001736}
1737
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001738#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1739#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001740
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001741#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1742#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001743
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001744#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1745#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001746
Imre Deakde9c1b62016-06-16 20:01:46 +03001747static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1748 struct intel_dp *intel_dp);
1749
Daniel Vetter4be73782014-01-17 14:39:48 +01001750static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001751 u32 mask,
1752 u32 value)
1753{
Paulo Zanoni30add222012-10-26 19:05:45 -02001754 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001755 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001756 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001757
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001758 lockdep_assert_held(&dev_priv->pps_mutex);
1759
Imre Deakde9c1b62016-06-16 20:01:46 +03001760 intel_pps_verify_state(dev_priv, intel_dp);
1761
Jani Nikulabf13e812013-09-06 07:40:05 +03001762 pp_stat_reg = _pp_stat_reg(intel_dp);
1763 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001764
1765 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001766 mask, value,
1767 I915_READ(pp_stat_reg),
1768 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001769
Chris Wilson9036ff02016-06-30 15:33:09 +01001770 if (intel_wait_for_register(dev_priv,
1771 pp_stat_reg, mask, value,
1772 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001773 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001774 I915_READ(pp_stat_reg),
1775 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001776
1777 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001778}
1779
Daniel Vetter4be73782014-01-17 14:39:48 +01001780static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001781{
1782 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001783 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001784}
1785
Daniel Vetter4be73782014-01-17 14:39:48 +01001786static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001787{
Keith Packardbd943152011-09-18 23:09:52 -07001788 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001789 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001790}
Keith Packardbd943152011-09-18 23:09:52 -07001791
Daniel Vetter4be73782014-01-17 14:39:48 +01001792static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001793{
Abhay Kumard28d4732016-01-22 17:39:04 -08001794 ktime_t panel_power_on_time;
1795 s64 panel_power_off_duration;
1796
Keith Packard99ea7122011-11-01 19:57:50 -07001797 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001798
Abhay Kumard28d4732016-01-22 17:39:04 -08001799 /* take the difference of currrent time and panel power off time
1800 * and then make panel wait for t11_t12 if needed. */
1801 panel_power_on_time = ktime_get_boottime();
1802 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1803
Paulo Zanonidce56b32013-12-19 14:29:40 -02001804 /* When we disable the VDD override bit last we have to do the manual
1805 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001806 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1807 wait_remaining_ms_from_jiffies(jiffies,
1808 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001811}
Keith Packardbd943152011-09-18 23:09:52 -07001812
Daniel Vetter4be73782014-01-17 14:39:48 +01001813static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001814{
1815 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1816 intel_dp->backlight_on_delay);
1817}
1818
Daniel Vetter4be73782014-01-17 14:39:48 +01001819static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001820{
1821 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1822 intel_dp->backlight_off_delay);
1823}
Keith Packard99ea7122011-11-01 19:57:50 -07001824
Keith Packard832dd3c2011-11-01 19:34:06 -07001825/* Read the current pp_control value, unlocking the register if it
1826 * is locked
1827 */
1828
Jesse Barnes453c5422013-03-28 09:55:41 -07001829static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001830{
Jesse Barnes453c5422013-03-28 09:55:41 -07001831 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001832 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07001833 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001834
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001835 lockdep_assert_held(&dev_priv->pps_mutex);
1836
Jani Nikulabf13e812013-09-06 07:40:05 +03001837 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03001838 if (WARN_ON(!HAS_DDI(dev_priv) &&
1839 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301840 control &= ~PANEL_UNLOCK_MASK;
1841 control |= PANEL_UNLOCK_REGS;
1842 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001843 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001844}
1845
Ville Syrjälä951468f2014-09-04 14:55:31 +03001846/*
1847 * Must be paired with edp_panel_vdd_off().
1848 * Must hold pps_mutex around the whole on/off sequence.
1849 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1850 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001851static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001852{
Paulo Zanoni30add222012-10-26 19:05:45 -02001853 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001854 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1855 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001856 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001857 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001858 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001859 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001860 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001861
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001862 lockdep_assert_held(&dev_priv->pps_mutex);
1863
Keith Packard97af61f572011-09-28 16:23:51 -07001864 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001865 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001866
Egbert Eich2c623c12014-11-25 12:54:57 +01001867 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001868 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001869
Daniel Vetter4be73782014-01-17 14:39:48 +01001870 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001871 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001872
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001873 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001874 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001875
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001876 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1877 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001878
Daniel Vetter4be73782014-01-17 14:39:48 +01001879 if (!edp_have_panel_power(intel_dp))
1880 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001881
Jesse Barnes453c5422013-03-28 09:55:41 -07001882 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001883 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001884
Jani Nikulabf13e812013-09-06 07:40:05 +03001885 pp_stat_reg = _pp_stat_reg(intel_dp);
1886 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001887
1888 I915_WRITE(pp_ctrl_reg, pp);
1889 POSTING_READ(pp_ctrl_reg);
1890 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1891 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001892 /*
1893 * If the panel wasn't on, delay before accessing aux channel
1894 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001895 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001896 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1897 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001898 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001899 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001900
1901 return need_to_disable;
1902}
1903
Ville Syrjälä951468f2014-09-04 14:55:31 +03001904/*
1905 * Must be paired with intel_edp_panel_vdd_off() or
1906 * intel_edp_panel_off().
1907 * Nested calls to these functions are not allowed since
1908 * we drop the lock. Caller must use some higher level
1909 * locking to prevent nested calls from other threads.
1910 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001911void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001912{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001913 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001914
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001915 if (!is_edp(intel_dp))
1916 return;
1917
Ville Syrjälä773538e82014-09-04 14:54:56 +03001918 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001919 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001920 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001921
Rob Clarke2c719b2014-12-15 13:56:32 -05001922 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001923 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001924}
1925
Daniel Vetter4be73782014-01-17 14:39:48 +01001926static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001927{
Paulo Zanoni30add222012-10-26 19:05:45 -02001928 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001929 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001930 struct intel_digital_port *intel_dig_port =
1931 dp_to_dig_port(intel_dp);
1932 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1933 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001934 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001935 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001936
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001937 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001938
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001939 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001940
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001941 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001942 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001943
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001944 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1945 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001946
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001947 pp = ironlake_get_pp_control(intel_dp);
1948 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001949
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001950 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1951 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001952
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001953 I915_WRITE(pp_ctrl_reg, pp);
1954 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001955
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001956 /* Make sure sequencer is idle before allowing subsequent activity */
1957 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1958 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001959
Imre Deak5a162e22016-08-10 14:07:30 +03001960 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001961 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001962
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001963 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001964 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001965}
1966
Daniel Vetter4be73782014-01-17 14:39:48 +01001967static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001968{
1969 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1970 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001971
Ville Syrjälä773538e82014-09-04 14:54:56 +03001972 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001973 if (!intel_dp->want_panel_vdd)
1974 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001975 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001976}
1977
Imre Deakaba86892014-07-30 15:57:31 +03001978static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1979{
1980 unsigned long delay;
1981
1982 /*
1983 * Queue the timer to fire a long time from now (relative to the power
1984 * down delay) to keep the panel power up across a sequence of
1985 * operations.
1986 */
1987 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1988 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1989}
1990
Ville Syrjälä951468f2014-09-04 14:55:31 +03001991/*
1992 * Must be paired with edp_panel_vdd_on().
1993 * Must hold pps_mutex around the whole on/off sequence.
1994 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1995 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001996static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001997{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001998 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001999
2000 lockdep_assert_held(&dev_priv->pps_mutex);
2001
Keith Packard97af61f572011-09-28 16:23:51 -07002002 if (!is_edp(intel_dp))
2003 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002004
Rob Clarke2c719b2014-12-15 13:56:32 -05002005 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002006 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002007
Keith Packardbd943152011-09-18 23:09:52 -07002008 intel_dp->want_panel_vdd = false;
2009
Imre Deakaba86892014-07-30 15:57:31 +03002010 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002011 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002012 else
2013 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002014}
2015
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002016static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002017{
Paulo Zanoni30add222012-10-26 19:05:45 -02002018 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002019 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002020 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002021 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002022
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002023 lockdep_assert_held(&dev_priv->pps_mutex);
2024
Keith Packard97af61f572011-09-28 16:23:51 -07002025 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002026 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002027
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002028 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2029 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002030
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002031 if (WARN(edp_have_panel_power(intel_dp),
2032 "eDP port %c panel power already on\n",
2033 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002034 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002035
Daniel Vetter4be73782014-01-17 14:39:48 +01002036 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002037
Jani Nikulabf13e812013-09-06 07:40:05 +03002038 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002039 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002040 if (IS_GEN5(dev)) {
2041 /* ILK workaround: disable reset around power sequence */
2042 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002043 I915_WRITE(pp_ctrl_reg, pp);
2044 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002045 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002046
Imre Deak5a162e22016-08-10 14:07:30 +03002047 pp |= PANEL_POWER_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002048 if (!IS_GEN5(dev))
2049 pp |= PANEL_POWER_RESET;
2050
Jesse Barnes453c5422013-03-28 09:55:41 -07002051 I915_WRITE(pp_ctrl_reg, pp);
2052 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002053
Daniel Vetter4be73782014-01-17 14:39:48 +01002054 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002055 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002056
Keith Packard05ce1a42011-09-29 16:33:01 -07002057 if (IS_GEN5(dev)) {
2058 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002059 I915_WRITE(pp_ctrl_reg, pp);
2060 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002061 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002062}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002063
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002064void intel_edp_panel_on(struct intel_dp *intel_dp)
2065{
2066 if (!is_edp(intel_dp))
2067 return;
2068
2069 pps_lock(intel_dp);
2070 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002071 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002072}
2073
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002074
2075static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002076{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002077 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2078 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002079 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002080 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002081 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002082 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002083 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002084
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002085 lockdep_assert_held(&dev_priv->pps_mutex);
2086
Keith Packard97af61f572011-09-28 16:23:51 -07002087 if (!is_edp(intel_dp))
2088 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002089
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002090 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2091 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002092
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002093 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2094 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002095
Jesse Barnes453c5422013-03-28 09:55:41 -07002096 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002097 /* We need to switch off panel power _and_ force vdd, for otherwise some
2098 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002099 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002100 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002101
Jani Nikulabf13e812013-09-06 07:40:05 +03002102 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002103
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002104 intel_dp->want_panel_vdd = false;
2105
Jesse Barnes453c5422013-03-28 09:55:41 -07002106 I915_WRITE(pp_ctrl_reg, pp);
2107 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002108
Abhay Kumard28d4732016-01-22 17:39:04 -08002109 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002110 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002111
2112 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002113 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002114 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002115}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002116
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002117void intel_edp_panel_off(struct intel_dp *intel_dp)
2118{
2119 if (!is_edp(intel_dp))
2120 return;
2121
2122 pps_lock(intel_dp);
2123 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002124 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002125}
2126
Jani Nikula1250d102014-08-12 17:11:39 +03002127/* Enable backlight in the panel power control. */
2128static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002129{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002130 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2131 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002132 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002133 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002134 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002135
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002136 /*
2137 * If we enable the backlight right away following a panel power
2138 * on, we may see slight flicker as the panel syncs with the eDP
2139 * link. So delay a bit to make sure the image is solid before
2140 * allowing it to appear.
2141 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002142 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002143
Ville Syrjälä773538e82014-09-04 14:54:56 +03002144 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002145
Jesse Barnes453c5422013-03-28 09:55:41 -07002146 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002147 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002148
Jani Nikulabf13e812013-09-06 07:40:05 +03002149 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002150
2151 I915_WRITE(pp_ctrl_reg, pp);
2152 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002153
Ville Syrjälä773538e82014-09-04 14:54:56 +03002154 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002155}
2156
Jani Nikula1250d102014-08-12 17:11:39 +03002157/* Enable backlight PWM and backlight PP control. */
2158void intel_edp_backlight_on(struct intel_dp *intel_dp)
2159{
2160 if (!is_edp(intel_dp))
2161 return;
2162
2163 DRM_DEBUG_KMS("\n");
2164
2165 intel_panel_enable_backlight(intel_dp->attached_connector);
2166 _intel_edp_backlight_on(intel_dp);
2167}
2168
2169/* Disable backlight in the panel power control. */
2170static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002171{
Paulo Zanoni30add222012-10-26 19:05:45 -02002172 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002173 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002174 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002175 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002176
Keith Packardf01eca22011-09-28 16:48:10 -07002177 if (!is_edp(intel_dp))
2178 return;
2179
Ville Syrjälä773538e82014-09-04 14:54:56 +03002180 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002181
Jesse Barnes453c5422013-03-28 09:55:41 -07002182 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002183 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002184
Jani Nikulabf13e812013-09-06 07:40:05 +03002185 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002186
2187 I915_WRITE(pp_ctrl_reg, pp);
2188 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002189
Ville Syrjälä773538e82014-09-04 14:54:56 +03002190 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002191
Paulo Zanonidce56b32013-12-19 14:29:40 -02002192 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002193 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002194}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002195
Jani Nikula1250d102014-08-12 17:11:39 +03002196/* Disable backlight PP control and backlight PWM. */
2197void intel_edp_backlight_off(struct intel_dp *intel_dp)
2198{
2199 if (!is_edp(intel_dp))
2200 return;
2201
2202 DRM_DEBUG_KMS("\n");
2203
2204 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002205 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002206}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002207
Jani Nikula73580fb72014-08-12 17:11:41 +03002208/*
2209 * Hook for controlling the panel power control backlight through the bl_power
2210 * sysfs attribute. Take care to handle multiple calls.
2211 */
2212static void intel_edp_backlight_power(struct intel_connector *connector,
2213 bool enable)
2214{
2215 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002216 bool is_enabled;
2217
Ville Syrjälä773538e82014-09-04 14:54:56 +03002218 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002219 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002220 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002221
2222 if (is_enabled == enable)
2223 return;
2224
Jani Nikula23ba9372014-08-27 14:08:43 +03002225 DRM_DEBUG_KMS("panel power control backlight %s\n",
2226 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002227
2228 if (enable)
2229 _intel_edp_backlight_on(intel_dp);
2230 else
2231 _intel_edp_backlight_off(intel_dp);
2232}
2233
Ville Syrjälä64e10772015-10-29 21:26:01 +02002234static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2235{
2236 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2237 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2238 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2239
2240 I915_STATE_WARN(cur_state != state,
2241 "DP port %c state assertion failure (expected %s, current %s)\n",
2242 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002243 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002244}
2245#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2246
2247static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2248{
2249 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2250
2251 I915_STATE_WARN(cur_state != state,
2252 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002253 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002254}
2255#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2256#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2257
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002258static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2259 struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002260{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002261 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002262 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002263
Ville Syrjälä64e10772015-10-29 21:26:01 +02002264 assert_pipe_disabled(dev_priv, crtc->pipe);
2265 assert_dp_port_disabled(intel_dp);
2266 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002267
Ville Syrjäläabfce942015-10-29 21:26:03 +02002268 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002269 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002270
2271 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2272
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002273 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002274 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2275 else
2276 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2277
2278 I915_WRITE(DP_A, intel_dp->DP);
2279 POSTING_READ(DP_A);
2280 udelay(500);
2281
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002282 /*
2283 * [DevILK] Work around required when enabling DP PLL
2284 * while a pipe is enabled going to FDI:
2285 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2286 * 2. Program DP PLL enable
2287 */
2288 if (IS_GEN5(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +01002289 intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002290
Daniel Vetter07679352012-09-06 22:15:42 +02002291 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002292
Daniel Vetter07679352012-09-06 22:15:42 +02002293 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002294 POSTING_READ(DP_A);
2295 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002296}
2297
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002298static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002299{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002301 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2302 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002303
Ville Syrjälä64e10772015-10-29 21:26:01 +02002304 assert_pipe_disabled(dev_priv, crtc->pipe);
2305 assert_dp_port_disabled(intel_dp);
2306 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002307
Ville Syrjäläabfce942015-10-29 21:26:03 +02002308 DRM_DEBUG_KMS("disabling eDP PLL\n");
2309
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002310 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002311
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002312 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002313 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002314 udelay(200);
2315}
2316
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002317/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002318void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002319{
2320 int ret, i;
2321
2322 /* Should have a valid DPCD by this point */
2323 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2324 return;
2325
2326 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002327 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2328 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002329 } else {
2330 /*
2331 * When turning on, we need to retry for 1ms to give the sink
2332 * time to wake up.
2333 */
2334 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002335 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2336 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002337 if (ret == 1)
2338 break;
2339 msleep(1);
2340 }
2341 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002342
2343 if (ret != 1)
2344 DRM_DEBUG_KMS("failed to %s sink power state\n",
2345 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002346}
2347
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002348static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2349 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002350{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002351 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002352 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002353 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002354 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak6d129be2014-03-05 16:20:54 +02002355 enum intel_display_power_domain power_domain;
2356 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002357 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002358
2359 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002360 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002361 return false;
2362
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002363 ret = false;
2364
Imre Deak6d129be2014-03-05 16:20:54 +02002365 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002366
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002367 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002368 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002369
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002370 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002371 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002372 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002373 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002374
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002375 for_each_pipe(dev_priv, p) {
2376 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2377 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2378 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002379 ret = true;
2380
2381 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002382 }
2383 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002384
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002385 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002386 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002387 } else if (IS_CHERRYVIEW(dev)) {
2388 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2389 } else {
2390 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002391 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002392
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002393 ret = true;
2394
2395out:
2396 intel_display_power_put(dev_priv, power_domain);
2397
2398 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002399}
2400
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002401static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002402 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002403{
2404 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002405 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002406 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002407 struct drm_i915_private *dev_priv = to_i915(dev);
Xiong Zhang63000ef2013-06-28 12:59:06 +08002408 enum port port = dp_to_dig_port(intel_dp)->port;
2409 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002410
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002411 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002412
2413 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002414
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002415 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002416 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2417
2418 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002419 flags |= DRM_MODE_FLAG_PHSYNC;
2420 else
2421 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002422
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002423 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002424 flags |= DRM_MODE_FLAG_PVSYNC;
2425 else
2426 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002427 } else {
2428 if (tmp & DP_SYNC_HS_HIGH)
2429 flags |= DRM_MODE_FLAG_PHSYNC;
2430 else
2431 flags |= DRM_MODE_FLAG_NHSYNC;
2432
2433 if (tmp & DP_SYNC_VS_HIGH)
2434 flags |= DRM_MODE_FLAG_PVSYNC;
2435 else
2436 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002437 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002438
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002439 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002440
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002441 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002442 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002443 pipe_config->limited_color_range = true;
2444
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002445 pipe_config->lane_count =
2446 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2447
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002448 intel_dp_get_m_n(crtc, pipe_config);
2449
Ville Syrjälä18442d02013-09-13 16:00:08 +03002450 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002451 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002452 pipe_config->port_clock = 162000;
2453 else
2454 pipe_config->port_clock = 270000;
2455 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002456
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002457 pipe_config->base.adjusted_mode.crtc_clock =
2458 intel_dotclock_calculate(pipe_config->port_clock,
2459 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002460
Jani Nikula6aa23e62016-03-24 17:50:20 +02002461 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2462 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002463 /*
2464 * This is a big fat ugly hack.
2465 *
2466 * Some machines in UEFI boot mode provide us a VBT that has 18
2467 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2468 * unknown we fail to light up. Yet the same BIOS boots up with
2469 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2470 * max, not what it tells us to use.
2471 *
2472 * Note: This will still be broken if the eDP panel is not lit
2473 * up by the BIOS, and thus we can't get the mode at module
2474 * load.
2475 */
2476 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002477 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2478 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002479 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002480}
2481
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002482static void intel_disable_dp(struct intel_encoder *encoder,
2483 struct intel_crtc_state *old_crtc_state,
2484 struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002485{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002486 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002487 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002488
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002489 if (old_crtc_state->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002490 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002491
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002492 if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002493 intel_psr_disable(intel_dp);
2494
Daniel Vetter6cb49832012-05-20 17:14:50 +02002495 /* Make sure the panel is off before trying to change the mode. But also
2496 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002497 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002498 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002499 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002500 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002501
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002502 /* disable the port before the pipe on g4x */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002503 if (INTEL_GEN(dev_priv) < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002504 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002505}
2506
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002507static void ilk_post_disable_dp(struct intel_encoder *encoder,
2508 struct intel_crtc_state *old_crtc_state,
2509 struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002510{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002511 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002512 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002513
Ville Syrjälä49277c32014-03-31 18:21:26 +03002514 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002515
2516 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002517 if (port == PORT_A)
2518 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002519}
2520
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002521static void vlv_post_disable_dp(struct intel_encoder *encoder,
2522 struct intel_crtc_state *old_crtc_state,
2523 struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002524{
2525 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2526
2527 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002528}
2529
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002530static void chv_post_disable_dp(struct intel_encoder *encoder,
2531 struct intel_crtc_state *old_crtc_state,
2532 struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002533{
2534 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002535 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002536 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002537
2538 intel_dp_link_down(intel_dp);
2539
Ville Syrjäläa5805162015-05-26 20:42:30 +03002540 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002541
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002542 /* Assert data lane reset */
2543 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002544
Ville Syrjäläa5805162015-05-26 20:42:30 +03002545 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002546}
2547
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002548static void
2549_intel_dp_set_link_train(struct intel_dp *intel_dp,
2550 uint32_t *DP,
2551 uint8_t dp_train_pat)
2552{
2553 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2554 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002555 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002556 enum port port = intel_dig_port->port;
2557
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002558 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2559 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2560 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2561
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002562 if (HAS_DDI(dev)) {
2563 uint32_t temp = I915_READ(DP_TP_CTL(port));
2564
2565 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2566 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2567 else
2568 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2569
2570 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2571 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2572 case DP_TRAINING_PATTERN_DISABLE:
2573 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2574
2575 break;
2576 case DP_TRAINING_PATTERN_1:
2577 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2578 break;
2579 case DP_TRAINING_PATTERN_2:
2580 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2581 break;
2582 case DP_TRAINING_PATTERN_3:
2583 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2584 break;
2585 }
2586 I915_WRITE(DP_TP_CTL(port), temp);
2587
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002588 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2589 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002590 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2591
2592 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2593 case DP_TRAINING_PATTERN_DISABLE:
2594 *DP |= DP_LINK_TRAIN_OFF_CPT;
2595 break;
2596 case DP_TRAINING_PATTERN_1:
2597 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2598 break;
2599 case DP_TRAINING_PATTERN_2:
2600 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2601 break;
2602 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002603 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002604 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2605 break;
2606 }
2607
2608 } else {
2609 if (IS_CHERRYVIEW(dev))
2610 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2611 else
2612 *DP &= ~DP_LINK_TRAIN_MASK;
2613
2614 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2615 case DP_TRAINING_PATTERN_DISABLE:
2616 *DP |= DP_LINK_TRAIN_OFF;
2617 break;
2618 case DP_TRAINING_PATTERN_1:
2619 *DP |= DP_LINK_TRAIN_PAT_1;
2620 break;
2621 case DP_TRAINING_PATTERN_2:
2622 *DP |= DP_LINK_TRAIN_PAT_2;
2623 break;
2624 case DP_TRAINING_PATTERN_3:
2625 if (IS_CHERRYVIEW(dev)) {
2626 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2627 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002628 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002629 *DP |= DP_LINK_TRAIN_PAT_2;
2630 }
2631 break;
2632 }
2633 }
2634}
2635
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002636static void intel_dp_enable_port(struct intel_dp *intel_dp,
2637 struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002638{
2639 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002640 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002641
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002642 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002643
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002644 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002645
2646 /*
2647 * Magic for VLV/CHV. We _must_ first set up the register
2648 * without actually enabling the port, and then do another
2649 * write to enable the port. Otherwise link training will
2650 * fail when the power sequencer is freshly used for this port.
2651 */
2652 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002653 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002654 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002655
2656 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2657 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002658}
2659
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002660static void intel_enable_dp(struct intel_encoder *encoder,
2661 struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002662{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002663 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2664 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002665 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulac1dec792014-10-27 16:26:56 +02002666 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002667 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002668 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002669
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002670 if (WARN_ON(dp_reg & DP_PORT_EN))
2671 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002672
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002673 pps_lock(intel_dp);
2674
Wayne Boyer666a4532015-12-09 12:29:35 -08002675 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002676 vlv_init_panel_power_sequencer(intel_dp);
2677
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002678 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002679
2680 edp_panel_vdd_on(intel_dp);
2681 edp_panel_on(intel_dp);
2682 edp_panel_vdd_off(intel_dp, true);
2683
2684 pps_unlock(intel_dp);
2685
Wayne Boyer666a4532015-12-09 12:29:35 -08002686 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002687 unsigned int lane_mask = 0x0;
2688
2689 if (IS_CHERRYVIEW(dev))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002690 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002691
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002692 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2693 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002694 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002695
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002696 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2697 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002698 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002699
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002700 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002701 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002702 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002703 intel_audio_codec_enable(encoder);
2704 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002705}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002706
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002707static void g4x_enable_dp(struct intel_encoder *encoder,
2708 struct intel_crtc_state *pipe_config,
2709 struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002710{
Jani Nikula828f5c62013-09-05 16:44:45 +03002711 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2712
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002713 intel_enable_dp(encoder, pipe_config);
Daniel Vetter4be73782014-01-17 14:39:48 +01002714 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002715}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002716
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002717static void vlv_enable_dp(struct intel_encoder *encoder,
2718 struct intel_crtc_state *pipe_config,
2719 struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002720{
Jani Nikula828f5c62013-09-05 16:44:45 +03002721 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2722
Daniel Vetter4be73782014-01-17 14:39:48 +01002723 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002724 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725}
2726
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002727static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2728 struct intel_crtc_state *pipe_config,
2729 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002730{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002731 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002732 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002733
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002734 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002735
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002736 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002737 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002738 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002739}
2740
Ville Syrjälä83b84592014-10-16 21:29:51 +03002741static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2742{
2743 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002744 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002745 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002746 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002747
2748 edp_panel_vdd_off_sync(intel_dp);
2749
2750 /*
2751 * VLV seems to get confused when multiple power seqeuencers
2752 * have the same port selected (even if only one has power/vdd
2753 * enabled). The failure manifests as vlv_wait_port_ready() failing
2754 * CHV on the other hand doesn't seem to mind having the same port
2755 * selected in multiple power seqeuencers, but let's clear the
2756 * port select always when logically disconnecting a power sequencer
2757 * from a port.
2758 */
2759 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2760 pipe_name(pipe), port_name(intel_dig_port->port));
2761 I915_WRITE(pp_on_reg, 0);
2762 POSTING_READ(pp_on_reg);
2763
2764 intel_dp->pps_pipe = INVALID_PIPE;
2765}
2766
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002767static void vlv_steal_power_sequencer(struct drm_device *dev,
2768 enum pipe pipe)
2769{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002770 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002771 struct intel_encoder *encoder;
2772
2773 lockdep_assert_held(&dev_priv->pps_mutex);
2774
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002775 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2776 return;
2777
Jani Nikula19c80542015-12-16 12:48:16 +02002778 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002779 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002780 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002781
2782 if (encoder->type != INTEL_OUTPUT_EDP)
2783 continue;
2784
2785 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002786 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002787
2788 if (intel_dp->pps_pipe != pipe)
2789 continue;
2790
2791 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002792 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002793
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002794 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002795 "stealing pipe %c power sequencer from active eDP port %c\n",
2796 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002797
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002798 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002799 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002800 }
2801}
2802
2803static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2804{
2805 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2806 struct intel_encoder *encoder = &intel_dig_port->base;
2807 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002808 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002809 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002810
2811 lockdep_assert_held(&dev_priv->pps_mutex);
2812
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002813 if (!is_edp(intel_dp))
2814 return;
2815
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002816 if (intel_dp->pps_pipe == crtc->pipe)
2817 return;
2818
2819 /*
2820 * If another power sequencer was being used on this
2821 * port previously make sure to turn off vdd there while
2822 * we still have control of it.
2823 */
2824 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002825 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002826
2827 /*
2828 * We may be stealing the power
2829 * sequencer from another port.
2830 */
2831 vlv_steal_power_sequencer(dev, crtc->pipe);
2832
2833 /* now it's all ours */
2834 intel_dp->pps_pipe = crtc->pipe;
2835
2836 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2837 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2838
2839 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002840 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2841 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002842}
2843
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002844static void vlv_pre_enable_dp(struct intel_encoder *encoder,
2845 struct intel_crtc_state *pipe_config,
2846 struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002847{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002848 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002849
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002850 intel_enable_dp(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002851}
2852
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002853static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
2854 struct intel_crtc_state *pipe_config,
2855 struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002856{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002857 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002858
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002859 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002860}
2861
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002862static void chv_pre_enable_dp(struct intel_encoder *encoder,
2863 struct intel_crtc_state *pipe_config,
2864 struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002865{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002866 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002867
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002868 intel_enable_dp(encoder, pipe_config);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002869
2870 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002871 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002872}
2873
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002874static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
2875 struct intel_crtc_state *pipe_config,
2876 struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03002877{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002878 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03002879
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002880 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002881}
2882
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002883static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
2884 struct intel_crtc_state *pipe_config,
2885 struct drm_connector_state *conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002886{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002887 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002888}
2889
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002890/*
2891 * Fetch AUX CH registers 0x202 - 0x207 which contain
2892 * link status information
2893 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002894bool
Keith Packard93f62da2011-11-01 19:45:03 -07002895intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002896{
Lyude9f085eb2016-04-13 10:58:33 -04002897 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2898 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002899}
2900
Paulo Zanoni11002442014-06-13 18:45:41 -03002901/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002902uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002903intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002904{
Paulo Zanoni30add222012-10-26 19:05:45 -02002905 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002906 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002907 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002908
Vandana Kannan93147262014-11-18 15:45:29 +05302909 if (IS_BROXTON(dev))
2910 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2911 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002912 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302913 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002914 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002915 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302916 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002917 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302918 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002919 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302920 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002921 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302922 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002923}
2924
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002925uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002926intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2927{
Paulo Zanoni30add222012-10-26 19:05:45 -02002928 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002929 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002930
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002931 if (INTEL_INFO(dev)->gen >= 9) {
2932 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2934 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2936 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2938 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2940 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002941 default:
2942 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2943 }
2944 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002945 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302946 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2947 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2949 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2950 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2951 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002953 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302954 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002955 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002956 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002957 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2959 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2961 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2963 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002965 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302966 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002967 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002968 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002969 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2971 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2972 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2974 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002975 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302976 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002977 }
2978 } else {
2979 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302980 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2981 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2983 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2985 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002987 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302988 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002989 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002990 }
2991}
2992
Daniel Vetter5829975c2015-04-16 11:36:52 +02002993static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002994{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002995 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996 unsigned long demph_reg_value, preemph_reg_value,
2997 uniqtranscale_reg_value;
2998 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002999
3000 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303001 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003002 preemph_reg_value = 0x0004000;
3003 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003005 demph_reg_value = 0x2B405555;
3006 uniqtranscale_reg_value = 0x552AB83A;
3007 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003009 demph_reg_value = 0x2B404040;
3010 uniqtranscale_reg_value = 0x5548B83A;
3011 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003013 demph_reg_value = 0x2B245555;
3014 uniqtranscale_reg_value = 0x5560B83A;
3015 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303016 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003017 demph_reg_value = 0x2B405555;
3018 uniqtranscale_reg_value = 0x5598DA3A;
3019 break;
3020 default:
3021 return 0;
3022 }
3023 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303024 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003025 preemph_reg_value = 0x0002000;
3026 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003028 demph_reg_value = 0x2B404040;
3029 uniqtranscale_reg_value = 0x5552B83A;
3030 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032 demph_reg_value = 0x2B404848;
3033 uniqtranscale_reg_value = 0x5580B83A;
3034 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003036 demph_reg_value = 0x2B404040;
3037 uniqtranscale_reg_value = 0x55ADDA3A;
3038 break;
3039 default:
3040 return 0;
3041 }
3042 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003044 preemph_reg_value = 0x0000000;
3045 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 demph_reg_value = 0x2B305555;
3048 uniqtranscale_reg_value = 0x5570B83A;
3049 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303050 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003051 demph_reg_value = 0x2B2B4040;
3052 uniqtranscale_reg_value = 0x55ADDA3A;
3053 break;
3054 default:
3055 return 0;
3056 }
3057 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003059 preemph_reg_value = 0x0006000;
3060 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303061 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003062 demph_reg_value = 0x1B405555;
3063 uniqtranscale_reg_value = 0x55ADDA3A;
3064 break;
3065 default:
3066 return 0;
3067 }
3068 break;
3069 default:
3070 return 0;
3071 }
3072
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003073 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3074 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003075
3076 return 0;
3077}
3078
Daniel Vetter5829975c2015-04-16 11:36:52 +02003079static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003080{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003081 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3082 u32 deemph_reg_value, margin_reg_value;
3083 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003084 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003085
3086 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003088 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003090 deemph_reg_value = 128;
3091 margin_reg_value = 52;
3092 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003094 deemph_reg_value = 128;
3095 margin_reg_value = 77;
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003098 deemph_reg_value = 128;
3099 margin_reg_value = 102;
3100 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303101 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003102 deemph_reg_value = 128;
3103 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003104 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003105 break;
3106 default:
3107 return 0;
3108 }
3109 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303110 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003111 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303112 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003113 deemph_reg_value = 85;
3114 margin_reg_value = 78;
3115 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303116 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003117 deemph_reg_value = 85;
3118 margin_reg_value = 116;
3119 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003121 deemph_reg_value = 85;
3122 margin_reg_value = 154;
3123 break;
3124 default:
3125 return 0;
3126 }
3127 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003129 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 deemph_reg_value = 64;
3132 margin_reg_value = 104;
3133 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003135 deemph_reg_value = 64;
3136 margin_reg_value = 154;
3137 break;
3138 default:
3139 return 0;
3140 }
3141 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303142 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003143 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003145 deemph_reg_value = 43;
3146 margin_reg_value = 154;
3147 break;
3148 default:
3149 return 0;
3150 }
3151 break;
3152 default:
3153 return 0;
3154 }
3155
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003156 chv_set_phy_signal_level(encoder, deemph_reg_value,
3157 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003158
3159 return 0;
3160}
3161
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003162static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003163gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003164{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003165 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003166
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003167 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169 default:
3170 signal_levels |= DP_VOLTAGE_0_4;
3171 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003173 signal_levels |= DP_VOLTAGE_0_6;
3174 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303175 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003176 signal_levels |= DP_VOLTAGE_0_8;
3177 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003179 signal_levels |= DP_VOLTAGE_1_2;
3180 break;
3181 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003182 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003184 default:
3185 signal_levels |= DP_PRE_EMPHASIS_0;
3186 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003188 signal_levels |= DP_PRE_EMPHASIS_3_5;
3189 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003191 signal_levels |= DP_PRE_EMPHASIS_6;
3192 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194 signal_levels |= DP_PRE_EMPHASIS_9_5;
3195 break;
3196 }
3197 return signal_levels;
3198}
3199
Zhenyu Wange3421a12010-04-08 09:43:27 +08003200/* Gen6's DP voltage swing and pre-emphasis control */
3201static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003202gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003203{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003204 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3205 DP_TRAIN_PRE_EMPHASIS_MASK);
3206 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303207 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003209 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003211 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003214 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003217 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003220 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003221 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003222 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3223 "0x%x\n", signal_levels);
3224 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003225 }
3226}
3227
Keith Packard1a2eb462011-11-16 16:26:07 -08003228/* Gen7's DP voltage swing and pre-emphasis control */
3229static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003230gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003231{
3232 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3233 DP_TRAIN_PRE_EMPHASIS_MASK);
3234 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003236 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003238 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303239 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003240 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3241
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003243 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303244 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003245 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3246
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003248 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003250 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3251
3252 default:
3253 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3254 "0x%x\n", signal_levels);
3255 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3256 }
3257}
3258
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003259void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003260intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003261{
3262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003263 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003264 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003265 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003266 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003267 uint8_t train_set = intel_dp->train_set[0];
3268
David Weinehallf8896f52015-06-25 11:11:03 +03003269 if (HAS_DDI(dev)) {
3270 signal_levels = ddi_signal_levels(intel_dp);
3271
3272 if (IS_BROXTON(dev))
3273 signal_levels = 0;
3274 else
3275 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003276 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003277 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003278 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003279 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003280 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003281 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003282 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003283 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003284 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003285 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3286 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003287 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003288 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3289 }
3290
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303291 if (mask)
3292 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3293
3294 DRM_DEBUG_KMS("Using vswing level %d\n",
3295 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3296 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3297 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3298 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003299
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003300 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003301
3302 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3303 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003304}
3305
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003306void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003307intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3308 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003309{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003310 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003311 struct drm_i915_private *dev_priv =
3312 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003313
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003314 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003315
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003316 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003317 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003318}
3319
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003320void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003321{
3322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3323 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003324 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak3ab9c632013-05-03 12:57:41 +03003325 enum port port = intel_dig_port->port;
3326 uint32_t val;
3327
3328 if (!HAS_DDI(dev))
3329 return;
3330
3331 val = I915_READ(DP_TP_CTL(port));
3332 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3333 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3334 I915_WRITE(DP_TP_CTL(port), val);
3335
3336 /*
3337 * On PORT_A we can have only eDP in SST mode. There the only reason
3338 * we need to set idle transmission mode is to work around a HW issue
3339 * where we enable the pipe while not in idle link-training mode.
3340 * In this case there is requirement to wait for a minimum number of
3341 * idle patterns to be sent.
3342 */
3343 if (port == PORT_A)
3344 return;
3345
Chris Wilsona7670172016-06-30 15:33:10 +01003346 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3347 DP_TP_STATUS_IDLE_DONE,
3348 DP_TP_STATUS_IDLE_DONE,
3349 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003350 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3351}
3352
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003353static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003354intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003355{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003356 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003357 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003358 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003359 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003360 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003361 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003362
Daniel Vetterbc76e322014-05-20 22:46:50 +02003363 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003364 return;
3365
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003366 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003367 return;
3368
Zhao Yakui28c97732009-10-09 11:39:41 +08003369 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003370
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003371 if ((IS_GEN7(dev) && port == PORT_A) ||
3372 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003373 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003374 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003375 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003376 if (IS_CHERRYVIEW(dev))
3377 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3378 else
3379 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003380 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003381 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003382 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003383 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003384
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003385 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3386 I915_WRITE(intel_dp->output_reg, DP);
3387 POSTING_READ(intel_dp->output_reg);
3388
3389 /*
3390 * HW workaround for IBX, we need to move the port
3391 * to transcoder A after disabling it to allow the
3392 * matching HDMI port to be enabled on transcoder A.
3393 */
3394 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003395 /*
3396 * We get CPU/PCH FIFO underruns on the other pipe when
3397 * doing the workaround. Sweep them under the rug.
3398 */
3399 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3400 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3401
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003402 /* always enable with pattern 1 (as per spec) */
3403 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3404 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3405 I915_WRITE(intel_dp->output_reg, DP);
3406 POSTING_READ(intel_dp->output_reg);
3407
3408 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003409 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003410 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003411
Chris Wilson91c8a322016-07-05 10:40:23 +01003412 intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003413 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3414 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003415 }
3416
Keith Packardf01eca22011-09-28 16:48:10 -07003417 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003418
3419 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003420}
3421
Keith Packard26d61aa2011-07-25 20:01:09 -07003422static bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003423intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003424{
Lyude9f085eb2016-04-13 10:58:33 -04003425 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3426 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003427 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003428
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003429 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003430
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003431 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3432}
3433
3434static bool
3435intel_edp_init_dpcd(struct intel_dp *intel_dp)
3436{
3437 struct drm_i915_private *dev_priv =
3438 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3439
3440 /* this function is meant to be called only once */
3441 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3442
3443 if (!intel_dp_read_dpcd(intel_dp))
3444 return false;
3445
3446 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3447 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3448 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3449
3450 /* Check if the panel supports PSR */
3451 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3452 intel_dp->psr_dpcd,
3453 sizeof(intel_dp->psr_dpcd));
3454 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3455 dev_priv->psr.sink_support = true;
3456 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3457 }
3458
3459 if (INTEL_GEN(dev_priv) >= 9 &&
3460 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3461 uint8_t frame_sync_cap;
3462
3463 dev_priv->psr.sink_support = true;
3464 drm_dp_dpcd_read(&intel_dp->aux,
3465 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3466 &frame_sync_cap, 1);
3467 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3468 /* PSR2 needs frame sync as well */
3469 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3470 DRM_DEBUG_KMS("PSR2 %s on sink",
3471 dev_priv->psr.psr2_support ? "supported" : "not supported");
3472 }
3473
3474 /* Read the eDP Display control capabilities registers */
3475 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3476 drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3477 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
3478 sizeof(intel_dp->edp_dpcd)))
3479 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3480 intel_dp->edp_dpcd);
3481
3482 /* Intermediate frequency support */
3483 if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3484 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3485 int i;
3486
3487 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3488 sink_rates, sizeof(sink_rates));
3489
3490 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3491 int val = le16_to_cpu(sink_rates[i]);
3492
3493 if (val == 0)
3494 break;
3495
3496 /* Value read is in kHz while drm clock is saved in deca-kHz */
3497 intel_dp->sink_rates[i] = (val * 200) / 10;
3498 }
3499 intel_dp->num_sink_rates = i;
3500 }
3501
3502 return true;
3503}
3504
3505
3506static bool
3507intel_dp_get_dpcd(struct intel_dp *intel_dp)
3508{
3509 if (!intel_dp_read_dpcd(intel_dp))
3510 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003511
Lyude9f085eb2016-04-13 10:58:33 -04003512 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3513 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303514 return false;
3515
3516 /*
3517 * Sink count can change between short pulse hpd hence
3518 * a member variable in intel_dp will track any changes
3519 * between short pulse interrupts.
3520 */
3521 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3522
3523 /*
3524 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3525 * a dongle is present but no display. Unless we require to know
3526 * if a dongle is present or not, we don't need to update
3527 * downstream port information. So, an early return here saves
3528 * time from performing other operations which are not required.
3529 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303530 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303531 return false;
3532
Adam Jacksonedb39242012-09-18 10:58:49 -04003533 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3534 DP_DWN_STRM_PORT_PRESENT))
3535 return true; /* native DP sink */
3536
3537 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3538 return true; /* no per-port downstream info */
3539
Lyude9f085eb2016-04-13 10:58:33 -04003540 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3541 intel_dp->downstream_ports,
3542 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003543 return false; /* downstream port status fetch failed */
3544
3545 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003546}
3547
Adam Jackson0d198322012-05-14 16:05:47 -04003548static void
3549intel_dp_probe_oui(struct intel_dp *intel_dp)
3550{
3551 u8 buf[3];
3552
3553 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3554 return;
3555
Lyude9f085eb2016-04-13 10:58:33 -04003556 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003557 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3558 buf[0], buf[1], buf[2]);
3559
Lyude9f085eb2016-04-13 10:58:33 -04003560 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003561 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3562 buf[0], buf[1], buf[2]);
3563}
3564
Dave Airlie0e32b392014-05-02 14:02:48 +10003565static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003566intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003567{
3568 u8 buf[1];
3569
Nathan Schulte7cc96132016-03-15 10:14:05 -05003570 if (!i915.enable_dp_mst)
3571 return false;
3572
Dave Airlie0e32b392014-05-02 14:02:48 +10003573 if (!intel_dp->can_mst)
3574 return false;
3575
3576 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3577 return false;
3578
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003579 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
3580 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003581
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003582 return buf[0] & DP_MST_CAP;
3583}
3584
3585static void
3586intel_dp_configure_mst(struct intel_dp *intel_dp)
3587{
3588 if (!i915.enable_dp_mst)
3589 return;
3590
3591 if (!intel_dp->can_mst)
3592 return;
3593
3594 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3595
3596 if (intel_dp->is_mst)
3597 DRM_DEBUG_KMS("Sink is MST capable\n");
3598 else
3599 DRM_DEBUG_KMS("Sink is not MST capable\n");
3600
3601 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3602 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003603}
3604
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003605static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003606{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003607 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003608 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003609 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003610 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003611 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003612 int count = 0;
3613 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003614
3615 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003616 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003617 ret = -EIO;
3618 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003619 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003620
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003621 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003622 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003623 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003624 ret = -EIO;
3625 goto out;
3626 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003627
Rodrigo Vivic6297842015-11-05 10:50:20 -08003628 do {
3629 intel_wait_for_vblank(dev, intel_crtc->pipe);
3630
3631 if (drm_dp_dpcd_readb(&intel_dp->aux,
3632 DP_TEST_SINK_MISC, &buf) < 0) {
3633 ret = -EIO;
3634 goto out;
3635 }
3636 count = buf & DP_TEST_COUNT_MASK;
3637 } while (--attempts && count);
3638
3639 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003640 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003641 ret = -ETIMEDOUT;
3642 }
3643
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003644 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003645 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003646 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003647}
3648
3649static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3650{
3651 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003652 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003653 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3654 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003655 int ret;
3656
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003657 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3658 return -EIO;
3659
3660 if (!(buf & DP_TEST_CRC_SUPPORTED))
3661 return -ENOTTY;
3662
3663 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3664 return -EIO;
3665
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003666 if (buf & DP_TEST_SINK_START) {
3667 ret = intel_dp_sink_crc_stop(intel_dp);
3668 if (ret)
3669 return ret;
3670 }
3671
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003672 hsw_disable_ips(intel_crtc);
3673
3674 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3675 buf | DP_TEST_SINK_START) < 0) {
3676 hsw_enable_ips(intel_crtc);
3677 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003678 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003679
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003680 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003681 return 0;
3682}
3683
3684int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3685{
3686 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3687 struct drm_device *dev = dig_port->base.base.dev;
3688 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3689 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003690 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003691 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003692
3693 ret = intel_dp_sink_crc_start(intel_dp);
3694 if (ret)
3695 return ret;
3696
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003697 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003698 intel_wait_for_vblank(dev, intel_crtc->pipe);
3699
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003700 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003701 DP_TEST_SINK_MISC, &buf) < 0) {
3702 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003703 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003704 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003705 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003706
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003707 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003708
3709 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003710 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3711 ret = -ETIMEDOUT;
3712 goto stop;
3713 }
3714
3715 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3716 ret = -EIO;
3717 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003718 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003719
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003720stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003721 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003722 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003723}
3724
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003725static bool
3726intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3727{
Lyude9f085eb2016-04-13 10:58:33 -04003728 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003729 DP_DEVICE_SERVICE_IRQ_VECTOR,
3730 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003731}
3732
Dave Airlie0e32b392014-05-02 14:02:48 +10003733static bool
3734intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3735{
3736 int ret;
3737
Lyude9f085eb2016-04-13 10:58:33 -04003738 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003739 DP_SINK_COUNT_ESI,
3740 sink_irq_vector, 14);
3741 if (ret != 14)
3742 return false;
3743
3744 return true;
3745}
3746
Todd Previtec5d5ab72015-04-15 08:38:38 -07003747static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003748{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003749 uint8_t test_result = DP_TEST_ACK;
3750 return test_result;
3751}
3752
3753static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3754{
3755 uint8_t test_result = DP_TEST_NAK;
3756 return test_result;
3757}
3758
3759static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3760{
3761 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003762 struct intel_connector *intel_connector = intel_dp->attached_connector;
3763 struct drm_connector *connector = &intel_connector->base;
3764
3765 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003766 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003767 intel_dp->aux.i2c_defer_count > 6) {
3768 /* Check EDID read for NACKs, DEFERs and corruption
3769 * (DP CTS 1.2 Core r1.1)
3770 * 4.2.2.4 : Failed EDID read, I2C_NAK
3771 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3772 * 4.2.2.6 : EDID corruption detected
3773 * Use failsafe mode for all cases
3774 */
3775 if (intel_dp->aux.i2c_nack_count > 0 ||
3776 intel_dp->aux.i2c_defer_count > 0)
3777 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3778 intel_dp->aux.i2c_nack_count,
3779 intel_dp->aux.i2c_defer_count);
3780 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3781 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303782 struct edid *block = intel_connector->detect_edid;
3783
3784 /* We have to write the checksum
3785 * of the last block read
3786 */
3787 block += intel_connector->detect_edid->extensions;
3788
Todd Previte559be302015-05-04 07:48:20 -07003789 if (!drm_dp_dpcd_write(&intel_dp->aux,
3790 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303791 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003792 1))
Todd Previte559be302015-05-04 07:48:20 -07003793 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3794
3795 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3796 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3797 }
3798
3799 /* Set test active flag here so userspace doesn't interrupt things */
3800 intel_dp->compliance_test_active = 1;
3801
Todd Previtec5d5ab72015-04-15 08:38:38 -07003802 return test_result;
3803}
3804
3805static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3806{
3807 uint8_t test_result = DP_TEST_NAK;
3808 return test_result;
3809}
3810
3811static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3812{
3813 uint8_t response = DP_TEST_NAK;
3814 uint8_t rxdata = 0;
3815 int status = 0;
3816
Todd Previtec5d5ab72015-04-15 08:38:38 -07003817 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3818 if (status <= 0) {
3819 DRM_DEBUG_KMS("Could not read test request from sink\n");
3820 goto update_status;
3821 }
3822
3823 switch (rxdata) {
3824 case DP_TEST_LINK_TRAINING:
3825 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3826 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3827 response = intel_dp_autotest_link_training(intel_dp);
3828 break;
3829 case DP_TEST_LINK_VIDEO_PATTERN:
3830 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3831 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3832 response = intel_dp_autotest_video_pattern(intel_dp);
3833 break;
3834 case DP_TEST_LINK_EDID_READ:
3835 DRM_DEBUG_KMS("EDID test requested\n");
3836 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3837 response = intel_dp_autotest_edid(intel_dp);
3838 break;
3839 case DP_TEST_LINK_PHY_TEST_PATTERN:
3840 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3841 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3842 response = intel_dp_autotest_phy_pattern(intel_dp);
3843 break;
3844 default:
3845 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3846 break;
3847 }
3848
3849update_status:
3850 status = drm_dp_dpcd_write(&intel_dp->aux,
3851 DP_TEST_RESPONSE,
3852 &response, 1);
3853 if (status <= 0)
3854 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003855}
3856
Dave Airlie0e32b392014-05-02 14:02:48 +10003857static int
3858intel_dp_check_mst_status(struct intel_dp *intel_dp)
3859{
3860 bool bret;
3861
3862 if (intel_dp->is_mst) {
3863 u8 esi[16] = { 0 };
3864 int ret = 0;
3865 int retry;
3866 bool handled;
3867 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3868go_again:
3869 if (bret == true) {
3870
3871 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03003872 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003873 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003874 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3875 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003876 intel_dp_stop_link_train(intel_dp);
3877 }
3878
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003879 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003880 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3881
3882 if (handled) {
3883 for (retry = 0; retry < 3; retry++) {
3884 int wret;
3885 wret = drm_dp_dpcd_write(&intel_dp->aux,
3886 DP_SINK_COUNT_ESI+1,
3887 &esi[1], 3);
3888 if (wret == 3) {
3889 break;
3890 }
3891 }
3892
3893 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3894 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003895 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003896 goto go_again;
3897 }
3898 } else
3899 ret = 0;
3900
3901 return ret;
3902 } else {
3903 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3904 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3905 intel_dp->is_mst = false;
3906 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3907 /* send a hotplug event */
3908 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3909 }
3910 }
3911 return -EINVAL;
3912}
3913
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303914static void
3915intel_dp_check_link_status(struct intel_dp *intel_dp)
3916{
3917 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3918 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3919 u8 link_status[DP_LINK_STATUS_SIZE];
3920
3921 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3922
3923 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3924 DRM_ERROR("Failed to get link status\n");
3925 return;
3926 }
3927
3928 if (!intel_encoder->base.crtc)
3929 return;
3930
3931 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3932 return;
3933
3934 /* if link training is requested we should perform it always */
3935 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3936 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3937 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3938 intel_encoder->base.name);
3939 intel_dp_start_link_train(intel_dp);
3940 intel_dp_stop_link_train(intel_dp);
3941 }
3942}
3943
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003944/*
3945 * According to DP spec
3946 * 5.1.2:
3947 * 1. Read DPCD
3948 * 2. Configure link according to Receiver Capabilities
3949 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3950 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303951 *
3952 * intel_dp_short_pulse - handles short pulse interrupts
3953 * when full detection is not required.
3954 * Returns %true if short pulse is handled and full detection
3955 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003956 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303957static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303958intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003959{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003960 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003961 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303962 u8 old_sink_count = intel_dp->sink_count;
3963 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003964
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303965 /*
3966 * Clearing compliance test variables to allow capturing
3967 * of values for next automated test request.
3968 */
3969 intel_dp->compliance_test_active = 0;
3970 intel_dp->compliance_test_type = 0;
3971 intel_dp->compliance_test_data = 0;
3972
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303973 /*
3974 * Now read the DPCD to see if it's actually running
3975 * If the current value of sink count doesn't match with
3976 * the value that was stored earlier or dpcd read failed
3977 * we need to do full detection
3978 */
3979 ret = intel_dp_get_dpcd(intel_dp);
3980
3981 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3982 /* No need to proceed if we are going to do full detect */
3983 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003984 }
3985
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003986 /* Try to read the source of the interrupt */
3987 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003988 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
3989 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003990 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003991 drm_dp_dpcd_writeb(&intel_dp->aux,
3992 DP_DEVICE_SERVICE_IRQ_VECTOR,
3993 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003994
3995 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003996 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003997 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3998 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3999 }
4000
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304001 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4002 intel_dp_check_link_status(intel_dp);
4003 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304004
4005 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004006}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004007
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004008/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004009static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004010intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004011{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004012 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004013 uint8_t type;
4014
4015 if (!intel_dp_get_dpcd(intel_dp))
4016 return connector_status_disconnected;
4017
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304018 if (is_edp(intel_dp))
4019 return connector_status_connected;
4020
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004021 /* if there's no downstream port, we're done */
4022 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004023 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004024
4025 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004026 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4027 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004028
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304029 return intel_dp->sink_count ?
4030 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004031 }
4032
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004033 if (intel_dp_can_mst(intel_dp))
4034 return connector_status_connected;
4035
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004036 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004037 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004038 return connector_status_connected;
4039
4040 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004041 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4042 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4043 if (type == DP_DS_PORT_TYPE_VGA ||
4044 type == DP_DS_PORT_TYPE_NON_EDID)
4045 return connector_status_unknown;
4046 } else {
4047 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4048 DP_DWN_STRM_PORT_TYPE_MASK;
4049 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4050 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4051 return connector_status_unknown;
4052 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004053
4054 /* Anything else is out of spec, warn and ignore */
4055 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004056 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004057}
4058
4059static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004060edp_detect(struct intel_dp *intel_dp)
4061{
4062 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4063 enum drm_connector_status status;
4064
4065 status = intel_panel_detect(dev);
4066 if (status == connector_status_unknown)
4067 status = connector_status_connected;
4068
4069 return status;
4070}
4071
Jani Nikulab93433c2015-08-20 10:47:36 +03004072static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4073 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004074{
Jani Nikulab93433c2015-08-20 10:47:36 +03004075 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004076
Jani Nikula0df53b72015-08-20 10:47:40 +03004077 switch (port->port) {
4078 case PORT_A:
4079 return true;
4080 case PORT_B:
4081 bit = SDE_PORTB_HOTPLUG;
4082 break;
4083 case PORT_C:
4084 bit = SDE_PORTC_HOTPLUG;
4085 break;
4086 case PORT_D:
4087 bit = SDE_PORTD_HOTPLUG;
4088 break;
4089 default:
4090 MISSING_CASE(port->port);
4091 return false;
4092 }
4093
4094 return I915_READ(SDEISR) & bit;
4095}
4096
4097static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4098 struct intel_digital_port *port)
4099{
4100 u32 bit;
4101
4102 switch (port->port) {
4103 case PORT_A:
4104 return true;
4105 case PORT_B:
4106 bit = SDE_PORTB_HOTPLUG_CPT;
4107 break;
4108 case PORT_C:
4109 bit = SDE_PORTC_HOTPLUG_CPT;
4110 break;
4111 case PORT_D:
4112 bit = SDE_PORTD_HOTPLUG_CPT;
4113 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004114 case PORT_E:
4115 bit = SDE_PORTE_HOTPLUG_SPT;
4116 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004117 default:
4118 MISSING_CASE(port->port);
4119 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004120 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004121
Jani Nikulab93433c2015-08-20 10:47:36 +03004122 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004123}
4124
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004125static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004126 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004127{
Jani Nikula9642c812015-08-20 10:47:41 +03004128 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004129
Jani Nikula9642c812015-08-20 10:47:41 +03004130 switch (port->port) {
4131 case PORT_B:
4132 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4133 break;
4134 case PORT_C:
4135 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4136 break;
4137 case PORT_D:
4138 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4139 break;
4140 default:
4141 MISSING_CASE(port->port);
4142 return false;
4143 }
4144
4145 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4146}
4147
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004148static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4149 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004150{
4151 u32 bit;
4152
4153 switch (port->port) {
4154 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004155 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004156 break;
4157 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004158 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004159 break;
4160 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004161 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004162 break;
4163 default:
4164 MISSING_CASE(port->port);
4165 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004166 }
4167
Jani Nikula1d245982015-08-20 10:47:37 +03004168 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004169}
4170
Jani Nikulae464bfd2015-08-20 10:47:42 +03004171static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304172 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004173{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304174 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4175 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004176 u32 bit;
4177
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304178 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4179 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004180 case PORT_A:
4181 bit = BXT_DE_PORT_HP_DDIA;
4182 break;
4183 case PORT_B:
4184 bit = BXT_DE_PORT_HP_DDIB;
4185 break;
4186 case PORT_C:
4187 bit = BXT_DE_PORT_HP_DDIC;
4188 break;
4189 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304190 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004191 return false;
4192 }
4193
4194 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4195}
4196
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004197/*
4198 * intel_digital_port_connected - is the specified port connected?
4199 * @dev_priv: i915 private structure
4200 * @port: the port to test
4201 *
4202 * Return %true if @port is connected, %false otherwise.
4203 */
David Weinehall23f889b2016-08-17 15:47:48 +03004204static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004205 struct intel_digital_port *port)
4206{
Jani Nikula0df53b72015-08-20 10:47:40 +03004207 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004208 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004209 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004210 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004211 else if (IS_BROXTON(dev_priv))
4212 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004213 else if (IS_GM45(dev_priv))
4214 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004215 else
4216 return g4x_digital_port_connected(dev_priv, port);
4217}
4218
Keith Packard8c241fe2011-09-28 16:38:44 -07004219static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004220intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004221{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004222 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004223
Jani Nikula9cd300e2012-10-19 14:51:52 +03004224 /* use cached edid if we have one */
4225 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004226 /* invalid edid */
4227 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004228 return NULL;
4229
Jani Nikula55e9ede2013-10-01 10:38:54 +03004230 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004231 } else
4232 return drm_get_edid(&intel_connector->base,
4233 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004234}
4235
Chris Wilsonbeb60602014-09-02 20:04:00 +01004236static void
4237intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004238{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004239 struct intel_connector *intel_connector = intel_dp->attached_connector;
4240 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004241
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304242 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004243 edid = intel_dp_get_edid(intel_dp);
4244 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004245
Chris Wilsonbeb60602014-09-02 20:04:00 +01004246 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4247 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4248 else
4249 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4250}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004251
Chris Wilsonbeb60602014-09-02 20:04:00 +01004252static void
4253intel_dp_unset_edid(struct intel_dp *intel_dp)
4254{
4255 struct intel_connector *intel_connector = intel_dp->attached_connector;
4256
4257 kfree(intel_connector->detect_edid);
4258 intel_connector->detect_edid = NULL;
4259
4260 intel_dp->has_audio = false;
4261}
4262
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304263static void
4264intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004265{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304266 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004267 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004268 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4269 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004270 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004271 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004272 enum intel_display_power_domain power_domain;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004273 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004274
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004275 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4276 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004277
Chris Wilsond410b562014-09-02 20:03:59 +01004278 /* Can't disconnect eDP, but you can close the lid... */
4279 if (is_edp(intel_dp))
4280 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004281 else if (intel_digital_port_connected(to_i915(dev),
4282 dp_to_dig_port(intel_dp)))
4283 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004284 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004285 status = connector_status_disconnected;
4286
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304287 if (status != connector_status_connected) {
4288 intel_dp->compliance_test_active = 0;
4289 intel_dp->compliance_test_type = 0;
4290 intel_dp->compliance_test_data = 0;
4291
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004292 if (intel_dp->is_mst) {
4293 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4294 intel_dp->is_mst,
4295 intel_dp->mst_mgr.mst_state);
4296 intel_dp->is_mst = false;
4297 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4298 intel_dp->is_mst);
4299 }
4300
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004301 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304302 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004303
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304304 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004305 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304306
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004307 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4308 yesno(intel_dp_source_supports_hbr2(intel_dp)),
4309 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4310
4311 intel_dp_print_rates(intel_dp);
4312
Adam Jackson0d198322012-05-14 16:05:47 -04004313 intel_dp_probe_oui(intel_dp);
4314
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004315 intel_dp_configure_mst(intel_dp);
4316
4317 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304318 /*
4319 * If we are in MST mode then this connector
4320 * won't appear connected or have anything
4321 * with EDID on it
4322 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004323 status = connector_status_disconnected;
4324 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304325 } else if (connector->status == connector_status_connected) {
4326 /*
4327 * If display was connected already and is still connected
4328 * check links status, there has been known issues of
4329 * link loss triggerring long pulse!!!!
4330 */
4331 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4332 intel_dp_check_link_status(intel_dp);
4333 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4334 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004335 }
4336
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304337 /*
4338 * Clearing NACK and defer counts to get their exact values
4339 * while reading EDID which are required by Compliance tests
4340 * 4.2.2.4 and 4.2.2.5
4341 */
4342 intel_dp->aux.i2c_nack_count = 0;
4343 intel_dp->aux.i2c_defer_count = 0;
4344
Chris Wilsonbeb60602014-09-02 20:04:00 +01004345 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004346
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004347 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304348 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004349
Todd Previte09b1eb12015-04-20 15:27:34 -07004350 /* Try to read the source of the interrupt */
4351 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004352 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4353 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004354 /* Clear interrupt source */
4355 drm_dp_dpcd_writeb(&intel_dp->aux,
4356 DP_DEVICE_SERVICE_IRQ_VECTOR,
4357 sink_irq_vector);
4358
4359 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4360 intel_dp_handle_test_request(intel_dp);
4361 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4362 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4363 }
4364
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004365out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004366 if ((status != connector_status_connected) &&
4367 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304368 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304369
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004370 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304371 return;
4372}
4373
4374static enum drm_connector_status
4375intel_dp_detect(struct drm_connector *connector, bool force)
4376{
4377 struct intel_dp *intel_dp = intel_attached_dp(connector);
4378 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4379 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4380 struct intel_connector *intel_connector = to_intel_connector(connector);
4381
4382 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4383 connector->base.id, connector->name);
4384
4385 if (intel_dp->is_mst) {
4386 /* MST devices are disconnected from a monitor POV */
4387 intel_dp_unset_edid(intel_dp);
4388 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004389 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304390 return connector_status_disconnected;
4391 }
4392
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304393 /* If full detect is not performed yet, do a full detect */
4394 if (!intel_dp->detect_done)
4395 intel_dp_long_pulse(intel_dp->attached_connector);
4396
4397 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304398
Ville Syrjälä1b7f2c82016-07-18 13:15:14 +03004399 if (is_edp(intel_dp) || intel_connector->detect_edid)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304400 return connector_status_connected;
4401 else
4402 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004403}
4404
Chris Wilsonbeb60602014-09-02 20:04:00 +01004405static void
4406intel_dp_force(struct drm_connector *connector)
4407{
4408 struct intel_dp *intel_dp = intel_attached_dp(connector);
4409 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004410 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004411 enum intel_display_power_domain power_domain;
4412
4413 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4414 connector->base.id, connector->name);
4415 intel_dp_unset_edid(intel_dp);
4416
4417 if (connector->status != connector_status_connected)
4418 return;
4419
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004420 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4421 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004422
4423 intel_dp_set_edid(intel_dp);
4424
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004425 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004426
4427 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004428 intel_encoder->type = INTEL_OUTPUT_DP;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004429}
4430
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004431static int intel_dp_get_modes(struct drm_connector *connector)
4432{
Jani Nikuladd06f902012-10-19 14:51:50 +03004433 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004434 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004435
Chris Wilsonbeb60602014-09-02 20:04:00 +01004436 edid = intel_connector->detect_edid;
4437 if (edid) {
4438 int ret = intel_connector_update_modes(connector, edid);
4439 if (ret)
4440 return ret;
4441 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004442
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004443 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004444 if (is_edp(intel_attached_dp(connector)) &&
4445 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004446 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004447
4448 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004449 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004450 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004451 drm_mode_probed_add(connector, mode);
4452 return 1;
4453 }
4454 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004455
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004456 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004457}
4458
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004459static bool
4460intel_dp_detect_audio(struct drm_connector *connector)
4461{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004462 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004463 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004464
Chris Wilsonbeb60602014-09-02 20:04:00 +01004465 edid = to_intel_connector(connector)->detect_edid;
4466 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004467 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004468
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004469 return has_audio;
4470}
4471
Chris Wilsonf6849602010-09-19 09:29:33 +01004472static int
4473intel_dp_set_property(struct drm_connector *connector,
4474 struct drm_property *property,
4475 uint64_t val)
4476{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004477 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Yuly Novikov53b41832012-10-26 12:04:00 +03004478 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004479 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4480 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004481 int ret;
4482
Rob Clark662595d2012-10-11 20:36:04 -05004483 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004484 if (ret)
4485 return ret;
4486
Chris Wilson3f43c482011-05-12 22:17:24 +01004487 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004488 int i = val;
4489 bool has_audio;
4490
4491 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004492 return 0;
4493
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004494 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004495
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004496 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004497 has_audio = intel_dp_detect_audio(connector);
4498 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004499 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004500
4501 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004502 return 0;
4503
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004504 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004505 goto done;
4506 }
4507
Chris Wilsone953fd72011-02-21 22:23:52 +00004508 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004509 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004510 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004511
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004512 switch (val) {
4513 case INTEL_BROADCAST_RGB_AUTO:
4514 intel_dp->color_range_auto = true;
4515 break;
4516 case INTEL_BROADCAST_RGB_FULL:
4517 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004518 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004519 break;
4520 case INTEL_BROADCAST_RGB_LIMITED:
4521 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004522 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004523 break;
4524 default:
4525 return -EINVAL;
4526 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004527
4528 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004529 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004530 return 0;
4531
Chris Wilsone953fd72011-02-21 22:23:52 +00004532 goto done;
4533 }
4534
Yuly Novikov53b41832012-10-26 12:04:00 +03004535 if (is_edp(intel_dp) &&
4536 property == connector->dev->mode_config.scaling_mode_property) {
4537 if (val == DRM_MODE_SCALE_NONE) {
4538 DRM_DEBUG_KMS("no scaling not supported\n");
4539 return -EINVAL;
4540 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004541 if (HAS_GMCH_DISPLAY(dev_priv) &&
4542 val == DRM_MODE_SCALE_CENTER) {
4543 DRM_DEBUG_KMS("centering not supported\n");
4544 return -EINVAL;
4545 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004546
4547 if (intel_connector->panel.fitting_mode == val) {
4548 /* the eDP scaling property is not changed */
4549 return 0;
4550 }
4551 intel_connector->panel.fitting_mode = val;
4552
4553 goto done;
4554 }
4555
Chris Wilsonf6849602010-09-19 09:29:33 +01004556 return -EINVAL;
4557
4558done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004559 if (intel_encoder->base.crtc)
4560 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004561
4562 return 0;
4563}
4564
Chris Wilson7a418e32016-06-24 14:00:14 +01004565static int
4566intel_dp_connector_register(struct drm_connector *connector)
4567{
4568 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004569 int ret;
4570
4571 ret = intel_connector_register(connector);
4572 if (ret)
4573 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004574
4575 i915_debugfs_connector_add(connector);
4576
4577 DRM_DEBUG_KMS("registering %s bus for %s\n",
4578 intel_dp->aux.name, connector->kdev->kobj.name);
4579
4580 intel_dp->aux.dev = connector->kdev;
4581 return drm_dp_aux_register(&intel_dp->aux);
4582}
4583
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004584static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004585intel_dp_connector_unregister(struct drm_connector *connector)
4586{
4587 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4588 intel_connector_unregister(connector);
4589}
4590
4591static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004592intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004593{
Jani Nikula1d508702012-10-19 14:51:49 +03004594 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004595
Chris Wilson10e972d2014-09-04 21:43:45 +01004596 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004597
Jani Nikula9cd300e2012-10-19 14:51:52 +03004598 if (!IS_ERR_OR_NULL(intel_connector->edid))
4599 kfree(intel_connector->edid);
4600
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004601 /* Can't call is_edp() since the encoder may have been destroyed
4602 * already. */
4603 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004604 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004605
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004606 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004607 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004608}
4609
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004610void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004611{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004612 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4613 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004614
Dave Airlie0e32b392014-05-02 14:02:48 +10004615 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004616 if (is_edp(intel_dp)) {
4617 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004618 /*
4619 * vdd might still be enabled do to the delayed vdd off.
4620 * Make sure vdd is actually turned off here.
4621 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004622 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004623 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004624 pps_unlock(intel_dp);
4625
Clint Taylor01527b32014-07-07 13:01:46 -07004626 if (intel_dp->edp_notifier.notifier_call) {
4627 unregister_reboot_notifier(&intel_dp->edp_notifier);
4628 intel_dp->edp_notifier.notifier_call = NULL;
4629 }
Keith Packardbd943152011-09-18 23:09:52 -07004630 }
Chris Wilson99681882016-06-20 09:29:17 +01004631
4632 intel_dp_aux_fini(intel_dp);
4633
Imre Deakc8bd0e42014-12-12 17:57:38 +02004634 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004635 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004636}
4637
Imre Deakbf93ba62016-04-18 10:04:21 +03004638void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004639{
4640 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4641
4642 if (!is_edp(intel_dp))
4643 return;
4644
Ville Syrjälä951468f2014-09-04 14:55:31 +03004645 /*
4646 * vdd might still be enabled do to the delayed vdd off.
4647 * Make sure vdd is actually turned off here.
4648 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004649 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004650 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004651 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004652 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004653}
4654
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004655static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4656{
4657 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4658 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004659 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004660 enum intel_display_power_domain power_domain;
4661
4662 lockdep_assert_held(&dev_priv->pps_mutex);
4663
4664 if (!edp_have_panel_vdd(intel_dp))
4665 return;
4666
4667 /*
4668 * The VDD bit needs a power domain reference, so if the bit is
4669 * already enabled when we boot or resume, grab this reference and
4670 * schedule a vdd off, so we don't hold on to the reference
4671 * indefinitely.
4672 */
4673 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004674 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004675 intel_display_power_get(dev_priv, power_domain);
4676
4677 edp_panel_vdd_schedule_off(intel_dp);
4678}
4679
Imre Deakbf93ba62016-04-18 10:04:21 +03004680void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004681{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004682 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4683 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4684
4685 if (!HAS_DDI(dev_priv))
4686 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004687
4688 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4689 return;
4690
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004691 pps_lock(intel_dp);
4692
Imre Deak335f7522016-08-10 14:07:32 +03004693 /* Reinit the power sequencer, in case BIOS did something with it. */
4694 intel_dp_pps_init(encoder->dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004695 intel_edp_panel_vdd_sanitize(intel_dp);
4696
4697 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004698}
4699
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004700static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004701 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004702 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004703 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004704 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004705 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004706 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004707 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004708 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004709 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004710 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004711 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004712};
4713
4714static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4715 .get_modes = intel_dp_get_modes,
4716 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004717};
4718
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004719static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004720 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004721 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004722};
4723
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004724enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004725intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4726{
4727 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004728 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004729 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004730 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1c767b32014-08-18 14:42:42 +03004731 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004732 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004733
Takashi Iwai25400582015-11-19 12:09:56 +01004734 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4735 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004736 intel_dig_port->base.type = INTEL_OUTPUT_DP;
Dave Airlie13cf5502014-06-18 11:29:35 +10004737
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004738 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4739 /*
4740 * vdd off can generate a long pulse on eDP which
4741 * would require vdd on to handle it, and thus we
4742 * would end up in an endless cycle of
4743 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4744 */
4745 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4746 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004747 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004748 }
4749
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004750 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4751 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004752 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004753
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004754 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004755 intel_display_power_get(dev_priv, power_domain);
4756
Dave Airlie0e32b392014-05-02 14:02:48 +10004757 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304758 intel_dp_long_pulse(intel_dp->attached_connector);
4759 if (intel_dp->is_mst)
4760 ret = IRQ_HANDLED;
4761 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004762
Dave Airlie0e32b392014-05-02 14:02:48 +10004763 } else {
4764 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304765 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4766 /*
4767 * If we were in MST mode, and device is not
4768 * there, get out of MST mode
4769 */
4770 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4771 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4772 intel_dp->is_mst = false;
4773 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4774 intel_dp->is_mst);
4775 goto put_power;
4776 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004777 }
4778
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304779 if (!intel_dp->is_mst) {
4780 if (!intel_dp_short_pulse(intel_dp)) {
4781 intel_dp_long_pulse(intel_dp->attached_connector);
4782 goto put_power;
4783 }
4784 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004785 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004786
4787 ret = IRQ_HANDLED;
4788
Imre Deak1c767b32014-08-18 14:42:42 +03004789put_power:
4790 intel_display_power_put(dev_priv, power_domain);
4791
4792 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004793}
4794
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004795/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004796bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004797{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004798 struct drm_i915_private *dev_priv = to_i915(dev);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004799
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004800 /*
4801 * eDP not supported on g4x. so bail out early just
4802 * for a bit extra safety in case the VBT is bonkers.
4803 */
4804 if (INTEL_INFO(dev)->gen < 5)
4805 return false;
4806
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004807 if (port == PORT_A)
4808 return true;
4809
Jani Nikula951d9ef2016-03-16 12:43:31 +02004810 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004811}
4812
Dave Airlie0e32b392014-05-02 14:02:48 +10004813void
Chris Wilsonf6849602010-09-19 09:29:33 +01004814intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4815{
Yuly Novikov53b41832012-10-26 12:04:00 +03004816 struct intel_connector *intel_connector = to_intel_connector(connector);
4817
Chris Wilson3f43c482011-05-12 22:17:24 +01004818 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004819 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004820 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004821
4822 if (is_edp(intel_dp)) {
4823 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004824 drm_object_attach_property(
4825 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004826 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004827 DRM_MODE_SCALE_ASPECT);
4828 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004829 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004830}
4831
Imre Deakdada1a92014-01-29 13:25:41 +02004832static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4833{
Abhay Kumard28d4732016-01-22 17:39:04 -08004834 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004835 intel_dp->last_power_on = jiffies;
4836 intel_dp->last_backlight_off = jiffies;
4837}
4838
Daniel Vetter67a54562012-10-20 20:57:45 +02004839static void
Imre Deak54648612016-06-16 16:37:22 +03004840intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4841 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004842{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304843 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004844 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004845
Imre Deak8e8232d2016-06-16 16:37:21 +03004846 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004847
4848 /* Workaround: Need to write PP_CONTROL with the unlock key as
4849 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304850 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004851
Imre Deak8e8232d2016-06-16 16:37:21 +03004852 pp_on = I915_READ(regs.pp_on);
4853 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004854 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004855 I915_WRITE(regs.pp_ctrl, pp_ctl);
4856 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304857 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004858
4859 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004860 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4861 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004862
Imre Deak54648612016-06-16 16:37:22 +03004863 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4864 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004865
Imre Deak54648612016-06-16 16:37:22 +03004866 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4867 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004868
Imre Deak54648612016-06-16 16:37:22 +03004869 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4870 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004871
Imre Deak54648612016-06-16 16:37:22 +03004872 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304873 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4874 BXT_POWER_CYCLE_DELAY_SHIFT;
4875 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004876 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304877 else
Imre Deak54648612016-06-16 16:37:22 +03004878 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304879 } else {
Imre Deak54648612016-06-16 16:37:22 +03004880 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004881 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304882 }
Imre Deak54648612016-06-16 16:37:22 +03004883}
4884
4885static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004886intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4887{
4888 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4889 state_name,
4890 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4891}
4892
4893static void
4894intel_pps_verify_state(struct drm_i915_private *dev_priv,
4895 struct intel_dp *intel_dp)
4896{
4897 struct edp_power_seq hw;
4898 struct edp_power_seq *sw = &intel_dp->pps_delays;
4899
4900 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4901
4902 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4903 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4904 DRM_ERROR("PPS state mismatch\n");
4905 intel_pps_dump_state("sw", sw);
4906 intel_pps_dump_state("hw", &hw);
4907 }
4908}
4909
4910static void
Imre Deak54648612016-06-16 16:37:22 +03004911intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4912 struct intel_dp *intel_dp)
4913{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004914 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak54648612016-06-16 16:37:22 +03004915 struct edp_power_seq cur, vbt, spec,
4916 *final = &intel_dp->pps_delays;
4917
4918 lockdep_assert_held(&dev_priv->pps_mutex);
4919
4920 /* already initialized? */
4921 if (final->t11_t12 != 0)
4922 return;
4923
4924 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004925
Imre Deakde9c1b62016-06-16 20:01:46 +03004926 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004927
Jani Nikula6aa23e62016-03-24 17:50:20 +02004928 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004929
4930 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4931 * our hw here, which are all in 100usec. */
4932 spec.t1_t3 = 210 * 10;
4933 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4934 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4935 spec.t10 = 500 * 10;
4936 /* This one is special and actually in units of 100ms, but zero
4937 * based in the hw (so we need to add 100 ms). But the sw vbt
4938 * table multiplies it with 1000 to make it in units of 100usec,
4939 * too. */
4940 spec.t11_t12 = (510 + 100) * 10;
4941
Imre Deakde9c1b62016-06-16 20:01:46 +03004942 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004943
4944 /* Use the max of the register settings and vbt. If both are
4945 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004946#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004947 spec.field : \
4948 max(cur.field, vbt.field))
4949 assign_final(t1_t3);
4950 assign_final(t8);
4951 assign_final(t9);
4952 assign_final(t10);
4953 assign_final(t11_t12);
4954#undef assign_final
4955
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004956#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004957 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4958 intel_dp->backlight_on_delay = get_delay(t8);
4959 intel_dp->backlight_off_delay = get_delay(t9);
4960 intel_dp->panel_power_down_delay = get_delay(t10);
4961 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4962#undef get_delay
4963
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004964 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4965 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4966 intel_dp->panel_power_cycle_delay);
4967
4968 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4969 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03004970
4971 /*
4972 * We override the HW backlight delays to 1 because we do manual waits
4973 * on them. For T8, even BSpec recommends doing it. For T9, if we
4974 * don't do this, we'll end up waiting for the backlight off delay
4975 * twice: once when we do the manual sleep, and once when we disable
4976 * the panel and wait for the PP_STATUS bit to become zero.
4977 */
4978 final->t8 = 1;
4979 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004980}
4981
4982static void
4983intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004984 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004985{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004986 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07004987 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004988 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004989 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004990 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004991 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004992
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004993 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004994
Imre Deak8e8232d2016-06-16 16:37:21 +03004995 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004996
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004997 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03004998 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4999 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005000 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005001 /* Compute the divisor for the pp clock, simply match the Bspec
5002 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305003 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005004 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305005 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5006 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5007 << BXT_POWER_CYCLE_DELAY_SHIFT);
5008 } else {
5009 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5010 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5011 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5012 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005013
5014 /* Haswell doesn't have any port selection bits for the panel
5015 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005016 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005017 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005018 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005019 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005020 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005021 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005022 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005023 }
5024
Jesse Barnes453c5422013-03-28 09:55:41 -07005025 pp_on |= port_sel;
5026
Imre Deak8e8232d2016-06-16 16:37:21 +03005027 I915_WRITE(regs.pp_on, pp_on);
5028 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305029 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03005030 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305031 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005032 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005033
Daniel Vetter67a54562012-10-20 20:57:45 +02005034 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005035 I915_READ(regs.pp_on),
5036 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305037 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005038 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5039 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005040}
5041
Imre Deak335f7522016-08-10 14:07:32 +03005042static void intel_dp_pps_init(struct drm_device *dev,
5043 struct intel_dp *intel_dp)
5044{
5045 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5046 vlv_initial_power_sequencer_setup(intel_dp);
5047 } else {
5048 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5049 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5050 }
5051}
5052
Vandana Kannanb33a2812015-02-13 15:33:03 +05305053/**
5054 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005055 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005056 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305057 * @refresh_rate: RR to be programmed
5058 *
5059 * This function gets called when refresh rate (RR) has to be changed from
5060 * one frequency to another. Switches can be between high and low RR
5061 * supported by the panel or to any other RR based on media playback (in
5062 * this case, RR value needs to be passed from user space).
5063 *
5064 * The caller of this function needs to take a lock on dev_priv->drrs.
5065 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005066static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5067 struct intel_crtc_state *crtc_state,
5068 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305069{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305070 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305071 struct intel_digital_port *dig_port = NULL;
5072 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305074 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305075
5076 if (refresh_rate <= 0) {
5077 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5078 return;
5079 }
5080
Vandana Kannan96178ee2015-01-10 02:25:56 +05305081 if (intel_dp == NULL) {
5082 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305083 return;
5084 }
5085
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005086 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005087 * FIXME: This needs proper synchronization with psr state for some
5088 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005089 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305090
Vandana Kannan96178ee2015-01-10 02:25:56 +05305091 dig_port = dp_to_dig_port(intel_dp);
5092 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005093 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305094
5095 if (!intel_crtc) {
5096 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5097 return;
5098 }
5099
Vandana Kannan96178ee2015-01-10 02:25:56 +05305100 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305101 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5102 return;
5103 }
5104
Vandana Kannan96178ee2015-01-10 02:25:56 +05305105 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5106 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305107 index = DRRS_LOW_RR;
5108
Vandana Kannan96178ee2015-01-10 02:25:56 +05305109 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305110 DRM_DEBUG_KMS(
5111 "DRRS requested for previously set RR...ignoring\n");
5112 return;
5113 }
5114
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005115 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305116 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5117 return;
5118 }
5119
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005120 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305121 switch (index) {
5122 case DRRS_HIGH_RR:
5123 intel_dp_set_m_n(intel_crtc, M1_N1);
5124 break;
5125 case DRRS_LOW_RR:
5126 intel_dp_set_m_n(intel_crtc, M2_N2);
5127 break;
5128 case DRRS_MAX_RR:
5129 default:
5130 DRM_ERROR("Unsupported refreshrate type\n");
5131 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005132 } else if (INTEL_GEN(dev_priv) > 6) {
5133 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005134 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305135
Ville Syrjälä649636e2015-09-22 19:50:01 +03005136 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305137 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005138 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305139 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5140 else
5141 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305142 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005143 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305144 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5145 else
5146 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305147 }
5148 I915_WRITE(reg, val);
5149 }
5150
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305151 dev_priv->drrs.refresh_rate_type = index;
5152
5153 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5154}
5155
Vandana Kannanb33a2812015-02-13 15:33:03 +05305156/**
5157 * intel_edp_drrs_enable - init drrs struct if supported
5158 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005159 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305160 *
5161 * Initializes frontbuffer_bits and drrs.dp
5162 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005163void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5164 struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305165{
5166 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005167 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305168
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005169 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305170 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5171 return;
5172 }
5173
5174 mutex_lock(&dev_priv->drrs.mutex);
5175 if (WARN_ON(dev_priv->drrs.dp)) {
5176 DRM_ERROR("DRRS already enabled\n");
5177 goto unlock;
5178 }
5179
5180 dev_priv->drrs.busy_frontbuffer_bits = 0;
5181
5182 dev_priv->drrs.dp = intel_dp;
5183
5184unlock:
5185 mutex_unlock(&dev_priv->drrs.mutex);
5186}
5187
Vandana Kannanb33a2812015-02-13 15:33:03 +05305188/**
5189 * intel_edp_drrs_disable - Disable DRRS
5190 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005191 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305192 *
5193 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005194void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5195 struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305196{
5197 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005198 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305199
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005200 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305201 return;
5202
5203 mutex_lock(&dev_priv->drrs.mutex);
5204 if (!dev_priv->drrs.dp) {
5205 mutex_unlock(&dev_priv->drrs.mutex);
5206 return;
5207 }
5208
5209 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005210 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5211 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305212
5213 dev_priv->drrs.dp = NULL;
5214 mutex_unlock(&dev_priv->drrs.mutex);
5215
5216 cancel_delayed_work_sync(&dev_priv->drrs.work);
5217}
5218
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305219static void intel_edp_drrs_downclock_work(struct work_struct *work)
5220{
5221 struct drm_i915_private *dev_priv =
5222 container_of(work, typeof(*dev_priv), drrs.work.work);
5223 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305224
Vandana Kannan96178ee2015-01-10 02:25:56 +05305225 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305226
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305227 intel_dp = dev_priv->drrs.dp;
5228
5229 if (!intel_dp)
5230 goto unlock;
5231
5232 /*
5233 * The delayed work can race with an invalidate hence we need to
5234 * recheck.
5235 */
5236
5237 if (dev_priv->drrs.busy_frontbuffer_bits)
5238 goto unlock;
5239
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005240 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5241 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5242
5243 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5244 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5245 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305246
5247unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305248 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305249}
5250
Vandana Kannanb33a2812015-02-13 15:33:03 +05305251/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305252 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005253 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305254 * @frontbuffer_bits: frontbuffer plane tracking bits
5255 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305256 * This function gets called everytime rendering on the given planes start.
5257 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305258 *
5259 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5260 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005261void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5262 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305263{
Vandana Kannana93fad02015-01-10 02:25:59 +05305264 struct drm_crtc *crtc;
5265 enum pipe pipe;
5266
Daniel Vetter9da7d692015-04-09 16:44:15 +02005267 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305268 return;
5269
Daniel Vetter88f933a2015-04-09 16:44:16 +02005270 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305271
Vandana Kannana93fad02015-01-10 02:25:59 +05305272 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005273 if (!dev_priv->drrs.dp) {
5274 mutex_unlock(&dev_priv->drrs.mutex);
5275 return;
5276 }
5277
Vandana Kannana93fad02015-01-10 02:25:59 +05305278 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5279 pipe = to_intel_crtc(crtc)->pipe;
5280
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005281 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5282 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5283
Ramalingam C0ddfd202015-06-15 20:50:05 +05305284 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005285 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005286 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5287 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305288
Vandana Kannana93fad02015-01-10 02:25:59 +05305289 mutex_unlock(&dev_priv->drrs.mutex);
5290}
5291
Vandana Kannanb33a2812015-02-13 15:33:03 +05305292/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305293 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005294 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305295 * @frontbuffer_bits: frontbuffer plane tracking bits
5296 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305297 * This function gets called every time rendering on the given planes has
5298 * completed or flip on a crtc is completed. So DRRS should be upclocked
5299 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5300 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305301 *
5302 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5303 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005304void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5305 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305306{
Vandana Kannana93fad02015-01-10 02:25:59 +05305307 struct drm_crtc *crtc;
5308 enum pipe pipe;
5309
Daniel Vetter9da7d692015-04-09 16:44:15 +02005310 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305311 return;
5312
Daniel Vetter88f933a2015-04-09 16:44:16 +02005313 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305314
Vandana Kannana93fad02015-01-10 02:25:59 +05305315 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005316 if (!dev_priv->drrs.dp) {
5317 mutex_unlock(&dev_priv->drrs.mutex);
5318 return;
5319 }
5320
Vandana Kannana93fad02015-01-10 02:25:59 +05305321 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5322 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005323
5324 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305325 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5326
Ramalingam C0ddfd202015-06-15 20:50:05 +05305327 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005328 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005329 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5330 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305331
5332 /*
5333 * flush also means no more activity hence schedule downclock, if all
5334 * other fbs are quiescent too
5335 */
5336 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305337 schedule_delayed_work(&dev_priv->drrs.work,
5338 msecs_to_jiffies(1000));
5339 mutex_unlock(&dev_priv->drrs.mutex);
5340}
5341
Vandana Kannanb33a2812015-02-13 15:33:03 +05305342/**
5343 * DOC: Display Refresh Rate Switching (DRRS)
5344 *
5345 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5346 * which enables swtching between low and high refresh rates,
5347 * dynamically, based on the usage scenario. This feature is applicable
5348 * for internal panels.
5349 *
5350 * Indication that the panel supports DRRS is given by the panel EDID, which
5351 * would list multiple refresh rates for one resolution.
5352 *
5353 * DRRS is of 2 types - static and seamless.
5354 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5355 * (may appear as a blink on screen) and is used in dock-undock scenario.
5356 * Seamless DRRS involves changing RR without any visual effect to the user
5357 * and can be used during normal system usage. This is done by programming
5358 * certain registers.
5359 *
5360 * Support for static/seamless DRRS may be indicated in the VBT based on
5361 * inputs from the panel spec.
5362 *
5363 * DRRS saves power by switching to low RR based on usage scenarios.
5364 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005365 * The implementation is based on frontbuffer tracking implementation. When
5366 * there is a disturbance on the screen triggered by user activity or a periodic
5367 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5368 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5369 * made.
5370 *
5371 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5372 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305373 *
5374 * DRRS can be further extended to support other internal panels and also
5375 * the scenario of video playback wherein RR is set based on the rate
5376 * requested by userspace.
5377 */
5378
5379/**
5380 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5381 * @intel_connector: eDP connector
5382 * @fixed_mode: preferred mode of panel
5383 *
5384 * This function is called only once at driver load to initialize basic
5385 * DRRS stuff.
5386 *
5387 * Returns:
5388 * Downclock mode if panel supports it, else return NULL.
5389 * DRRS support is determined by the presence of downclock mode (apart
5390 * from VBT setting).
5391 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305392static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305393intel_dp_drrs_init(struct intel_connector *intel_connector,
5394 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305395{
5396 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305397 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005398 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305399 struct drm_display_mode *downclock_mode = NULL;
5400
Daniel Vetter9da7d692015-04-09 16:44:15 +02005401 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5402 mutex_init(&dev_priv->drrs.mutex);
5403
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305404 if (INTEL_INFO(dev)->gen <= 6) {
5405 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5406 return NULL;
5407 }
5408
5409 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005410 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305411 return NULL;
5412 }
5413
5414 downclock_mode = intel_find_panel_downclock
5415 (dev, fixed_mode, connector);
5416
5417 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305418 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305419 return NULL;
5420 }
5421
Vandana Kannan96178ee2015-01-10 02:25:56 +05305422 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305423
Vandana Kannan96178ee2015-01-10 02:25:56 +05305424 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005425 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305426 return downclock_mode;
5427}
5428
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005429static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005430 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005431{
5432 struct drm_connector *connector = &intel_connector->base;
5433 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005434 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5435 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005436 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005437 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305438 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005439 bool has_dpcd;
5440 struct drm_display_mode *scan;
5441 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005442 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005443
5444 if (!is_edp(intel_dp))
5445 return true;
5446
Imre Deak97a824e12016-06-21 11:51:47 +03005447 /*
5448 * On IBX/CPT we may get here with LVDS already registered. Since the
5449 * driver uses the only internal power sequencer available for both
5450 * eDP and LVDS bail out early in this case to prevent interfering
5451 * with an already powered-on LVDS power sequencer.
5452 */
5453 if (intel_get_lvds_encoder(dev)) {
5454 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5455 DRM_INFO("LVDS was detected, not registering eDP\n");
5456
5457 return false;
5458 }
5459
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005460 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005461
5462 intel_dp_init_panel_power_timestamps(intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +03005463 intel_dp_pps_init(dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005464 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005465
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005466 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005467
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005468 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005469 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005470
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005471 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005472 /* if this fails, presume the device is a ghost */
5473 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005474 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005475 }
5476
Daniel Vetter060c8772014-03-21 23:22:35 +01005477 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005478 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005479 if (edid) {
5480 if (drm_add_edid_modes(connector, edid)) {
5481 drm_mode_connector_update_edid_property(connector,
5482 edid);
5483 drm_edid_to_eld(connector, edid);
5484 } else {
5485 kfree(edid);
5486 edid = ERR_PTR(-EINVAL);
5487 }
5488 } else {
5489 edid = ERR_PTR(-ENOENT);
5490 }
5491 intel_connector->edid = edid;
5492
5493 /* prefer fixed mode from EDID if available */
5494 list_for_each_entry(scan, &connector->probed_modes, head) {
5495 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5496 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305497 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305498 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005499 break;
5500 }
5501 }
5502
5503 /* fallback to VBT if available for eDP */
5504 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5505 fixed_mode = drm_mode_duplicate(dev,
5506 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005507 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005508 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005509 connector->display_info.width_mm = fixed_mode->width_mm;
5510 connector->display_info.height_mm = fixed_mode->height_mm;
5511 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005512 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005513 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005514
Wayne Boyer666a4532015-12-09 12:29:35 -08005515 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005516 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5517 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005518
5519 /*
5520 * Figure out the current pipe for the initial backlight setup.
5521 * If the current pipe isn't valid, try the PPS pipe, and if that
5522 * fails just assume pipe A.
5523 */
5524 if (IS_CHERRYVIEW(dev))
5525 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5526 else
5527 pipe = PORT_TO_PIPE(intel_dp->DP);
5528
5529 if (pipe != PIPE_A && pipe != PIPE_B)
5530 pipe = intel_dp->pps_pipe;
5531
5532 if (pipe != PIPE_A && pipe != PIPE_B)
5533 pipe = PIPE_A;
5534
5535 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5536 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005537 }
5538
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305539 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005540 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005541 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005542
5543 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005544
5545out_vdd_off:
5546 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5547 /*
5548 * vdd might still be enabled do to the delayed vdd off.
5549 * Make sure vdd is actually turned off here.
5550 */
5551 pps_lock(intel_dp);
5552 edp_panel_vdd_off_sync(intel_dp);
5553 pps_unlock(intel_dp);
5554
5555 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005556}
5557
Paulo Zanoni16c25532013-06-12 17:27:25 -03005558bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005559intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5560 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005561{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005562 struct drm_connector *connector = &intel_connector->base;
5563 struct intel_dp *intel_dp = &intel_dig_port->dp;
5564 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5565 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005566 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02005567 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005568 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005569
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005570 if (WARN(intel_dig_port->max_lanes < 1,
5571 "Not enough lanes (%d) for DP on port %c\n",
5572 intel_dig_port->max_lanes, port_name(port)))
5573 return false;
5574
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005575 intel_dp->pps_pipe = INVALID_PIPE;
5576
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005577 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005578 if (INTEL_INFO(dev)->gen >= 9)
5579 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005580 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5581 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5582 else if (HAS_PCH_SPLIT(dev))
5583 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5584 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005585 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005586
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005587 if (INTEL_INFO(dev)->gen >= 9)
5588 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5589 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005590 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005591
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005592 if (HAS_DDI(dev))
5593 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5594
Daniel Vetter07679352012-09-06 22:15:42 +02005595 /* Preserve the current hw state. */
5596 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005597 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005598
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005599 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305600 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005601 else
5602 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005603
Imre Deakf7d24902013-05-08 13:14:05 +03005604 /*
5605 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5606 * for DP the encoder type can be set by the caller to
5607 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5608 */
5609 if (type == DRM_MODE_CONNECTOR_eDP)
5610 intel_encoder->type = INTEL_OUTPUT_EDP;
5611
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005612 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005613 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5614 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005615 return false;
5616
Imre Deake7281ea2013-05-08 13:14:08 +03005617 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5618 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5619 port_name(port));
5620
Adam Jacksonb3295302010-07-16 14:46:28 -04005621 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005622 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5623
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005624 connector->interlace_allowed = true;
5625 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005626
Chris Wilson7a418e32016-06-24 14:00:14 +01005627 intel_dp_aux_init(intel_dp, intel_connector);
5628
Daniel Vetter66a92782012-07-12 20:08:18 +02005629 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005630 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005631
Chris Wilsondf0e9242010-09-09 16:20:55 +01005632 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005633
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005634 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005635 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5636 else
5637 intel_connector->get_hw_state = intel_connector_get_hw_state;
5638
Jani Nikula0b998362014-03-14 16:51:17 +02005639 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005640 switch (port) {
5641 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005642 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005643 break;
5644 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005645 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005646 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305647 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005648 break;
5649 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005650 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005651 break;
5652 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005653 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005654 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005655 case PORT_E:
5656 intel_encoder->hpd_pin = HPD_PORT_E;
5657 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005658 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005659 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005660 }
5661
Dave Airlie0e32b392014-05-02 14:02:48 +10005662 /* init MST on ports that can support it */
Ville Syrjäläf8e58dd2016-06-22 21:56:59 +03005663 if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03005664 (port == PORT_B || port == PORT_C || port == PORT_D))
5665 intel_dp_mst_encoder_init(intel_dig_port,
5666 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005667
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005668 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005669 intel_dp_aux_fini(intel_dp);
5670 intel_dp_mst_encoder_cleanup(intel_dig_port);
5671 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005672 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005673
Chris Wilsonf6849602010-09-19 09:29:33 +01005674 intel_dp_add_properties(intel_dp, connector);
5675
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005676 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5677 * 0xd. Failure to do so will result in spurious interrupts being
5678 * generated on the port when a cable is not attached.
5679 */
5680 if (IS_G4X(dev) && !IS_GM45(dev)) {
5681 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5682 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5683 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005684
5685 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005686
5687fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005688 drm_connector_cleanup(connector);
5689
5690 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005691}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005692
Chris Wilson457c52d2016-06-01 08:27:50 +01005693bool intel_dp_init(struct drm_device *dev,
5694 i915_reg_t output_reg,
5695 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005696{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005697 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005698 struct intel_digital_port *intel_dig_port;
5699 struct intel_encoder *intel_encoder;
5700 struct drm_encoder *encoder;
5701 struct intel_connector *intel_connector;
5702
Daniel Vetterb14c5672013-09-19 12:18:32 +02005703 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005704 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005705 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005706
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005707 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305708 if (!intel_connector)
5709 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005710
5711 intel_encoder = &intel_dig_port->base;
5712 encoder = &intel_encoder->base;
5713
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305714 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005715 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305716 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005717
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005718 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005719 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005720 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005721 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005722 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005723 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005724 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005725 intel_encoder->pre_enable = chv_pre_enable_dp;
5726 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005727 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005728 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005729 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005730 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005731 intel_encoder->pre_enable = vlv_pre_enable_dp;
5732 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005733 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005734 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005735 intel_encoder->pre_enable = g4x_pre_enable_dp;
5736 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005737 if (INTEL_INFO(dev)->gen >= 5)
5738 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005739 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005740
Paulo Zanoni174edf12012-10-26 19:05:50 -02005741 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005742 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005743 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005744
Ville Syrjäläcca05022016-06-22 21:57:06 +03005745 intel_encoder->type = INTEL_OUTPUT_DP;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005746 if (IS_CHERRYVIEW(dev)) {
5747 if (port == PORT_D)
5748 intel_encoder->crtc_mask = 1 << 2;
5749 else
5750 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5751 } else {
5752 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5753 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005754 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005755
Dave Airlie13cf5502014-06-18 11:29:35 +10005756 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005757 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005758
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305759 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5760 goto err_init_connector;
5761
Chris Wilson457c52d2016-06-01 08:27:50 +01005762 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305763
5764err_init_connector:
5765 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305766err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305767 kfree(intel_connector);
5768err_connector_alloc:
5769 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005770 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005771}
Dave Airlie0e32b392014-05-02 14:02:48 +10005772
5773void intel_dp_mst_suspend(struct drm_device *dev)
5774{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005775 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005776 int i;
5777
5778 /* disable MST */
5779 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005780 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005781
5782 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005783 continue;
5784
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005785 if (intel_dig_port->dp.is_mst)
5786 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10005787 }
5788}
5789
5790void intel_dp_mst_resume(struct drm_device *dev)
5791{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005792 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005793 int i;
5794
5795 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005796 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005797 int ret;
5798
5799 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005800 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10005801
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005802 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5803 if (ret)
5804 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10005805 }
5806}