Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Andreas Herrmann | 23ac4ae | 2010-09-17 18:03:43 +0200 | [diff] [blame] | 2 | #ifndef _ASM_X86_AMD_NB_H |
| 3 | #define _ASM_X86_AMD_NB_H |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 4 | |
Bjorn Helgaas | 24d25db | 2012-01-05 14:27:19 -0700 | [diff] [blame] | 5 | #include <linux/ioport.h> |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 6 | #include <linux/pci.h> |
Elena Reshetova | 473e90b | 2017-05-19 11:39:13 +0200 | [diff] [blame] | 7 | #include <linux/refcount.h> |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 8 | |
Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 9 | struct amd_nb_bus_dev_range { |
| 10 | u8 bus; |
| 11 | u8 dev_base; |
| 12 | u8 dev_limit; |
| 13 | }; |
| 14 | |
Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 15 | extern const struct pci_device_id amd_nb_misc_ids[]; |
Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 16 | extern const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[]; |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 17 | |
Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 18 | extern bool early_is_amd_nb(u32 value); |
Bjorn Helgaas | 24d25db | 2012-01-05 14:27:19 -0700 | [diff] [blame] | 19 | extern struct resource *amd_get_mmconfig_range(struct resource *res); |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 20 | extern int amd_cache_northbridges(void); |
Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 21 | extern void amd_flush_garts(void); |
Tejun Heo | 940fed2 | 2011-02-16 12:13:06 +0100 | [diff] [blame] | 22 | extern int amd_numa_init(void); |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 23 | extern int amd_get_subcaches(int); |
Dan Carpenter | 2993ae3 | 2014-01-21 10:22:09 +0300 | [diff] [blame] | 24 | extern int amd_set_subcaches(int, unsigned long); |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 25 | |
Yazen Ghannam | ddfe43c | 2016-11-10 15:10:56 -0600 | [diff] [blame] | 26 | extern int amd_smn_read(u16 node, u32 address, u32 *value); |
| 27 | extern int amd_smn_write(u16 node, u32 address, u32 value); |
| 28 | extern int amd_df_indirect_read(u16 node, u8 func, u16 reg, u8 instance_id, u32 *lo); |
| 29 | |
Thomas Gleixner | d294604 | 2011-07-24 09:46:09 +0000 | [diff] [blame] | 30 | struct amd_l3_cache { |
| 31 | unsigned indices; |
| 32 | u8 subcaches[4]; |
| 33 | }; |
| 34 | |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 35 | struct threshold_block { |
Aravind Gopalakrishnan | ea2ca36 | 2016-03-07 14:02:21 +0100 | [diff] [blame] | 36 | unsigned int block; /* Number within bank */ |
| 37 | unsigned int bank; /* MCA bank the block belongs to */ |
| 38 | unsigned int cpu; /* CPU which controls MCA bank */ |
| 39 | u32 address; /* MSR address for the block */ |
| 40 | u16 interrupt_enable; /* Enable/Disable APIC interrupt */ |
| 41 | bool interrupt_capable; /* Bank can generate an interrupt. */ |
| 42 | |
| 43 | u16 threshold_limit; /* |
| 44 | * Value upon which threshold |
| 45 | * interrupt is generated. |
| 46 | */ |
| 47 | |
| 48 | struct kobject kobj; /* sysfs object */ |
| 49 | struct list_head miscj; /* |
| 50 | * List of threshold blocks |
| 51 | * within a bank. |
| 52 | */ |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 53 | }; |
| 54 | |
| 55 | struct threshold_bank { |
| 56 | struct kobject *kobj; |
| 57 | struct threshold_block *blocks; |
| 58 | |
| 59 | /* initialized to the number of CPUs on the node sharing this bank */ |
Elena Reshetova | 473e90b | 2017-05-19 11:39:13 +0200 | [diff] [blame] | 60 | refcount_t cpus; |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 61 | }; |
| 62 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 63 | struct amd_northbridge { |
Yazen Ghannam | ddfe43c | 2016-11-10 15:10:56 -0600 | [diff] [blame] | 64 | struct pci_dev *root; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 65 | struct pci_dev *misc; |
Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 66 | struct pci_dev *link; |
Thomas Gleixner | d294604 | 2011-07-24 09:46:09 +0000 | [diff] [blame] | 67 | struct amd_l3_cache l3_cache; |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 68 | struct threshold_bank *bank4; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 69 | }; |
| 70 | |
Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 71 | struct amd_northbridge_info { |
Andreas Herrmann | 900f9ac | 2010-09-17 18:02:54 +0200 | [diff] [blame] | 72 | u16 num; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 73 | u64 flags; |
| 74 | struct amd_northbridge *nb; |
Andreas Herrmann | 900f9ac | 2010-09-17 18:02:54 +0200 | [diff] [blame] | 75 | }; |
Andreas Herrmann | 900f9ac | 2010-09-17 18:02:54 +0200 | [diff] [blame] | 76 | |
Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 77 | #define AMD_NB_GART BIT(0) |
| 78 | #define AMD_NB_L3_INDEX_DISABLE BIT(1) |
| 79 | #define AMD_NB_L3_PARTITIONING BIT(2) |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 80 | |
Andreas Herrmann | 23ac4ae | 2010-09-17 18:03:43 +0200 | [diff] [blame] | 81 | #ifdef CONFIG_AMD_NB |
Borislav Petkov | ade029e | 2010-04-24 09:56:53 +0200 | [diff] [blame] | 82 | |
Yazen Ghannam | c799389 | 2016-11-10 15:10:53 -0600 | [diff] [blame] | 83 | u16 amd_nb_num(void); |
| 84 | bool amd_nb_has_feature(unsigned int feature); |
| 85 | struct amd_northbridge *node_to_amd_nb(int node); |
Borislav Petkov | ade029e | 2010-04-24 09:56:53 +0200 | [diff] [blame] | 86 | |
Aravind Gopalakrishnan | 1a6775c | 2015-10-19 11:17:42 +0200 | [diff] [blame] | 87 | static inline u16 amd_pci_dev_to_node_id(struct pci_dev *pdev) |
Daniel J Blueman | 772c3ff | 2012-11-27 14:32:09 +0800 | [diff] [blame] | 88 | { |
| 89 | struct pci_dev *misc; |
| 90 | int i; |
| 91 | |
| 92 | for (i = 0; i != amd_nb_num(); i++) { |
| 93 | misc = node_to_amd_nb(i)->misc; |
| 94 | |
| 95 | if (pci_domain_nr(misc->bus) == pci_domain_nr(pdev->bus) && |
| 96 | PCI_SLOT(misc->devfn) == PCI_SLOT(pdev->devfn)) |
| 97 | return i; |
| 98 | } |
| 99 | |
| 100 | WARN(1, "Unable to find AMD Northbridge id for %s\n", pci_name(pdev)); |
| 101 | return 0; |
| 102 | } |
| 103 | |
Aravind Gopalakrishnan | 1b45742 | 2015-04-07 16:46:37 -0500 | [diff] [blame] | 104 | static inline bool amd_gart_present(void) |
| 105 | { |
Pu Wen | b7a5cb4 | 2018-09-25 22:45:01 +0800 | [diff] [blame^] | 106 | if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) |
| 107 | return false; |
| 108 | |
Aravind Gopalakrishnan | 1b45742 | 2015-04-07 16:46:37 -0500 | [diff] [blame] | 109 | /* GART present only on Fam15h, upto model 0fh */ |
| 110 | if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 || |
| 111 | (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model < 0x10)) |
| 112 | return true; |
| 113 | |
| 114 | return false; |
| 115 | } |
| 116 | |
Andreas Herrmann | afd9fce | 2009-04-09 15:16:17 +0200 | [diff] [blame] | 117 | #else |
Borislav Petkov | ade029e | 2010-04-24 09:56:53 +0200 | [diff] [blame] | 118 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 119 | #define amd_nb_num(x) 0 |
| 120 | #define amd_nb_has_feature(x) false |
| 121 | #define node_to_amd_nb(x) NULL |
Aravind Gopalakrishnan | 1b45742 | 2015-04-07 16:46:37 -0500 | [diff] [blame] | 122 | #define amd_gart_present(x) false |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 123 | |
Andreas Herrmann | afd9fce | 2009-04-09 15:16:17 +0200 | [diff] [blame] | 124 | #endif |
| 125 | |
| 126 | |
Andreas Herrmann | 23ac4ae | 2010-09-17 18:03:43 +0200 | [diff] [blame] | 127 | #endif /* _ASM_X86_AMD_NB_H */ |