blob: 1ae4e5791afafbe56c188cf14a3223e06f724869 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#ifndef _ASM_X86_AMD_NB_H
3#define _ASM_X86_AMD_NB_H
Andi Kleena32073b2006-06-26 13:56:40 +02004
Bjorn Helgaas24d25db2012-01-05 14:27:19 -07005#include <linux/ioport.h>
Andi Kleena32073b2006-06-26 13:56:40 +02006#include <linux/pci.h>
Elena Reshetova473e90b2017-05-19 11:39:13 +02007#include <linux/refcount.h>
Andi Kleena32073b2006-06-26 13:56:40 +02008
Jan Beulich24d9b702011-01-10 16:20:23 +00009struct amd_nb_bus_dev_range {
10 u8 bus;
11 u8 dev_base;
12 u8 dev_limit;
13};
14
Jan Beulich691269f2011-02-09 08:26:53 +000015extern const struct pci_device_id amd_nb_misc_ids[];
Jan Beulich24d9b702011-01-10 16:20:23 +000016extern const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[];
Andi Kleena32073b2006-06-26 13:56:40 +020017
Borislav Petkov84fd1d32011-03-03 12:59:32 +010018extern bool early_is_amd_nb(u32 value);
Bjorn Helgaas24d25db2012-01-05 14:27:19 -070019extern struct resource *amd_get_mmconfig_range(struct resource *res);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020020extern int amd_cache_northbridges(void);
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020021extern void amd_flush_garts(void);
Tejun Heo940fed22011-02-16 12:13:06 +010022extern int amd_numa_init(void);
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +010023extern int amd_get_subcaches(int);
Dan Carpenter2993ae32014-01-21 10:22:09 +030024extern int amd_set_subcaches(int, unsigned long);
Andi Kleena32073b2006-06-26 13:56:40 +020025
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060026extern int amd_smn_read(u16 node, u32 address, u32 *value);
27extern int amd_smn_write(u16 node, u32 address, u32 value);
28extern int amd_df_indirect_read(u16 node, u8 func, u16 reg, u8 instance_id, u32 *lo);
29
Thomas Gleixnerd2946042011-07-24 09:46:09 +000030struct amd_l3_cache {
31 unsigned indices;
32 u8 subcaches[4];
33};
34
Borislav Petkov019f34f2012-05-02 17:16:59 +020035struct threshold_block {
Aravind Gopalakrishnanea2ca362016-03-07 14:02:21 +010036 unsigned int block; /* Number within bank */
37 unsigned int bank; /* MCA bank the block belongs to */
38 unsigned int cpu; /* CPU which controls MCA bank */
39 u32 address; /* MSR address for the block */
40 u16 interrupt_enable; /* Enable/Disable APIC interrupt */
41 bool interrupt_capable; /* Bank can generate an interrupt. */
42
43 u16 threshold_limit; /*
44 * Value upon which threshold
45 * interrupt is generated.
46 */
47
48 struct kobject kobj; /* sysfs object */
49 struct list_head miscj; /*
50 * List of threshold blocks
51 * within a bank.
52 */
Borislav Petkov019f34f2012-05-02 17:16:59 +020053};
54
55struct threshold_bank {
56 struct kobject *kobj;
57 struct threshold_block *blocks;
58
59 /* initialized to the number of CPUs on the node sharing this bank */
Elena Reshetova473e90b2017-05-19 11:39:13 +020060 refcount_t cpus;
Borislav Petkov019f34f2012-05-02 17:16:59 +020061};
62
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020063struct amd_northbridge {
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060064 struct pci_dev *root;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020065 struct pci_dev *misc;
Hans Rosenfeld41b26102011-01-24 16:05:42 +010066 struct pci_dev *link;
Thomas Gleixnerd2946042011-07-24 09:46:09 +000067 struct amd_l3_cache l3_cache;
Borislav Petkov019f34f2012-05-02 17:16:59 +020068 struct threshold_bank *bank4;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020069};
70
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020071struct amd_northbridge_info {
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020072 u16 num;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020073 u64 flags;
74 struct amd_northbridge *nb;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020075};
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020076
Borislav Petkov84fd1d32011-03-03 12:59:32 +010077#define AMD_NB_GART BIT(0)
78#define AMD_NB_L3_INDEX_DISABLE BIT(1)
79#define AMD_NB_L3_PARTITIONING BIT(2)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020080
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020081#ifdef CONFIG_AMD_NB
Borislav Petkovade029e2010-04-24 09:56:53 +020082
Yazen Ghannamc7993892016-11-10 15:10:53 -060083u16 amd_nb_num(void);
84bool amd_nb_has_feature(unsigned int feature);
85struct amd_northbridge *node_to_amd_nb(int node);
Borislav Petkovade029e2010-04-24 09:56:53 +020086
Aravind Gopalakrishnan1a6775c2015-10-19 11:17:42 +020087static inline u16 amd_pci_dev_to_node_id(struct pci_dev *pdev)
Daniel J Blueman772c3ff2012-11-27 14:32:09 +080088{
89 struct pci_dev *misc;
90 int i;
91
92 for (i = 0; i != amd_nb_num(); i++) {
93 misc = node_to_amd_nb(i)->misc;
94
95 if (pci_domain_nr(misc->bus) == pci_domain_nr(pdev->bus) &&
96 PCI_SLOT(misc->devfn) == PCI_SLOT(pdev->devfn))
97 return i;
98 }
99
100 WARN(1, "Unable to find AMD Northbridge id for %s\n", pci_name(pdev));
101 return 0;
102}
103
Aravind Gopalakrishnan1b457422015-04-07 16:46:37 -0500104static inline bool amd_gart_present(void)
105{
Pu Wenb7a5cb42018-09-25 22:45:01 +0800106 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
107 return false;
108
Aravind Gopalakrishnan1b457422015-04-07 16:46:37 -0500109 /* GART present only on Fam15h, upto model 0fh */
110 if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
111 (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model < 0x10))
112 return true;
113
114 return false;
115}
116
Andreas Herrmannafd9fce2009-04-09 15:16:17 +0200117#else
Borislav Petkovade029e2010-04-24 09:56:53 +0200118
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200119#define amd_nb_num(x) 0
120#define amd_nb_has_feature(x) false
121#define node_to_amd_nb(x) NULL
Aravind Gopalakrishnan1b457422015-04-07 16:46:37 -0500122#define amd_gart_present(x) false
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200123
Andreas Herrmannafd9fce2009-04-09 15:16:17 +0200124#endif
125
126
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +0200127#endif /* _ASM_X86_AMD_NB_H */