blob: d18ae01bd339eacd0021a8c963e3b173293a7042 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Huang Rui6bb6b292016-05-24 13:47:05 +080088extern int amdgpu_powercontainment;
Alex Deuchercd474ba2016-02-04 10:21:23 -050089extern unsigned amdgpu_pcie_gen_cap;
90extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020091extern unsigned amdgpu_cg_mask;
92extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +020093extern char *amdgpu_disable_cu;
Rex Zhu66bc3f72016-07-28 17:36:35 +080094extern int amdgpu_sclk_deep_sleep_en;
Emily Deng9accf2f2016-08-10 16:01:25 +080095extern char *amdgpu_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -040096
Chunming Zhou4b559c92015-07-21 15:53:04 +080097#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040098#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
99#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
100/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
101#define AMDGPU_IB_POOL_SIZE 16
102#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
103#define AMDGPUFB_CONN_LIMIT 4
104#define AMDGPU_BIOS_NUM_SCRATCH 8
105
Alex Deucher97b2e202015-04-20 16:51:00 -0400106/* max number of rings */
107#define AMDGPU_MAX_RINGS 16
108#define AMDGPU_MAX_GFX_RINGS 1
109#define AMDGPU_MAX_COMPUTE_RINGS 8
110#define AMDGPU_MAX_VCE_RINGS 2
111
Jammy Zhou36f523a2015-09-01 12:54:27 +0800112/* max number of IP instances */
113#define AMDGPU_MAX_SDMA_INSTANCES 2
114
Alex Deucher97b2e202015-04-20 16:51:00 -0400115/* hardcode that limit for now */
116#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
117
118/* hard reset data */
119#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
120
121/* reset flags */
122#define AMDGPU_RESET_GFX (1 << 0)
123#define AMDGPU_RESET_COMPUTE (1 << 1)
124#define AMDGPU_RESET_DMA (1 << 2)
125#define AMDGPU_RESET_CP (1 << 3)
126#define AMDGPU_RESET_GRBM (1 << 4)
127#define AMDGPU_RESET_DMA1 (1 << 5)
128#define AMDGPU_RESET_RLC (1 << 6)
129#define AMDGPU_RESET_SEM (1 << 7)
130#define AMDGPU_RESET_IH (1 << 8)
131#define AMDGPU_RESET_VMC (1 << 9)
132#define AMDGPU_RESET_MC (1 << 10)
133#define AMDGPU_RESET_DISPLAY (1 << 11)
134#define AMDGPU_RESET_UVD (1 << 12)
135#define AMDGPU_RESET_VCE (1 << 13)
136#define AMDGPU_RESET_VCE1 (1 << 14)
137
Alex Deucher97b2e202015-04-20 16:51:00 -0400138/* GFX current status */
139#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
140#define AMDGPU_GFX_SAFE_MODE 0x00000001L
141#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
142#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
143#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
144
145/* max cursor sizes (in pixels) */
146#define CIK_CURSOR_WIDTH 128
147#define CIK_CURSOR_HEIGHT 128
148
149struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400150struct amdgpu_ib;
151struct amdgpu_vm;
152struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400153struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800154struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400155struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400156struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400157
158enum amdgpu_cp_irq {
159 AMDGPU_CP_IRQ_GFX_EOP = 0,
160 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
162 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
163 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
164 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
165 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
166 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
167 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
168
169 AMDGPU_CP_IRQ_LAST
170};
171
172enum amdgpu_sdma_irq {
173 AMDGPU_SDMA_IRQ_TRAP0 = 0,
174 AMDGPU_SDMA_IRQ_TRAP1,
175
176 AMDGPU_SDMA_IRQ_LAST
177};
178
179enum amdgpu_thermal_irq {
180 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
181 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
182
183 AMDGPU_THERMAL_IRQ_LAST
184};
185
Alex Deucher97b2e202015-04-20 16:51:00 -0400186int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400187 enum amd_ip_block_type block_type,
188 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400189int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400190 enum amd_ip_block_type block_type,
191 enum amd_powergating_state state);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400192int amdgpu_wait_for_idle(struct amdgpu_device *adev,
193 enum amd_ip_block_type block_type);
194bool amdgpu_is_idle(struct amdgpu_device *adev,
195 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400196
197struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400198 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400199 u32 major;
200 u32 minor;
201 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400202 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400203};
204
205int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400206 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400207 u32 major, u32 minor);
208
209const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
210 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400211 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400212
213/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
214struct amdgpu_buffer_funcs {
215 /* maximum bytes in a single operation */
216 uint32_t copy_max_bytes;
217
218 /* number of dw to reserve per operation */
219 unsigned copy_num_dw;
220
221 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800222 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400223 /* src addr in bytes */
224 uint64_t src_offset,
225 /* dst addr in bytes */
226 uint64_t dst_offset,
227 /* number of byte to transfer */
228 uint32_t byte_count);
229
230 /* maximum bytes in a single operation */
231 uint32_t fill_max_bytes;
232
233 /* number of dw to reserve per operation */
234 unsigned fill_num_dw;
235
236 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800237 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400238 /* value to write to memory */
239 uint32_t src_data,
240 /* dst addr in bytes */
241 uint64_t dst_offset,
242 /* number of byte to fill */
243 uint32_t byte_count);
244};
245
246/* provided by hw blocks that can write ptes, e.g., sdma */
247struct amdgpu_vm_pte_funcs {
248 /* copy pte entries from GART */
249 void (*copy_pte)(struct amdgpu_ib *ib,
250 uint64_t pe, uint64_t src,
251 unsigned count);
252 /* write pte one entry at a time with addr mapping */
253 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100254 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400255 uint64_t addr, unsigned count,
256 uint32_t incr, uint32_t flags);
257 /* for linear pte/pde updates without addr mapping */
258 void (*set_pte_pde)(struct amdgpu_ib *ib,
259 uint64_t pe,
260 uint64_t addr, unsigned count,
261 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400262};
263
264/* provided by the gmc block */
265struct amdgpu_gart_funcs {
266 /* flush the vm tlb via mmio */
267 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
268 uint32_t vmid);
269 /* write pte/pde updates using the cpu */
270 int (*set_pte_pde)(struct amdgpu_device *adev,
271 void *cpu_pt_addr, /* cpu addr of page table */
272 uint32_t gpu_page_idx, /* pte/pde to update */
273 uint64_t addr, /* addr to write into pte/pde */
274 uint32_t flags); /* access flags */
275};
276
277/* provided by the ih block */
278struct amdgpu_ih_funcs {
279 /* ring read/write ptr handling, called from interrupt context */
280 u32 (*get_wptr)(struct amdgpu_device *adev);
281 void (*decode_iv)(struct amdgpu_device *adev,
282 struct amdgpu_iv_entry *entry);
283 void (*set_rptr)(struct amdgpu_device *adev);
284};
285
286/* provided by hw blocks that expose a ring buffer for commands */
287struct amdgpu_ring_funcs {
288 /* ring read/write ptr handling */
289 u32 (*get_rptr)(struct amdgpu_ring *ring);
290 u32 (*get_wptr)(struct amdgpu_ring *ring);
291 void (*set_wptr)(struct amdgpu_ring *ring);
292 /* validating and patching of IBs */
293 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
294 /* command emit functions */
295 void (*emit_ib)(struct amdgpu_ring *ring,
Christian Königd88bf582016-05-06 17:50:03 +0200296 struct amdgpu_ib *ib,
297 unsigned vm_id, bool ctx_switch);
Alex Deucher97b2e202015-04-20 16:51:00 -0400298 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800299 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100300 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400301 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
302 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200303 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800304 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400305 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
306 uint32_t gds_base, uint32_t gds_size,
307 uint32_t gws_base, uint32_t gws_size,
308 uint32_t oa_base, uint32_t oa_size);
309 /* testing functions */
310 int (*test_ring)(struct amdgpu_ring *ring);
Christian Königbbec97a2016-07-05 21:07:17 +0200311 int (*test_ib)(struct amdgpu_ring *ring, long timeout);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800312 /* insert NOP packets */
313 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100314 /* pad the indirect buffer to the necessary number of dw */
315 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Monk Liu03ccf482016-01-14 19:07:38 +0800316 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
317 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
Christian Königf06505b2016-07-20 13:49:34 +0200318 /* note usage for clock and power gating */
319 void (*begin_use)(struct amdgpu_ring *ring);
320 void (*end_use)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400321};
322
323/*
324 * BIOS.
325 */
326bool amdgpu_get_bios(struct amdgpu_device *adev);
327bool amdgpu_read_bios(struct amdgpu_device *adev);
328
329/*
330 * Dummy page
331 */
332struct amdgpu_dummy_page {
333 struct page *page;
334 dma_addr_t addr;
335};
336int amdgpu_dummy_page_init(struct amdgpu_device *adev);
337void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
338
339
340/*
341 * Clocks
342 */
343
344#define AMDGPU_MAX_PPLL 3
345
346struct amdgpu_clock {
347 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
348 struct amdgpu_pll spll;
349 struct amdgpu_pll mpll;
350 /* 10 Khz units */
351 uint32_t default_mclk;
352 uint32_t default_sclk;
353 uint32_t default_dispclk;
354 uint32_t current_dispclk;
355 uint32_t dp_extclk;
356 uint32_t max_pixel_clock;
357};
358
359/*
360 * Fences.
361 */
362struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400363 uint64_t gpu_addr;
364 volatile uint32_t *cpu_addr;
365 /* sync_seq is protected by ring emission lock */
Christian König742c0852016-03-14 15:46:06 +0100366 uint32_t sync_seq;
367 atomic_t last_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400368 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400369 struct amdgpu_irq_src *irq_src;
370 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100371 struct timer_list fallback_timer;
Christian Königc89377d2016-03-13 19:19:48 +0100372 unsigned num_fences_mask;
Christian König4a7d74f2016-03-14 14:29:46 +0100373 spinlock_t lock;
Christian Königc89377d2016-03-13 19:19:48 +0100374 struct fence **fences;
Alex Deucher97b2e202015-04-20 16:51:00 -0400375};
376
377/* some special values for the owner field */
378#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
379#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400380
Chunming Zhou890ee232015-06-01 14:35:03 +0800381#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
382#define AMDGPU_FENCE_FLAG_INT (1 << 1)
383
Alex Deucher97b2e202015-04-20 16:51:00 -0400384int amdgpu_fence_driver_init(struct amdgpu_device *adev);
385void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
386void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
387
Christian Könige6151a02016-03-15 14:52:26 +0100388int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
389 unsigned num_hw_submission);
Alex Deucher97b2e202015-04-20 16:51:00 -0400390int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
391 struct amdgpu_irq_src *irq_src,
392 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400393void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
394void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100395int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400396void amdgpu_fence_process(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400397int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
398unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
399
Alex Deucher97b2e202015-04-20 16:51:00 -0400400/*
401 * TTM.
402 */
Christian König29b32592016-04-15 17:19:16 +0200403
404#define AMDGPU_TTM_LRU_SIZE 20
405
406struct amdgpu_mman_lru {
407 struct list_head *lru[TTM_NUM_MEM_TYPES];
408 struct list_head *swap_lru;
409};
410
Alex Deucher97b2e202015-04-20 16:51:00 -0400411struct amdgpu_mman {
412 struct ttm_bo_global_ref bo_global_ref;
413 struct drm_global_reference mem_global_ref;
414 struct ttm_bo_device bdev;
415 bool mem_global_referenced;
416 bool initialized;
417
418#if defined(CONFIG_DEBUG_FS)
419 struct dentry *vram;
420 struct dentry *gtt;
421#endif
422
423 /* buffer handling */
424 const struct amdgpu_buffer_funcs *buffer_funcs;
425 struct amdgpu_ring *buffer_funcs_ring;
Christian König703297c2016-02-10 14:20:50 +0100426 /* Scheduler entity for buffer moves */
427 struct amd_sched_entity entity;
Christian König29b32592016-04-15 17:19:16 +0200428
429 /* custom LRU management */
430 struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
Alex Deucher97b2e202015-04-20 16:51:00 -0400431};
432
433int amdgpu_copy_buffer(struct amdgpu_ring *ring,
434 uint64_t src_offset,
435 uint64_t dst_offset,
436 uint32_t byte_count,
437 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800438 struct fence **fence);
Flora Cui59b4a972016-07-19 16:48:22 +0800439int amdgpu_fill_buffer(struct amdgpu_bo *bo,
440 uint32_t src_data,
441 struct reservation_object *resv,
442 struct fence **fence);
443
Alex Deucher97b2e202015-04-20 16:51:00 -0400444int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
445
446struct amdgpu_bo_list_entry {
447 struct amdgpu_bo *robj;
448 struct ttm_validate_buffer tv;
449 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400450 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100451 struct page **user_pages;
452 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400453};
454
455struct amdgpu_bo_va_mapping {
456 struct list_head list;
457 struct interval_tree_node it;
458 uint64_t offset;
459 uint32_t flags;
460};
461
462/* bo virtual addresses in a specific vm */
463struct amdgpu_bo_va {
464 /* protected by bo being reserved */
465 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800466 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400467 unsigned ref_count;
468
Christian König7fc11952015-07-30 11:53:42 +0200469 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400470 struct list_head vm_status;
471
Christian König7fc11952015-07-30 11:53:42 +0200472 /* mappings for this bo_va */
473 struct list_head invalids;
474 struct list_head valids;
475
Alex Deucher97b2e202015-04-20 16:51:00 -0400476 /* constant after initialization */
477 struct amdgpu_vm *vm;
478 struct amdgpu_bo *bo;
479};
480
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800481#define AMDGPU_GEM_DOMAIN_MAX 0x3
482
Chunming Zhou478feaf2016-08-04 15:47:50 +0800483enum amdgpu_bo_shadow {
484 AMDGPU_BO_SHADOW_TO_NONE = 0,
485 AMDGPU_BO_SHADOW_TO_PARENT,
486 AMDGPU_BO_SHADOW_TO_SHADOW,
487};
488
Alex Deucher97b2e202015-04-20 16:51:00 -0400489struct amdgpu_bo {
490 /* Protected by gem.mutex */
491 struct list_head list;
492 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100493 u32 prefered_domains;
494 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800495 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400496 struct ttm_placement placement;
497 struct ttm_buffer_object tbo;
498 struct ttm_bo_kmap_obj kmap;
499 u64 flags;
500 unsigned pin_count;
501 void *kptr;
502 u64 tiling_flags;
503 u64 metadata_flags;
504 void *metadata;
505 u32 metadata_size;
506 /* list of all virtual address to which this bo
507 * is associated to
508 */
509 struct list_head va;
510 /* Constant after initialization */
511 struct amdgpu_device *adev;
512 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100513 struct amdgpu_bo *parent;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800514 struct amdgpu_bo *shadow;
Chunming Zhou478feaf2016-08-04 15:47:50 +0800515 /* indicate if need to sync between bo and shadow */
516 enum amdgpu_bo_shadow backup_shadow;
Alex Deucher97b2e202015-04-20 16:51:00 -0400517
518 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400519 struct amdgpu_mn *mn;
520 struct list_head mn_list;
521};
522#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
523
524void amdgpu_gem_object_free(struct drm_gem_object *obj);
525int amdgpu_gem_object_open(struct drm_gem_object *obj,
526 struct drm_file *file_priv);
527void amdgpu_gem_object_close(struct drm_gem_object *obj,
528 struct drm_file *file_priv);
529unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
530struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200531struct drm_gem_object *
532amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
533 struct dma_buf_attachment *attach,
534 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400535struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
536 struct drm_gem_object *gobj,
537 int flags);
538int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
539void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
540struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
541void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
542void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
543int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
544
545/* sub-allocation manager, it has to be protected by another lock.
546 * By conception this is an helper for other part of the driver
547 * like the indirect buffer or semaphore, which both have their
548 * locking.
549 *
550 * Principe is simple, we keep a list of sub allocation in offset
551 * order (first entry has offset == 0, last entry has the highest
552 * offset).
553 *
554 * When allocating new object we first check if there is room at
555 * the end total_size - (last_object_offset + last_object_size) >=
556 * alloc_size. If so we allocate new object there.
557 *
558 * When there is not enough room at the end, we start waiting for
559 * each sub object until we reach object_offset+object_size >=
560 * alloc_size, this object then become the sub object we return.
561 *
562 * Alignment can't be bigger than page size.
563 *
564 * Hole are not considered for allocation to keep things simple.
565 * Assumption is that there won't be hole (all object on same
566 * alignment).
567 */
Christian König6ba60b82016-03-11 14:50:08 +0100568
569#define AMDGPU_SA_NUM_FENCE_LISTS 32
570
Alex Deucher97b2e202015-04-20 16:51:00 -0400571struct amdgpu_sa_manager {
572 wait_queue_head_t wq;
573 struct amdgpu_bo *bo;
574 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100575 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400576 struct list_head olist;
577 unsigned size;
578 uint64_t gpu_addr;
579 void *cpu_ptr;
580 uint32_t domain;
581 uint32_t align;
582};
583
Alex Deucher97b2e202015-04-20 16:51:00 -0400584/* sub-allocation buffer */
585struct amdgpu_sa_bo {
586 struct list_head olist;
587 struct list_head flist;
588 struct amdgpu_sa_manager *manager;
589 unsigned soffset;
590 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800591 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400592};
593
594/*
595 * GEM objects.
596 */
Christian König418aa0c2016-02-15 16:59:57 +0100597void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400598int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
599 int alignment, u32 initial_domain,
600 u64 flags, bool kernel,
601 struct drm_gem_object **obj);
602
603int amdgpu_mode_dumb_create(struct drm_file *file_priv,
604 struct drm_device *dev,
605 struct drm_mode_create_dumb *args);
606int amdgpu_mode_dumb_mmap(struct drm_file *filp,
607 struct drm_device *dev,
608 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400609/*
610 * Synchronization
611 */
612struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800613 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800614 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400615};
616
617void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200618int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
619 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400620int amdgpu_sync_resv(struct amdgpu_device *adev,
621 struct amdgpu_sync *sync,
622 struct reservation_object *resv,
623 void *owner);
Christian König1fbb2e92016-06-01 10:47:36 +0200624struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
625 struct amdgpu_ring *ring);
Christian Könige61235d2015-08-25 11:05:36 +0200626struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100627void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100628int amdgpu_sync_init(void);
629void amdgpu_sync_fini(void);
Rex Zhud573de22016-05-12 13:27:28 +0800630int amdgpu_fence_slab_init(void);
631void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400632
633/*
634 * GART structures, functions & helpers
635 */
636struct amdgpu_mc;
637
638#define AMDGPU_GPU_PAGE_SIZE 4096
639#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
640#define AMDGPU_GPU_PAGE_SHIFT 12
641#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
642
643struct amdgpu_gart {
644 dma_addr_t table_addr;
645 struct amdgpu_bo *robj;
646 void *ptr;
647 unsigned num_gpu_pages;
648 unsigned num_cpu_pages;
649 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200650#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400651 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200652#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400653 bool ready;
654 const struct amdgpu_gart_funcs *gart_funcs;
655};
656
657int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
658void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
659int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
660void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
661int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
662void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
663int amdgpu_gart_init(struct amdgpu_device *adev);
664void amdgpu_gart_fini(struct amdgpu_device *adev);
665void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
666 int pages);
667int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
668 int pages, struct page **pagelist,
669 dma_addr_t *dma_addr, uint32_t flags);
670
671/*
672 * GPU MC structures, functions & helpers
673 */
674struct amdgpu_mc {
675 resource_size_t aper_size;
676 resource_size_t aper_base;
677 resource_size_t agp_base;
678 /* for some chips with <= 32MB we need to lie
679 * about vram size near mc fb location */
680 u64 mc_vram_size;
681 u64 visible_vram_size;
682 u64 gtt_size;
683 u64 gtt_start;
684 u64 gtt_end;
685 u64 vram_start;
686 u64 vram_end;
687 unsigned vram_width;
688 u64 real_vram_size;
689 int vram_mtrr;
690 u64 gtt_base_align;
691 u64 mc_mask;
692 const struct firmware *fw; /* MC firmware */
693 uint32_t fw_version;
694 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800695 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800696 uint32_t srbm_soft_reset;
697 struct amdgpu_mode_mc_save save;
Alex Deucher97b2e202015-04-20 16:51:00 -0400698};
699
700/*
701 * GPU doorbell structures, functions & helpers
702 */
703typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
704{
705 AMDGPU_DOORBELL_KIQ = 0x000,
706 AMDGPU_DOORBELL_HIQ = 0x001,
707 AMDGPU_DOORBELL_DIQ = 0x002,
708 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
709 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
710 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
711 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
712 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
713 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
714 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
715 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
716 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
717 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
718 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
719 AMDGPU_DOORBELL_IH = 0x1E8,
720 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
721 AMDGPU_DOORBELL_INVALID = 0xFFFF
722} AMDGPU_DOORBELL_ASSIGNMENT;
723
724struct amdgpu_doorbell {
725 /* doorbell mmio */
726 resource_size_t base;
727 resource_size_t size;
728 u32 __iomem *ptr;
729 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
730};
731
732void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
733 phys_addr_t *aperture_base,
734 size_t *aperture_size,
735 size_t *start_offset);
736
737/*
738 * IRQS.
739 */
740
741struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900742 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400743 struct work_struct unpin_work;
744 struct amdgpu_device *adev;
745 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900746 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400747 uint64_t base;
748 struct drm_pending_vblank_event *event;
749 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200750 struct fence *excl;
751 unsigned shared_count;
752 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100753 struct fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400754 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400755};
756
757
758/*
759 * CP & rings.
760 */
761
762struct amdgpu_ib {
763 struct amdgpu_sa_bo *sa_bo;
764 uint32_t length_dw;
765 uint64_t gpu_addr;
766 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800767 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400768};
769
770enum amdgpu_ring_type {
771 AMDGPU_RING_TYPE_GFX,
772 AMDGPU_RING_TYPE_COMPUTE,
773 AMDGPU_RING_TYPE_SDMA,
774 AMDGPU_RING_TYPE_UVD,
775 AMDGPU_RING_TYPE_VCE
776};
777
Nils Wallménius62250a92016-04-10 16:30:00 +0200778extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800779
Christian König50838c82016-02-03 13:44:52 +0100780int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800781 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100782int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
783 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800784
Christian Königa5fb4ec2016-06-29 15:10:31 +0200785void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100786void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100787int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100788 struct amd_sched_entity *entity, void *owner,
789 struct fence **f);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800790
Alex Deucher97b2e202015-04-20 16:51:00 -0400791struct amdgpu_ring {
792 struct amdgpu_device *adev;
793 const struct amdgpu_ring_funcs *funcs;
794 struct amdgpu_fence_driver fence_drv;
Christian Königedf600d2016-05-03 15:54:54 +0200795 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400796
Alex Deucher97b2e202015-04-20 16:51:00 -0400797 struct amdgpu_bo *ring_obj;
798 volatile uint32_t *ring;
799 unsigned rptr_offs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400800 unsigned wptr;
801 unsigned wptr_old;
802 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100803 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400804 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400805 uint64_t gpu_addr;
806 uint32_t align_mask;
807 uint32_t ptr_mask;
808 bool ready;
809 u32 nop;
810 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400811 u32 me;
812 u32 pipe;
813 u32 queue;
814 struct amdgpu_bo *mqd_obj;
815 u32 doorbell_index;
816 bool use_doorbell;
817 unsigned wptr_offs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400818 unsigned fence_offs;
Christian Königaa3b73f2016-05-03 15:17:40 +0200819 uint64_t current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400820 enum amdgpu_ring_type type;
821 char name[16];
Monk Liu128cff12016-01-14 18:08:16 +0800822 unsigned cond_exe_offs;
Christian König92c023c2016-07-19 14:34:17 +0200823 u64 cond_exe_gpu_addr;
824 volatile u32 *cond_exe_cpu_addr;
Monk Liua909c6b2016-06-14 12:02:21 -0400825#if defined(CONFIG_DEBUG_FS)
826 struct dentry *ent;
827#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400828};
829
830/*
831 * VM
832 */
833
834/* maximum number of VMIDs */
835#define AMDGPU_NUM_VM 16
836
837/* number of entries in page table */
838#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
839
840/* PTBs (Page Table Blocks) need to be aligned to 32K */
841#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
Alex Deucher97b2e202015-04-20 16:51:00 -0400842
Christian König1303c732016-08-03 17:46:42 +0200843/* LOG2 number of continuous pages for the fragment field */
844#define AMDGPU_LOG2_PAGES_PER_FRAG 4
845
Alex Deucher97b2e202015-04-20 16:51:00 -0400846#define AMDGPU_PTE_VALID (1 << 0)
847#define AMDGPU_PTE_SYSTEM (1 << 1)
848#define AMDGPU_PTE_SNOOPED (1 << 2)
849
850/* VI only */
851#define AMDGPU_PTE_EXECUTABLE (1 << 4)
852
853#define AMDGPU_PTE_READABLE (1 << 5)
854#define AMDGPU_PTE_WRITEABLE (1 << 6)
855
Christian König1303c732016-08-03 17:46:42 +0200856#define AMDGPU_PTE_FRAG(x) ((x & 0x1f) << 7)
Alex Deucher97b2e202015-04-20 16:51:00 -0400857
Christian Königd9c13152015-09-28 12:31:26 +0200858/* How to programm VM fault handling */
859#define AMDGPU_VM_FAULT_STOP_NEVER 0
860#define AMDGPU_VM_FAULT_STOP_FIRST 1
861#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
862
Alex Deucher97b2e202015-04-20 16:51:00 -0400863struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100864 struct amdgpu_bo_list_entry entry;
865 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400866};
867
Alex Deucher97b2e202015-04-20 16:51:00 -0400868struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100869 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400870 struct rb_root va;
871
Christian König7fc11952015-07-30 11:53:42 +0200872 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400873 spinlock_t status_lock;
874
875 /* BOs moved, but not yet updated in the PT */
876 struct list_head invalidated;
877
Christian König7fc11952015-07-30 11:53:42 +0200878 /* BOs cleared in the PT because of a move */
879 struct list_head cleared;
880
881 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400882 struct list_head freed;
883
884 /* contains the page directory */
885 struct amdgpu_bo *page_directory;
886 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200887 struct fence *page_directory_fence;
Christian König5a712a82016-06-21 16:28:15 +0200888 uint64_t last_eviction_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400889
890 /* array of page tables, one for each page directory entry */
891 struct amdgpu_vm_pt *page_tables;
892
893 /* for id and flush management per ring */
Christian Königbcb1ba32016-03-08 15:40:11 +0100894 struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100895
jimqu81d75a32015-12-04 17:17:00 +0800896 /* protecting freed */
897 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100898
899 /* Scheduler entity for page table updates */
900 struct amd_sched_entity entity;
Chunming Zhou031e2982016-04-25 10:19:13 +0800901
902 /* client id */
903 u64 client_id;
Alex Deucher97b2e202015-04-20 16:51:00 -0400904};
905
Christian Königbcb1ba32016-03-08 15:40:11 +0100906struct amdgpu_vm_id {
Christian Königa9a78b32016-01-21 10:19:11 +0100907 struct list_head list;
Christian König832a9022016-02-15 12:33:02 +0100908 struct fence *first;
909 struct amdgpu_sync active;
Christian König41d9eb22016-03-01 16:46:18 +0100910 struct fence *last_flush;
Christian König0ea54b92016-05-04 10:20:01 +0200911 atomic64_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100912
Christian Königbcb1ba32016-03-08 15:40:11 +0100913 uint64_t pd_gpu_addr;
914 /* last flushed PD/PT update */
915 struct fence *flushed_updates;
916
Chunming Zhou6adb0512016-06-27 17:06:01 +0800917 uint32_t current_gpu_reset_count;
918
Christian König971fe9a92016-03-01 15:09:25 +0100919 uint32_t gds_base;
920 uint32_t gds_size;
921 uint32_t gws_base;
922 uint32_t gws_size;
923 uint32_t oa_base;
924 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100925};
Christian König8d0a7ce2015-11-03 20:58:50 +0100926
Christian Königa9a78b32016-01-21 10:19:11 +0100927struct amdgpu_vm_manager {
928 /* Handling of VMIDs */
929 struct mutex lock;
930 unsigned num_ids;
931 struct list_head ids_lru;
Christian Königbcb1ba32016-03-08 15:40:11 +0100932 struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100933
Christian König1fbb2e92016-06-01 10:47:36 +0200934 /* Handling of VM fences */
935 u64 fence_context;
936 unsigned seqno[AMDGPU_MAX_RINGS];
937
Christian König8b4fb002015-11-15 16:04:16 +0100938 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400939 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100940 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400941 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100942 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400943 /* vm pte handling */
944 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100945 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
946 unsigned vm_pte_num_rings;
947 atomic_t vm_pte_next_ring;
Chunming Zhou031e2982016-04-25 10:19:13 +0800948 /* client id counter */
949 atomic64_t client_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400950};
951
Christian Königa9a78b32016-01-21 10:19:11 +0100952void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100953void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100954int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
955void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100956void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
957 struct list_head *validated,
958 struct amdgpu_bo_list_entry *entry);
Christian König5a712a82016-06-21 16:28:15 +0200959void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
960 struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100961void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
962 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100963int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100964 struct amdgpu_sync *sync, struct fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800965 struct amdgpu_job *job);
966int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
Christian König971fe9a92016-03-01 15:09:25 +0100967void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian Königb07c9d22015-11-30 13:26:07 +0100968uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100969int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
970 struct amdgpu_vm *vm);
971int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
972 struct amdgpu_vm *vm);
973int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
974 struct amdgpu_sync *sync);
975int amdgpu_vm_bo_update(struct amdgpu_device *adev,
976 struct amdgpu_bo_va *bo_va,
977 struct ttm_mem_reg *mem);
978void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
979 struct amdgpu_bo *bo);
980struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
981 struct amdgpu_bo *bo);
982struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
983 struct amdgpu_vm *vm,
984 struct amdgpu_bo *bo);
985int amdgpu_vm_bo_map(struct amdgpu_device *adev,
986 struct amdgpu_bo_va *bo_va,
987 uint64_t addr, uint64_t offset,
988 uint64_t size, uint32_t flags);
989int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
990 struct amdgpu_bo_va *bo_va,
991 uint64_t addr);
992void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
993 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100994
Alex Deucher97b2e202015-04-20 16:51:00 -0400995/*
996 * context related structures
997 */
998
Christian König21c16bf2015-07-07 17:24:49 +0200999struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +02001000 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001001 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +02001002 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +02001003};
1004
Alex Deucher97b2e202015-04-20 16:51:00 -04001005struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001006 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001007 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001008 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001009 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001010 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +02001011 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001012};
1013
1014struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001015 struct amdgpu_device *adev;
1016 struct mutex lock;
1017 /* protected by lock */
1018 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001019};
1020
Alex Deucher0b492a42015-08-16 22:48:26 -04001021struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1022int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1023
Christian König21c16bf2015-07-07 17:24:49 +02001024uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001025 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001026struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1027 struct amdgpu_ring *ring, uint64_t seq);
1028
Alex Deucher0b492a42015-08-16 22:48:26 -04001029int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1030 struct drm_file *filp);
1031
Christian Königefd4ccb2015-08-04 16:20:31 +02001032void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1033void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001034
Alex Deucher97b2e202015-04-20 16:51:00 -04001035/*
1036 * file private structure
1037 */
1038
1039struct amdgpu_fpriv {
1040 struct amdgpu_vm vm;
1041 struct mutex bo_list_lock;
1042 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001043 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001044};
1045
1046/*
1047 * residency list
1048 */
1049
1050struct amdgpu_bo_list {
1051 struct mutex lock;
1052 struct amdgpu_bo *gds_obj;
1053 struct amdgpu_bo *gws_obj;
1054 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001055 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001056 unsigned num_entries;
1057 struct amdgpu_bo_list_entry *array;
1058};
1059
1060struct amdgpu_bo_list *
1061amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001062void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1063 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001064void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1065void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1066
1067/*
1068 * GFX stuff
1069 */
1070#include "clearstate_defs.h"
1071
Alex Deucher79e54122016-04-08 15:45:13 -04001072struct amdgpu_rlc_funcs {
1073 void (*enter_safe_mode)(struct amdgpu_device *adev);
1074 void (*exit_safe_mode)(struct amdgpu_device *adev);
1075};
1076
Alex Deucher97b2e202015-04-20 16:51:00 -04001077struct amdgpu_rlc {
1078 /* for power gating */
1079 struct amdgpu_bo *save_restore_obj;
1080 uint64_t save_restore_gpu_addr;
1081 volatile uint32_t *sr_ptr;
1082 const u32 *reg_list;
1083 u32 reg_list_size;
1084 /* for clear state */
1085 struct amdgpu_bo *clear_state_obj;
1086 uint64_t clear_state_gpu_addr;
1087 volatile uint32_t *cs_ptr;
1088 const struct cs_section_def *cs_data;
1089 u32 clear_state_size;
1090 /* for cp tables */
1091 struct amdgpu_bo *cp_table_obj;
1092 uint64_t cp_table_gpu_addr;
1093 volatile uint32_t *cp_table_ptr;
1094 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -04001095
1096 /* safe mode for updating CG/PG state */
1097 bool in_safe_mode;
1098 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -04001099
1100 /* for firmware data */
1101 u32 save_and_restore_offset;
1102 u32 clear_state_descriptor_offset;
1103 u32 avail_scratch_ram_locations;
1104 u32 reg_restore_list_size;
1105 u32 reg_list_format_start;
1106 u32 reg_list_format_separate_start;
1107 u32 starting_offsets_start;
1108 u32 reg_list_format_size_bytes;
1109 u32 reg_list_size_bytes;
1110
1111 u32 *register_list_format;
1112 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -04001113};
1114
1115struct amdgpu_mec {
1116 struct amdgpu_bo *hpd_eop_obj;
1117 u64 hpd_eop_gpu_addr;
1118 u32 num_pipe;
1119 u32 num_mec;
1120 u32 num_queue;
1121};
1122
1123/*
1124 * GPU scratch registers structures, functions & helpers
1125 */
1126struct amdgpu_scratch {
1127 unsigned num_reg;
1128 uint32_t reg_base;
1129 bool free[32];
1130 uint32_t reg[32];
1131};
1132
1133/*
1134 * GFX configurations
1135 */
1136struct amdgpu_gca_config {
1137 unsigned max_shader_engines;
1138 unsigned max_tile_pipes;
1139 unsigned max_cu_per_sh;
1140 unsigned max_sh_per_se;
1141 unsigned max_backends_per_se;
1142 unsigned max_texture_channel_caches;
1143 unsigned max_gprs;
1144 unsigned max_gs_threads;
1145 unsigned max_hw_contexts;
1146 unsigned sc_prim_fifo_size_frontend;
1147 unsigned sc_prim_fifo_size_backend;
1148 unsigned sc_hiz_tile_fifo_size;
1149 unsigned sc_earlyz_tile_fifo_size;
1150
1151 unsigned num_tile_pipes;
1152 unsigned backend_enable_mask;
1153 unsigned mem_max_burst_length_bytes;
1154 unsigned mem_row_size_in_kb;
1155 unsigned shader_engine_tile_size;
1156 unsigned num_gpus;
1157 unsigned multi_gpu_tile_size;
1158 unsigned mc_arb_ramcfg;
1159 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001160 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001161
1162 uint32_t tile_mode_array[32];
1163 uint32_t macrotile_mode_array[16];
1164};
1165
Alex Deucher7dae69a2016-05-03 16:25:53 -04001166struct amdgpu_cu_info {
1167 uint32_t number; /* total active CU number */
1168 uint32_t ao_cu_mask;
1169 uint32_t bitmap[4][4];
1170};
1171
Alex Deucherb95e31f2016-07-07 15:01:42 -04001172struct amdgpu_gfx_funcs {
1173 /* get the gpu clock counter */
1174 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -04001175 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Alex Deucherb95e31f2016-07-07 15:01:42 -04001176};
1177
Alex Deucher97b2e202015-04-20 16:51:00 -04001178struct amdgpu_gfx {
1179 struct mutex gpu_clock_mutex;
1180 struct amdgpu_gca_config config;
1181 struct amdgpu_rlc rlc;
1182 struct amdgpu_mec mec;
1183 struct amdgpu_scratch scratch;
1184 const struct firmware *me_fw; /* ME firmware */
1185 uint32_t me_fw_version;
1186 const struct firmware *pfp_fw; /* PFP firmware */
1187 uint32_t pfp_fw_version;
1188 const struct firmware *ce_fw; /* CE firmware */
1189 uint32_t ce_fw_version;
1190 const struct firmware *rlc_fw; /* RLC firmware */
1191 uint32_t rlc_fw_version;
1192 const struct firmware *mec_fw; /* MEC firmware */
1193 uint32_t mec_fw_version;
1194 const struct firmware *mec2_fw; /* MEC2 firmware */
1195 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001196 uint32_t me_feature_version;
1197 uint32_t ce_feature_version;
1198 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001199 uint32_t rlc_feature_version;
1200 uint32_t mec_feature_version;
1201 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001202 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1203 unsigned num_gfx_rings;
1204 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1205 unsigned num_compute_rings;
1206 struct amdgpu_irq_src eop_irq;
1207 struct amdgpu_irq_src priv_reg_irq;
1208 struct amdgpu_irq_src priv_inst_irq;
1209 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001210 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001211 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001212 unsigned ce_ram_size;
1213 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001214 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001215
1216 /* reset mask */
1217 uint32_t grbm_soft_reset;
1218 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001219};
1220
Christian Königb07c60c2016-01-31 12:29:04 +01001221int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001222 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001223void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
1224 struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001225int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001226 struct amdgpu_ib *ib, struct fence *last_vm_update,
Monk Liuc5637832016-04-19 20:11:32 +08001227 struct amdgpu_job *job, struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001228int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1229void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1230int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001231int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001232void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001233void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001234void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001235void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001236int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1237 unsigned ring_size, u32 nop, u32 align_mask,
1238 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1239 enum amdgpu_ring_type ring_type);
1240void amdgpu_ring_fini(struct amdgpu_ring *ring);
1241
1242/*
1243 * CS.
1244 */
1245struct amdgpu_cs_chunk {
1246 uint32_t chunk_id;
1247 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001248 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001249};
1250
1251struct amdgpu_cs_parser {
1252 struct amdgpu_device *adev;
1253 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001254 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001255
Alex Deucher97b2e202015-04-20 16:51:00 -04001256 /* chunks */
1257 unsigned nchunks;
1258 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001259
Christian König50838c82016-02-03 13:44:52 +01001260 /* scheduler job object */
1261 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001262
Christian Königc3cca412015-12-15 14:41:33 +01001263 /* buffer objects */
1264 struct ww_acquire_ctx ticket;
1265 struct amdgpu_bo_list *bo_list;
1266 struct amdgpu_bo_list_entry vm_pd;
1267 struct list_head validated;
1268 struct fence *fence;
1269 uint64_t bytes_moved_threshold;
1270 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001271
1272 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001273 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001274};
1275
Chunming Zhoubb977d32015-08-18 15:16:40 +08001276struct amdgpu_job {
1277 struct amd_sched_job base;
1278 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001279 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001280 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001281 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001282 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +08001283 struct fence *fence; /* the hw fence */
Chunming Zhoubb977d32015-08-18 15:16:40 +08001284 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001285 void *owner;
Christian König92f25092016-05-06 15:57:42 +02001286 uint64_t ctx;
Chunming Zhoufd53be32016-07-01 17:59:01 +08001287 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001288 unsigned vm_id;
1289 uint64_t vm_pd_addr;
1290 uint32_t gds_base, gds_size;
1291 uint32_t gws_base, gws_size;
1292 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001293
1294 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001295 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001296 uint64_t uf_sequence;
1297
Chunming Zhoubb977d32015-08-18 15:16:40 +08001298};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001299#define to_amdgpu_job(sched_job) \
1300 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001301
Christian König7270f832016-01-31 11:00:41 +01001302static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1303 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001304{
Christian König50838c82016-02-03 13:44:52 +01001305 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001306}
1307
Christian König7270f832016-01-31 11:00:41 +01001308static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1309 uint32_t ib_idx, int idx,
1310 uint32_t value)
1311{
Christian König50838c82016-02-03 13:44:52 +01001312 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001313}
1314
Alex Deucher97b2e202015-04-20 16:51:00 -04001315/*
1316 * Writeback
1317 */
1318#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1319
1320struct amdgpu_wb {
1321 struct amdgpu_bo *wb_obj;
1322 volatile uint32_t *wb;
1323 uint64_t gpu_addr;
1324 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1325 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1326};
1327
1328int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1329void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1330
Alex Deucher97b2e202015-04-20 16:51:00 -04001331
Alex Deucher97b2e202015-04-20 16:51:00 -04001332
1333enum amdgpu_int_thermal_type {
1334 THERMAL_TYPE_NONE,
1335 THERMAL_TYPE_EXTERNAL,
1336 THERMAL_TYPE_EXTERNAL_GPIO,
1337 THERMAL_TYPE_RV6XX,
1338 THERMAL_TYPE_RV770,
1339 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1340 THERMAL_TYPE_EVERGREEN,
1341 THERMAL_TYPE_SUMO,
1342 THERMAL_TYPE_NI,
1343 THERMAL_TYPE_SI,
1344 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1345 THERMAL_TYPE_CI,
1346 THERMAL_TYPE_KV,
1347};
1348
1349enum amdgpu_dpm_auto_throttle_src {
1350 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1351 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1352};
1353
1354enum amdgpu_dpm_event_src {
1355 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1356 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1357 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1358 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1359 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1360};
1361
1362#define AMDGPU_MAX_VCE_LEVELS 6
1363
1364enum amdgpu_vce_level {
1365 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1366 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1367 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1368 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1369 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1370 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1371};
1372
1373struct amdgpu_ps {
1374 u32 caps; /* vbios flags */
1375 u32 class; /* vbios flags */
1376 u32 class2; /* vbios flags */
1377 /* UVD clocks */
1378 u32 vclk;
1379 u32 dclk;
1380 /* VCE clocks */
1381 u32 evclk;
1382 u32 ecclk;
1383 bool vce_active;
1384 enum amdgpu_vce_level vce_level;
1385 /* asic priv */
1386 void *ps_priv;
1387};
1388
1389struct amdgpu_dpm_thermal {
1390 /* thermal interrupt work */
1391 struct work_struct work;
1392 /* low temperature threshold */
1393 int min_temp;
1394 /* high temperature threshold */
1395 int max_temp;
1396 /* was last interrupt low to high or high to low */
1397 bool high_to_low;
1398 /* interrupt source */
1399 struct amdgpu_irq_src irq;
1400};
1401
1402enum amdgpu_clk_action
1403{
1404 AMDGPU_SCLK_UP = 1,
1405 AMDGPU_SCLK_DOWN
1406};
1407
1408struct amdgpu_blacklist_clocks
1409{
1410 u32 sclk;
1411 u32 mclk;
1412 enum amdgpu_clk_action action;
1413};
1414
1415struct amdgpu_clock_and_voltage_limits {
1416 u32 sclk;
1417 u32 mclk;
1418 u16 vddc;
1419 u16 vddci;
1420};
1421
1422struct amdgpu_clock_array {
1423 u32 count;
1424 u32 *values;
1425};
1426
1427struct amdgpu_clock_voltage_dependency_entry {
1428 u32 clk;
1429 u16 v;
1430};
1431
1432struct amdgpu_clock_voltage_dependency_table {
1433 u32 count;
1434 struct amdgpu_clock_voltage_dependency_entry *entries;
1435};
1436
1437union amdgpu_cac_leakage_entry {
1438 struct {
1439 u16 vddc;
1440 u32 leakage;
1441 };
1442 struct {
1443 u16 vddc1;
1444 u16 vddc2;
1445 u16 vddc3;
1446 };
1447};
1448
1449struct amdgpu_cac_leakage_table {
1450 u32 count;
1451 union amdgpu_cac_leakage_entry *entries;
1452};
1453
1454struct amdgpu_phase_shedding_limits_entry {
1455 u16 voltage;
1456 u32 sclk;
1457 u32 mclk;
1458};
1459
1460struct amdgpu_phase_shedding_limits_table {
1461 u32 count;
1462 struct amdgpu_phase_shedding_limits_entry *entries;
1463};
1464
1465struct amdgpu_uvd_clock_voltage_dependency_entry {
1466 u32 vclk;
1467 u32 dclk;
1468 u16 v;
1469};
1470
1471struct amdgpu_uvd_clock_voltage_dependency_table {
1472 u8 count;
1473 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1474};
1475
1476struct amdgpu_vce_clock_voltage_dependency_entry {
1477 u32 ecclk;
1478 u32 evclk;
1479 u16 v;
1480};
1481
1482struct amdgpu_vce_clock_voltage_dependency_table {
1483 u8 count;
1484 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1485};
1486
1487struct amdgpu_ppm_table {
1488 u8 ppm_design;
1489 u16 cpu_core_number;
1490 u32 platform_tdp;
1491 u32 small_ac_platform_tdp;
1492 u32 platform_tdc;
1493 u32 small_ac_platform_tdc;
1494 u32 apu_tdp;
1495 u32 dgpu_tdp;
1496 u32 dgpu_ulv_power;
1497 u32 tj_max;
1498};
1499
1500struct amdgpu_cac_tdp_table {
1501 u16 tdp;
1502 u16 configurable_tdp;
1503 u16 tdc;
1504 u16 battery_power_limit;
1505 u16 small_power_limit;
1506 u16 low_cac_leakage;
1507 u16 high_cac_leakage;
1508 u16 maximum_power_delivery_limit;
1509};
1510
1511struct amdgpu_dpm_dynamic_state {
1512 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1513 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1514 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1515 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1516 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1517 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1518 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1519 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1520 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1521 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1522 struct amdgpu_clock_array valid_sclk_values;
1523 struct amdgpu_clock_array valid_mclk_values;
1524 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1525 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1526 u32 mclk_sclk_ratio;
1527 u32 sclk_mclk_delta;
1528 u16 vddc_vddci_delta;
1529 u16 min_vddc_for_pcie_gen2;
1530 struct amdgpu_cac_leakage_table cac_leakage_table;
1531 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1532 struct amdgpu_ppm_table *ppm_table;
1533 struct amdgpu_cac_tdp_table *cac_tdp_table;
1534};
1535
1536struct amdgpu_dpm_fan {
1537 u16 t_min;
1538 u16 t_med;
1539 u16 t_high;
1540 u16 pwm_min;
1541 u16 pwm_med;
1542 u16 pwm_high;
1543 u8 t_hyst;
1544 u32 cycle_delay;
1545 u16 t_max;
1546 u8 control_mode;
1547 u16 default_max_fan_pwm;
1548 u16 default_fan_output_sensitivity;
1549 u16 fan_output_sensitivity;
1550 bool ucode_fan_control;
1551};
1552
1553enum amdgpu_pcie_gen {
1554 AMDGPU_PCIE_GEN1 = 0,
1555 AMDGPU_PCIE_GEN2 = 1,
1556 AMDGPU_PCIE_GEN3 = 2,
1557 AMDGPU_PCIE_GEN_INVALID = 0xffff
1558};
1559
1560enum amdgpu_dpm_forced_level {
1561 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1562 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1563 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001564 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001565};
1566
1567struct amdgpu_vce_state {
1568 /* vce clocks */
1569 u32 evclk;
1570 u32 ecclk;
1571 /* gpu clocks */
1572 u32 sclk;
1573 u32 mclk;
1574 u8 clk_idx;
1575 u8 pstate;
1576};
1577
1578struct amdgpu_dpm_funcs {
1579 int (*get_temperature)(struct amdgpu_device *adev);
1580 int (*pre_set_power_state)(struct amdgpu_device *adev);
1581 int (*set_power_state)(struct amdgpu_device *adev);
1582 void (*post_set_power_state)(struct amdgpu_device *adev);
1583 void (*display_configuration_changed)(struct amdgpu_device *adev);
1584 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1585 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1586 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1587 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1588 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1589 bool (*vblank_too_short)(struct amdgpu_device *adev);
1590 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001591 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001592 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1593 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1594 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1595 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1596 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
Eric Huangc85e2992016-05-19 15:41:25 -04001597 int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
1598 int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
Eric Huang8b2e5742016-05-19 15:46:10 -04001599 int (*get_sclk_od)(struct amdgpu_device *adev);
1600 int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
Eric Huangf2bdc052016-05-24 15:11:17 -04001601 int (*get_mclk_od)(struct amdgpu_device *adev);
1602 int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
Alex Deucher97b2e202015-04-20 16:51:00 -04001603};
1604
1605struct amdgpu_dpm {
1606 struct amdgpu_ps *ps;
1607 /* number of valid power states */
1608 int num_ps;
1609 /* current power state that is active */
1610 struct amdgpu_ps *current_ps;
1611 /* requested power state */
1612 struct amdgpu_ps *requested_ps;
1613 /* boot up power state */
1614 struct amdgpu_ps *boot_ps;
1615 /* default uvd power state */
1616 struct amdgpu_ps *uvd_ps;
1617 /* vce requirements */
1618 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1619 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001620 enum amd_pm_state_type state;
1621 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001622 u32 platform_caps;
1623 u32 voltage_response_time;
1624 u32 backbias_response_time;
1625 void *priv;
1626 u32 new_active_crtcs;
1627 int new_active_crtc_count;
1628 u32 current_active_crtcs;
1629 int current_active_crtc_count;
1630 struct amdgpu_dpm_dynamic_state dyn_state;
1631 struct amdgpu_dpm_fan fan;
1632 u32 tdp_limit;
1633 u32 near_tdp_limit;
1634 u32 near_tdp_limit_adjusted;
1635 u32 sq_ramping_threshold;
1636 u32 cac_leakage;
1637 u16 tdp_od_limit;
1638 u32 tdp_adjustment;
1639 u16 load_line_slope;
1640 bool power_control;
1641 bool ac_power;
1642 /* special states active */
1643 bool thermal_active;
1644 bool uvd_active;
1645 bool vce_active;
1646 /* thermal handling */
1647 struct amdgpu_dpm_thermal thermal;
1648 /* forced levels */
1649 enum amdgpu_dpm_forced_level forced_level;
1650};
1651
1652struct amdgpu_pm {
1653 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001654 u32 current_sclk;
1655 u32 current_mclk;
1656 u32 default_sclk;
1657 u32 default_mclk;
1658 struct amdgpu_i2c_chan *i2c_bus;
1659 /* internal thermal controller on rv6xx+ */
1660 enum amdgpu_int_thermal_type int_thermal_type;
1661 struct device *int_hwmon_dev;
1662 /* fan control parameters */
1663 bool no_fan;
1664 u8 fan_pulses_per_revolution;
1665 u8 fan_min_rpm;
1666 u8 fan_max_rpm;
1667 /* dpm */
1668 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001669 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001670 struct amdgpu_dpm dpm;
1671 const struct firmware *fw; /* SMC firmware */
1672 uint32_t fw_version;
1673 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001674 uint32_t pcie_gen_mask;
1675 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001676 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001677};
1678
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001679void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1680
Alex Deucher97b2e202015-04-20 16:51:00 -04001681/*
1682 * UVD
1683 */
Arindam Nathc0365542016-04-12 13:46:15 +02001684#define AMDGPU_DEFAULT_UVD_HANDLES 10
1685#define AMDGPU_MAX_UVD_HANDLES 40
1686#define AMDGPU_UVD_STACK_SIZE (200*1024)
1687#define AMDGPU_UVD_HEAP_SIZE (256*1024)
1688#define AMDGPU_UVD_SESSION_SIZE (50*1024)
1689#define AMDGPU_UVD_FIRMWARE_OFFSET 256
Alex Deucher97b2e202015-04-20 16:51:00 -04001690
1691struct amdgpu_uvd {
1692 struct amdgpu_bo *vcpu_bo;
1693 void *cpu_addr;
1694 uint64_t gpu_addr;
Sonny Jiang562e2682016-04-18 16:05:04 -04001695 unsigned fw_version;
Leo Liu3f99dd82016-04-01 10:36:06 -04001696 void *saved_bo;
Arindam Nathc0365542016-04-12 13:46:15 +02001697 unsigned max_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001698 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1699 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1700 struct delayed_work idle_work;
1701 const struct firmware *fw; /* UVD firmware */
1702 struct amdgpu_ring ring;
1703 struct amdgpu_irq_src irq;
1704 bool address_64_bit;
Christian König4cb5877c2016-07-26 12:05:40 +02001705 bool use_ctx_buf;
Christian Königead833e2016-02-10 14:35:19 +01001706 struct amd_sched_entity entity;
Chunming Zhoufc0b3b92016-07-18 17:18:01 +08001707 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001708};
1709
1710/*
1711 * VCE
1712 */
1713#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001714#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1715
Alex Deucher6a585772015-07-10 14:16:24 -04001716#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1717#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1718
Alex Deucher97b2e202015-04-20 16:51:00 -04001719struct amdgpu_vce {
1720 struct amdgpu_bo *vcpu_bo;
1721 uint64_t gpu_addr;
1722 unsigned fw_version;
1723 unsigned fb_version;
1724 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1725 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001726 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001727 struct delayed_work idle_work;
Christian Königebff4852016-07-20 16:53:36 +02001728 struct mutex idle_mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001729 const struct firmware *fw; /* VCE firmware */
1730 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1731 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001732 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001733 struct amd_sched_entity entity;
Chunming Zhou115933a2016-07-18 17:38:50 +08001734 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001735};
1736
1737/*
1738 * SDMA
1739 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001740struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001741 /* SDMA firmware */
1742 const struct firmware *fw;
1743 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001744 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001745
1746 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001747 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001748};
1749
Alex Deucherc113ea12015-10-08 16:30:37 -04001750struct amdgpu_sdma {
1751 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1752 struct amdgpu_irq_src trap_irq;
1753 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001754 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001755 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001756};
1757
Alex Deucher97b2e202015-04-20 16:51:00 -04001758/*
1759 * Firmware
1760 */
1761struct amdgpu_firmware {
1762 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1763 bool smu_load;
1764 struct amdgpu_bo *fw_buf;
1765 unsigned int fw_size;
1766};
1767
1768/*
1769 * Benchmarking
1770 */
1771void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1772
1773
1774/*
1775 * Testing
1776 */
1777void amdgpu_test_moves(struct amdgpu_device *adev);
1778void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1779 struct amdgpu_ring *cpA,
1780 struct amdgpu_ring *cpB);
1781void amdgpu_test_syncing(struct amdgpu_device *adev);
1782
1783/*
1784 * MMU Notifier
1785 */
1786#if defined(CONFIG_MMU_NOTIFIER)
1787int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1788void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1789#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001790static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001791{
1792 return -ENODEV;
1793}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001794static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001795#endif
1796
1797/*
1798 * Debugfs
1799 */
1800struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001801 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001802 unsigned num_files;
1803};
1804
1805int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001806 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001807 unsigned nfiles);
1808int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1809
1810#if defined(CONFIG_DEBUG_FS)
1811int amdgpu_debugfs_init(struct drm_minor *minor);
1812void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1813#endif
1814
Huang Rui50ab2532016-06-12 15:51:09 +08001815int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1816
Alex Deucher97b2e202015-04-20 16:51:00 -04001817/*
1818 * amdgpu smumgr functions
1819 */
1820struct amdgpu_smumgr_funcs {
1821 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1822 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1823 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1824};
1825
1826/*
1827 * amdgpu smumgr
1828 */
1829struct amdgpu_smumgr {
1830 struct amdgpu_bo *toc_buf;
1831 struct amdgpu_bo *smu_buf;
1832 /* asic priv smu data */
1833 void *priv;
1834 spinlock_t smu_lock;
1835 /* smumgr functions */
1836 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1837 /* ucode loading complete flag */
1838 uint32_t fw_flags;
1839};
1840
1841/*
1842 * ASIC specific register table accessible by UMD
1843 */
1844struct amdgpu_allowed_register_entry {
1845 uint32_t reg_offset;
1846 bool untouched;
1847 bool grbm_indexed;
1848};
1849
Alex Deucher97b2e202015-04-20 16:51:00 -04001850/*
1851 * ASIC specific functions.
1852 */
1853struct amdgpu_asic_funcs {
1854 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001855 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1856 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001857 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1858 u32 sh_num, u32 reg_offset, u32 *value);
1859 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1860 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001861 /* get the reference clock */
1862 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001863 /* MM block clocks */
1864 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1865 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001866 /* query virtual capabilities */
1867 u32 (*get_virtual_caps)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001868};
1869
1870/*
1871 * IOCTL.
1872 */
1873int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1874 struct drm_file *filp);
1875int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1876 struct drm_file *filp);
1877
1878int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1879 struct drm_file *filp);
1880int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1881 struct drm_file *filp);
1882int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1883 struct drm_file *filp);
1884int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1885 struct drm_file *filp);
1886int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1887 struct drm_file *filp);
1888int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1889 struct drm_file *filp);
1890int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1891int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1892
1893int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1894 struct drm_file *filp);
1895
1896/* VRAM scratch page for HDP bug, default vram page */
1897struct amdgpu_vram_scratch {
1898 struct amdgpu_bo *robj;
1899 volatile uint32_t *ptr;
1900 u64 gpu_addr;
1901};
1902
1903/*
1904 * ACPI
1905 */
1906struct amdgpu_atif_notification_cfg {
1907 bool enabled;
1908 int command_code;
1909};
1910
1911struct amdgpu_atif_notifications {
1912 bool display_switch;
1913 bool expansion_mode_change;
1914 bool thermal_state;
1915 bool forced_power_state;
1916 bool system_power_state;
1917 bool display_conf_change;
1918 bool px_gfx_switch;
1919 bool brightness_change;
1920 bool dgpu_display_event;
1921};
1922
1923struct amdgpu_atif_functions {
1924 bool system_params;
1925 bool sbios_requests;
1926 bool select_active_disp;
1927 bool lid_state;
1928 bool get_tv_standard;
1929 bool set_tv_standard;
1930 bool get_panel_expansion_mode;
1931 bool set_panel_expansion_mode;
1932 bool temperature_change;
1933 bool graphics_device_types;
1934};
1935
1936struct amdgpu_atif {
1937 struct amdgpu_atif_notifications notifications;
1938 struct amdgpu_atif_functions functions;
1939 struct amdgpu_atif_notification_cfg notification_cfg;
1940 struct amdgpu_encoder *encoder_for_bl;
1941};
1942
1943struct amdgpu_atcs_functions {
1944 bool get_ext_state;
1945 bool pcie_perf_req;
1946 bool pcie_dev_rdy;
1947 bool pcie_bus_width;
1948};
1949
1950struct amdgpu_atcs {
1951 struct amdgpu_atcs_functions functions;
1952};
1953
Alex Deucher97b2e202015-04-20 16:51:00 -04001954/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001955 * CGS
1956 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001957struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1958void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001959
1960
Alex Deucher7e471e62016-02-01 11:13:04 -05001961/* GPU virtualization */
Andres Rodriguez048765a2016-06-11 02:51:32 -04001962#define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
1963#define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
Alex Deucher7e471e62016-02-01 11:13:04 -05001964struct amdgpu_virtualization {
1965 bool supports_sr_iov;
Andres Rodriguez048765a2016-06-11 02:51:32 -04001966 bool is_virtual;
1967 u32 caps;
Alex Deucher7e471e62016-02-01 11:13:04 -05001968};
1969
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001970/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001971 * Core structure, functions and helpers.
1972 */
1973typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1974typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1975
1976typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1977typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1978
Alex Deucher8faf0e082015-07-28 11:50:31 -04001979struct amdgpu_ip_block_status {
1980 bool valid;
1981 bool sw;
1982 bool hw;
Chunming Zhou63fbf422016-07-15 11:19:20 +08001983 bool hang;
Alex Deucher8faf0e082015-07-28 11:50:31 -04001984};
1985
Alex Deucher97b2e202015-04-20 16:51:00 -04001986struct amdgpu_device {
1987 struct device *dev;
1988 struct drm_device *ddev;
1989 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001990
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001991#ifdef CONFIG_DRM_AMD_ACP
1992 struct amdgpu_acp acp;
1993#endif
1994
Alex Deucher97b2e202015-04-20 16:51:00 -04001995 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001996 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001997 uint32_t family;
1998 uint32_t rev_id;
1999 uint32_t external_rev_id;
2000 unsigned long flags;
2001 int usec_timeout;
2002 const struct amdgpu_asic_funcs *asic_funcs;
2003 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04002004 bool need_dma32;
2005 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02002006 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04002007 struct notifier_block acpi_nb;
2008 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
2009 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02002010 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04002011#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04002012 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04002013#endif
2014 struct amdgpu_atif atif;
2015 struct amdgpu_atcs atcs;
2016 struct mutex srbm_mutex;
2017 /* GRBM index mutex. Protects concurrent access to GRBM index */
2018 struct mutex grbm_idx_mutex;
2019 struct dev_pm_domain vga_pm_domain;
2020 bool have_disp_power_ref;
2021
2022 /* BIOS */
2023 uint8_t *bios;
2024 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04002025 struct amdgpu_bo *stollen_vga_memory;
2026 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
2027
2028 /* Register/doorbell mmio */
2029 resource_size_t rmmio_base;
2030 resource_size_t rmmio_size;
2031 void __iomem *rmmio;
2032 /* protects concurrent MM_INDEX/DATA based register access */
2033 spinlock_t mmio_idx_lock;
2034 /* protects concurrent SMC based register access */
2035 spinlock_t smc_idx_lock;
2036 amdgpu_rreg_t smc_rreg;
2037 amdgpu_wreg_t smc_wreg;
2038 /* protects concurrent PCIE register access */
2039 spinlock_t pcie_idx_lock;
2040 amdgpu_rreg_t pcie_rreg;
2041 amdgpu_wreg_t pcie_wreg;
2042 /* protects concurrent UVD register access */
2043 spinlock_t uvd_ctx_idx_lock;
2044 amdgpu_rreg_t uvd_ctx_rreg;
2045 amdgpu_wreg_t uvd_ctx_wreg;
2046 /* protects concurrent DIDT register access */
2047 spinlock_t didt_idx_lock;
2048 amdgpu_rreg_t didt_rreg;
2049 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08002050 /* protects concurrent gc_cac register access */
2051 spinlock_t gc_cac_idx_lock;
2052 amdgpu_rreg_t gc_cac_rreg;
2053 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04002054 /* protects concurrent ENDPOINT (audio) register access */
2055 spinlock_t audio_endpt_idx_lock;
2056 amdgpu_block_rreg_t audio_endpt_rreg;
2057 amdgpu_block_wreg_t audio_endpt_wreg;
2058 void __iomem *rio_mem;
2059 resource_size_t rio_mem_size;
2060 struct amdgpu_doorbell doorbell;
2061
2062 /* clock/pll info */
2063 struct amdgpu_clock clock;
2064
2065 /* MC */
2066 struct amdgpu_mc mc;
2067 struct amdgpu_gart gart;
2068 struct amdgpu_dummy_page dummy_page;
2069 struct amdgpu_vm_manager vm_manager;
2070
2071 /* memory management */
2072 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04002073 struct amdgpu_vram_scratch vram_scratch;
2074 struct amdgpu_wb wb;
2075 atomic64_t vram_usage;
2076 atomic64_t vram_vis_usage;
2077 atomic64_t gtt_usage;
2078 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02002079 atomic64_t num_evictions;
Marek Olšákd94aed52015-05-05 21:13:49 +02002080 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002081
2082 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08002083 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04002084 struct amdgpu_mode_info mode_info;
2085 struct work_struct hotplug_work;
2086 struct amdgpu_irq_src crtc_irq;
2087 struct amdgpu_irq_src pageflip_irq;
2088 struct amdgpu_irq_src hpd_irq;
2089
2090 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02002091 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04002092 unsigned num_rings;
2093 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2094 bool ib_pool_ready;
2095 struct amdgpu_sa_manager ring_tmp_bo;
2096
2097 /* interrupts */
2098 struct amdgpu_irq irq;
2099
Alex Deucher1f7371b2015-12-02 17:46:21 -05002100 /* powerplay */
2101 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002102 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002103 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002104
Alex Deucher97b2e202015-04-20 16:51:00 -04002105 /* dpm */
2106 struct amdgpu_pm pm;
2107 u32 cg_flags;
2108 u32 pg_flags;
2109
2110 /* amdgpu smumgr */
2111 struct amdgpu_smumgr smu;
2112
2113 /* gfx */
2114 struct amdgpu_gfx gfx;
2115
2116 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002117 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002118
2119 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002120 struct amdgpu_uvd uvd;
2121
2122 /* vce */
2123 struct amdgpu_vce vce;
2124
2125 /* firmwares */
2126 struct amdgpu_firmware firmware;
2127
2128 /* GDS */
2129 struct amdgpu_gds gds;
2130
2131 const struct amdgpu_ip_block_version *ip_blocks;
2132 int num_ip_blocks;
Alex Deucher8faf0e082015-07-28 11:50:31 -04002133 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002134 struct mutex mn_lock;
2135 DECLARE_HASHTABLE(mn_hash, 7);
2136
2137 /* tracking pinned memory */
2138 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08002139 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04002140 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002141
2142 /* amdkfd interface */
2143 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002144
Alex Deucher7e471e62016-02-01 11:13:04 -05002145 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002146};
2147
2148bool amdgpu_device_is_px(struct drm_device *dev);
2149int amdgpu_device_init(struct amdgpu_device *adev,
2150 struct drm_device *ddev,
2151 struct pci_dev *pdev,
2152 uint32_t flags);
2153void amdgpu_device_fini(struct amdgpu_device *adev);
2154int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2155
2156uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2157 bool always_indirect);
2158void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2159 bool always_indirect);
2160u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2161void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2162
2163u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2164void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2165
2166/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002167 * Registers read & write functions.
2168 */
2169#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2170#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2171#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2172#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2173#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2174#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2175#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2176#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2177#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2178#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2179#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2180#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2181#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2182#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2183#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08002184#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
2185#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04002186#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2187#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2188#define WREG32_P(reg, val, mask) \
2189 do { \
2190 uint32_t tmp_ = RREG32(reg); \
2191 tmp_ &= (mask); \
2192 tmp_ |= ((val) & ~(mask)); \
2193 WREG32(reg, tmp_); \
2194 } while (0)
2195#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2196#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2197#define WREG32_PLL_P(reg, val, mask) \
2198 do { \
2199 uint32_t tmp_ = RREG32_PLL(reg); \
2200 tmp_ &= (mask); \
2201 tmp_ |= ((val) & ~(mask)); \
2202 WREG32_PLL(reg, tmp_); \
2203 } while (0)
2204#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2205#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2206#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2207
2208#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2209#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2210
2211#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2212#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2213
2214#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2215 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2216 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2217
2218#define REG_GET_FIELD(value, reg, field) \
2219 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2220
Tom St Denis61cb8ce2016-08-09 10:13:21 -04002221#define WREG32_FIELD(reg, field, val) \
2222 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
2223
Alex Deucher97b2e202015-04-20 16:51:00 -04002224/*
2225 * BIOS helpers.
2226 */
2227#define RBIOS8(i) (adev->bios[i])
2228#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2229#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2230
2231/*
2232 * RING helpers.
2233 */
2234static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2235{
2236 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002237 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002238 ring->ring[ring->wptr++] = v;
2239 ring->wptr &= ring->ptr_mask;
2240 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002241}
2242
Alex Deucherc113ea12015-10-08 16:30:37 -04002243static inline struct amdgpu_sdma_instance *
2244amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002245{
2246 struct amdgpu_device *adev = ring->adev;
2247 int i;
2248
Alex Deucherc113ea12015-10-08 16:30:37 -04002249 for (i = 0; i < adev->sdma.num_instances; i++)
2250 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002251 break;
2252
2253 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002254 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002255 else
2256 return NULL;
2257}
2258
Alex Deucher97b2e202015-04-20 16:51:00 -04002259/*
2260 * ASICs macro.
2261 */
2262#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2263#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002264#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2265#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2266#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Andres Rodriguez048765a2016-06-11 02:51:32 -04002267#define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002268#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002269#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002270#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002271#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2272#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2273#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002274#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002275#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002276#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2277#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02002278#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04002279#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2280#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2281#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02002282#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01002283#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002284#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002285#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002286#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002287#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002288#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Christian König9e5d53092016-01-31 12:20:55 +01002289#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08002290#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2291#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04002292#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2293#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2294#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2295#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2296#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2297#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2298#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2299#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2300#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2301#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2302#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2303#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2304#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04002305#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04002306#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2307#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2308#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2309#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2310#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002311#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002312#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002313#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2314#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2315#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2316#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002317#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002318#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002319#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Alex Deucherb95e31f2016-07-07 15:01:42 -04002320#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04002321#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Rex Zhu3af76f22015-10-15 17:23:43 +08002322
2323#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002324 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002325 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002326 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002327
2328#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002329 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002330 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002331 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002332
2333#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002334 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002335 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002336 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002337
2338#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002339 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002340 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002341 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002342
2343#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002344 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002345 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002346 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002347
Rex Zhu1b5708f2015-11-10 18:25:24 -05002348#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002349 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002350 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002351 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002352
2353#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002354 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002355 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002356 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002357
2358
2359#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002360 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002361 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002362 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002363
2364#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002365 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002366 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002367 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002368
2369#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002370 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002371 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002372 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002373
2374#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002375 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002376 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002377 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002378
2379#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002380 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002381
2382#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002383 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002384
Eric Huangf3898ea2015-12-11 16:24:34 -05002385#define amdgpu_dpm_get_pp_num_states(adev, data) \
2386 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2387
2388#define amdgpu_dpm_get_pp_table(adev, table) \
2389 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2390
2391#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2392 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2393
2394#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2395 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2396
2397#define amdgpu_dpm_force_clock_level(adev, type, level) \
2398 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2399
Eric Huang428bafa2016-05-12 14:51:21 -04002400#define amdgpu_dpm_get_sclk_od(adev) \
2401 (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
2402
2403#define amdgpu_dpm_set_sclk_od(adev, value) \
2404 (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
2405
Eric Huangf2bdc052016-05-24 15:11:17 -04002406#define amdgpu_dpm_get_mclk_od(adev) \
2407 ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
2408
2409#define amdgpu_dpm_set_mclk_od(adev, value) \
2410 ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
2411
Jammy Zhoue61710c2015-11-10 18:31:08 -05002412#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002413 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002414
2415#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2416
2417/* Common functions */
2418int amdgpu_gpu_reset(struct amdgpu_device *adev);
2419void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2420bool amdgpu_card_posted(struct amdgpu_device *adev);
2421void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002422
Alex Deucher97b2e202015-04-20 16:51:00 -04002423int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2424int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2425 u32 ip_instance, u32 ring,
2426 struct amdgpu_ring **out_ring);
2427void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2428bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002429int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002430int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2431 uint32_t flags);
2432bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01002433struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002434bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2435 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002436bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2437 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002438bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2439uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2440 struct ttm_mem_reg *mem);
2441void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2442void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2443void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Ken Wanga693e052016-07-27 19:18:01 +08002444u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev);
2445int amdgpu_ttm_global_init(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04002446void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2447 const u32 *registers,
2448 const u32 array_size);
2449
2450bool amdgpu_device_is_px(struct drm_device *dev);
2451/* atpx handler */
2452#if defined(CONFIG_VGA_SWITCHEROO)
2453void amdgpu_register_atpx_handler(void);
2454void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04002455bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04002456bool amdgpu_is_atpx_hybrid(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04002457#else
2458static inline void amdgpu_register_atpx_handler(void) {}
2459static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04002460static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04002461static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04002462#endif
2463
2464/*
2465 * KMS
2466 */
2467extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02002468extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04002469
2470int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2471int amdgpu_driver_unload_kms(struct drm_device *dev);
2472void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2473int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2474void amdgpu_driver_postclose_kms(struct drm_device *dev,
2475 struct drm_file *file_priv);
2476void amdgpu_driver_preclose_kms(struct drm_device *dev,
2477 struct drm_file *file_priv);
2478int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2479int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002480u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2481int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2482void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2483int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002484 int *max_error,
2485 struct timeval *vblank_time,
2486 unsigned flags);
2487long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2488 unsigned long arg);
2489
2490/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002491 * functions used by amdgpu_encoder.c
2492 */
2493struct amdgpu_afmt_acr {
2494 u32 clock;
2495
2496 int n_32khz;
2497 int cts_32khz;
2498
2499 int n_44_1khz;
2500 int cts_44_1khz;
2501
2502 int n_48khz;
2503 int cts_48khz;
2504
2505};
2506
2507struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2508
2509/* amdgpu_acpi.c */
2510#if defined(CONFIG_ACPI)
2511int amdgpu_acpi_init(struct amdgpu_device *adev);
2512void amdgpu_acpi_fini(struct amdgpu_device *adev);
2513bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2514int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2515 u8 perf_req, bool advertise);
2516int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2517#else
2518static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2519static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2520#endif
2521
2522struct amdgpu_bo_va_mapping *
2523amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2524 uint64_t addr, struct amdgpu_bo **bo);
2525
2526#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002527#endif