blob: cef8ec114bd81f8a37ada81e4398dcdb1ce1e075 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +00004 Copyright(c) 2007-2013 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _IGB_H_
32#define _IGB_H_
33
34#include "e1000_mac.h"
35#include "e1000_82575.h"
36
Patrick Ohly38c845c2009-02-12 05:03:41 +000037#include <linux/clocksource.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000038#include <linux/net_tstamp.h>
Richard Cochrand339b132012-03-16 10:55:32 +000039#include <linux/ptp_clock_kernel.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000040#include <linux/bitops.h>
41#include <linux/if_vlan.h>
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000042#include <linux/i2c.h>
43#include <linux/i2c-algo-bit.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000044
Auke Kok9d5c8242008-01-24 02:22:38 -080045struct igb_adapter;
46
Jeff Kirsherb980ac12013-02-23 07:29:56 +000047#define E1000_PCS_CFG_IGN_SD 1
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +000048
Alexander Duyck0ba82992011-08-26 07:45:47 +000049/* Interrupt defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000050#define IGB_START_ITR 648 /* ~6000 ints/sec */
51#define IGB_4K_ITR 980
52#define IGB_20K_ITR 196
53#define IGB_70K_ITR 56
Auke Kok9d5c8242008-01-24 02:22:38 -080054
Auke Kok9d5c8242008-01-24 02:22:38 -080055/* TX/RX descriptor defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000056#define IGB_DEFAULT_TXD 256
57#define IGB_DEFAULT_TX_WORK 128
58#define IGB_MIN_TXD 80
59#define IGB_MAX_TXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080060
Jeff Kirsherb980ac12013-02-23 07:29:56 +000061#define IGB_DEFAULT_RXD 256
62#define IGB_MIN_RXD 80
63#define IGB_MAX_RXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080064
Jeff Kirsherb980ac12013-02-23 07:29:56 +000065#define IGB_DEFAULT_ITR 3 /* dynamic */
66#define IGB_MAX_ITR_USECS 10000
67#define IGB_MIN_ITR_USECS 10
68#define NON_Q_VECTORS 1
69#define MAX_Q_VECTORS 8
Auke Kok9d5c8242008-01-24 02:22:38 -080070
71/* Transmit and receive queues */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000072#define IGB_MAX_RX_QUEUES 8
73#define IGB_MAX_RX_QUEUES_82575 4
74#define IGB_MAX_RX_QUEUES_I211 2
75#define IGB_MAX_TX_QUEUES 8
76#define IGB_MAX_VF_MC_ENTRIES 30
77#define IGB_MAX_VF_FUNCTIONS 8
78#define IGB_MAX_VFTA_ENTRIES 128
79#define IGB_82576_VF_DEV_ID 0x10CA
80#define IGB_I350_VF_DEV_ID 0x1520
Alexander Duyck4ae196d2009-02-19 20:40:07 -080081
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000082/* NVM version defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000083#define IGB_MAJOR_MASK 0xF000
84#define IGB_MINOR_MASK 0x0FF0
85#define IGB_BUILD_MASK 0x000F
86#define IGB_COMB_VER_MASK 0x00FF
87#define IGB_MAJOR_SHIFT 12
88#define IGB_MINOR_SHIFT 4
89#define IGB_COMB_VER_SHFT 8
90#define IGB_NVM_VER_INVALID 0xFFFF
91#define IGB_ETRACK_SHIFT 16
92#define NVM_ETRACK_WORD 0x0042
93#define NVM_COMB_VER_OFF 0x0083
94#define NVM_COMB_VER_PTR 0x003d
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000095
Alexander Duyck4ae196d2009-02-19 20:40:07 -080096struct vf_data_storage {
97 unsigned char vf_mac_addresses[ETH_ALEN];
98 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
99 u16 num_vf_mc_hashes;
Alexander Duyckae641bd2009-09-03 14:49:33 +0000100 u16 vlans_enabled;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000101 u32 flags;
102 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +0000103 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
104 u16 pf_qos;
Lior Levy17dc5662011-02-08 02:28:46 +0000105 u16 tx_rate;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800106};
107
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000108#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +0000109#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
110#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +0000111#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000112
Auke Kok9d5c8242008-01-24 02:22:38 -0800113/* RX descriptor control thresholds.
114 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
115 * descriptors available in its onboard memory.
116 * Setting this to 0 disables RX descriptor prefetch.
117 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
118 * available in host memory.
119 * If PTHRESH is 0, this should also be 0.
120 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
121 * descriptors until either it has this many to write back, or the
122 * ITR timer expires.
123 */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000124#define IGB_RX_PTHRESH 8
125#define IGB_RX_HTHRESH 8
126#define IGB_TX_PTHRESH 8
127#define IGB_TX_HTHRESH 1
128#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
129 adapter->msix_entries) ? 1 : 4)
130#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
131 adapter->msix_entries) ? 1 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800132
133/* this is the size past which hardware will drop packets when setting LPE=0 */
134#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
135
136/* Supported Rx Buffer Sizes */
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000137#define IGB_RXBUFFER_256 256
138#define IGB_RXBUFFER_2048 2048
139#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
140#define IGB_RX_BUFSZ IGB_RXBUFFER_2048
Auke Kok9d5c8242008-01-24 02:22:38 -0800141
Auke Kok9d5c8242008-01-24 02:22:38 -0800142/* How many Rx Buffers do we bundle into one write to the hardware ? */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000143#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800144
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000145#define AUTO_ALL_MODES 0
146#define IGB_EEPROM_APME 0x0400
Auke Kok9d5c8242008-01-24 02:22:38 -0800147
148#ifndef IGB_MASTER_SLAVE
149/* Switch to override PHY master/slave setting */
150#define IGB_MASTER_SLAVE e1000_ms_hw_default
151#endif
152
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000153#define IGB_MNG_VLAN_NONE -1
Auke Kok9d5c8242008-01-24 02:22:38 -0800154
Alexander Duyck1d9daf42012-11-13 04:03:23 +0000155enum igb_tx_flags {
156 /* cmd_type flags */
157 IGB_TX_FLAGS_VLAN = 0x01,
158 IGB_TX_FLAGS_TSO = 0x02,
159 IGB_TX_FLAGS_TSTAMP = 0x04,
160
161 /* olinfo flags */
162 IGB_TX_FLAGS_IPV4 = 0x10,
163 IGB_TX_FLAGS_CSUM = 0x20,
164};
165
166/* VLAN info */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000167#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2bbfebe2011-08-26 07:44:59 +0000168#define IGB_TX_FLAGS_VLAN_SHIFT 16
169
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000170/* The largest size we can write to the descriptor is 65535. In order to
Alexander Duyck21ba6fe2013-02-09 04:27:48 +0000171 * maintain a power of two alignment we have to limit ourselves to 32K.
172 */
173#define IGB_MAX_TXD_PWR 15
174#define IGB_MAX_DATA_PER_TXD (1 << IGB_MAX_TXD_PWR)
175
176/* Tx Descriptors needed, worst case */
177#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
178#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
179
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +0000180/* EEPROM byte offsets */
181#define IGB_SFF_8472_SWAP 0x5C
182#define IGB_SFF_8472_COMP 0x5E
183
184/* Bitmasks */
185#define IGB_SFF_ADDRESSING_MODE 0x4
186#define IGB_SFF_8472_UNSUP 0x00
187
Auke Kok9d5c8242008-01-24 02:22:38 -0800188/* wrapper around a pointer to a socket buffer,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000189 * so a DMA handle can be stored along with the buffer
190 */
Alexander Duyck06034642011-08-26 07:44:22 +0000191struct igb_tx_buffer {
Alexander Duyck8542db02011-08-26 07:44:43 +0000192 union e1000_adv_tx_desc *next_to_watch;
Alexander Duyck06034642011-08-26 07:44:22 +0000193 unsigned long time_stamp;
Alexander Duyck06034642011-08-26 07:44:22 +0000194 struct sk_buff *skb;
195 unsigned int bytecount;
196 u16 gso_segs;
Alexander Duyck7af40ad92011-08-26 07:45:15 +0000197 __be16 protocol;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000198 DEFINE_DMA_UNMAP_ADDR(dma);
199 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckebe42d12011-08-26 07:45:09 +0000200 u32 tx_flags;
Alexander Duyck06034642011-08-26 07:44:22 +0000201};
202
203struct igb_rx_buffer {
Auke Kok9d5c8242008-01-24 02:22:38 -0800204 dma_addr_t dma;
Alexander Duyck06034642011-08-26 07:44:22 +0000205 struct page *page;
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000206 unsigned int page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800207};
208
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000209struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800210 u64 packets;
211 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000212 u64 restart_queue;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000213 u64 restart_queue2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800214};
215
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000216struct igb_rx_queue_stats {
217 u64 packets;
218 u64 bytes;
219 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000220 u64 csum_err;
221 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000222};
223
Alexander Duyck0ba82992011-08-26 07:45:47 +0000224struct igb_ring_container {
225 struct igb_ring *ring; /* pointer to linked list of rings */
226 unsigned int total_bytes; /* total bytes processed this int */
227 unsigned int total_packets; /* total packets processed this int */
228 u16 work_limit; /* total work allowed per interrupt */
229 u8 count; /* total number of rings in vector */
230 u8 itr; /* current ITR setting for ring */
231};
232
Alexander Duyck047e0032009-10-27 15:49:27 +0000233struct igb_ring {
Alexander Duyck238ac812011-08-26 07:43:48 +0000234 struct igb_q_vector *q_vector; /* backlink to q_vector */
235 struct net_device *netdev; /* back pointer to net_device */
236 struct device *dev; /* device pointer for dma mapping */
Alexander Duyck06034642011-08-26 07:44:22 +0000237 union { /* array of buffer info structs */
238 struct igb_tx_buffer *tx_buffer_info;
239 struct igb_rx_buffer *rx_buffer_info;
240 };
Matthew Vickfc580752012-12-13 07:20:35 +0000241 unsigned long last_rx_timestamp;
Alexander Duyck238ac812011-08-26 07:43:48 +0000242 void *desc; /* descriptor ring memory */
243 unsigned long flags; /* ring specific flags */
244 void __iomem *tail; /* pointer to ring tail register */
Alexander Duyck5536d212012-09-25 00:31:17 +0000245 dma_addr_t dma; /* phys address of the ring */
246 unsigned int size; /* length of desc. ring in bytes */
Alexander Duyck238ac812011-08-26 07:43:48 +0000247
248 u16 count; /* number of desc. in the ring */
249 u8 queue_index; /* logical index of the ring*/
250 u8 reg_idx; /* physical index of the ring */
Alexander Duyck238ac812011-08-26 07:43:48 +0000251
252 /* everything past this point are written often */
Alexander Duyck5536d212012-09-25 00:31:17 +0000253 u16 next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -0800254 u16 next_to_use;
Alexander Duyckcbc8e552012-09-25 00:31:02 +0000255 u16 next_to_alloc;
Auke Kok9d5c8242008-01-24 02:22:38 -0800256
Auke Kok9d5c8242008-01-24 02:22:38 -0800257 union {
258 /* TX */
259 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000260 struct igb_tx_queue_stats tx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000261 struct u64_stats_sync tx_syncp;
262 struct u64_stats_sync tx_syncp2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800263 };
264 /* RX */
265 struct {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000266 struct sk_buff *skb;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000267 struct igb_rx_queue_stats rx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000268 struct u64_stats_sync rx_syncp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800269 };
270 };
Alexander Duyck5536d212012-09-25 00:31:17 +0000271} ____cacheline_internodealigned_in_smp;
272
273struct igb_q_vector {
274 struct igb_adapter *adapter; /* backlink */
275 int cpu; /* CPU for DCA */
276 u32 eims_value; /* EIMS mask value */
277
278 u16 itr_val;
279 u8 set_itr;
280 void __iomem *itr_register;
281
282 struct igb_ring_container rx, tx;
283
284 struct napi_struct napi;
285 struct rcu_head rcu; /* to avoid race with update stats on free */
286 char name[IFNAMSIZ + 9];
287
288 /* for dynamic allocation of rings associated with this q_vector */
289 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800290};
291
Alexander Duyck866cff02011-08-26 07:45:36 +0000292enum e1000_ring_flags_t {
Alexander Duyck866cff02011-08-26 07:45:36 +0000293 IGB_RING_FLAG_RX_SCTP_CSUM,
Alexander Duyck8be10e92011-08-26 07:47:11 +0000294 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
Alexander Duyck74e238e2013-02-02 05:07:11 +0000295 IGB_RING_FLAG_RX_BUILD_SKB_ENABLED,
Alexander Duyck866cff02011-08-26 07:45:36 +0000296 IGB_RING_FLAG_TX_CTX_IDX,
297 IGB_RING_FLAG_TX_DETECT_HANG
298};
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000299
Alexander Duyck74e238e2013-02-02 05:07:11 +0000300#define ring_uses_build_skb(ring) \
301 test_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
302#define set_ring_build_skb_enabled(ring) \
303 set_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
304#define clear_ring_build_skb_enabled(ring) \
305 clear_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
306
Alexander Duycke032afc2011-08-26 07:44:48 +0000307#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000308
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000309#define IGB_RX_DESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000310 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000311#define IGB_TX_DESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000312 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000313#define IGB_TX_CTXTDESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000314 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800315
Alexander Duyck3ceb90f2011-08-26 07:46:03 +0000316/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
317static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
318 const u32 stat_err_bits)
319{
320 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
321}
322
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000323/* igb_desc_unused - calculate if we have unused descriptors */
324static inline int igb_desc_unused(struct igb_ring *ring)
325{
326 if (ring->next_to_clean > ring->next_to_use)
327 return ring->next_to_clean - ring->next_to_use - 1;
328
329 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
330}
331
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000332struct igb_i2c_client_list {
333 struct i2c_client *client;
334 struct igb_i2c_client_list *next;
335};
336
Carolyn Wybornye4288932012-12-07 03:01:42 +0000337#ifdef CONFIG_IGB_HWMON
338
339#define IGB_HWMON_TYPE_LOC 0
340#define IGB_HWMON_TYPE_TEMP 1
341#define IGB_HWMON_TYPE_CAUTION 2
342#define IGB_HWMON_TYPE_MAX 3
343
344struct hwmon_attr {
345 struct device_attribute dev_attr;
346 struct e1000_hw *hw;
347 struct e1000_thermal_diode_data *sensor;
348 char name[12];
349 };
350
351struct hwmon_buff {
352 struct device *device;
353 struct hwmon_attr *hwmon_list;
354 unsigned int n_hwmon;
355 };
356#endif
357
Auke Kok9d5c8242008-01-24 02:22:38 -0800358/* board specific private data structure */
Auke Kok9d5c8242008-01-24 02:22:38 -0800359struct igb_adapter {
Jiri Pirkob2cb09b2011-07-21 03:27:27 +0000360 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Alexander Duyck238ac812011-08-26 07:43:48 +0000361
362 struct net_device *netdev;
363
364 unsigned long state;
365 unsigned int flags;
366
367 unsigned int num_q_vectors;
368 struct msix_entry *msix_entries;
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000369
Auke Kok9d5c8242008-01-24 02:22:38 -0800370 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000371 u32 rx_itr_setting;
372 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800373 u16 tx_itr;
374 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800375
Alexander Duyck238ac812011-08-26 07:43:48 +0000376 /* TX */
Alexander Duyck13fde972011-10-05 13:35:24 +0000377 u16 tx_work_limit;
Alexander Duyck238ac812011-08-26 07:43:48 +0000378 u32 tx_timeout_count;
379 int num_tx_queues;
380 struct igb_ring *tx_ring[16];
381
382 /* RX */
383 int num_rx_queues;
384 struct igb_ring *rx_ring[16];
385
386 u32 max_frame_size;
387 u32 min_frame_size;
388
389 struct timer_list watchdog_timer;
390 struct timer_list phy_info_timer;
391
392 u16 mng_vlan_id;
393 u32 bd_number;
394 u32 wol;
395 u32 en_mng_pt;
396 u16 link_speed;
397 u16 link_duplex;
398
Auke Kok9d5c8242008-01-24 02:22:38 -0800399 struct work_struct reset_task;
400 struct work_struct watchdog_task;
401 bool fc_autoneg;
402 u8 tx_timeout_factor;
403 struct timer_list blink_timer;
404 unsigned long led_status;
405
Auke Kok9d5c8242008-01-24 02:22:38 -0800406 /* OS defined structs */
Auke Kok9d5c8242008-01-24 02:22:38 -0800407 struct pci_dev *pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800408
Eric Dumazet12dcd862010-10-15 17:27:10 +0000409 spinlock_t stats64_lock;
410 struct rtnl_link_stats64 stats64;
411
Auke Kok9d5c8242008-01-24 02:22:38 -0800412 /* structs defined in e1000_hw.h */
413 struct e1000_hw hw;
414 struct e1000_hw_stats stats;
415 struct e1000_phy_info phy_info;
416 struct e1000_phy_stats phy_stats;
417
418 u32 test_icr;
419 struct igb_ring test_tx_ring;
420 struct igb_ring test_rx_ring;
421
422 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000423
Alexander Duyck047e0032009-10-27 15:49:27 +0000424 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800425 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700426 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800427
428 /* to not mess up cache alignment, always add to the bottom */
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000429 u16 tx_ring_count;
430 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800431 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800432 struct vf_data_storage *vf_data;
Lior Levy17dc5662011-02-08 02:28:46 +0000433 int vf_rate_link_speed;
Alexander Duycka99955f2009-11-12 18:37:19 +0000434 u32 rss_queues;
Greg Rose13800462010-11-06 02:08:26 +0000435 u32 wvbr;
Carolyn Wyborny1128c752011-10-14 00:13:49 +0000436 u32 *shadow_vfta;
Richard Cochrand339b132012-03-16 10:55:32 +0000437
438 struct ptp_clock *ptp_clock;
Matthew Vicka79f4f82012-08-10 05:40:44 +0000439 struct ptp_clock_info ptp_caps;
440 struct delayed_work ptp_overflow_work;
Matthew Vick1f6e8172012-08-18 07:26:33 +0000441 struct work_struct ptp_tx_work;
442 struct sk_buff *ptp_tx_skb;
Matthew Vick428f1f72012-12-13 07:20:34 +0000443 unsigned long ptp_tx_start;
Matthew Vickfc580752012-12-13 07:20:35 +0000444 unsigned long last_rx_ptp_check;
Richard Cochrand339b132012-03-16 10:55:32 +0000445 spinlock_t tmreg_lock;
446 struct cyclecounter cc;
447 struct timecounter tc;
Matthew Vick428f1f72012-12-13 07:20:34 +0000448 u32 tx_hwtstamp_timeouts;
Matthew Vickfc580752012-12-13 07:20:35 +0000449 u32 rx_hwtstamp_cleared;
Matthew Vick3c89f6d2012-08-10 05:40:43 +0000450
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000451 char fw_version[32];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000452#ifdef CONFIG_IGB_HWMON
453 struct hwmon_buff igb_hwmon_buff;
454 bool ets;
455#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000456 struct i2c_algo_bit_data i2c_algo;
457 struct i2c_adapter i2c_adap;
Carolyn Wyborny603e86f2013-02-20 07:40:55 +0000458 struct i2c_client *i2c_client;
Auke Kok9d5c8242008-01-24 02:22:38 -0800459};
460
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +0000461#define IGB_FLAG_HAS_MSI (1 << 0)
462#define IGB_FLAG_DCA_ENABLED (1 << 1)
463#define IGB_FLAG_QUAD_PORT_A (1 << 2)
464#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
465#define IGB_FLAG_DMAC (1 << 4)
466#define IGB_FLAG_PTP (1 << 5)
467#define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6)
468#define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7)
Matthew Vick63d4a8f2012-11-09 05:49:54 +0000469#define IGB_FLAG_WOL_SUPPORTED (1 << 8)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -0800470
471/* DMA Coalescing defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000472#define IGB_MIN_TXPBSIZE 20408
473#define IGB_TX_BUF_4096 4096
474#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700475
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000476#define IGB_82576_TSYNC_SHIFT 19
477#define IGB_TS_HDR_LEN 16
Auke Kok9d5c8242008-01-24 02:22:38 -0800478enum e1000_state_t {
479 __IGB_TESTING,
480 __IGB_RESETTING,
481 __IGB_DOWN
482};
483
484enum igb_boards {
485 board_82575,
486};
487
488extern char igb_driver_name[];
489extern char igb_driver_version[];
490
Auke Kok9d5c8242008-01-24 02:22:38 -0800491extern int igb_up(struct igb_adapter *);
492extern void igb_down(struct igb_adapter *);
493extern void igb_reinit_locked(struct igb_adapter *);
494extern void igb_reset(struct igb_adapter *);
David Decotigny14ad2512011-04-27 18:32:43 +0000495extern int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
Alexander Duyck80785292009-10-27 15:51:47 +0000496extern int igb_setup_tx_resources(struct igb_ring *);
497extern int igb_setup_rx_resources(struct igb_ring *);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800498extern void igb_free_tx_resources(struct igb_ring *);
499extern void igb_free_rx_resources(struct igb_ring *);
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000500extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
501extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
502extern void igb_setup_tctl(struct igb_adapter *);
503extern void igb_setup_rctl(struct igb_adapter *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000504extern netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
Alexander Duyckb1a436c2009-10-27 15:54:43 +0000505extern void igb_unmap_and_free_tx_resource(struct igb_ring *,
Alexander Duyck06034642011-08-26 07:44:22 +0000506 struct igb_tx_buffer *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000507extern void igb_alloc_rx_buffers(struct igb_ring *, u16);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000508extern void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
Nick Nunley31455352010-02-17 01:01:21 +0000509extern bool igb_has_link(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800510extern void igb_set_ethtool_ops(struct net_device *);
Nick Nunley88a268c2010-02-17 01:01:59 +0000511extern void igb_power_up_link(struct igb_adapter *);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000512extern void igb_set_fw_version(struct igb_adapter *);
Richard Cochran7ebae812012-03-16 10:55:37 +0000513extern void igb_ptp_init(struct igb_adapter *adapter);
Matthew Vicka79f4f82012-08-10 05:40:44 +0000514extern void igb_ptp_stop(struct igb_adapter *adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +0000515extern void igb_ptp_reset(struct igb_adapter *adapter);
516extern void igb_ptp_tx_work(struct work_struct *work);
Matthew Vickfc580752012-12-13 07:20:35 +0000517extern void igb_ptp_rx_hang(struct igb_adapter *adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +0000518extern void igb_ptp_tx_hwtstamp(struct igb_adapter *adapter);
Alexander Duyckb5345502012-09-25 05:14:55 +0000519extern void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector,
Matthew Vicka79f4f82012-08-10 05:40:44 +0000520 struct sk_buff *skb);
Alexander Duyckb5345502012-09-25 05:14:55 +0000521extern void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector,
522 unsigned char *va,
523 struct sk_buff *skb);
524static inline void igb_ptp_rx_hwtstamp(struct igb_q_vector *q_vector,
525 union e1000_adv_rx_desc *rx_desc,
526 struct sk_buff *skb)
527{
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000528 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
529 !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
Alexander Duyckb5345502012-09-25 05:14:55 +0000530 igb_ptp_rx_rgtstamp(q_vector, skb);
Alexander Duyckb5345502012-09-25 05:14:55 +0000531}
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000532
Matthew Vicka79f4f82012-08-10 05:40:44 +0000533extern int igb_ptp_hwtstamp_ioctl(struct net_device *netdev,
534 struct ifreq *ifr, int cmd);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000535#ifdef CONFIG_IGB_HWMON
536extern void igb_sysfs_exit(struct igb_adapter *adapter);
537extern int igb_sysfs_init(struct igb_adapter *adapter);
538#endif
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800539static inline s32 igb_reset_phy(struct e1000_hw *hw)
540{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000541 if (hw->phy.ops.reset)
542 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800543
544 return 0;
545}
546
547static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
548{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000549 if (hw->phy.ops.read_reg)
550 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800551
552 return 0;
553}
554
555static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
556{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000557 if (hw->phy.ops.write_reg)
558 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800559
560 return 0;
561}
562
563static inline s32 igb_get_phy_info(struct e1000_hw *hw)
564{
565 if (hw->phy.ops.get_phy_info)
566 return hw->phy.ops.get_phy_info(hw);
567
568 return 0;
569}
570
Eric Dumazetbdbc0632012-01-04 20:23:36 +0000571static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
572{
573 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
574}
575
Auke Kok9d5c8242008-01-24 02:22:38 -0800576#endif /* _IGB_H_ */