blob: 16adfaa78018e86cc1ef540e2fd36af05c469551 [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040019#include <linux/err.h>
20#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080021#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070024#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020025#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040027#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040028#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070029
Kevin Cernekeeaa084652011-05-08 10:48:00 -070030#include <linux/mtd/cfi.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080031#include <linux/mtd/mtd.h>
32#include <linux/mtd/partitions.h>
David Brownell7d5230e2007-06-24 15:09:13 -070033
Mike Lavender2f9f7622006-01-08 13:34:27 -080034#include <linux/spi/spi.h>
35#include <linux/spi/flash.h>
36
Mike Lavender2f9f7622006-01-08 13:34:27 -080037/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070038#define OPCODE_WREN 0x06 /* Write enable */
39#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070040#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080041#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070042#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
43#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000044#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
David Woodhouse02d087d2007-06-28 22:38:38 +010045#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000046#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010047#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080048#define OPCODE_RDID 0x9f /* Read JEDEC ID */
49
Graf Yang49aac4a2009-06-15 08:23:41 +000050/* Used for SST flashes only. */
51#define OPCODE_BP 0x02 /* Byte program */
52#define OPCODE_WRDI 0x04 /* Write disable */
53#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
54
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070055/* Used for Macronix flashes only. */
56#define OPCODE_EN4B 0xb7 /* Enter 4-byte mode */
57#define OPCODE_EX4B 0xe9 /* Exit 4-byte mode */
58
Mike Lavender2f9f7622006-01-08 13:34:27 -080059/* Status Register bits. */
60#define SR_WIP 1 /* Write in progress */
61#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070062/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080063#define SR_BP0 4 /* Block protect 0 */
64#define SR_BP1 8 /* Block protect 1 */
65#define SR_BP2 0x10 /* Block protect 2 */
66#define SR_SRWD 0x80 /* SR write protect */
67
68/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040069#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070070#define MAX_CMD_SIZE 5
Mike Lavender2f9f7622006-01-08 13:34:27 -080071
Bryan Wu2230b762008-04-25 12:07:32 +080072#ifdef CONFIG_M25PXX_USE_FAST_READ
73#define OPCODE_READ OPCODE_FAST_READ
74#define FAST_READ_DUMMY_BYTE 1
75#else
76#define OPCODE_READ OPCODE_NORM_READ
77#define FAST_READ_DUMMY_BYTE 0
78#endif
Mike Lavender2f9f7622006-01-08 13:34:27 -080079
Kevin Cernekeeaa084652011-05-08 10:48:00 -070080#define JEDEC_MFR(_jedec_id) ((_jedec_id) >> 16)
81
Mike Lavender2f9f7622006-01-08 13:34:27 -080082/****************************************************************************/
83
84struct m25p {
85 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -070086 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -080087 struct mtd_info mtd;
David Brownellfa0a8c72007-06-24 15:12:35 -070088 unsigned partitioned:1;
Anton Vorontsov837479d2009-10-12 20:24:40 +040089 u16 page_size;
90 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -070091 u8 erase_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +010092 u8 *command;
Mike Lavender2f9f7622006-01-08 13:34:27 -080093};
94
95static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
96{
97 return container_of(mtd, struct m25p, mtd);
98}
99
100/****************************************************************************/
101
102/*
103 * Internal helper functions
104 */
105
106/*
107 * Read the status register, returning its value in the location
108 * Return the status register value.
109 * Returns negative if error occurred.
110 */
111static int read_sr(struct m25p *flash)
112{
113 ssize_t retval;
114 u8 code = OPCODE_RDSR;
115 u8 val;
116
117 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
118
119 if (retval < 0) {
120 dev_err(&flash->spi->dev, "error %d reading SR\n",
121 (int) retval);
122 return retval;
123 }
124
125 return val;
126}
127
Michael Hennerich72289822008-07-03 23:54:42 -0700128/*
129 * Write status register 1 byte
130 * Returns negative if error occurred.
131 */
132static int write_sr(struct m25p *flash, u8 val)
133{
134 flash->command[0] = OPCODE_WRSR;
135 flash->command[1] = val;
136
137 return spi_write(flash->spi, flash->command, 2);
138}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800139
140/*
141 * Set write enable latch with Write Enable command.
142 * Returns negative if error occurred.
143 */
144static inline int write_enable(struct m25p *flash)
145{
146 u8 code = OPCODE_WREN;
147
David Woodhouse8a1a6272008-10-20 09:26:16 +0100148 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800149}
150
Graf Yang49aac4a2009-06-15 08:23:41 +0000151/*
152 * Send write disble instruction to the chip.
153 */
154static inline int write_disable(struct m25p *flash)
155{
156 u8 code = OPCODE_WRDI;
157
158 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
159}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800160
161/*
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700162 * Enable/disable 4-byte addressing mode.
163 */
164static inline int set_4byte(struct m25p *flash, int enable)
165{
166 u8 code = enable ? OPCODE_EN4B : OPCODE_EX4B;
167
168 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
169}
170
171/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800172 * Service routine to read status register until ready, or timeout occurs.
173 * Returns non-zero if error.
174 */
175static int wait_till_ready(struct m25p *flash)
176{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100177 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800178 int sr;
179
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100180 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
181
182 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800183 if ((sr = read_sr(flash)) < 0)
184 break;
185 else if (!(sr & SR_WIP))
186 return 0;
187
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100188 cond_resched();
189
190 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800191
192 return 1;
193}
194
Chen Gongfaff3752008-08-11 16:59:13 +0800195/*
196 * Erase the whole flash memory
197 *
198 * Returns 0 if successful, non-zero otherwise.
199 */
Chen Gong78546432008-11-26 10:23:57 +0000200static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800201{
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200202 DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %lldKiB\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000203 dev_name(&flash->spi->dev), __func__,
204 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800205
206 /* Wait until finished previous write command. */
207 if (wait_till_ready(flash))
208 return 1;
209
210 /* Send write enable, then erase commands. */
211 write_enable(flash);
212
213 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000214 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800215
216 spi_write(flash->spi, flash->command, 1);
217
218 return 0;
219}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800220
Anton Vorontsov837479d2009-10-12 20:24:40 +0400221static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
222{
223 /* opcode is in cmd[0] */
224 cmd[1] = addr >> (flash->addr_width * 8 - 8);
225 cmd[2] = addr >> (flash->addr_width * 8 - 16);
226 cmd[3] = addr >> (flash->addr_width * 8 - 24);
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700227 cmd[4] = addr >> (flash->addr_width * 8 - 32);
Anton Vorontsov837479d2009-10-12 20:24:40 +0400228}
229
230static int m25p_cmdsz(struct m25p *flash)
231{
232 return 1 + flash->addr_width;
233}
234
Mike Lavender2f9f7622006-01-08 13:34:27 -0800235/*
236 * Erase one sector of flash memory at offset ``offset'' which is any
237 * address within the sector which should be erased.
238 *
239 * Returns 0 if successful, non-zero otherwise.
240 */
241static int erase_sector(struct m25p *flash, u32 offset)
242{
David Woodhouse02d087d2007-06-28 22:38:38 +0100243 DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %dKiB at 0x%08x\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000244 dev_name(&flash->spi->dev), __func__,
David Brownellfa0a8c72007-06-24 15:12:35 -0700245 flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800246
247 /* Wait until finished previous write command. */
248 if (wait_till_ready(flash))
249 return 1;
250
251 /* Send write enable, then erase commands. */
252 write_enable(flash);
253
254 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700255 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400256 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800257
Anton Vorontsov837479d2009-10-12 20:24:40 +0400258 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800259
260 return 0;
261}
262
263/****************************************************************************/
264
265/*
266 * MTD implementation
267 */
268
269/*
270 * Erase an address range on the flash chip. The address range may extend
271 * one or more erase sectors. Return an error is there is a problem erasing.
272 */
273static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
274{
275 struct m25p *flash = mtd_to_m25p(mtd);
276 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200277 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800278
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200279 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%llx, len %lld\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000280 dev_name(&flash->spi->dev), __func__, "at",
281 (long long)instr->addr, (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800282
283 /* sanity checks */
284 if (instr->addr + instr->len > flash->mtd.size)
285 return -EINVAL;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200286 div_u64_rem(instr->len, mtd->erasesize, &rem);
287 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800288 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800289
290 addr = instr->addr;
291 len = instr->len;
292
David Brownell7d5230e2007-06-24 15:09:13 -0700293 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800294
Chen Gong78546432008-11-26 10:23:57 +0000295 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400296 if (len == flash->mtd.size) {
297 if (erase_chip(flash)) {
298 instr->state = MTD_ERASE_FAILED;
299 mutex_unlock(&flash->lock);
300 return -EIO;
301 }
Chen Gong78546432008-11-26 10:23:57 +0000302
303 /* REVISIT in some cases we could speed up erasing large regions
304 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
305 * to use "small sector erase", but that's not always optimal.
306 */
307
308 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800309 } else {
310 while (len) {
311 if (erase_sector(flash, addr)) {
312 instr->state = MTD_ERASE_FAILED;
313 mutex_unlock(&flash->lock);
314 return -EIO;
315 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800316
Chen Gongfaff3752008-08-11 16:59:13 +0800317 addr += mtd->erasesize;
318 len -= mtd->erasesize;
319 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800320 }
321
David Brownell7d5230e2007-06-24 15:09:13 -0700322 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800323
324 instr->state = MTD_ERASE_DONE;
325 mtd_erase_callback(instr);
326
327 return 0;
328}
329
330/*
331 * Read an address range from the flash chip. The address range
332 * may be any size provided it is within the physical boundaries.
333 */
334static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
335 size_t *retlen, u_char *buf)
336{
337 struct m25p *flash = mtd_to_m25p(mtd);
338 struct spi_transfer t[2];
339 struct spi_message m;
340
341 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000342 dev_name(&flash->spi->dev), __func__, "from",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800343 (u32)from, len);
344
345 /* sanity checks */
346 if (!len)
347 return 0;
348
349 if (from + len > flash->mtd.size)
350 return -EINVAL;
351
Vitaly Wool8275c642006-01-08 13:34:28 -0800352 spi_message_init(&m);
353 memset(t, 0, (sizeof t));
354
Bryan Wu2230b762008-04-25 12:07:32 +0800355 /* NOTE:
356 * OPCODE_FAST_READ (if available) is faster.
357 * Should add 1 byte DUMMY_BYTE.
358 */
Vitaly Wool8275c642006-01-08 13:34:28 -0800359 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400360 t[0].len = m25p_cmdsz(flash) + FAST_READ_DUMMY_BYTE;
Vitaly Wool8275c642006-01-08 13:34:28 -0800361 spi_message_add_tail(&t[0], &m);
362
363 t[1].rx_buf = buf;
364 t[1].len = len;
365 spi_message_add_tail(&t[1], &m);
366
367 /* Byte count starts at zero. */
Dan Carpenterb06cd212010-08-12 09:53:52 +0200368 *retlen = 0;
Vitaly Wool8275c642006-01-08 13:34:28 -0800369
David Brownell7d5230e2007-06-24 15:09:13 -0700370 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800371
372 /* Wait till previous write/erase is done. */
373 if (wait_till_ready(flash)) {
374 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700375 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800376 return 1;
377 }
378
David Brownellfa0a8c72007-06-24 15:12:35 -0700379 /* FIXME switch to OPCODE_FAST_READ. It's required for higher
380 * clocks; and at this writing, every chip this driver handles
381 * supports that opcode.
382 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800383
384 /* Set up the write data buffer. */
385 flash->command[0] = OPCODE_READ;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400386 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800387
Mike Lavender2f9f7622006-01-08 13:34:27 -0800388 spi_sync(flash->spi, &m);
389
Anton Vorontsov837479d2009-10-12 20:24:40 +0400390 *retlen = m.actual_length - m25p_cmdsz(flash) - FAST_READ_DUMMY_BYTE;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800391
David Brownell7d5230e2007-06-24 15:09:13 -0700392 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800393
394 return 0;
395}
396
397/*
398 * Write an address range to the flash chip. Data must be written in
399 * FLASH_PAGESIZE chunks. The address range may be any size provided
400 * it is within the physical boundaries.
401 */
402static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
403 size_t *retlen, const u_char *buf)
404{
405 struct m25p *flash = mtd_to_m25p(mtd);
406 u32 page_offset, page_size;
407 struct spi_transfer t[2];
408 struct spi_message m;
409
410 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000411 dev_name(&flash->spi->dev), __func__, "to",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800412 (u32)to, len);
413
Dan Carpenterb06cd212010-08-12 09:53:52 +0200414 *retlen = 0;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800415
416 /* sanity checks */
417 if (!len)
418 return(0);
419
420 if (to + len > flash->mtd.size)
421 return -EINVAL;
422
Vitaly Wool8275c642006-01-08 13:34:28 -0800423 spi_message_init(&m);
424 memset(t, 0, (sizeof t));
425
426 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400427 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800428 spi_message_add_tail(&t[0], &m);
429
430 t[1].tx_buf = buf;
431 spi_message_add_tail(&t[1], &m);
432
David Brownell7d5230e2007-06-24 15:09:13 -0700433 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800434
435 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800436 if (wait_till_ready(flash)) {
437 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800438 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800439 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800440
441 write_enable(flash);
442
Mike Lavender2f9f7622006-01-08 13:34:27 -0800443 /* Set up the opcode in the write buffer. */
444 flash->command[0] = OPCODE_PP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400445 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800446
Anton Vorontsov837479d2009-10-12 20:24:40 +0400447 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800448
449 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400450 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800451 t[1].len = len;
452
453 spi_sync(flash->spi, &m);
454
Anton Vorontsov837479d2009-10-12 20:24:40 +0400455 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800456 } else {
457 u32 i;
458
459 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400460 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800461
Mike Lavender2f9f7622006-01-08 13:34:27 -0800462 t[1].len = page_size;
463 spi_sync(flash->spi, &m);
464
Anton Vorontsov837479d2009-10-12 20:24:40 +0400465 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800466
Anton Vorontsov837479d2009-10-12 20:24:40 +0400467 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800468 for (i = page_size; i < len; i += page_size) {
469 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400470 if (page_size > flash->page_size)
471 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800472
473 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400474 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800475
476 t[1].tx_buf = buf + i;
477 t[1].len = page_size;
478
479 wait_till_ready(flash);
480
481 write_enable(flash);
482
483 spi_sync(flash->spi, &m);
484
Dan Carpenterb06cd212010-08-12 09:53:52 +0200485 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700486 }
487 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800488
David Brownell7d5230e2007-06-24 15:09:13 -0700489 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800490
491 return 0;
492}
493
Graf Yang49aac4a2009-06-15 08:23:41 +0000494static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
495 size_t *retlen, const u_char *buf)
496{
497 struct m25p *flash = mtd_to_m25p(mtd);
498 struct spi_transfer t[2];
499 struct spi_message m;
500 size_t actual;
501 int cmd_sz, ret;
502
Nicolas Ferredcf12462010-12-15 12:59:32 +0100503 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
504 dev_name(&flash->spi->dev), __func__, "to",
505 (u32)to, len);
506
Dan Carpenterb06cd212010-08-12 09:53:52 +0200507 *retlen = 0;
Graf Yang49aac4a2009-06-15 08:23:41 +0000508
509 /* sanity checks */
510 if (!len)
511 return 0;
512
513 if (to + len > flash->mtd.size)
514 return -EINVAL;
515
516 spi_message_init(&m);
517 memset(t, 0, (sizeof t));
518
519 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400520 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000521 spi_message_add_tail(&t[0], &m);
522
523 t[1].tx_buf = buf;
524 spi_message_add_tail(&t[1], &m);
525
526 mutex_lock(&flash->lock);
527
528 /* Wait until finished previous write command. */
529 ret = wait_till_ready(flash);
530 if (ret)
531 goto time_out;
532
533 write_enable(flash);
534
535 actual = to % 2;
536 /* Start write from odd address. */
537 if (actual) {
538 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400539 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000540
541 /* write one byte. */
542 t[1].len = 1;
543 spi_sync(flash->spi, &m);
544 ret = wait_till_ready(flash);
545 if (ret)
546 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400547 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000548 }
549 to += actual;
550
551 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400552 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000553
554 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400555 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000556 for (; actual < len - 1; actual += 2) {
557 t[0].len = cmd_sz;
558 /* write two bytes. */
559 t[1].len = 2;
560 t[1].tx_buf = buf + actual;
561
562 spi_sync(flash->spi, &m);
563 ret = wait_till_ready(flash);
564 if (ret)
565 goto time_out;
566 *retlen += m.actual_length - cmd_sz;
567 cmd_sz = 1;
568 to += 2;
569 }
570 write_disable(flash);
571 ret = wait_till_ready(flash);
572 if (ret)
573 goto time_out;
574
575 /* Write out trailing byte if it exists. */
576 if (actual != len) {
577 write_enable(flash);
578 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400579 m25p_addr2cmd(flash, to, flash->command);
580 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000581 t[1].len = 1;
582 t[1].tx_buf = buf + actual;
583
584 spi_sync(flash->spi, &m);
585 ret = wait_till_ready(flash);
586 if (ret)
587 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400588 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000589 write_disable(flash);
590 }
591
592time_out:
593 mutex_unlock(&flash->lock);
594 return ret;
595}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800596
597/****************************************************************************/
598
599/*
600 * SPI device driver setup and teardown
601 */
602
603struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700604 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
605 * a high byte of zero plus three data bytes: the manufacturer id,
606 * then a two byte device id.
607 */
608 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800609 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700610
611 /* The size listed here is what works with OPCODE_SE, which isn't
612 * necessarily called a "sector" by the vendor.
613 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800614 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700615 u16 n_sectors;
616
Anton Vorontsov837479d2009-10-12 20:24:40 +0400617 u16 page_size;
618 u16 addr_width;
619
David Brownellfa0a8c72007-06-24 15:12:35 -0700620 u16 flags;
621#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400622#define M25P_NO_ERASE 0x02 /* No erase command needed */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800623};
624
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400625#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
626 ((kernel_ulong_t)&(struct flash_info) { \
627 .jedec_id = (_jedec_id), \
628 .ext_id = (_ext_id), \
629 .sector_size = (_sector_size), \
630 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400631 .page_size = 256, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400632 .flags = (_flags), \
633 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700634
Anton Vorontsov837479d2009-10-12 20:24:40 +0400635#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width) \
636 ((kernel_ulong_t)&(struct flash_info) { \
637 .sector_size = (_sector_size), \
638 .n_sectors = (_n_sectors), \
639 .page_size = (_page_size), \
640 .addr_width = (_addr_width), \
641 .flags = M25P_NO_ERASE, \
642 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700643
644/* NOTE: double check command sets and memory organization when you add
645 * more flash chips. This current list focusses on newer chips, which
646 * have been converging on command sets which including JEDEC ID.
647 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400648static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700649 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400650 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
651 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700652
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400653 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
654 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700655
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400656 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
657 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
658 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
Aleksandr Koltsoff8fffed82011-01-04 10:42:35 +0200659 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700660
Gabor Juhos37a23c202011-01-25 11:20:26 +0100661 /* EON -- en25xxx */
662 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200663 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
664 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
665
Gabor Juhosf80e5212010-08-05 16:58:36 +0200666 /* Intel/Numonyx -- xxxs33b */
667 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
668 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
669 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
670
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200671 /* Macronix */
Simon Guinotdf0094d2009-12-05 15:28:00 +0100672 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100673 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Gabor Juhos9c76b4e2011-03-25 08:48:52 +0100674 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400675 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
676 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
677 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
678 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700679 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
Kevin Cernekeeac622f52010-10-30 21:11:04 -0700680 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200681
David Brownellfa0a8c72007-06-24 15:12:35 -0700682 /* Spansion -- single (large) sector size only, at least
683 * for the chips listed here (without boot sectors).
684 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400685 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
686 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
687 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
688 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
David Janderd86fbdb2010-09-30 13:26:02 +0200689 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400690 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
691 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
692 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
693 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
694 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
Gernot Hoylerf2df1ae2010-09-02 17:27:20 +0200695 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
696 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700697
698 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400699 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K) },
700 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K) },
701 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K) },
702 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K) },
703 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K) },
704 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K) },
705 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K) },
706 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700707
708 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400709 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
710 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
711 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
712 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
713 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
714 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
715 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
716 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
717 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700718
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400719 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
720 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
721 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
722 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
723 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
724 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
725 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
726 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
727 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
728
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400729 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
730 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
731 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700732
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400733 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
734 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700735
Kevin Cernekee16004f32011-05-08 10:47:59 -0700736 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
737 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
738 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
739 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
Yoshihiro Shimodad8f90b22011-02-09 17:00:33 +0900740
David Woodhouse02d087d2007-06-28 22:38:38 +0100741 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400742 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
743 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
744 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
745 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
746 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
747 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos0af18d22010-08-04 21:14:27 +0200748 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400749 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Thierry Redingd2ac4672010-08-30 13:00:48 +0200750 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800751
Anton Vorontsov837479d2009-10-12 20:24:40 +0400752 /* Catalyst / On Semiconductor -- non-JEDEC */
753 { "cat25c11", CAT25_INFO( 16, 8, 16, 1) },
754 { "cat25c03", CAT25_INFO( 32, 8, 16, 2) },
755 { "cat25c09", CAT25_INFO( 128, 8, 32, 2) },
756 { "cat25c17", CAT25_INFO( 256, 8, 32, 2) },
757 { "cat25128", CAT25_INFO(2048, 8, 64, 2) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400758 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800759};
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400760MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800761
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400762static const struct spi_device_id *__devinit jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -0700763{
764 int tmp;
765 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +0800766 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -0700767 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +0800768 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -0700769 struct flash_info *info;
770
771 /* JEDEC also defines an optional "extended device information"
772 * string for after vendor-specific data, after the three bytes
773 * we use here. Supporting some chips might require using it.
774 */
Chen Gongdaa84732008-09-16 14:14:12 +0800775 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -0700776 if (tmp < 0) {
777 DEBUG(MTD_DEBUG_LEVEL0, "%s: error %d reading JEDEC ID\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000778 dev_name(&spi->dev), tmp);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400779 return ERR_PTR(tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -0700780 }
781 jedec = id[0];
782 jedec = jedec << 8;
783 jedec |= id[1];
784 jedec = jedec << 8;
785 jedec |= id[2];
786
Chen Gongd0e8c472008-08-11 16:59:15 +0800787 ext_jedec = id[3] << 8 | id[4];
788
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400789 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
790 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +0000791 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +0000792 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +0800793 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400794 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +0000795 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700796 }
Kevin Cernekeef0dff9b2010-10-30 21:11:02 -0700797 dev_err(&spi->dev, "unrecognized JEDEC id %06x\n", jedec);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400798 return ERR_PTR(-ENODEV);
David Brownellfa0a8c72007-06-24 15:12:35 -0700799}
800
801
Mike Lavender2f9f7622006-01-08 13:34:27 -0800802/*
803 * board specific setup should have ensured the SPI clock used here
804 * matches what the READ command supports, at least until this driver
805 * understands FAST_READ (for clocks over 25 MHz).
806 */
807static int __devinit m25p_probe(struct spi_device *spi)
808{
Anton Vorontsov18c61822009-10-12 20:24:38 +0400809 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800810 struct flash_platform_data *data;
811 struct m25p *flash;
812 struct flash_info *info;
813 unsigned i;
814
815 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -0700816 * well as how this board partitions it. If we don't have
817 * a chip ID, try the JEDEC id commands; they'll work for most
818 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -0800819 */
820 data = spi->dev.platform_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700821 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400822 const struct spi_device_id *plat_id;
823
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400824 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400825 plat_id = &m25p_ids[i];
826 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400827 continue;
828 break;
David Brownellfa0a8c72007-06-24 15:12:35 -0700829 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800830
Dan Carpenterf78ec6b2010-08-12 09:58:27 +0200831 if (i < ARRAY_SIZE(m25p_ids) - 1)
Anton Vorontsov18c61822009-10-12 20:24:38 +0400832 id = plat_id;
833 else
834 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400835 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700836
Anton Vorontsov18c61822009-10-12 20:24:38 +0400837 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700838
Anton Vorontsov18c61822009-10-12 20:24:38 +0400839 if (info->jedec_id) {
840 const struct spi_device_id *jid;
841
842 jid = jedec_probe(spi);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400843 if (IS_ERR(jid)) {
844 return PTR_ERR(jid);
Anton Vorontsov18c61822009-10-12 20:24:38 +0400845 } else if (jid != id) {
846 /*
847 * JEDEC knows better, so overwrite platform ID. We
848 * can't trust partitions any longer, but we'll let
849 * mtd apply them anyway, since some partitions may be
850 * marked read-only, and we don't want to lose that
851 * information, even if it's not 100% accurate.
852 */
853 dev_warn(&spi->dev, "found %s, expected %s\n",
854 jid->name, id->name);
855 id = jid;
856 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700857 }
Anton Vorontsov18c61822009-10-12 20:24:38 +0400858 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800859
Christoph Lametere94b1762006-12-06 20:33:17 -0800860 flash = kzalloc(sizeof *flash, GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800861 if (!flash)
862 return -ENOMEM;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400863 flash->command = kmalloc(MAX_CMD_SIZE + FAST_READ_DUMMY_BYTE, GFP_KERNEL);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100864 if (!flash->command) {
865 kfree(flash);
866 return -ENOMEM;
867 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800868
869 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -0700870 mutex_init(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800871 dev_set_drvdata(&spi->dev, flash);
872
Michael Hennerich72289822008-07-03 23:54:42 -0700873 /*
Gabor Juhosf80e5212010-08-05 16:58:36 +0200874 * Atmel, SST and Intel/Numonyx serial flash tend to power
Graf Yangea60658a2009-09-24 15:46:22 -0400875 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -0700876 */
877
Kevin Cernekeeaa084652011-05-08 10:48:00 -0700878 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ATMEL ||
879 JEDEC_MFR(info->jedec_id) == CFI_MFR_INTEL ||
880 JEDEC_MFR(info->jedec_id) == CFI_MFR_SST) {
Michael Hennerich72289822008-07-03 23:54:42 -0700881 write_enable(flash);
882 write_sr(flash, 0);
883 }
884
David Brownellfa0a8c72007-06-24 15:12:35 -0700885 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800886 flash->mtd.name = data->name;
887 else
Kay Sievers160bbab2008-12-23 10:00:14 +0000888 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800889
890 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +0400891 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800892 flash->mtd.flags = MTD_CAP_NORFLASH;
893 flash->mtd.size = info->sector_size * info->n_sectors;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800894 flash->mtd.erase = m25p80_erase;
895 flash->mtd.read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +0000896
897 /* sst flash chips use AAI word program */
Kevin Cernekeeaa084652011-05-08 10:48:00 -0700898 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_SST)
Graf Yang49aac4a2009-06-15 08:23:41 +0000899 flash->mtd.write = sst_write;
900 else
901 flash->mtd.write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800902
David Brownellfa0a8c72007-06-24 15:12:35 -0700903 /* prefer "small sector" erase if possible */
904 if (info->flags & SECT_4K) {
905 flash->erase_opcode = OPCODE_BE_4K;
906 flash->mtd.erasesize = 4096;
907 } else {
908 flash->erase_opcode = OPCODE_SE;
909 flash->mtd.erasesize = info->sector_size;
910 }
911
Anton Vorontsov837479d2009-10-12 20:24:40 +0400912 if (info->flags & M25P_NO_ERASE)
913 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -0700914
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200915 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400916 flash->page_size = info->page_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700917
918 if (info->addr_width)
919 flash->addr_width = info->addr_width;
920 else {
921 /* enable 4-byte addressing if the device exceeds 16MiB */
922 if (flash->mtd.size > 0x1000000) {
923 flash->addr_width = 4;
924 set_4byte(flash, 1);
925 } else
926 flash->addr_width = 3;
927 }
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200928
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400929 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800930 (long long)flash->mtd.size >> 10);
931
932 DEBUG(MTD_DEBUG_LEVEL2,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200933 "mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +0100934 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800935 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200936 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -0800937 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
938 flash->mtd.numeraseregions);
939
940 if (flash->mtd.numeraseregions)
941 for (i = 0; i < flash->mtd.numeraseregions; i++)
942 DEBUG(MTD_DEBUG_LEVEL2,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200943 "mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +0100944 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -0800945 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200946 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800947 flash->mtd.eraseregions[i].erasesize,
948 flash->mtd.eraseregions[i].erasesize / 1024,
949 flash->mtd.eraseregions[i].numblocks);
950
951
952 /* partitions should match sector boundaries; and it may be good to
953 * use readonly partitions for writeprotected sectors (BP2..BP0).
954 */
955 if (mtd_has_partitions()) {
956 struct mtd_partition *parts = NULL;
957 int nr_parts = 0;
958
David Brownella4b6d512009-03-04 12:01:41 -0800959 if (mtd_has_cmdlinepart()) {
960 static const char *part_probes[]
961 = { "cmdlinepart", NULL, };
Mike Lavender2f9f7622006-01-08 13:34:27 -0800962
David Brownella4b6d512009-03-04 12:01:41 -0800963 nr_parts = parse_mtd_partitions(&flash->mtd,
964 part_probes, &parts, 0);
965 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800966
967 if (nr_parts <= 0 && data && data->parts) {
968 parts = data->parts;
969 nr_parts = data->nr_parts;
970 }
971
Andres Salomon40847432010-10-29 21:04:19 -0700972#ifdef CONFIG_MTD_OF_PARTS
Mingkai Hu97ff46c2010-10-12 18:18:34 +0800973 if (nr_parts <= 0 && spi->dev.of_node) {
974 nr_parts = of_mtd_parse_partitions(&spi->dev,
975 spi->dev.of_node, &parts);
976 }
977#endif
978
Mike Lavender2f9f7622006-01-08 13:34:27 -0800979 if (nr_parts > 0) {
David Brownellfa0a8c72007-06-24 15:12:35 -0700980 for (i = 0; i < nr_parts; i++) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800981 DEBUG(MTD_DEBUG_LEVEL2, "partitions[%d] = "
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200982 "{.name = %s, .offset = 0x%llx, "
983 ".size = 0x%llx (%lldKiB) }\n",
David Brownellfa0a8c72007-06-24 15:12:35 -0700984 i, parts[i].name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200985 (long long)parts[i].offset,
986 (long long)parts[i].size,
987 (long long)(parts[i].size >> 10));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800988 }
989 flash->partitioned = 1;
990 return add_mtd_partitions(&flash->mtd, parts, nr_parts);
991 }
Anton Vorontsovedcb3b12009-08-06 15:18:37 -0700992 } else if (data && data->nr_parts)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800993 dev_warn(&spi->dev, "ignoring %d default partitions on %s\n",
994 data->nr_parts, data->name);
995
996 return add_mtd_device(&flash->mtd) == 1 ? -ENODEV : 0;
997}
998
999
1000static int __devexit m25p_remove(struct spi_device *spi)
1001{
1002 struct m25p *flash = dev_get_drvdata(&spi->dev);
1003 int status;
1004
1005 /* Clean up MTD stuff. */
1006 if (mtd_has_partitions() && flash->partitioned)
1007 status = del_mtd_partitions(&flash->mtd);
1008 else
1009 status = del_mtd_device(&flash->mtd);
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001010 if (status == 0) {
1011 kfree(flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001012 kfree(flash);
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001013 }
Mike Lavender2f9f7622006-01-08 13:34:27 -08001014 return 0;
1015}
1016
1017
1018static struct spi_driver m25p80_driver = {
1019 .driver = {
1020 .name = "m25p80",
1021 .bus = &spi_bus_type,
1022 .owner = THIS_MODULE,
1023 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001024 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001025 .probe = m25p_probe,
1026 .remove = __devexit_p(m25p_remove),
David Brownellfa0a8c72007-06-24 15:12:35 -07001027
1028 /* REVISIT: many of these chips have deep power-down modes, which
1029 * should clearly be entered on suspend() to minimize power use.
1030 * And also when they're otherwise idle...
1031 */
Mike Lavender2f9f7622006-01-08 13:34:27 -08001032};
1033
1034
Peter Huewe627df232009-06-11 02:23:33 +02001035static int __init m25p80_init(void)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001036{
1037 return spi_register_driver(&m25p80_driver);
1038}
1039
1040
Peter Huewe627df232009-06-11 02:23:33 +02001041static void __exit m25p80_exit(void)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001042{
1043 spi_unregister_driver(&m25p80_driver);
1044}
1045
1046
1047module_init(m25p80_init);
1048module_exit(m25p80_exit);
1049
1050MODULE_LICENSE("GPL");
1051MODULE_AUTHOR("Mike Lavender");
1052MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");