blob: 3fb981d4bb51071563ceb99805b9c4361033c12c [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040019#include <linux/err.h>
20#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080021#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070024#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020025#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040027#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040028#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070029
Mike Lavender2f9f7622006-01-08 13:34:27 -080030#include <linux/mtd/mtd.h>
31#include <linux/mtd/partitions.h>
David Brownell7d5230e2007-06-24 15:09:13 -070032
Mike Lavender2f9f7622006-01-08 13:34:27 -080033#include <linux/spi/spi.h>
34#include <linux/spi/flash.h>
35
Mike Lavender2f9f7622006-01-08 13:34:27 -080036/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070037#define OPCODE_WREN 0x06 /* Write enable */
38#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070039#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080040#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070041#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
42#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000043#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
David Woodhouse02d087d2007-06-28 22:38:38 +010044#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000045#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010046#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080047#define OPCODE_RDID 0x9f /* Read JEDEC ID */
48
Graf Yang49aac4a2009-06-15 08:23:41 +000049/* Used for SST flashes only. */
50#define OPCODE_BP 0x02 /* Byte program */
51#define OPCODE_WRDI 0x04 /* Write disable */
52#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
53
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070054/* Used for Macronix flashes only. */
55#define OPCODE_EN4B 0xb7 /* Enter 4-byte mode */
56#define OPCODE_EX4B 0xe9 /* Exit 4-byte mode */
57
Mike Lavender2f9f7622006-01-08 13:34:27 -080058/* Status Register bits. */
59#define SR_WIP 1 /* Write in progress */
60#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070061/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080062#define SR_BP0 4 /* Block protect 0 */
63#define SR_BP1 8 /* Block protect 1 */
64#define SR_BP2 0x10 /* Block protect 2 */
65#define SR_SRWD 0x80 /* SR write protect */
66
67/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040068#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070069#define MAX_CMD_SIZE 5
Mike Lavender2f9f7622006-01-08 13:34:27 -080070
Bryan Wu2230b762008-04-25 12:07:32 +080071#ifdef CONFIG_M25PXX_USE_FAST_READ
72#define OPCODE_READ OPCODE_FAST_READ
73#define FAST_READ_DUMMY_BYTE 1
74#else
75#define OPCODE_READ OPCODE_NORM_READ
76#define FAST_READ_DUMMY_BYTE 0
77#endif
Mike Lavender2f9f7622006-01-08 13:34:27 -080078
Mike Lavender2f9f7622006-01-08 13:34:27 -080079/****************************************************************************/
80
81struct m25p {
82 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -070083 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -080084 struct mtd_info mtd;
David Brownellfa0a8c72007-06-24 15:12:35 -070085 unsigned partitioned:1;
Anton Vorontsov837479d2009-10-12 20:24:40 +040086 u16 page_size;
87 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -070088 u8 erase_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +010089 u8 *command;
Mike Lavender2f9f7622006-01-08 13:34:27 -080090};
91
92static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
93{
94 return container_of(mtd, struct m25p, mtd);
95}
96
97/****************************************************************************/
98
99/*
100 * Internal helper functions
101 */
102
103/*
104 * Read the status register, returning its value in the location
105 * Return the status register value.
106 * Returns negative if error occurred.
107 */
108static int read_sr(struct m25p *flash)
109{
110 ssize_t retval;
111 u8 code = OPCODE_RDSR;
112 u8 val;
113
114 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
115
116 if (retval < 0) {
117 dev_err(&flash->spi->dev, "error %d reading SR\n",
118 (int) retval);
119 return retval;
120 }
121
122 return val;
123}
124
Michael Hennerich72289822008-07-03 23:54:42 -0700125/*
126 * Write status register 1 byte
127 * Returns negative if error occurred.
128 */
129static int write_sr(struct m25p *flash, u8 val)
130{
131 flash->command[0] = OPCODE_WRSR;
132 flash->command[1] = val;
133
134 return spi_write(flash->spi, flash->command, 2);
135}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800136
137/*
138 * Set write enable latch with Write Enable command.
139 * Returns negative if error occurred.
140 */
141static inline int write_enable(struct m25p *flash)
142{
143 u8 code = OPCODE_WREN;
144
David Woodhouse8a1a6272008-10-20 09:26:16 +0100145 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800146}
147
Graf Yang49aac4a2009-06-15 08:23:41 +0000148/*
149 * Send write disble instruction to the chip.
150 */
151static inline int write_disable(struct m25p *flash)
152{
153 u8 code = OPCODE_WRDI;
154
155 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
156}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800157
158/*
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700159 * Enable/disable 4-byte addressing mode.
160 */
161static inline int set_4byte(struct m25p *flash, int enable)
162{
163 u8 code = enable ? OPCODE_EN4B : OPCODE_EX4B;
164
165 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
166}
167
168/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800169 * Service routine to read status register until ready, or timeout occurs.
170 * Returns non-zero if error.
171 */
172static int wait_till_ready(struct m25p *flash)
173{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100174 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800175 int sr;
176
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100177 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
178
179 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800180 if ((sr = read_sr(flash)) < 0)
181 break;
182 else if (!(sr & SR_WIP))
183 return 0;
184
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100185 cond_resched();
186
187 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800188
189 return 1;
190}
191
Chen Gongfaff3752008-08-11 16:59:13 +0800192/*
193 * Erase the whole flash memory
194 *
195 * Returns 0 if successful, non-zero otherwise.
196 */
Chen Gong78546432008-11-26 10:23:57 +0000197static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800198{
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200199 DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %lldKiB\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000200 dev_name(&flash->spi->dev), __func__,
201 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800202
203 /* Wait until finished previous write command. */
204 if (wait_till_ready(flash))
205 return 1;
206
207 /* Send write enable, then erase commands. */
208 write_enable(flash);
209
210 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000211 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800212
213 spi_write(flash->spi, flash->command, 1);
214
215 return 0;
216}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800217
Anton Vorontsov837479d2009-10-12 20:24:40 +0400218static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
219{
220 /* opcode is in cmd[0] */
221 cmd[1] = addr >> (flash->addr_width * 8 - 8);
222 cmd[2] = addr >> (flash->addr_width * 8 - 16);
223 cmd[3] = addr >> (flash->addr_width * 8 - 24);
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700224 cmd[4] = addr >> (flash->addr_width * 8 - 32);
Anton Vorontsov837479d2009-10-12 20:24:40 +0400225}
226
227static int m25p_cmdsz(struct m25p *flash)
228{
229 return 1 + flash->addr_width;
230}
231
Mike Lavender2f9f7622006-01-08 13:34:27 -0800232/*
233 * Erase one sector of flash memory at offset ``offset'' which is any
234 * address within the sector which should be erased.
235 *
236 * Returns 0 if successful, non-zero otherwise.
237 */
238static int erase_sector(struct m25p *flash, u32 offset)
239{
David Woodhouse02d087d2007-06-28 22:38:38 +0100240 DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %dKiB at 0x%08x\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000241 dev_name(&flash->spi->dev), __func__,
David Brownellfa0a8c72007-06-24 15:12:35 -0700242 flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800243
244 /* Wait until finished previous write command. */
245 if (wait_till_ready(flash))
246 return 1;
247
248 /* Send write enable, then erase commands. */
249 write_enable(flash);
250
251 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700252 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400253 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800254
Anton Vorontsov837479d2009-10-12 20:24:40 +0400255 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800256
257 return 0;
258}
259
260/****************************************************************************/
261
262/*
263 * MTD implementation
264 */
265
266/*
267 * Erase an address range on the flash chip. The address range may extend
268 * one or more erase sectors. Return an error is there is a problem erasing.
269 */
270static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
271{
272 struct m25p *flash = mtd_to_m25p(mtd);
273 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200274 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800275
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200276 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%llx, len %lld\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000277 dev_name(&flash->spi->dev), __func__, "at",
278 (long long)instr->addr, (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800279
280 /* sanity checks */
281 if (instr->addr + instr->len > flash->mtd.size)
282 return -EINVAL;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200283 div_u64_rem(instr->len, mtd->erasesize, &rem);
284 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800285 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800286
287 addr = instr->addr;
288 len = instr->len;
289
David Brownell7d5230e2007-06-24 15:09:13 -0700290 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800291
Chen Gong78546432008-11-26 10:23:57 +0000292 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400293 if (len == flash->mtd.size) {
294 if (erase_chip(flash)) {
295 instr->state = MTD_ERASE_FAILED;
296 mutex_unlock(&flash->lock);
297 return -EIO;
298 }
Chen Gong78546432008-11-26 10:23:57 +0000299
300 /* REVISIT in some cases we could speed up erasing large regions
301 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
302 * to use "small sector erase", but that's not always optimal.
303 */
304
305 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800306 } else {
307 while (len) {
308 if (erase_sector(flash, addr)) {
309 instr->state = MTD_ERASE_FAILED;
310 mutex_unlock(&flash->lock);
311 return -EIO;
312 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800313
Chen Gongfaff3752008-08-11 16:59:13 +0800314 addr += mtd->erasesize;
315 len -= mtd->erasesize;
316 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800317 }
318
David Brownell7d5230e2007-06-24 15:09:13 -0700319 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800320
321 instr->state = MTD_ERASE_DONE;
322 mtd_erase_callback(instr);
323
324 return 0;
325}
326
327/*
328 * Read an address range from the flash chip. The address range
329 * may be any size provided it is within the physical boundaries.
330 */
331static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
332 size_t *retlen, u_char *buf)
333{
334 struct m25p *flash = mtd_to_m25p(mtd);
335 struct spi_transfer t[2];
336 struct spi_message m;
337
338 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000339 dev_name(&flash->spi->dev), __func__, "from",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800340 (u32)from, len);
341
342 /* sanity checks */
343 if (!len)
344 return 0;
345
346 if (from + len > flash->mtd.size)
347 return -EINVAL;
348
Vitaly Wool8275c642006-01-08 13:34:28 -0800349 spi_message_init(&m);
350 memset(t, 0, (sizeof t));
351
Bryan Wu2230b762008-04-25 12:07:32 +0800352 /* NOTE:
353 * OPCODE_FAST_READ (if available) is faster.
354 * Should add 1 byte DUMMY_BYTE.
355 */
Vitaly Wool8275c642006-01-08 13:34:28 -0800356 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400357 t[0].len = m25p_cmdsz(flash) + FAST_READ_DUMMY_BYTE;
Vitaly Wool8275c642006-01-08 13:34:28 -0800358 spi_message_add_tail(&t[0], &m);
359
360 t[1].rx_buf = buf;
361 t[1].len = len;
362 spi_message_add_tail(&t[1], &m);
363
364 /* Byte count starts at zero. */
Dan Carpenterb06cd212010-08-12 09:53:52 +0200365 *retlen = 0;
Vitaly Wool8275c642006-01-08 13:34:28 -0800366
David Brownell7d5230e2007-06-24 15:09:13 -0700367 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800368
369 /* Wait till previous write/erase is done. */
370 if (wait_till_ready(flash)) {
371 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700372 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800373 return 1;
374 }
375
David Brownellfa0a8c72007-06-24 15:12:35 -0700376 /* FIXME switch to OPCODE_FAST_READ. It's required for higher
377 * clocks; and at this writing, every chip this driver handles
378 * supports that opcode.
379 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800380
381 /* Set up the write data buffer. */
382 flash->command[0] = OPCODE_READ;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400383 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800384
Mike Lavender2f9f7622006-01-08 13:34:27 -0800385 spi_sync(flash->spi, &m);
386
Anton Vorontsov837479d2009-10-12 20:24:40 +0400387 *retlen = m.actual_length - m25p_cmdsz(flash) - FAST_READ_DUMMY_BYTE;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800388
David Brownell7d5230e2007-06-24 15:09:13 -0700389 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800390
391 return 0;
392}
393
394/*
395 * Write an address range to the flash chip. Data must be written in
396 * FLASH_PAGESIZE chunks. The address range may be any size provided
397 * it is within the physical boundaries.
398 */
399static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
400 size_t *retlen, const u_char *buf)
401{
402 struct m25p *flash = mtd_to_m25p(mtd);
403 u32 page_offset, page_size;
404 struct spi_transfer t[2];
405 struct spi_message m;
406
407 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000408 dev_name(&flash->spi->dev), __func__, "to",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800409 (u32)to, len);
410
Dan Carpenterb06cd212010-08-12 09:53:52 +0200411 *retlen = 0;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800412
413 /* sanity checks */
414 if (!len)
415 return(0);
416
417 if (to + len > flash->mtd.size)
418 return -EINVAL;
419
Vitaly Wool8275c642006-01-08 13:34:28 -0800420 spi_message_init(&m);
421 memset(t, 0, (sizeof t));
422
423 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400424 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800425 spi_message_add_tail(&t[0], &m);
426
427 t[1].tx_buf = buf;
428 spi_message_add_tail(&t[1], &m);
429
David Brownell7d5230e2007-06-24 15:09:13 -0700430 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800431
432 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800433 if (wait_till_ready(flash)) {
434 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800435 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800436 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800437
438 write_enable(flash);
439
Mike Lavender2f9f7622006-01-08 13:34:27 -0800440 /* Set up the opcode in the write buffer. */
441 flash->command[0] = OPCODE_PP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400442 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800443
Anton Vorontsov837479d2009-10-12 20:24:40 +0400444 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800445
446 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400447 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800448 t[1].len = len;
449
450 spi_sync(flash->spi, &m);
451
Anton Vorontsov837479d2009-10-12 20:24:40 +0400452 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800453 } else {
454 u32 i;
455
456 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400457 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800458
Mike Lavender2f9f7622006-01-08 13:34:27 -0800459 t[1].len = page_size;
460 spi_sync(flash->spi, &m);
461
Anton Vorontsov837479d2009-10-12 20:24:40 +0400462 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800463
Anton Vorontsov837479d2009-10-12 20:24:40 +0400464 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800465 for (i = page_size; i < len; i += page_size) {
466 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400467 if (page_size > flash->page_size)
468 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800469
470 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400471 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800472
473 t[1].tx_buf = buf + i;
474 t[1].len = page_size;
475
476 wait_till_ready(flash);
477
478 write_enable(flash);
479
480 spi_sync(flash->spi, &m);
481
Dan Carpenterb06cd212010-08-12 09:53:52 +0200482 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700483 }
484 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800485
David Brownell7d5230e2007-06-24 15:09:13 -0700486 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800487
488 return 0;
489}
490
Graf Yang49aac4a2009-06-15 08:23:41 +0000491static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
492 size_t *retlen, const u_char *buf)
493{
494 struct m25p *flash = mtd_to_m25p(mtd);
495 struct spi_transfer t[2];
496 struct spi_message m;
497 size_t actual;
498 int cmd_sz, ret;
499
Nicolas Ferredcf12462010-12-15 12:59:32 +0100500 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
501 dev_name(&flash->spi->dev), __func__, "to",
502 (u32)to, len);
503
Dan Carpenterb06cd212010-08-12 09:53:52 +0200504 *retlen = 0;
Graf Yang49aac4a2009-06-15 08:23:41 +0000505
506 /* sanity checks */
507 if (!len)
508 return 0;
509
510 if (to + len > flash->mtd.size)
511 return -EINVAL;
512
513 spi_message_init(&m);
514 memset(t, 0, (sizeof t));
515
516 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400517 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000518 spi_message_add_tail(&t[0], &m);
519
520 t[1].tx_buf = buf;
521 spi_message_add_tail(&t[1], &m);
522
523 mutex_lock(&flash->lock);
524
525 /* Wait until finished previous write command. */
526 ret = wait_till_ready(flash);
527 if (ret)
528 goto time_out;
529
530 write_enable(flash);
531
532 actual = to % 2;
533 /* Start write from odd address. */
534 if (actual) {
535 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400536 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000537
538 /* write one byte. */
539 t[1].len = 1;
540 spi_sync(flash->spi, &m);
541 ret = wait_till_ready(flash);
542 if (ret)
543 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400544 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000545 }
546 to += actual;
547
548 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400549 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000550
551 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400552 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000553 for (; actual < len - 1; actual += 2) {
554 t[0].len = cmd_sz;
555 /* write two bytes. */
556 t[1].len = 2;
557 t[1].tx_buf = buf + actual;
558
559 spi_sync(flash->spi, &m);
560 ret = wait_till_ready(flash);
561 if (ret)
562 goto time_out;
563 *retlen += m.actual_length - cmd_sz;
564 cmd_sz = 1;
565 to += 2;
566 }
567 write_disable(flash);
568 ret = wait_till_ready(flash);
569 if (ret)
570 goto time_out;
571
572 /* Write out trailing byte if it exists. */
573 if (actual != len) {
574 write_enable(flash);
575 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400576 m25p_addr2cmd(flash, to, flash->command);
577 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000578 t[1].len = 1;
579 t[1].tx_buf = buf + actual;
580
581 spi_sync(flash->spi, &m);
582 ret = wait_till_ready(flash);
583 if (ret)
584 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400585 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000586 write_disable(flash);
587 }
588
589time_out:
590 mutex_unlock(&flash->lock);
591 return ret;
592}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800593
594/****************************************************************************/
595
596/*
597 * SPI device driver setup and teardown
598 */
599
600struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700601 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
602 * a high byte of zero plus three data bytes: the manufacturer id,
603 * then a two byte device id.
604 */
605 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800606 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700607
608 /* The size listed here is what works with OPCODE_SE, which isn't
609 * necessarily called a "sector" by the vendor.
610 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800611 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700612 u16 n_sectors;
613
Anton Vorontsov837479d2009-10-12 20:24:40 +0400614 u16 page_size;
615 u16 addr_width;
616
David Brownellfa0a8c72007-06-24 15:12:35 -0700617 u16 flags;
618#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400619#define M25P_NO_ERASE 0x02 /* No erase command needed */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800620};
621
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400622#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
623 ((kernel_ulong_t)&(struct flash_info) { \
624 .jedec_id = (_jedec_id), \
625 .ext_id = (_ext_id), \
626 .sector_size = (_sector_size), \
627 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400628 .page_size = 256, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400629 .flags = (_flags), \
630 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700631
Anton Vorontsov837479d2009-10-12 20:24:40 +0400632#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width) \
633 ((kernel_ulong_t)&(struct flash_info) { \
634 .sector_size = (_sector_size), \
635 .n_sectors = (_n_sectors), \
636 .page_size = (_page_size), \
637 .addr_width = (_addr_width), \
638 .flags = M25P_NO_ERASE, \
639 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700640
641/* NOTE: double check command sets and memory organization when you add
642 * more flash chips. This current list focusses on newer chips, which
643 * have been converging on command sets which including JEDEC ID.
644 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400645static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700646 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400647 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
648 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700649
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400650 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
651 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700652
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400653 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
654 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
655 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
Aleksandr Koltsoff8fffed82011-01-04 10:42:35 +0200656 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700657
Gabor Juhos37a23c202011-01-25 11:20:26 +0100658 /* EON -- en25xxx */
659 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200660 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
661 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
662
Gabor Juhosf80e5212010-08-05 16:58:36 +0200663 /* Intel/Numonyx -- xxxs33b */
664 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
665 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
666 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
667
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200668 /* Macronix */
Simon Guinotdf0094d2009-12-05 15:28:00 +0100669 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100670 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400671 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
672 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
673 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
674 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700675 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
Kevin Cernekeeac622f52010-10-30 21:11:04 -0700676 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200677
David Brownellfa0a8c72007-06-24 15:12:35 -0700678 /* Spansion -- single (large) sector size only, at least
679 * for the chips listed here (without boot sectors).
680 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400681 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
682 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
683 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
684 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
David Janderd86fbdb2010-09-30 13:26:02 +0200685 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400686 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
687 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
688 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
689 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
690 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
Gernot Hoylerf2df1ae2010-09-02 17:27:20 +0200691 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
692 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700693
694 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400695 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K) },
696 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K) },
697 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K) },
698 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K) },
699 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K) },
700 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K) },
701 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K) },
702 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700703
704 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400705 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
706 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
707 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
708 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
709 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
710 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
711 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
712 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
713 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700714
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400715 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
716 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
717 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
718 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
719 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
720 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
721 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
722 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
723 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
724
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400725 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
726 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
727 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700728
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400729 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
730 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700731
Yoshihiro Shimodad8f90b22011-02-09 17:00:33 +0900732 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
733
David Woodhouse02d087d2007-06-28 22:38:38 +0100734 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400735 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
736 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
737 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
738 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
739 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
740 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos0af18d22010-08-04 21:14:27 +0200741 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400742 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Thierry Redingd2ac4672010-08-30 13:00:48 +0200743 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800744
Anton Vorontsov837479d2009-10-12 20:24:40 +0400745 /* Catalyst / On Semiconductor -- non-JEDEC */
746 { "cat25c11", CAT25_INFO( 16, 8, 16, 1) },
747 { "cat25c03", CAT25_INFO( 32, 8, 16, 2) },
748 { "cat25c09", CAT25_INFO( 128, 8, 32, 2) },
749 { "cat25c17", CAT25_INFO( 256, 8, 32, 2) },
750 { "cat25128", CAT25_INFO(2048, 8, 64, 2) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400751 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800752};
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400753MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800754
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400755static const struct spi_device_id *__devinit jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -0700756{
757 int tmp;
758 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +0800759 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -0700760 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +0800761 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -0700762 struct flash_info *info;
763
764 /* JEDEC also defines an optional "extended device information"
765 * string for after vendor-specific data, after the three bytes
766 * we use here. Supporting some chips might require using it.
767 */
Chen Gongdaa84732008-09-16 14:14:12 +0800768 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -0700769 if (tmp < 0) {
770 DEBUG(MTD_DEBUG_LEVEL0, "%s: error %d reading JEDEC ID\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000771 dev_name(&spi->dev), tmp);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400772 return ERR_PTR(tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -0700773 }
774 jedec = id[0];
775 jedec = jedec << 8;
776 jedec |= id[1];
777 jedec = jedec << 8;
778 jedec |= id[2];
779
Chen Gongd0e8c472008-08-11 16:59:15 +0800780 ext_jedec = id[3] << 8 | id[4];
781
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400782 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
783 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +0000784 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +0000785 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +0800786 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400787 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +0000788 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700789 }
Kevin Cernekeef0dff9b2010-10-30 21:11:02 -0700790 dev_err(&spi->dev, "unrecognized JEDEC id %06x\n", jedec);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400791 return ERR_PTR(-ENODEV);
David Brownellfa0a8c72007-06-24 15:12:35 -0700792}
793
794
Mike Lavender2f9f7622006-01-08 13:34:27 -0800795/*
796 * board specific setup should have ensured the SPI clock used here
797 * matches what the READ command supports, at least until this driver
798 * understands FAST_READ (for clocks over 25 MHz).
799 */
800static int __devinit m25p_probe(struct spi_device *spi)
801{
Anton Vorontsov18c61822009-10-12 20:24:38 +0400802 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800803 struct flash_platform_data *data;
804 struct m25p *flash;
805 struct flash_info *info;
806 unsigned i;
807
808 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -0700809 * well as how this board partitions it. If we don't have
810 * a chip ID, try the JEDEC id commands; they'll work for most
811 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -0800812 */
813 data = spi->dev.platform_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700814 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400815 const struct spi_device_id *plat_id;
816
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400817 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400818 plat_id = &m25p_ids[i];
819 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400820 continue;
821 break;
David Brownellfa0a8c72007-06-24 15:12:35 -0700822 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800823
Dan Carpenterf78ec6b2010-08-12 09:58:27 +0200824 if (i < ARRAY_SIZE(m25p_ids) - 1)
Anton Vorontsov18c61822009-10-12 20:24:38 +0400825 id = plat_id;
826 else
827 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400828 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700829
Anton Vorontsov18c61822009-10-12 20:24:38 +0400830 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700831
Anton Vorontsov18c61822009-10-12 20:24:38 +0400832 if (info->jedec_id) {
833 const struct spi_device_id *jid;
834
835 jid = jedec_probe(spi);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400836 if (IS_ERR(jid)) {
837 return PTR_ERR(jid);
Anton Vorontsov18c61822009-10-12 20:24:38 +0400838 } else if (jid != id) {
839 /*
840 * JEDEC knows better, so overwrite platform ID. We
841 * can't trust partitions any longer, but we'll let
842 * mtd apply them anyway, since some partitions may be
843 * marked read-only, and we don't want to lose that
844 * information, even if it's not 100% accurate.
845 */
846 dev_warn(&spi->dev, "found %s, expected %s\n",
847 jid->name, id->name);
848 id = jid;
849 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700850 }
Anton Vorontsov18c61822009-10-12 20:24:38 +0400851 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800852
Christoph Lametere94b1762006-12-06 20:33:17 -0800853 flash = kzalloc(sizeof *flash, GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800854 if (!flash)
855 return -ENOMEM;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400856 flash->command = kmalloc(MAX_CMD_SIZE + FAST_READ_DUMMY_BYTE, GFP_KERNEL);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100857 if (!flash->command) {
858 kfree(flash);
859 return -ENOMEM;
860 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800861
862 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -0700863 mutex_init(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800864 dev_set_drvdata(&spi->dev, flash);
865
Michael Hennerich72289822008-07-03 23:54:42 -0700866 /*
Gabor Juhosf80e5212010-08-05 16:58:36 +0200867 * Atmel, SST and Intel/Numonyx serial flash tend to power
Graf Yangea60658a2009-09-24 15:46:22 -0400868 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -0700869 */
870
Graf Yangea60658a2009-09-24 15:46:22 -0400871 if (info->jedec_id >> 16 == 0x1f ||
Gabor Juhosf80e5212010-08-05 16:58:36 +0200872 info->jedec_id >> 16 == 0x89 ||
Graf Yangea60658a2009-09-24 15:46:22 -0400873 info->jedec_id >> 16 == 0xbf) {
Michael Hennerich72289822008-07-03 23:54:42 -0700874 write_enable(flash);
875 write_sr(flash, 0);
876 }
877
David Brownellfa0a8c72007-06-24 15:12:35 -0700878 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800879 flash->mtd.name = data->name;
880 else
Kay Sievers160bbab2008-12-23 10:00:14 +0000881 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800882
883 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +0400884 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800885 flash->mtd.flags = MTD_CAP_NORFLASH;
886 flash->mtd.size = info->sector_size * info->n_sectors;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800887 flash->mtd.erase = m25p80_erase;
888 flash->mtd.read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +0000889
890 /* sst flash chips use AAI word program */
891 if (info->jedec_id >> 16 == 0xbf)
892 flash->mtd.write = sst_write;
893 else
894 flash->mtd.write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800895
David Brownellfa0a8c72007-06-24 15:12:35 -0700896 /* prefer "small sector" erase if possible */
897 if (info->flags & SECT_4K) {
898 flash->erase_opcode = OPCODE_BE_4K;
899 flash->mtd.erasesize = 4096;
900 } else {
901 flash->erase_opcode = OPCODE_SE;
902 flash->mtd.erasesize = info->sector_size;
903 }
904
Anton Vorontsov837479d2009-10-12 20:24:40 +0400905 if (info->flags & M25P_NO_ERASE)
906 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -0700907
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200908 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400909 flash->page_size = info->page_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700910
911 if (info->addr_width)
912 flash->addr_width = info->addr_width;
913 else {
914 /* enable 4-byte addressing if the device exceeds 16MiB */
915 if (flash->mtd.size > 0x1000000) {
916 flash->addr_width = 4;
917 set_4byte(flash, 1);
918 } else
919 flash->addr_width = 3;
920 }
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200921
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400922 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800923 (long long)flash->mtd.size >> 10);
924
925 DEBUG(MTD_DEBUG_LEVEL2,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200926 "mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +0100927 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800928 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200929 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -0800930 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
931 flash->mtd.numeraseregions);
932
933 if (flash->mtd.numeraseregions)
934 for (i = 0; i < flash->mtd.numeraseregions; i++)
935 DEBUG(MTD_DEBUG_LEVEL2,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200936 "mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +0100937 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -0800938 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200939 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800940 flash->mtd.eraseregions[i].erasesize,
941 flash->mtd.eraseregions[i].erasesize / 1024,
942 flash->mtd.eraseregions[i].numblocks);
943
944
945 /* partitions should match sector boundaries; and it may be good to
946 * use readonly partitions for writeprotected sectors (BP2..BP0).
947 */
948 if (mtd_has_partitions()) {
949 struct mtd_partition *parts = NULL;
950 int nr_parts = 0;
951
David Brownella4b6d512009-03-04 12:01:41 -0800952 if (mtd_has_cmdlinepart()) {
953 static const char *part_probes[]
954 = { "cmdlinepart", NULL, };
Mike Lavender2f9f7622006-01-08 13:34:27 -0800955
David Brownella4b6d512009-03-04 12:01:41 -0800956 nr_parts = parse_mtd_partitions(&flash->mtd,
957 part_probes, &parts, 0);
958 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800959
960 if (nr_parts <= 0 && data && data->parts) {
961 parts = data->parts;
962 nr_parts = data->nr_parts;
963 }
964
Andres Salomon40847432010-10-29 21:04:19 -0700965#ifdef CONFIG_MTD_OF_PARTS
Mingkai Hu97ff46c2010-10-12 18:18:34 +0800966 if (nr_parts <= 0 && spi->dev.of_node) {
967 nr_parts = of_mtd_parse_partitions(&spi->dev,
968 spi->dev.of_node, &parts);
969 }
970#endif
971
Mike Lavender2f9f7622006-01-08 13:34:27 -0800972 if (nr_parts > 0) {
David Brownellfa0a8c72007-06-24 15:12:35 -0700973 for (i = 0; i < nr_parts; i++) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800974 DEBUG(MTD_DEBUG_LEVEL2, "partitions[%d] = "
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200975 "{.name = %s, .offset = 0x%llx, "
976 ".size = 0x%llx (%lldKiB) }\n",
David Brownellfa0a8c72007-06-24 15:12:35 -0700977 i, parts[i].name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200978 (long long)parts[i].offset,
979 (long long)parts[i].size,
980 (long long)(parts[i].size >> 10));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800981 }
982 flash->partitioned = 1;
983 return add_mtd_partitions(&flash->mtd, parts, nr_parts);
984 }
Anton Vorontsovedcb3b12009-08-06 15:18:37 -0700985 } else if (data && data->nr_parts)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800986 dev_warn(&spi->dev, "ignoring %d default partitions on %s\n",
987 data->nr_parts, data->name);
988
989 return add_mtd_device(&flash->mtd) == 1 ? -ENODEV : 0;
990}
991
992
993static int __devexit m25p_remove(struct spi_device *spi)
994{
995 struct m25p *flash = dev_get_drvdata(&spi->dev);
996 int status;
997
998 /* Clean up MTD stuff. */
999 if (mtd_has_partitions() && flash->partitioned)
1000 status = del_mtd_partitions(&flash->mtd);
1001 else
1002 status = del_mtd_device(&flash->mtd);
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001003 if (status == 0) {
1004 kfree(flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001005 kfree(flash);
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001006 }
Mike Lavender2f9f7622006-01-08 13:34:27 -08001007 return 0;
1008}
1009
1010
1011static struct spi_driver m25p80_driver = {
1012 .driver = {
1013 .name = "m25p80",
1014 .bus = &spi_bus_type,
1015 .owner = THIS_MODULE,
1016 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001017 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001018 .probe = m25p_probe,
1019 .remove = __devexit_p(m25p_remove),
David Brownellfa0a8c72007-06-24 15:12:35 -07001020
1021 /* REVISIT: many of these chips have deep power-down modes, which
1022 * should clearly be entered on suspend() to minimize power use.
1023 * And also when they're otherwise idle...
1024 */
Mike Lavender2f9f7622006-01-08 13:34:27 -08001025};
1026
1027
Peter Huewe627df232009-06-11 02:23:33 +02001028static int __init m25p80_init(void)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001029{
1030 return spi_register_driver(&m25p80_driver);
1031}
1032
1033
Peter Huewe627df232009-06-11 02:23:33 +02001034static void __exit m25p80_exit(void)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001035{
1036 spi_unregister_driver(&m25p80_driver);
1037}
1038
1039
1040module_init(m25p80_init);
1041module_exit(m25p80_exit);
1042
1043MODULE_LICENSE("GPL");
1044MODULE_AUTHOR("Mike Lavender");
1045MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");