blob: 604cfbb8aec95da723adc93acdddc9f1c1a6be76 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211 FAULT_AND_HANG = 0,
212 FAULT_AND_HALT, /* Debug only */
213 FAULT_AND_STREAM,
214 FAULT_AND_CONTINUE /* Unsupported */
215};
216#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100217#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000218#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
219#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100221/* Typical size of the average request (2 pipecontrols and a MI_BB) */
222#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
223
Chris Wilsone2efd132016-05-24 14:53:34 +0100224static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100225 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100226static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000227 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000228
Oscar Mateo73e4d072014-07-24 17:04:48 +0100229/**
230 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100231 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100232 * @enable_execlists: value of i915.enable_execlists module parameter.
233 *
234 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000235 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100236 *
237 * Return: 1 if Execlists is supported and has to be enabled.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100240{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800241 /* On platforms with execlist available, vGPU will only
242 * support execlist mode, no ring buffer mode.
243 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100244 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800245 return 1;
246
Chris Wilsonc0336662016-05-06 15:40:21 +0100247 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000248 return 1;
249
Oscar Mateo127f1002014-07-24 17:04:11 +0100250 if (enable_execlists == 0)
251 return 0;
252
Daniel Vetter5a21b662016-05-24 17:13:53 +0200253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
254 USES_PPGTT(dev_priv) &&
255 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 return 1;
257
258 return 0;
259}
Oscar Mateoede7d422014-07-24 17:04:12 +0100260
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000262logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000263{
Chris Wilsonc0336662016-05-06 15:40:21 +0100264 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000265
Chris Wilsonc0336662016-05-06 15:40:21 +0100266 if (IS_GEN8(dev_priv) || IS_GEN9(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000268
Chris Wilsonc0336662016-05-06 15:40:21 +0100269 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
270 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100274 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
276 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
278 /* TODO: WaDisableLiteRestore when we start using semaphore
279 * signalling between Command Streamers */
280 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
281
282 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
283 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 if (engine->disable_lite_restore_wa)
285 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286}
287
288/**
289 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
290 * descriptor for a pinned context
291 *
292 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100293 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294 *
295 * The context descriptor encodes various attributes of a context,
296 * including its GTT address and some flags. Because it's fairly
297 * expensive to calculate, we'll just do it once and cache the result,
298 * which remains valid until the context is unpinned.
299 *
300 * This is what a descriptor looks like, from LSB to MSB:
Chris Wilsonef87bba2016-04-28 09:56:50 +0100301 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000302 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Chris Wilson7069b142016-04-28 09:56:52 +0100303 * bits 32-52: ctx ID, a globally unique tag
Chris Wilsonef87bba2016-04-28 09:56:50 +0100304 * bits 53-54: mbz, reserved for use by hardware
305 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000306 */
307static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100308intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000309 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000310{
Chris Wilson9021ad02016-05-24 14:53:37 +0100311 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100312 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000313
Chris Wilson7069b142016-04-28 09:56:52 +0100314 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
315
Zhi Wangc01fc532016-06-16 08:07:02 -0400316 desc = ctx->desc_template; /* bits 3-4 */
317 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100318 desc |= ce->lrc_vma->node.start + LRC_PPHWSP_PN * PAGE_SIZE;
319 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100320 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000321
Chris Wilson9021ad02016-05-24 14:53:37 +0100322 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323}
324
Chris Wilsone2efd132016-05-24 14:53:34 +0100325uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000328 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329}
330
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300331static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
332 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100333{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300334
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000335 struct intel_engine_cs *engine = rq0->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +0100336 struct drm_i915_private *dev_priv = rq0->i915;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300337 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100338
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300339 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000340 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300341 rq1->elsp_submitted++;
342 } else {
343 desc[1] = 0;
344 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100345
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000346 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300347 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100348
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300349 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000350 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
351 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200352
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000353 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000355 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100356
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300357 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000358 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359}
360
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000361static void
362execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
363{
364 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
365 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
366 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
367 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
368}
369
370static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100371{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000372 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300373 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000374 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100375
Mika Kuoppala05d98242015-07-03 17:09:33 +0300376 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000378 /* True 32b PPGTT with dynamic page allocation: update PDP
379 * registers and point the unallocated PDPs to scratch page.
380 * PML4 is allocated during ppgtt init, so this is not needed
381 * in 48-bit mode.
382 */
383 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
384 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100385}
386
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300387static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
388 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000390 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100391 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000392
Mika Kuoppala05d98242015-07-03 17:09:33 +0300393 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300395 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300396 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100397
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100398 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100399 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000400
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300401 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000402
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100403 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100404 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100405}
406
Zhi Wang3c7ba632016-06-16 08:07:03 -0400407static inline void execlists_context_status_change(
408 struct drm_i915_gem_request *rq,
409 unsigned long status)
410{
411 /*
412 * Only used when GVT-g is enabled now. When GVT-g is disabled,
413 * The compiler should eliminate this function as dead-code.
414 */
415 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
416 return;
417
418 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
419}
420
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000421static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100422{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000423 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000424 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100427
Peter Antoine779949f2015-05-11 16:03:27 +0100428 /*
429 * If irqs are not active generate a warning as batches that finish
430 * without the irqs may get lost and a GPU Hang may occur.
431 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100432 WARN_ON(!intel_irqs_enabled(engine->i915));
Peter Antoine779949f2015-05-11 16:03:27 +0100433
Michel Thierryacdd8842014-07-24 17:04:38 +0100434 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100436 execlist_link) {
437 if (!req0) {
438 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000439 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100440 /* Same ctx: ignore first request, as second request
441 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100442 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100443 list_del(&req0->execlist_link);
444 i915_gem_request_unreference(req0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100445 req0 = cursor;
446 } else {
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400447 if (IS_ENABLED(CONFIG_DRM_I915_GVT)) {
448 /*
449 * req0 (after merged) ctx requires single
450 * submission, stop picking
451 */
452 if (req0->ctx->execlists_force_single_submission)
453 break;
454 /*
455 * req0 ctx doesn't require single submission,
456 * but next req ctx requires, stop picking
457 */
458 if (cursor->ctx->execlists_force_single_submission)
459 break;
460 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100461 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000462 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100463 break;
464 }
465 }
466
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000467 if (unlikely(!req0))
468 return;
469
Zhi Wang3c7ba632016-06-16 08:07:03 -0400470 execlists_context_status_change(req0, INTEL_CONTEXT_SCHEDULE_IN);
471
472 if (req1)
473 execlists_context_status_change(req1,
474 INTEL_CONTEXT_SCHEDULE_IN);
475
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 * WaIdleLiteRestore: make sure we never cause a lite restore
479 * with HEAD==TAIL.
480 *
481 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
482 * resubmit the request. See gen8_emit_request() for where we
483 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100484 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000485 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100486
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000487 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000488 req0->tail += 8;
489 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100490 }
491
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300492 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100493}
494
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000495static unsigned int
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100496execlists_check_remove_request(struct intel_engine_cs *engine, u32 ctx_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000498 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100499
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000500 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000503 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100504 execlist_link);
505
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100506 if (WARN_ON(!head_req || (head_req->ctx_hw_id != ctx_id)))
507 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100508
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000509 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
510
511 if (--head_req->elsp_submitted > 0)
512 return 0;
513
Zhi Wang3c7ba632016-06-16 08:07:03 -0400514 execlists_context_status_change(head_req, INTEL_CONTEXT_SCHEDULE_OUT);
515
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100516 list_del(&head_req->execlist_link);
517 i915_gem_request_unreference(head_req);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000518
519 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100520}
521
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000522static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000523get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000524 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800525{
Chris Wilsonc0336662016-05-06 15:40:21 +0100526 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000527 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800528
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000529 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800530
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000531 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000532
533 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
534 return 0;
535
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000536 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000537 read_pointer));
538
539 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800540}
541
Oscar Mateo73e4d072014-07-24 17:04:48 +0100542/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100543 * intel_lrc_irq_handler() - handle Context Switch interrupts
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100544 * @data: tasklet handler passed in unsigned long
Oscar Mateo73e4d072014-07-24 17:04:48 +0100545 *
546 * Check the unread Context Status Buffers and manage the submission of new
547 * contexts to the ELSP accordingly.
548 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100549static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100550{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100551 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilsonc0336662016-05-06 15:40:21 +0100552 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100553 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000555 u32 csb[GEN8_CSB_ENTRIES][2];
556 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000557 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100558
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100559 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000560
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800564 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100565 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100566 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100567
Thomas Daniele981e7b2014-07-24 17:04:39 +0100568 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000569 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
570 break;
571 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
572 &csb[csb_read][1]);
573 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100574 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100575
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100577
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800578 /* Update the read pointer to the old write pointer. Manual ringbuffer
579 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000581 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000582 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000583
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100584 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000585
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000586 spin_lock(&engine->execlist_lock);
587
588 for (i = 0; i < csb_read; i++) {
589 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
590 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
591 if (execlists_check_remove_request(engine, csb[i][1]))
592 WARN(1, "Lite Restored request removed from queue\n");
593 } else
594 WARN(1, "Preemption without Lite Restore\n");
595 }
596
597 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
598 GEN8_CTX_STATUS_ELEMENT_SWITCH))
599 submit_contexts +=
600 execlists_check_remove_request(engine, csb[i][1]);
601 }
602
603 if (submit_contexts) {
604 if (!engine->disable_lite_restore_wa ||
605 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
606 execlists_context_unqueue(engine);
607 }
608
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000609 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000610
611 if (unlikely(submit_contexts > 2))
612 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100613}
614
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000615static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100616{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000617 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000618 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100619 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100620
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100621 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100622
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100624 if (++num_elements > 2)
625 break;
626
627 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000628 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100629
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000631 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100632 execlist_link);
633
John Harrisonae707972015-05-29 17:44:14 +0100634 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100635 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000636 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100637 list_del(&tail_req->execlist_link);
638 i915_gem_request_unreference(tail_req);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100639 }
640 }
641
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100642 i915_gem_request_reference(request);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000643 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Tvrtko Ursulina3d12762016-04-28 09:56:57 +0100644 request->ctx_hw_id = request->ctx->hw_id;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100645 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000646 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100647
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100648 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100649}
650
John Harrison2f200552015-05-29 17:43:53 +0100651static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100652{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000653 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100654 uint32_t flush_domains;
655 int ret;
656
657 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659 flush_domains = I915_GEM_GPU_DOMAINS;
660
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000661 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100662 if (ret)
663 return ret;
664
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000665 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100666 return 0;
667}
668
John Harrison535fbe82015-05-29 17:43:32 +0100669static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100670 struct list_head *vmas)
671{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000672 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100673 struct i915_vma *vma;
674 uint32_t flush_domains = 0;
675 bool flush_chipset = false;
676 int ret;
677
678 list_for_each_entry(vma, vmas, exec_list) {
679 struct drm_i915_gem_object *obj = vma->obj;
680
Chris Wilson03ade512015-04-27 13:41:18 +0100681 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000682 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100683 if (ret)
684 return ret;
685 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100686
687 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
688 flush_chipset |= i915_gem_clflush_object(obj, false);
689
690 flush_domains |= obj->base.write_domain;
691 }
692
693 if (flush_domains & I915_GEM_DOMAIN_GTT)
694 wmb();
695
696 /* Unconditionally invalidate gpu caches and ensure that we do flush
697 * any residual writes from the previous batch.
698 */
John Harrison2f200552015-05-29 17:43:53 +0100699 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100700}
701
John Harrison40e895c2015-05-29 17:43:26 +0100702int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000703{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100704 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100705 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100706 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000707
Chris Wilson63103462016-04-28 09:56:49 +0100708 /* Flush enough space to reduce the likelihood of waiting after
709 * we start building the request - in which case we will just
710 * have to repeat work.
711 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100712 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100713
Chris Wilson9021ad02016-05-24 14:53:37 +0100714 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100715 ret = execlists_context_deferred_alloc(request->ctx, engine);
716 if (ret)
717 return ret;
718 }
719
Chris Wilson9021ad02016-05-24 14:53:37 +0100720 request->ringbuf = ce->ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300721
Alex Daia7e02192015-12-16 11:45:55 -0800722 if (i915.enable_guc_submission) {
723 /*
724 * Check that the GuC has space for the request before
725 * going any further, as the i915_add_request() call
726 * later on mustn't fail ...
727 */
Dave Gordon7c2c2702016-05-13 15:36:32 +0100728 ret = i915_guc_wq_check_space(request);
Alex Daia7e02192015-12-16 11:45:55 -0800729 if (ret)
730 return ret;
731 }
732
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100733 ret = intel_lr_context_pin(request->ctx, engine);
734 if (ret)
735 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000736
Chris Wilsonbfa01202016-04-28 09:56:48 +0100737 ret = intel_ring_begin(request, 0);
738 if (ret)
739 goto err_unpin;
740
Chris Wilson9021ad02016-05-24 14:53:37 +0100741 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100742 ret = engine->init_context(request);
743 if (ret)
744 goto err_unpin;
745
Chris Wilson9021ad02016-05-24 14:53:37 +0100746 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100747 }
748
749 /* Note that after this point, we have committed to using
750 * this request as it is being used to both track the
751 * state of engine initialisation and liveness of the
752 * golden renderstate above. Think twice before you try
753 * to cancel/unwind this request now.
754 */
755
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100756 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100757 return 0;
758
759err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100760 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000761 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000762}
763
John Harrisonbc0dce32015-03-19 12:30:07 +0000764/*
765 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100766 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000767 *
768 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
769 * really happens during submission is that the context and current tail will be placed
770 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
771 * point, the tail *inside* the context is updated and the ELSP written to.
772 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200773static int
John Harrisonae707972015-05-29 17:44:14 +0100774intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000775{
Chris Wilson7c17d372016-01-20 15:43:35 +0200776 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000777 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000778
Chris Wilson7c17d372016-01-20 15:43:35 +0200779 intel_logical_ring_advance(ringbuf);
780 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000781
Chris Wilson7c17d372016-01-20 15:43:35 +0200782 /*
783 * Here we add two extra NOOPs as padding to avoid
784 * lite restore of a context with HEAD==TAIL.
785 *
786 * Caller must reserve WA_TAIL_DWORDS for us!
787 */
788 intel_logical_ring_emit(ringbuf, MI_NOOP);
789 intel_logical_ring_emit(ringbuf, MI_NOOP);
790 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100791
Chris Wilsona16a4052016-04-28 09:56:56 +0100792 /* We keep the previous context alive until we retire the following
793 * request. This ensures that any the context object is still pinned
794 * for any residual writes the HW makes into it on the context switch
795 * into the next object following the breadcrumb. Otherwise, we may
796 * retire the context too early.
797 */
798 request->previous_context = engine->last_context;
799 engine->last_context = request->ctx;
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000800
Dave Gordon7c2c2702016-05-13 15:36:32 +0100801 if (i915.enable_guc_submission)
802 i915_guc_submit(request);
Alex Daid1675192015-08-12 15:43:43 +0100803 else
804 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200805
806 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000807}
808
Oscar Mateo73e4d072014-07-24 17:04:48 +0100809/**
810 * execlists_submission() - submit a batchbuffer for execution, Execlists style
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100811 * @params: execbuffer call parameters.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100812 * @args: execbuffer call arguments.
813 * @vmas: list of vmas.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100814 *
815 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
816 * away the submission details of the execbuffer ioctl call.
817 *
818 * Return: non-zero if the submission fails.
819 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100820int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100821 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100822 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100823{
John Harrison5f19e2b2015-05-29 17:43:27 +0100824 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000825 struct intel_engine_cs *engine = params->engine;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100826 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000827 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100828 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100829 int instp_mode;
830 u32 instp_mask;
831 int ret;
832
833 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
834 instp_mask = I915_EXEC_CONSTANTS_MASK;
835 switch (instp_mode) {
836 case I915_EXEC_CONSTANTS_REL_GENERAL:
837 case I915_EXEC_CONSTANTS_ABSOLUTE:
838 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000839 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100840 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
841 return -EINVAL;
842 }
843
844 if (instp_mode != dev_priv->relative_constants_mode) {
845 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
846 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
847 return -EINVAL;
848 }
849
850 /* The HW changed the meaning on this bit on gen6 */
851 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
852 }
853 break;
854 default:
855 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
856 return -EINVAL;
857 }
858
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100859 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
860 DRM_DEBUG("sol reset is gen7 only\n");
861 return -EINVAL;
862 }
863
John Harrison535fbe82015-05-29 17:43:32 +0100864 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100865 if (ret)
866 return ret;
867
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000868 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100869 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson987046a2016-04-28 09:56:46 +0100870 ret = intel_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100871 if (ret)
872 return ret;
873
874 intel_logical_ring_emit(ringbuf, MI_NOOP);
875 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200876 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100877 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
878 intel_logical_ring_advance(ringbuf);
879
880 dev_priv->relative_constants_mode = instp_mode;
881 }
882
John Harrison5f19e2b2015-05-29 17:43:27 +0100883 exec_start = params->batch_obj_vm_offset +
884 args->batch_start_offset;
885
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000886 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100887 if (ret)
888 return ret;
889
John Harrison95c24162015-05-29 17:43:31 +0100890 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000891
John Harrison8a8edb52015-05-29 17:43:33 +0100892 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100893
Oscar Mateo454afeb2014-07-24 17:04:22 +0100894 return 0;
895}
896
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100897void intel_execlists_cancel_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000898{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000899 struct drm_i915_gem_request *req, *tmp;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100900 LIST_HEAD(cancel_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000901
Chris Wilson91c8a322016-07-05 10:40:23 +0100902 WARN_ON(!mutex_is_locked(&engine->i915->drm.struct_mutex));
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000903
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100904 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100905 list_replace_init(&engine->execlist_queue, &cancel_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100906 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000907
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100908 list_for_each_entry_safe(req, tmp, &cancel_list, execlist_link) {
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000909 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000910 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000911 }
912}
913
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000914void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100915{
Chris Wilsonc0336662016-05-06 15:40:21 +0100916 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100917 int ret;
918
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000919 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100920 return;
921
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000922 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100923 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100924 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000925 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100926
927 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000928 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
Chris Wilson3e7941a2016-06-30 15:33:23 +0100929 if (intel_wait_for_register(dev_priv,
930 RING_MI_MODE(engine->mmio_base),
931 MODE_IDLE, MODE_IDLE,
932 1000)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000933 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100934 return;
935 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000936 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100937}
938
John Harrison4866d722015-05-29 17:43:55 +0100939int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100940{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000941 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100942 int ret;
943
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000944 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100945 return 0;
946
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000947 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100948 if (ret)
949 return ret;
950
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000951 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100952 return 0;
953}
954
Chris Wilsone2efd132016-05-24 14:53:34 +0100955static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100956 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000957{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100958 struct drm_i915_private *dev_priv = ctx->i915;
Chris Wilson9021ad02016-05-24 14:53:37 +0100959 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100960 void *vaddr;
961 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000962 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000963
Chris Wilson91c8a322016-07-05 10:40:23 +0100964 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000965
Chris Wilson9021ad02016-05-24 14:53:37 +0100966 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100967 return 0;
968
Chris Wilson9021ad02016-05-24 14:53:37 +0100969 ret = i915_gem_obj_ggtt_pin(ce->state, GEN8_LR_CONTEXT_ALIGN,
970 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
Nick Hoathe84fe802015-09-11 12:53:46 +0100971 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100972 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000973
Chris Wilson9021ad02016-05-24 14:53:37 +0100974 vaddr = i915_gem_object_pin_map(ce->state);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100975 if (IS_ERR(vaddr)) {
976 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000977 goto unpin_ctx_obj;
978 }
979
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100980 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
981
Chris Wilson9021ad02016-05-24 14:53:37 +0100982 ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ce->ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +0100983 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100984 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100985
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100986 i915_gem_context_reference(ctx);
Chris Wilson9021ad02016-05-24 14:53:37 +0100987 ce->lrc_vma = i915_gem_obj_to_ggtt(ce->state);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000988 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100989
990 lrc_reg_state[CTX_RING_BUFFER_START+1] = ce->ringbuf->vma->node.start;
991 ce->lrc_reg_state = lrc_reg_state;
992 ce->state->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200993
Nick Hoathe84fe802015-09-11 12:53:46 +0100994 /* Invalidate GuC TLB. */
995 if (i915.enable_guc_submission)
996 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000997
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100998 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000999
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001000unpin_map:
Chris Wilson9021ad02016-05-24 14:53:37 +01001001 i915_gem_object_unpin_map(ce->state);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001002unpin_ctx_obj:
Chris Wilson9021ad02016-05-24 14:53:37 +01001003 i915_gem_object_ggtt_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001004err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001005 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001006 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001007}
1008
Chris Wilsone2efd132016-05-24 14:53:34 +01001009void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001010 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001011{
Chris Wilson9021ad02016-05-24 14:53:37 +01001012 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001013
Chris Wilson91c8a322016-07-05 10:40:23 +01001014 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001015 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001016
Chris Wilson9021ad02016-05-24 14:53:37 +01001017 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001018 return;
1019
Chris Wilson9021ad02016-05-24 14:53:37 +01001020 intel_unpin_ringbuffer_obj(ce->ringbuf);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001021
Chris Wilson9021ad02016-05-24 14:53:37 +01001022 i915_gem_object_unpin_map(ce->state);
1023 i915_gem_object_ggtt_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001024
Chris Wilson9021ad02016-05-24 14:53:37 +01001025 ce->lrc_vma = NULL;
1026 ce->lrc_desc = 0;
1027 ce->lrc_reg_state = NULL;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001028
1029 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001030}
1031
John Harrisone2be4fa2015-05-29 17:43:54 +01001032static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001033{
1034 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001035 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001036 struct intel_ringbuffer *ringbuf = req->ringbuf;
Chris Wilsonc0336662016-05-06 15:40:21 +01001037 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +00001038
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001039 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001040 return 0;
1041
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001042 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001043 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001044 if (ret)
1045 return ret;
1046
Chris Wilson987046a2016-04-28 09:56:46 +01001047 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001048 if (ret)
1049 return ret;
1050
1051 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1052 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001053 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001054 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1055 }
1056 intel_logical_ring_emit(ringbuf, MI_NOOP);
1057
1058 intel_logical_ring_advance(ringbuf);
1059
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001060 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001061 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001062 if (ret)
1063 return ret;
1064
1065 return 0;
1066}
1067
Arun Siluvery83b8a982015-07-08 10:27:05 +01001068#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001069 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001070 int __index = (index)++; \
1071 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001072 return -ENOSPC; \
1073 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001074 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001075 } while (0)
1076
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001077#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001078 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001079
1080/*
1081 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1082 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1083 * but there is a slight complication as this is applied in WA batch where the
1084 * values are only initialized once so we cannot take register value at the
1085 * beginning and reuse it further; hence we save its value to memory, upload a
1086 * constant value with bit21 set and then we restore it back with the saved value.
1087 * To simplify the WA, a constant value is formed by using the default value
1088 * of this register. This shouldn't be a problem because we are only modifying
1089 * it for a short period and this batch in non-premptible. We can ofcourse
1090 * use additional instructions that read the actual value of the register
1091 * at that time and set our bit of interest but it makes the WA complicated.
1092 *
1093 * This WA is also required for Gen9 so extracting as a function avoids
1094 * code duplication.
1095 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001096static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001097 uint32_t *const batch,
1098 uint32_t index)
1099{
1100 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1101
Arun Siluverya4106a72015-07-14 15:01:29 +01001102 /*
Mika Kuoppalafe905812016-06-07 17:19:03 +03001103 * WaDisableLSQCROPERFforOCL:skl,kbl
Arun Siluverya4106a72015-07-14 15:01:29 +01001104 * This WA is implemented in skl_init_clock_gating() but since
1105 * this batch updates GEN8_L3SQCREG4 with default value we need to
1106 * set this bit here to retain the WA during flush.
1107 */
Mika Kuoppalafe905812016-06-07 17:19:03 +03001108 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_E0) ||
1109 IS_KBL_REVID(engine->i915, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001110 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1111
Arun Siluveryf1afe242015-08-04 16:22:20 +01001112 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001113 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001114 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001115 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001116 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001117
Arun Siluvery83b8a982015-07-08 10:27:05 +01001118 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001119 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001120 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001121
Arun Siluvery83b8a982015-07-08 10:27:05 +01001122 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1123 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1124 PIPE_CONTROL_DC_FLUSH_ENABLE));
1125 wa_ctx_emit(batch, index, 0);
1126 wa_ctx_emit(batch, index, 0);
1127 wa_ctx_emit(batch, index, 0);
1128 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001129
Arun Siluveryf1afe242015-08-04 16:22:20 +01001130 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001131 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001132 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001133 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001134 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001135
1136 return index;
1137}
1138
Arun Siluvery17ee9502015-06-19 19:07:01 +01001139static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1140 uint32_t offset,
1141 uint32_t start_alignment)
1142{
1143 return wa_ctx->offset = ALIGN(offset, start_alignment);
1144}
1145
1146static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1147 uint32_t offset,
1148 uint32_t size_alignment)
1149{
1150 wa_ctx->size = offset - wa_ctx->offset;
1151
1152 WARN(wa_ctx->size % size_alignment,
1153 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1154 wa_ctx->size, size_alignment);
1155 return 0;
1156}
1157
1158/**
1159 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1160 *
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001161 * @engine: only applicable for RCS
Arun Siluvery17ee9502015-06-19 19:07:01 +01001162 * @wa_ctx: structure representing wa_ctx
1163 * offset: specifies start of the batch, should be cache-aligned. This is updated
1164 * with the offset value received as input.
1165 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1166 * @batch: page in which WA are loaded
1167 * @offset: This field specifies the start of the batch, it should be
1168 * cache-aligned otherwise it is adjusted accordingly.
1169 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1170 * initialized at the beginning and shared across all contexts but this field
1171 * helps us to have multiple batches at different offsets and select them based
1172 * on a criteria. At the moment this batch always start at the beginning of the page
1173 * and at this point we don't have multiple wa_ctx batch buffers.
1174 *
1175 * The number of WA applied are not known at the beginning; we use this field
1176 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001177 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001178 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1179 * so it adds NOOPs as padding to make it cacheline aligned.
1180 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1181 * makes a complete batch buffer.
1182 *
1183 * Return: non-zero if we exceed the PAGE_SIZE limit.
1184 */
1185
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001186static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001187 struct i915_wa_ctx_bb *wa_ctx,
1188 uint32_t *const batch,
1189 uint32_t *offset)
1190{
Arun Siluvery0160f052015-06-23 15:46:57 +01001191 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001192 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1193
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001194 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001195 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001196
Arun Siluveryc82435b2015-06-19 18:37:13 +01001197 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001198 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001199 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001200 if (rc < 0)
1201 return rc;
1202 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001203 }
1204
Arun Siluvery0160f052015-06-23 15:46:57 +01001205 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1206 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001207 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001208
Arun Siluvery83b8a982015-07-08 10:27:05 +01001209 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1210 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1211 PIPE_CONTROL_GLOBAL_GTT_IVB |
1212 PIPE_CONTROL_CS_STALL |
1213 PIPE_CONTROL_QW_WRITE));
1214 wa_ctx_emit(batch, index, scratch_addr);
1215 wa_ctx_emit(batch, index, 0);
1216 wa_ctx_emit(batch, index, 0);
1217 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001218
Arun Siluvery17ee9502015-06-19 19:07:01 +01001219 /* Pad to end of cacheline */
1220 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001221 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001222
1223 /*
1224 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1225 * execution depends on the length specified in terms of cache lines
1226 * in the register CTX_RCS_INDIRECT_CTX
1227 */
1228
1229 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1230}
1231
1232/**
1233 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1234 *
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001235 * @engine: only applicable for RCS
Arun Siluvery17ee9502015-06-19 19:07:01 +01001236 * @wa_ctx: structure representing wa_ctx
1237 * offset: specifies start of the batch, should be cache-aligned.
1238 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001239 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001240 * @offset: This field specifies the start of this batch.
1241 * This batch is started immediately after indirect_ctx batch. Since we ensure
1242 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1243 *
1244 * The number of DWORDS written are returned using this field.
1245 *
1246 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1247 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1248 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001249static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001250 struct i915_wa_ctx_bb *wa_ctx,
1251 uint32_t *const batch,
1252 uint32_t *offset)
1253{
1254 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1255
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001256 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001257 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001258
Arun Siluvery83b8a982015-07-08 10:27:05 +01001259 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001260
1261 return wa_ctx_end(wa_ctx, *offset = index, 1);
1262}
1263
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001264static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001265 struct i915_wa_ctx_bb *wa_ctx,
1266 uint32_t *const batch,
1267 uint32_t *offset)
1268{
Arun Siluverya4106a72015-07-14 15:01:29 +01001269 int ret;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001270 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1271
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001272 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001273 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1274 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001275 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001276
Arun Siluverya4106a72015-07-14 15:01:29 +01001277 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001278 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001279 if (ret < 0)
1280 return ret;
1281 index = ret;
1282
Mika Kuoppala066d4622016-06-07 17:19:15 +03001283 /* WaClearSlmSpaceAtContextSwitch:kbl */
1284 /* Actual scratch location is at 128 bytes offset */
1285 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
1286 uint32_t scratch_addr
1287 = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
1288
1289 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1290 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1291 PIPE_CONTROL_GLOBAL_GTT_IVB |
1292 PIPE_CONTROL_CS_STALL |
1293 PIPE_CONTROL_QW_WRITE));
1294 wa_ctx_emit(batch, index, scratch_addr);
1295 wa_ctx_emit(batch, index, 0);
1296 wa_ctx_emit(batch, index, 0);
1297 wa_ctx_emit(batch, index, 0);
1298 }
Tim Gore3485d992016-07-05 10:01:30 +01001299
1300 /* WaMediaPoolStateCmdInWABB:bxt */
1301 if (HAS_POOLED_EU(engine->i915)) {
1302 /*
1303 * EU pool configuration is setup along with golden context
1304 * during context initialization. This value depends on
1305 * device type (2x6 or 3x6) and needs to be updated based
1306 * on which subslice is disabled especially for 2x6
1307 * devices, however it is safe to load default
1308 * configuration of 3x6 device instead of masking off
1309 * corresponding bits because HW ignores bits of a disabled
1310 * subslice and drops down to appropriate config. Please
1311 * see render_state_setup() in i915_gem_render_state.c for
1312 * possible configurations, to avoid duplication they are
1313 * not shown here again.
1314 */
1315 u32 eu_pool_config = 0x00777000;
1316 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1317 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1318 wa_ctx_emit(batch, index, eu_pool_config);
1319 wa_ctx_emit(batch, index, 0);
1320 wa_ctx_emit(batch, index, 0);
1321 wa_ctx_emit(batch, index, 0);
1322 }
1323
Arun Siluvery0504cff2015-07-14 15:01:27 +01001324 /* Pad to end of cacheline */
1325 while (index % CACHELINE_DWORDS)
1326 wa_ctx_emit(batch, index, MI_NOOP);
1327
1328 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1329}
1330
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001331static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001332 struct i915_wa_ctx_bb *wa_ctx,
1333 uint32_t *const batch,
1334 uint32_t *offset)
1335{
1336 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1337
Arun Siluvery9b014352015-07-14 15:01:30 +01001338 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001339 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1340 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001341 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001342 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001343 wa_ctx_emit(batch, index,
1344 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1345 wa_ctx_emit(batch, index, MI_NOOP);
1346 }
1347
Tim Goreb1e429f2016-03-21 14:37:29 +00001348 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001349 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001350 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1351
1352 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1353 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1354
1355 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1356 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1357
1358 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1359 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1360
1361 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1362 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1363 wa_ctx_emit(batch, index, 0x0);
1364 wa_ctx_emit(batch, index, MI_NOOP);
1365 }
1366
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001367 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001368 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1369 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001370 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1371
Arun Siluvery0504cff2015-07-14 15:01:27 +01001372 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1373
1374 return wa_ctx_end(wa_ctx, *offset = index, 1);
1375}
1376
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001377static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001378{
1379 int ret;
1380
Chris Wilson91c8a322016-07-05 10:40:23 +01001381 engine->wa_ctx.obj = i915_gem_object_create(&engine->i915->drm,
1382 PAGE_ALIGN(size));
Chris Wilsonfe3db792016-04-25 13:32:13 +01001383 if (IS_ERR(engine->wa_ctx.obj)) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001384 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001385 ret = PTR_ERR(engine->wa_ctx.obj);
1386 engine->wa_ctx.obj = NULL;
1387 return ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001388 }
1389
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001390 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001391 if (ret) {
1392 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1393 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001394 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001395 return ret;
1396 }
1397
1398 return 0;
1399}
1400
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001401static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001402{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001403 if (engine->wa_ctx.obj) {
1404 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1405 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1406 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001407 }
1408}
1409
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001410static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001411{
1412 int ret;
1413 uint32_t *batch;
1414 uint32_t offset;
1415 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001416 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001417
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001418 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001419
Arun Siluvery5e60d792015-06-23 15:50:44 +01001420 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001421 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001422 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001423 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001424 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001425 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001426
Arun Siluveryc4db7592015-06-19 18:37:11 +01001427 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001428 if (engine->scratch.obj == NULL) {
1429 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001430 return -EINVAL;
1431 }
1432
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001433 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001434 if (ret) {
1435 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1436 return ret;
1437 }
1438
Dave Gordon033908a2015-12-10 18:51:23 +00001439 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001440 batch = kmap_atomic(page);
1441 offset = 0;
1442
Chris Wilsonc0336662016-05-06 15:40:21 +01001443 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001444 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001445 &wa_ctx->indirect_ctx,
1446 batch,
1447 &offset);
1448 if (ret)
1449 goto out;
1450
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001451 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001452 &wa_ctx->per_ctx,
1453 batch,
1454 &offset);
1455 if (ret)
1456 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001457 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001458 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001459 &wa_ctx->indirect_ctx,
1460 batch,
1461 &offset);
1462 if (ret)
1463 goto out;
1464
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001465 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001466 &wa_ctx->per_ctx,
1467 batch,
1468 &offset);
1469 if (ret)
1470 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001471 }
1472
1473out:
1474 kunmap_atomic(batch);
1475 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001476 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001477
1478 return ret;
1479}
1480
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001481static void lrc_init_hws(struct intel_engine_cs *engine)
1482{
Chris Wilsonc0336662016-05-06 15:40:21 +01001483 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001484
1485 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1486 (u32)engine->status_page.gfx_addr);
1487 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1488}
1489
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001490static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001491{
Chris Wilsonc0336662016-05-06 15:40:21 +01001492 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001493 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001494
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001495 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001496
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001497 I915_WRITE_IMR(engine,
1498 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1499 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001500
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001501 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001502 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1503 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001504 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001505
1506 /*
1507 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1508 * zero, we need to read the write pointer from hardware and use its
1509 * value because "this register is power context save restored".
1510 * Effectively, these states have been observed:
1511 *
1512 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1513 * BDW | CSB regs not reset | CSB regs reset |
1514 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001515 * SKL | ? | ? |
1516 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001517 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001518 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001519 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001520
1521 /*
1522 * When the CSB registers are reset (also after power-up / gpu reset),
1523 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1524 * this special case, so the first element read is CSB[0].
1525 */
1526 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1527 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1528
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001529 engine->next_context_status_buffer = next_context_status_buffer_hw;
1530 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001531
Tomas Elffc0768c2016-03-21 16:26:59 +00001532 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001533
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001534 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001535}
1536
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001537static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001538{
Chris Wilsonc0336662016-05-06 15:40:21 +01001539 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001540 int ret;
1541
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001542 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001543 if (ret)
1544 return ret;
1545
1546 /* We need to disable the AsyncFlip performance optimisations in order
1547 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1548 * programmed to '1' on all products.
1549 *
1550 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1551 */
1552 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1553
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001554 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1555
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001556 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001557}
1558
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001559static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001560{
1561 int ret;
1562
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001563 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001564 if (ret)
1565 return ret;
1566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001567 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001568}
1569
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001570static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1571{
1572 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001573 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001574 struct intel_ringbuffer *ringbuf = req->ringbuf;
1575 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1576 int i, ret;
1577
Chris Wilson987046a2016-04-28 09:56:46 +01001578 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001579 if (ret)
1580 return ret;
1581
1582 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1583 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1584 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1585
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001586 intel_logical_ring_emit_reg(ringbuf,
1587 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001588 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001589 intel_logical_ring_emit_reg(ringbuf,
1590 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001591 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1592 }
1593
1594 intel_logical_ring_emit(ringbuf, MI_NOOP);
1595 intel_logical_ring_advance(ringbuf);
1596
1597 return 0;
1598}
1599
John Harrisonbe795fc2015-05-29 17:44:03 +01001600static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001601 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001602{
John Harrisonbe795fc2015-05-29 17:44:03 +01001603 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001604 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001605 int ret;
1606
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001607 /* Don't rely in hw updating PDPs, specially in lite-restore.
1608 * Ideally, we should set Force PD Restore in ctx descriptor,
1609 * but we can't. Force Restore would be a second option, but
1610 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001611 * not idle). PML4 is allocated during ppgtt init so this is
1612 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001613 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001614 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001615 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001616 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001617 ret = intel_logical_ring_emit_pdps(req);
1618 if (ret)
1619 return ret;
1620 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001621
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001622 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001623 }
1624
Chris Wilson987046a2016-04-28 09:56:46 +01001625 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001626 if (ret)
1627 return ret;
1628
1629 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001630 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1631 (ppgtt<<8) |
1632 (dispatch_flags & I915_DISPATCH_RS ?
1633 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001634 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1635 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1636 intel_logical_ring_emit(ringbuf, MI_NOOP);
1637 intel_logical_ring_advance(ringbuf);
1638
1639 return 0;
1640}
1641
Chris Wilson31bb59c2016-07-01 17:23:27 +01001642static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001643{
Chris Wilsonc0336662016-05-06 15:40:21 +01001644 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001645 I915_WRITE_IMR(engine,
1646 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1647 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001648}
1649
Chris Wilson31bb59c2016-07-01 17:23:27 +01001650static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001651{
Chris Wilsonc0336662016-05-06 15:40:21 +01001652 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001653 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001654}
1655
John Harrison7deb4d32015-05-29 17:43:59 +01001656static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001657 u32 invalidate_domains,
1658 u32 unused)
1659{
John Harrison7deb4d32015-05-29 17:43:59 +01001660 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001661 struct intel_engine_cs *engine = ringbuf->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001662 struct drm_i915_private *dev_priv = request->i915;
Oscar Mateo47122742014-07-24 17:04:28 +01001663 uint32_t cmd;
1664 int ret;
1665
Chris Wilson987046a2016-04-28 09:56:46 +01001666 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001667 if (ret)
1668 return ret;
1669
1670 cmd = MI_FLUSH_DW + 1;
1671
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001672 /* We always require a command barrier so that subsequent
1673 * commands, such as breadcrumb interrupts, are strictly ordered
1674 * wrt the contents of the write cache being flushed to memory
1675 * (and thus being coherent from the CPU).
1676 */
1677 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1678
1679 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1680 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001681 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001682 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001683 }
1684
1685 intel_logical_ring_emit(ringbuf, cmd);
1686 intel_logical_ring_emit(ringbuf,
1687 I915_GEM_HWS_SCRATCH_ADDR |
1688 MI_FLUSH_DW_USE_GTT);
1689 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1690 intel_logical_ring_emit(ringbuf, 0); /* value */
1691 intel_logical_ring_advance(ringbuf);
1692
1693 return 0;
1694}
1695
John Harrison7deb4d32015-05-29 17:43:59 +01001696static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001697 u32 invalidate_domains,
1698 u32 flush_domains)
1699{
John Harrison7deb4d32015-05-29 17:43:59 +01001700 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001701 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001702 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001703 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001704 u32 flags = 0;
1705 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001706 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001707
1708 flags |= PIPE_CONTROL_CS_STALL;
1709
1710 if (flush_domains) {
1711 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1712 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001713 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001714 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001715 }
1716
1717 if (invalidate_domains) {
1718 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1719 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1720 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1721 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1722 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1723 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1724 flags |= PIPE_CONTROL_QW_WRITE;
1725 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001726
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001727 /*
1728 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1729 * pipe control.
1730 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001731 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001732 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001733
1734 /* WaForGAMHang:kbl */
1735 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1736 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001737 }
Imre Deak9647ff32015-01-25 13:27:11 -08001738
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001739 len = 6;
1740
1741 if (vf_flush_wa)
1742 len += 6;
1743
1744 if (dc_flush_wa)
1745 len += 12;
1746
1747 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001748 if (ret)
1749 return ret;
1750
Imre Deak9647ff32015-01-25 13:27:11 -08001751 if (vf_flush_wa) {
1752 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1753 intel_logical_ring_emit(ringbuf, 0);
1754 intel_logical_ring_emit(ringbuf, 0);
1755 intel_logical_ring_emit(ringbuf, 0);
1756 intel_logical_ring_emit(ringbuf, 0);
1757 intel_logical_ring_emit(ringbuf, 0);
1758 }
1759
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001760 if (dc_flush_wa) {
1761 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1762 intel_logical_ring_emit(ringbuf, PIPE_CONTROL_DC_FLUSH_ENABLE);
1763 intel_logical_ring_emit(ringbuf, 0);
1764 intel_logical_ring_emit(ringbuf, 0);
1765 intel_logical_ring_emit(ringbuf, 0);
1766 intel_logical_ring_emit(ringbuf, 0);
1767 }
1768
Oscar Mateo47122742014-07-24 17:04:28 +01001769 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1770 intel_logical_ring_emit(ringbuf, flags);
1771 intel_logical_ring_emit(ringbuf, scratch_addr);
1772 intel_logical_ring_emit(ringbuf, 0);
1773 intel_logical_ring_emit(ringbuf, 0);
1774 intel_logical_ring_emit(ringbuf, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001775
1776 if (dc_flush_wa) {
1777 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1778 intel_logical_ring_emit(ringbuf, PIPE_CONTROL_CS_STALL);
1779 intel_logical_ring_emit(ringbuf, 0);
1780 intel_logical_ring_emit(ringbuf, 0);
1781 intel_logical_ring_emit(ringbuf, 0);
1782 intel_logical_ring_emit(ringbuf, 0);
1783 }
1784
Oscar Mateo47122742014-07-24 17:04:28 +01001785 intel_logical_ring_advance(ringbuf);
1786
1787 return 0;
1788}
1789
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001790static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001791{
Imre Deak319404d2015-08-14 18:35:27 +03001792 /*
1793 * On BXT A steppings there is a HW coherency issue whereby the
1794 * MI_STORE_DATA_IMM storing the completed request's seqno
1795 * occasionally doesn't invalidate the CPU cache. Work around this by
1796 * clflushing the corresponding cacheline whenever the caller wants
1797 * the coherency to be guaranteed. Note that this cacheline is known
1798 * to be clean at this point, since we only write it in
1799 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1800 * this clflush in practice becomes an invalidate operation.
1801 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001802 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001803}
1804
Chris Wilson7c17d372016-01-20 15:43:35 +02001805/*
1806 * Reserve space for 2 NOOPs at the end of each request to be
1807 * used as a workaround for not being allowed to do lite
1808 * restore with HEAD==TAIL (WaIdleLiteRestore).
1809 */
1810#define WA_TAIL_DWORDS 2
1811
John Harrisonc4e76632015-05-29 17:44:01 +01001812static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001813{
John Harrisonc4e76632015-05-29 17:44:01 +01001814 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001815 int ret;
1816
Chris Wilson987046a2016-04-28 09:56:46 +01001817 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001818 if (ret)
1819 return ret;
1820
Chris Wilson7c17d372016-01-20 15:43:35 +02001821 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1822 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001823
Oscar Mateo4da46e12014-07-24 17:04:27 +01001824 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001825 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1826 intel_logical_ring_emit(ringbuf,
Chris Wilsona58c01a2016-04-29 13:18:21 +01001827 intel_hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001828 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001829 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001830 intel_logical_ring_emit(ringbuf, request->seqno);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001831 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1832 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001833 return intel_logical_ring_advance_and_submit(request);
1834}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001835
Chris Wilson7c17d372016-01-20 15:43:35 +02001836static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1837{
1838 struct intel_ringbuffer *ringbuf = request->ringbuf;
1839 int ret;
1840
Chris Wilson987046a2016-04-28 09:56:46 +01001841 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001842 if (ret)
1843 return ret;
1844
Michał Winiarskice81a652016-04-12 15:51:55 +02001845 /* We're using qword write, seqno should be aligned to 8 bytes. */
1846 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1847
Chris Wilson7c17d372016-01-20 15:43:35 +02001848 /* w/a for post sync ops following a GPGPU operation we
1849 * need a prior CS_STALL, which is emitted by the flush
1850 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001851 */
Michał Winiarskice81a652016-04-12 15:51:55 +02001852 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
Chris Wilson7c17d372016-01-20 15:43:35 +02001853 intel_logical_ring_emit(ringbuf,
1854 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1855 PIPE_CONTROL_CS_STALL |
1856 PIPE_CONTROL_QW_WRITE));
Chris Wilsona58c01a2016-04-29 13:18:21 +01001857 intel_logical_ring_emit(ringbuf,
1858 intel_hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001859 intel_logical_ring_emit(ringbuf, 0);
1860 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001861 /* We're thrashing one dword of HWS. */
1862 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson7c17d372016-01-20 15:43:35 +02001863 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
Michał Winiarskice81a652016-04-12 15:51:55 +02001864 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001865 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001866}
1867
John Harrisonbe013632015-05-29 17:43:45 +01001868static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001869{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001870 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001871 int ret;
1872
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001873 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001874 if (ret)
1875 return ret;
1876
1877 if (so.rodata == NULL)
1878 return 0;
1879
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001880 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001881 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001882 if (ret)
1883 goto out;
1884
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001885 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001886 (so.ggtt_offset + so.aux_batch_offset),
1887 I915_DISPATCH_SECURE);
1888 if (ret)
1889 goto out;
1890
John Harrisonb2af0372015-05-29 17:43:50 +01001891 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001892
Damien Lespiaucef437a2015-02-10 19:32:19 +00001893out:
1894 i915_gem_render_state_fini(&so);
1895 return ret;
1896}
1897
John Harrison87531812015-05-29 17:43:44 +01001898static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001899{
1900 int ret;
1901
John Harrisone2be4fa2015-05-29 17:43:54 +01001902 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001903 if (ret)
1904 return ret;
1905
Peter Antoine3bbaba02015-07-10 20:13:11 +03001906 ret = intel_rcs_context_init_mocs(req);
1907 /*
1908 * Failing to program the MOCS is non-fatal.The system will not
1909 * run at peak performance. So generate an error and carry on.
1910 */
1911 if (ret)
1912 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1913
John Harrisonbe013632015-05-29 17:43:45 +01001914 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001915}
1916
Oscar Mateo73e4d072014-07-24 17:04:48 +01001917/**
1918 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1919 *
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001920 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001921 *
1922 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001923void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001924{
John Harrison6402c332014-10-31 12:00:26 +00001925 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001926
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001927 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001928 return;
1929
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001930 /*
1931 * Tasklet cannot be active at this point due intel_mark_active/idle
1932 * so this is just for documentation.
1933 */
1934 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1935 tasklet_kill(&engine->irq_tasklet);
1936
Chris Wilsonc0336662016-05-06 15:40:21 +01001937 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001938
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001939 if (engine->buffer) {
1940 intel_logical_ring_stop(engine);
1941 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001942 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001943
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001944 if (engine->cleanup)
1945 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001946
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001947 i915_cmd_parser_fini_ring(engine);
1948 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001949
Chris Wilson688e6c72016-07-01 17:23:15 +01001950 intel_engine_fini_breadcrumbs(engine);
1951
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001952 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001953 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001954 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001955 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001956 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001957
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001958 engine->idle_lite_restore_wa = 0;
1959 engine->disable_lite_restore_wa = false;
1960 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001961
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001962 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001963 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001964}
1965
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001966static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001967logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001968{
1969 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001970 engine->init_hw = gen8_init_common_ring;
1971 engine->emit_request = gen8_emit_request;
1972 engine->emit_flush = gen8_emit_flush;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001973 engine->irq_enable = gen8_logical_ring_enable_irq;
1974 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001975 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001976 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001977 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001978}
1979
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001980static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001981logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001982{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001983 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001984 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1985 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001986}
1987
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001988static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001989lrc_setup_hws(struct intel_engine_cs *engine,
1990 struct drm_i915_gem_object *dctx_obj)
1991{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001992 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001993
1994 /* The HWSP is part of the default context object in LRC mode. */
1995 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
1996 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001997 hws = i915_gem_object_pin_map(dctx_obj);
1998 if (IS_ERR(hws))
1999 return PTR_ERR(hws);
2000 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002001 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002002
2003 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002004}
2005
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002006static void
2007logical_ring_setup(struct intel_engine_cs *engine)
2008{
2009 struct drm_i915_private *dev_priv = engine->i915;
2010 enum forcewake_domains fw_domains;
2011
2012 /* Intentionally left blank. */
2013 engine->buffer = NULL;
2014
2015 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2016 RING_ELSP(engine),
2017 FW_REG_WRITE);
2018
2019 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2020 RING_CONTEXT_STATUS_PTR(engine),
2021 FW_REG_READ | FW_REG_WRITE);
2022
2023 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2024 RING_CONTEXT_STATUS_BUF_BASE(engine),
2025 FW_REG_READ);
2026
2027 engine->fw_domains = fw_domains;
2028
2029 INIT_LIST_HEAD(&engine->active_list);
2030 INIT_LIST_HEAD(&engine->request_list);
2031 INIT_LIST_HEAD(&engine->buffers);
2032 INIT_LIST_HEAD(&engine->execlist_queue);
2033 spin_lock_init(&engine->execlist_lock);
2034
2035 tasklet_init(&engine->irq_tasklet,
2036 intel_lrc_irq_handler, (unsigned long)engine);
2037
2038 logical_ring_init_platform_invariants(engine);
2039 logical_ring_default_vfuncs(engine);
2040 logical_ring_default_irqs(engine);
2041
2042 intel_engine_init_hangcheck(engine);
2043 i915_gem_batch_pool_init(&dev_priv->drm, &engine->batch_pool);
2044}
2045
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002046static int
2047logical_ring_init(struct intel_engine_cs *engine)
2048{
2049 struct i915_gem_context *dctx = engine->i915->kernel_context;
2050 int ret;
2051
Chris Wilson688e6c72016-07-01 17:23:15 +01002052 ret = intel_engine_init_breadcrumbs(engine);
2053 if (ret)
2054 goto error;
2055
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002056 ret = i915_cmd_parser_init_ring(engine);
2057 if (ret)
2058 goto error;
2059
2060 ret = execlists_context_deferred_alloc(dctx, engine);
2061 if (ret)
2062 goto error;
2063
2064 /* As this is the default context, always pin it */
2065 ret = intel_lr_context_pin(dctx, engine);
2066 if (ret) {
2067 DRM_ERROR("Failed to pin context for %s: %d\n",
2068 engine->name, ret);
2069 goto error;
2070 }
2071
2072 /* And setup the hardware status page. */
2073 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2074 if (ret) {
2075 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2076 goto error;
2077 }
2078
2079 return 0;
2080
2081error:
2082 intel_logical_ring_cleanup(engine);
2083 return ret;
2084}
2085
2086static int logical_render_ring_init(struct intel_engine_cs *engine)
2087{
2088 struct drm_i915_private *dev_priv = engine->i915;
2089 int ret;
2090
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002091 logical_ring_setup(engine);
2092
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002093 if (HAS_L3_DPF(dev_priv))
2094 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2095
2096 /* Override some for render ring. */
2097 if (INTEL_GEN(dev_priv) >= 9)
2098 engine->init_hw = gen9_init_render_ring;
2099 else
2100 engine->init_hw = gen8_init_render_ring;
2101 engine->init_context = gen8_init_rcs_context;
2102 engine->cleanup = intel_fini_pipe_control;
2103 engine->emit_flush = gen8_emit_flush_render;
2104 engine->emit_request = gen8_emit_request_render;
2105
Chris Wilson7d5ea802016-07-01 17:23:20 +01002106 ret = intel_init_pipe_control(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002107 if (ret)
2108 return ret;
2109
2110 ret = intel_init_workaround_bb(engine);
2111 if (ret) {
2112 /*
2113 * We continue even if we fail to initialize WA batch
2114 * because we only expect rare glitches but nothing
2115 * critical to prevent us from using GPU
2116 */
2117 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2118 ret);
2119 }
2120
2121 ret = logical_ring_init(engine);
2122 if (ret) {
2123 lrc_destroy_wa_ctx_obj(engine);
2124 }
2125
2126 return ret;
2127}
2128
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002129static int logical_xcs_ring_init(struct intel_engine_cs *engine)
2130{
2131 logical_ring_setup(engine);
2132
2133 return logical_ring_init(engine);
2134}
2135
Dave Gordonc2c7f242016-07-13 16:03:35 +01002136static const struct engine_info {
Chris Wilsone1382ef2016-05-06 15:40:20 +01002137 const char *name;
2138 unsigned exec_id;
2139 unsigned guc_id;
2140 u32 mmio_base;
2141 unsigned irq_shift;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002142 int (*init)(struct intel_engine_cs *engine);
Dave Gordonc2c7f242016-07-13 16:03:35 +01002143} intel_engines[] = {
Chris Wilsone1382ef2016-05-06 15:40:20 +01002144 [RCS] = {
2145 .name = "render ring",
2146 .exec_id = I915_EXEC_RENDER,
2147 .guc_id = GUC_RENDER_ENGINE,
2148 .mmio_base = RENDER_RING_BASE,
2149 .irq_shift = GEN8_RCS_IRQ_SHIFT,
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002150 .init = logical_render_ring_init,
Chris Wilsone1382ef2016-05-06 15:40:20 +01002151 },
2152 [BCS] = {
2153 .name = "blitter ring",
2154 .exec_id = I915_EXEC_BLT,
2155 .guc_id = GUC_BLITTER_ENGINE,
2156 .mmio_base = BLT_RING_BASE,
2157 .irq_shift = GEN8_BCS_IRQ_SHIFT,
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002158 .init = logical_xcs_ring_init,
Chris Wilsone1382ef2016-05-06 15:40:20 +01002159 },
2160 [VCS] = {
2161 .name = "bsd ring",
2162 .exec_id = I915_EXEC_BSD,
2163 .guc_id = GUC_VIDEO_ENGINE,
2164 .mmio_base = GEN6_BSD_RING_BASE,
2165 .irq_shift = GEN8_VCS1_IRQ_SHIFT,
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002166 .init = logical_xcs_ring_init,
Chris Wilsone1382ef2016-05-06 15:40:20 +01002167 },
2168 [VCS2] = {
2169 .name = "bsd2 ring",
2170 .exec_id = I915_EXEC_BSD,
2171 .guc_id = GUC_VIDEO_ENGINE2,
2172 .mmio_base = GEN8_BSD2_RING_BASE,
2173 .irq_shift = GEN8_VCS2_IRQ_SHIFT,
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002174 .init = logical_xcs_ring_init,
Chris Wilsone1382ef2016-05-06 15:40:20 +01002175 },
2176 [VECS] = {
2177 .name = "video enhancement ring",
2178 .exec_id = I915_EXEC_VEBOX,
2179 .guc_id = GUC_VIDEOENHANCE_ENGINE,
2180 .mmio_base = VEBOX_RING_BASE,
2181 .irq_shift = GEN8_VECS_IRQ_SHIFT,
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002182 .init = logical_xcs_ring_init,
Chris Wilsone1382ef2016-05-06 15:40:20 +01002183 },
2184};
2185
Dave Gordonc2c7f242016-07-13 16:03:35 +01002186struct intel_engine_cs *
2187intel_engine_setup(struct drm_i915_private *dev_priv,
2188 enum intel_engine_id id)
2189{
2190 const struct engine_info *info = &intel_engines[id];
2191 struct intel_engine_cs *engine = &dev_priv->engine[id];
2192
2193 engine->id = id;
2194 engine->i915 = dev_priv;
2195 engine->name = info->name;
2196 engine->exec_id = info->exec_id;
2197 engine->hw_id = engine->guc_id = info->guc_id;
2198 engine->mmio_base = info->mmio_base;
2199 engine->irq_shift = info->irq_shift;
2200
2201 return engine;
2202}
2203
Oscar Mateo73e4d072014-07-24 17:04:48 +01002204/**
2205 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2206 * @dev: DRM device.
2207 *
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002208 * This function inits the engines for an Execlists submission style (the
2209 * equivalent in the legacy ringbuffer submission world would be
2210 * i915_gem_init_engines). It does it only for those engines that are present in
2211 * the hardware.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002212 *
2213 * Return: non-zero if the initialization failed.
2214 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002215int intel_logical_rings_init(struct drm_device *dev)
2216{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002217 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002218 unsigned int mask = 0;
2219 unsigned int i;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002220 int ret;
2221
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002222 WARN_ON(INTEL_INFO(dev_priv)->ring_mask &
2223 GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
Oscar Mateo454afeb2014-07-24 17:04:22 +01002224
Dave Gordonc2c7f242016-07-13 16:03:35 +01002225 for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002226 if (!HAS_ENGINE(dev_priv, i))
2227 continue;
2228
Dave Gordonc2c7f242016-07-13 16:03:35 +01002229 if (!intel_engines[i].init)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002230 continue;
2231
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002232 ret = intel_engines[i].init(intel_engine_setup(dev_priv, i));
Oscar Mateo454afeb2014-07-24 17:04:22 +01002233 if (ret)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002234 goto cleanup;
2235
2236 mask |= ENGINE_MASK(i);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002237 }
2238
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002239 /*
Dave Gordonc2c7f242016-07-13 16:03:35 +01002240 * Catch failures to update intel_engines table when the new engines
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002241 * are added to the driver by a warning and disabling the forgotten
2242 * engines.
2243 */
2244 if (WARN_ON(mask != INTEL_INFO(dev_priv)->ring_mask)) {
2245 struct intel_device_info *info =
2246 (struct intel_device_info *)&dev_priv->info;
2247 info->ring_mask = mask;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002248 }
2249
Oscar Mateo454afeb2014-07-24 17:04:22 +01002250 return 0;
2251
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002252cleanup:
2253 for (i = 0; i < I915_NUM_ENGINES; i++)
2254 intel_logical_ring_cleanup(&dev_priv->engine[i]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002255
2256 return ret;
2257}
2258
Jeff McGee0cea6502015-02-13 10:27:56 -06002259static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002260make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002261{
2262 u32 rpcs = 0;
2263
2264 /*
2265 * No explicit RPCS request is needed to ensure full
2266 * slice/subslice/EU enablement prior to Gen9.
2267 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002268 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002269 return 0;
2270
2271 /*
2272 * Starting in Gen9, render power gating can leave
2273 * slice/subslice/EU in a partially enabled state. We
2274 * must make an explicit request through RPCS for full
2275 * enablement.
2276 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002277 if (INTEL_INFO(dev_priv)->has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002278 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Chris Wilsonc0336662016-05-06 15:40:21 +01002279 rpcs |= INTEL_INFO(dev_priv)->slice_total <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002280 GEN8_RPCS_S_CNT_SHIFT;
2281 rpcs |= GEN8_RPCS_ENABLE;
2282 }
2283
Chris Wilsonc0336662016-05-06 15:40:21 +01002284 if (INTEL_INFO(dev_priv)->has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002285 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Chris Wilsonc0336662016-05-06 15:40:21 +01002286 rpcs |= INTEL_INFO(dev_priv)->subslice_per_slice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002287 GEN8_RPCS_SS_CNT_SHIFT;
2288 rpcs |= GEN8_RPCS_ENABLE;
2289 }
2290
Chris Wilsonc0336662016-05-06 15:40:21 +01002291 if (INTEL_INFO(dev_priv)->has_eu_pg) {
2292 rpcs |= INTEL_INFO(dev_priv)->eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002293 GEN8_RPCS_EU_MIN_SHIFT;
Chris Wilsonc0336662016-05-06 15:40:21 +01002294 rpcs |= INTEL_INFO(dev_priv)->eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002295 GEN8_RPCS_EU_MAX_SHIFT;
2296 rpcs |= GEN8_RPCS_ENABLE;
2297 }
2298
2299 return rpcs;
2300}
2301
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002302static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002303{
2304 u32 indirect_ctx_offset;
2305
Chris Wilsonc0336662016-05-06 15:40:21 +01002306 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002307 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002308 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002309 /* fall through */
2310 case 9:
2311 indirect_ctx_offset =
2312 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2313 break;
2314 case 8:
2315 indirect_ctx_offset =
2316 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2317 break;
2318 }
2319
2320 return indirect_ctx_offset;
2321}
2322
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002323static int
Chris Wilsone2efd132016-05-24 14:53:34 +01002324populate_lr_context(struct i915_gem_context *ctx,
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002325 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002326 struct intel_engine_cs *engine,
2327 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002328{
Chris Wilsonc0336662016-05-06 15:40:21 +01002329 struct drm_i915_private *dev_priv = ctx->i915;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002330 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002331 void *vaddr;
2332 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002333 int ret;
2334
Thomas Daniel2d965532014-08-19 10:13:36 +01002335 if (!ppgtt)
2336 ppgtt = dev_priv->mm.aliasing_ppgtt;
2337
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002338 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2339 if (ret) {
2340 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2341 return ret;
2342 }
2343
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002344 vaddr = i915_gem_object_pin_map(ctx_obj);
2345 if (IS_ERR(vaddr)) {
2346 ret = PTR_ERR(vaddr);
2347 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002348 return ret;
2349 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002350 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002351
2352 /* The second page of the context object contains some fields which must
2353 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002354 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002355
2356 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2357 * commands followed by (reg, value) pairs. The values we are setting here are
2358 * only for the first context restore: on a subsequent save, the GPU will
2359 * recreate this batchbuffer with new values (including all the missing
2360 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002361 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002362 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2363 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2364 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002365 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2366 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01002367 (HAS_RESOURCE_STREAMER(dev_priv) ?
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002368 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002369 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2370 0);
2371 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2372 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002373 /* Ring buffer start address is not known until the buffer is pinned.
2374 * It is written to the context image in execlists_update_context()
2375 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002376 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2377 RING_START(engine->mmio_base), 0);
2378 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2379 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002380 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002381 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2382 RING_BBADDR_UDW(engine->mmio_base), 0);
2383 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2384 RING_BBADDR(engine->mmio_base), 0);
2385 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2386 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002387 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002388 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2389 RING_SBBADDR_UDW(engine->mmio_base), 0);
2390 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2391 RING_SBBADDR(engine->mmio_base), 0);
2392 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2393 RING_SBBSTATE(engine->mmio_base), 0);
2394 if (engine->id == RCS) {
2395 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2396 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2397 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2398 RING_INDIRECT_CTX(engine->mmio_base), 0);
2399 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2400 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2401 if (engine->wa_ctx.obj) {
2402 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002403 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2404
2405 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2406 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2407 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2408
2409 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002410 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002411
2412 reg_state[CTX_BB_PER_CTX_PTR+1] =
2413 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2414 0x01;
2415 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002416 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002417 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002418 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2419 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002420 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002421 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2422 0);
2423 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2424 0);
2425 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2426 0);
2427 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2428 0);
2429 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2430 0);
2431 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2432 0);
2433 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2434 0);
2435 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2436 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002437
Michel Thierry2dba3232015-07-30 11:06:23 +01002438 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2439 /* 64b PPGTT (48bit canonical)
2440 * PDP0_DESCRIPTOR contains the base address to PML4 and
2441 * other PDP Descriptors are ignored.
2442 */
2443 ASSIGN_CTX_PML4(ppgtt, reg_state);
2444 } else {
2445 /* 32b PPGTT
2446 * PDP*_DESCRIPTOR contains the base address of space supported.
2447 * With dynamic page allocation, PDPs may not be allocated at
2448 * this point. Point the unallocated PDPs to the scratch page
2449 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002450 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002451 }
2452
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002453 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002454 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002455 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002456 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002457 }
2458
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002459 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002460
2461 return 0;
2462}
2463
Oscar Mateo73e4d072014-07-24 17:04:48 +01002464/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002465 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002466 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002467 *
2468 * Each engine may require a different amount of space for a context image,
2469 * so when allocating (or copying) an image, this function can be used to
2470 * find the right size for the specific engine.
2471 *
2472 * Return: size (in bytes) of an engine-specific context image
2473 *
2474 * Note: this size includes the HWSP, which is part of the context image
2475 * in LRC mode, but does not include the "shared data page" used with
2476 * GuC submission. The caller should account for this if using the GuC.
2477 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002478uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002479{
2480 int ret = 0;
2481
Chris Wilsonc0336662016-05-06 15:40:21 +01002482 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002483
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002484 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002485 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002486 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002487 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2488 else
2489 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002490 break;
2491 case VCS:
2492 case BCS:
2493 case VECS:
2494 case VCS2:
2495 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2496 break;
2497 }
2498
2499 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002500}
2501
Oscar Mateo73e4d072014-07-24 17:04:48 +01002502/**
Chris Wilson978f1e02016-04-28 09:56:54 +01002503 * execlists_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002504 * @ctx: LR context to create.
Chris Wilson978f1e02016-04-28 09:56:54 +01002505 * @engine: engine to be used with the context.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002506 *
2507 * This function can be called more than once, with different engines, if we plan
2508 * to use the context with them. The context backing objects and the ringbuffers
2509 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2510 * the creation is a deferred call: it's better to make sure first that we need to use
2511 * a given ring with the context.
2512 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002513 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002514 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002515static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002516 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002517{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002518 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002519 struct intel_context *ce = &ctx->engine[engine->id];
Oscar Mateo8c8579172014-07-24 17:04:14 +01002520 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002521 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002522 int ret;
2523
Chris Wilson9021ad02016-05-24 14:53:37 +01002524 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002526 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002527
Alex Daid1675192015-08-12 15:43:43 +01002528 /* One extra page as the sharing data between driver and GuC */
2529 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2530
Chris Wilson91c8a322016-07-05 10:40:23 +01002531 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002532 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002533 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002534 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002535 }
2536
Zhi Wangbcd794c2016-06-16 08:07:01 -04002537 ringbuf = intel_engine_create_ringbuffer(engine, ctx->ring_size);
Chris Wilson01101fa2015-09-03 13:01:39 +01002538 if (IS_ERR(ringbuf)) {
2539 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002540 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002541 }
2542
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002543 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002544 if (ret) {
2545 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002546 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002547 }
2548
Chris Wilson9021ad02016-05-24 14:53:37 +01002549 ce->ringbuf = ringbuf;
2550 ce->state = ctx_obj;
2551 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002552
2553 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002554
Chris Wilson01101fa2015-09-03 13:01:39 +01002555error_ringbuf:
2556 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002557error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002558 drm_gem_object_unreference(&ctx_obj->base);
Chris Wilson9021ad02016-05-24 14:53:37 +01002559 ce->ringbuf = NULL;
2560 ce->state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002561 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002562}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002563
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002564void intel_lr_context_reset(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002565 struct i915_gem_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002566{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002567 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002568
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002569 for_each_engine(engine, dev_priv) {
Chris Wilson9021ad02016-05-24 14:53:37 +01002570 struct intel_context *ce = &ctx->engine[engine->id];
2571 struct drm_i915_gem_object *ctx_obj = ce->state;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002572 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002573 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002574
2575 if (!ctx_obj)
2576 continue;
2577
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002578 vaddr = i915_gem_object_pin_map(ctx_obj);
2579 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002580 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002581
2582 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2583 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002584
2585 reg_state[CTX_RING_HEAD+1] = 0;
2586 reg_state[CTX_RING_TAIL+1] = 0;
2587
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002588 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002589
Chris Wilson9021ad02016-05-24 14:53:37 +01002590 ce->ringbuf->head = 0;
2591 ce->ringbuf->tail = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002592 }
2593}