blob: 4ae222bb3ec53279d2b8e3d84ff4ea2091e1e0d6 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "radeon_drm.h"
32#include "radeon_reg.h"
33#include "radeon.h"
34#include "atom.h"
35
36int radeon_debugfs_ib_init(struct radeon_device *rdev);
Christian Königec1a6cc2012-05-02 15:11:11 +020037int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Andi Kleence580fa2011-10-13 16:08:47 -070039u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
40{
41 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
42 u32 pg_idx, pg_offset;
43 u32 idx_value = 0;
44 int new_page;
45
46 pg_idx = (idx * 4) / PAGE_SIZE;
47 pg_offset = (idx * 4) % PAGE_SIZE;
48
49 if (ibc->kpage_idx[0] == pg_idx)
50 return ibc->kpage[0][pg_offset/4];
51 if (ibc->kpage_idx[1] == pg_idx)
52 return ibc->kpage[1][pg_offset/4];
53
54 new_page = radeon_cs_update_pages(p, pg_idx);
55 if (new_page < 0) {
56 p->parser_error = new_page;
57 return 0;
58 }
59
60 idx_value = ibc->kpage[new_page][pg_offset/4];
61 return idx_value;
62}
63
Christian Könige32eb502011-10-23 12:56:27 +020064void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Andi Kleence580fa2011-10-13 16:08:47 -070065{
66#if DRM_DEBUG_CODE
Christian Könige32eb502011-10-23 12:56:27 +020067 if (ring->count_dw <= 0) {
Andi Kleence580fa2011-10-13 16:08:47 -070068 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
69 }
70#endif
Christian Könige32eb502011-10-23 12:56:27 +020071 ring->ring[ring->wptr++] = v;
72 ring->wptr &= ring->ptr_mask;
73 ring->count_dw--;
74 ring->ring_free_dw--;
Andi Kleence580fa2011-10-13 16:08:47 -070075}
76
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077/*
78 * IB.
79 */
Jerome Glissec1341e52011-12-21 12:13:47 -050080bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib)
Jerome Glisseb15ba512011-11-15 11:48:34 -050081{
82 bool done = false;
83
84 /* only free ib which have been emited */
Jerome Glissebb635562012-05-09 15:34:46 +020085 if (ib->fence && ib->fence->seq < RADEON_FENCE_NOTEMITED_SEQ) {
Jerome Glisseb15ba512011-11-15 11:48:34 -050086 if (radeon_fence_signaled(ib->fence)) {
87 radeon_fence_unref(&ib->fence);
88 radeon_sa_bo_free(rdev, &ib->sa_bo);
89 done = true;
90 }
91 }
92 return done;
93}
94
Jerome Glisse69e130a2011-12-21 12:13:46 -050095int radeon_ib_get(struct radeon_device *rdev, int ring,
96 struct radeon_ib **ib, unsigned size)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097{
98 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -050099 unsigned cretry = 0;
100 int r = 0, i, idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
102 *ib = NULL;
Jerome Glisse69e130a2011-12-21 12:13:46 -0500103 /* align size on 256 bytes */
104 size = ALIGN(size, 256);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500105
Christian König7b1f2482011-09-23 15:11:23 +0200106 r = radeon_fence_create(rdev, &fence, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107 if (r) {
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100108 dev_err(rdev->dev, "failed to create fence for new IB\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 return r;
110 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500111
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500112 radeon_mutex_lock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500113 idx = rdev->ib_pool.head_id;
114retry:
115 if (cretry > 5) {
116 dev_err(rdev->dev, "failed to get an ib after 5 retry\n");
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500117 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100118 radeon_fence_unref(&fence);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500119 return -ENOMEM;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500121 cretry++;
122 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
123 radeon_ib_try_free(rdev, &rdev->ib_pool.ibs[idx]);
124 if (rdev->ib_pool.ibs[idx].fence == NULL) {
125 r = radeon_sa_bo_new(rdev, &rdev->ib_pool.sa_manager,
126 &rdev->ib_pool.ibs[idx].sa_bo,
Jerome Glisse69e130a2011-12-21 12:13:46 -0500127 size, 256);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500128 if (!r) {
129 *ib = &rdev->ib_pool.ibs[idx];
130 (*ib)->ptr = rdev->ib_pool.sa_manager.cpu_ptr;
131 (*ib)->ptr += ((*ib)->sa_bo.offset >> 2);
132 (*ib)->gpu_addr = rdev->ib_pool.sa_manager.gpu_addr;
133 (*ib)->gpu_addr += (*ib)->sa_bo.offset;
134 (*ib)->fence = fence;
Jerome Glisse721604a2012-01-05 22:11:05 -0500135 (*ib)->vm_id = 0;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400136 (*ib)->is_const_ib = false;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500137 /* ib are most likely to be allocated in a ring fashion
138 * thus rdev->ib_pool.head_id should be the id of the
139 * oldest ib
140 */
141 rdev->ib_pool.head_id = (1 + idx);
142 rdev->ib_pool.head_id &= (RADEON_IB_POOL_SIZE - 1);
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500143 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500144 return 0;
145 }
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100146 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500147 idx = (idx + 1) & (RADEON_IB_POOL_SIZE - 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500149 /* this should be rare event, ie all ib scheduled none signaled yet.
150 */
151 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
Jerome Glissebb635562012-05-09 15:34:46 +0200152 struct radeon_fence *fence = rdev->ib_pool.ibs[idx].fence;
153 if (fence && fence->seq < RADEON_FENCE_NOTEMITED_SEQ) {
154 r = radeon_fence_wait(fence, false);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500155 if (!r) {
156 goto retry;
157 }
158 /* an error happened */
159 break;
160 }
161 idx = (idx + 1) & (RADEON_IB_POOL_SIZE - 1);
162 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500163 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500164 radeon_fence_unref(&fence);
165 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166}
167
168void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib)
169{
170 struct radeon_ib *tmp = *ib;
171
172 *ib = NULL;
173 if (tmp == NULL) {
174 return;
175 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500176 radeon_mutex_lock(&rdev->ib_pool.mutex);
Jerome Glissebb635562012-05-09 15:34:46 +0200177 if (tmp->fence && tmp->fence->seq == RADEON_FENCE_NOTEMITED_SEQ) {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500178 radeon_sa_bo_free(rdev, &tmp->sa_bo);
179 radeon_fence_unref(&tmp->fence);
180 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500181 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182}
183
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib)
185{
Christian Könige32eb502011-10-23 12:56:27 +0200186 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187 int r = 0;
188
Christian Könige32eb502011-10-23 12:56:27 +0200189 if (!ib->length_dw || !ring->ready) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 /* TODO: Nothings in the ib we should report. */
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100191 DRM_ERROR("radeon: couldn't schedule IB(%u).\n", ib->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 return -EINVAL;
193 }
Dave Airlieecb114a2009-09-15 11:12:56 +1000194
Dave Airlie6cdf6582009-06-29 18:29:13 +1000195 /* 64 dwords should be enough for fence too */
Christian Könige32eb502011-10-23 12:56:27 +0200196 r = radeon_ring_lock(rdev, ring, 64);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100198 DRM_ERROR("radeon: scheduling IB failed (%d).\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 return r;
200 }
Christian König4c87bc22011-10-19 19:02:21 +0200201 radeon_ring_ib_execute(rdev, ib->fence->ring, ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 radeon_fence_emit(rdev, ib->fence);
Christian Könige32eb502011-10-23 12:56:27 +0200203 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 return 0;
205}
206
207int radeon_ib_pool_init(struct radeon_device *rdev)
208{
Jerome Glissed54fbd42012-01-24 12:08:52 -0500209 struct radeon_sa_manager tmp;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500210 int i, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211
Jerome Glissed54fbd42012-01-24 12:08:52 -0500212 r = radeon_sa_bo_manager_init(rdev, &tmp,
213 RADEON_IB_POOL_SIZE*64*1024,
214 RADEON_GEM_DOMAIN_GTT);
215 if (r) {
216 return r;
217 }
218
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500219 radeon_mutex_lock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500220 if (rdev->ib_pool.ready) {
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500221 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glissed54fbd42012-01-24 12:08:52 -0500222 radeon_sa_bo_manager_fini(rdev, &tmp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200223 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225
Jerome Glissed54fbd42012-01-24 12:08:52 -0500226 rdev->ib_pool.sa_manager = tmp;
227 INIT_LIST_HEAD(&rdev->ib_pool.sa_manager.sa_bo);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500228 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
229 rdev->ib_pool.ibs[i].fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 rdev->ib_pool.ibs[i].idx = i;
231 rdev->ib_pool.ibs[i].length_dw = 0;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500232 INIT_LIST_HEAD(&rdev->ib_pool.ibs[i].sa_bo.list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233 }
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100234 rdev->ib_pool.head_id = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 rdev->ib_pool.ready = true;
236 DRM_INFO("radeon: ib pool ready.\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -0500237
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238 if (radeon_debugfs_ib_init(rdev)) {
239 DRM_ERROR("Failed to register debugfs file for IB !\n");
240 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500241 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500242 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243}
244
245void radeon_ib_pool_fini(struct radeon_device *rdev)
246{
Jerome Glisseb15ba512011-11-15 11:48:34 -0500247 unsigned i;
Jerome Glisse4c788672009-11-20 14:29:23 +0100248
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500249 radeon_mutex_lock(&rdev->ib_pool.mutex);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500250 if (rdev->ib_pool.ready) {
251 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
252 radeon_sa_bo_free(rdev, &rdev->ib_pool.ibs[i].sa_bo);
253 radeon_fence_unref(&rdev->ib_pool.ibs[i].fence);
Alex Deucherca2af922010-05-06 11:02:24 -0400254 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500255 radeon_sa_bo_manager_fini(rdev, &rdev->ib_pool.sa_manager);
256 rdev->ib_pool.ready = false;
Alex Deucherca2af922010-05-06 11:02:24 -0400257 }
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500258 radeon_mutex_unlock(&rdev->ib_pool.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259}
260
Jerome Glisseb15ba512011-11-15 11:48:34 -0500261int radeon_ib_pool_start(struct radeon_device *rdev)
262{
263 return radeon_sa_bo_manager_start(rdev, &rdev->ib_pool.sa_manager);
264}
265
266int radeon_ib_pool_suspend(struct radeon_device *rdev)
267{
268 return radeon_sa_bo_manager_suspend(rdev, &rdev->ib_pool.sa_manager);
269}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270
Christian König7bd560e2012-05-02 15:11:12 +0200271int radeon_ib_ring_tests(struct radeon_device *rdev)
272{
273 unsigned i;
274 int r;
275
276 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
277 struct radeon_ring *ring = &rdev->ring[i];
278
279 if (!ring->ready)
280 continue;
281
282 r = radeon_ib_test(rdev, i, ring);
283 if (r) {
284 ring->ready = false;
285
286 if (i == RADEON_RING_TYPE_GFX_INDEX) {
287 /* oh, oh, that's really bad */
288 DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r);
289 rdev->accel_working = false;
290 return r;
291
292 } else {
293 /* still not good, but we can live with it */
294 DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r);
295 }
296 }
297 }
298 return 0;
299}
300
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301/*
302 * Ring.
303 */
Christian Könige32eb502011-10-23 12:56:27 +0200304int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *ring)
Christian Königbf852792011-10-13 13:19:22 +0200305{
306 /* r1xx-r5xx only has CP ring */
307 if (rdev->family < CHIP_R600)
308 return RADEON_RING_TYPE_GFX_INDEX;
309
310 if (rdev->family >= CHIP_CAYMAN) {
Christian Könige32eb502011-10-23 12:56:27 +0200311 if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX])
Christian Königbf852792011-10-13 13:19:22 +0200312 return CAYMAN_RING_TYPE_CP1_INDEX;
Christian Könige32eb502011-10-23 12:56:27 +0200313 else if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX])
Christian Königbf852792011-10-13 13:19:22 +0200314 return CAYMAN_RING_TYPE_CP2_INDEX;
315 }
316 return RADEON_RING_TYPE_GFX_INDEX;
317}
318
Christian Könige32eb502011-10-23 12:56:27 +0200319void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320{
Alex Deucher78c55602011-11-17 14:25:56 -0500321 u32 rptr;
322
Alex Deucher724c80e2010-08-27 18:25:25 -0400323 if (rdev->wb.enabled)
Alex Deucher78c55602011-11-17 14:25:56 -0500324 rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
Christian König5596a9d2011-10-13 12:48:45 +0200325 else
Alex Deucher78c55602011-11-17 14:25:56 -0500326 rptr = RREG32(ring->rptr_reg);
327 ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328 /* This works because ring_size is a power of 2 */
Christian Könige32eb502011-10-23 12:56:27 +0200329 ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4));
330 ring->ring_free_dw -= ring->wptr;
331 ring->ring_free_dw &= ring->ptr_mask;
332 if (!ring->ring_free_dw) {
333 ring->ring_free_dw = ring->ring_size / 4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200334 }
335}
336
Christian König7b1f2482011-09-23 15:11:23 +0200337
Christian Könige32eb502011-10-23 12:56:27 +0200338int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339{
340 int r;
341
342 /* Align requested size with padding so unlock_commit can
343 * pad safely */
Christian Könige32eb502011-10-23 12:56:27 +0200344 ndw = (ndw + ring->align_mask) & ~ring->align_mask;
345 while (ndw > (ring->ring_free_dw - 1)) {
346 radeon_ring_free_size(rdev, ring);
347 if (ndw < ring->ring_free_dw) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 break;
349 }
Christian Königd6999bc2012-05-09 15:34:45 +0200350 mutex_unlock(&rdev->ring_lock);
Christian Könige32eb502011-10-23 12:56:27 +0200351 r = radeon_fence_wait_next(rdev, radeon_ring_index(rdev, ring));
Christian Königd6999bc2012-05-09 15:34:45 +0200352 mutex_lock(&rdev->ring_lock);
Matthew Garrett91700f32010-04-30 15:24:17 -0400353 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 }
Christian Könige32eb502011-10-23 12:56:27 +0200356 ring->count_dw = ndw;
357 ring->wptr_old = ring->wptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358 return 0;
359}
360
Christian Könige32eb502011-10-23 12:56:27 +0200361int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
Matthew Garrett91700f32010-04-30 15:24:17 -0400362{
363 int r;
364
Christian Königd6999bc2012-05-09 15:34:45 +0200365 mutex_lock(&rdev->ring_lock);
Christian Könige32eb502011-10-23 12:56:27 +0200366 r = radeon_ring_alloc(rdev, ring, ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400367 if (r) {
Christian Königd6999bc2012-05-09 15:34:45 +0200368 mutex_unlock(&rdev->ring_lock);
Matthew Garrett91700f32010-04-30 15:24:17 -0400369 return r;
370 }
371 return 0;
372}
373
Christian Könige32eb502011-10-23 12:56:27 +0200374void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375{
376 unsigned count_dw_pad;
377 unsigned i;
378
379 /* We pad to match fetch size */
Christian Könige32eb502011-10-23 12:56:27 +0200380 count_dw_pad = (ring->align_mask + 1) -
381 (ring->wptr & ring->align_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200382 for (i = 0; i < count_dw_pad; i++) {
Alex Deucher78c55602011-11-17 14:25:56 -0500383 radeon_ring_write(ring, ring->nop);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384 }
385 DRM_MEMORYBARRIER();
Alex Deucher78c55602011-11-17 14:25:56 -0500386 WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask);
Christian Könige32eb502011-10-23 12:56:27 +0200387 (void)RREG32(ring->wptr_reg);
Matthew Garrett91700f32010-04-30 15:24:17 -0400388}
389
Christian Könige32eb502011-10-23 12:56:27 +0200390void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
Matthew Garrett91700f32010-04-30 15:24:17 -0400391{
Christian Könige32eb502011-10-23 12:56:27 +0200392 radeon_ring_commit(rdev, ring);
Christian Königd6999bc2012-05-09 15:34:45 +0200393 mutex_unlock(&rdev->ring_lock);
394}
395
396void radeon_ring_undo(struct radeon_ring *ring)
397{
398 ring->wptr = ring->wptr_old;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399}
400
Christian Könige32eb502011-10-23 12:56:27 +0200401void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402{
Christian Königd6999bc2012-05-09 15:34:45 +0200403 radeon_ring_undo(ring);
404 mutex_unlock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405}
406
Christian König7b9ef162012-05-02 15:11:23 +0200407void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring)
408{
409 int r;
410
Christian Königd6999bc2012-05-09 15:34:45 +0200411 mutex_lock(&rdev->ring_lock);
Christian König7b9ef162012-05-02 15:11:23 +0200412 radeon_ring_free_size(rdev, ring);
413 if (ring->rptr == ring->wptr) {
414 r = radeon_ring_alloc(rdev, ring, 1);
415 if (!r) {
416 radeon_ring_write(ring, ring->nop);
417 radeon_ring_commit(rdev, ring);
418 }
419 }
Christian Königd6999bc2012-05-09 15:34:45 +0200420 mutex_unlock(&rdev->ring_lock);
Christian König7b9ef162012-05-02 15:11:23 +0200421}
422
Christian König069211e2012-05-02 15:11:20 +0200423void radeon_ring_lockup_update(struct radeon_ring *ring)
424{
425 ring->last_rptr = ring->rptr;
426 ring->last_activity = jiffies;
427}
428
429/**
430 * radeon_ring_test_lockup() - check if ring is lockedup by recording information
431 * @rdev: radeon device structure
432 * @ring: radeon_ring structure holding ring information
433 *
434 * We don't need to initialize the lockup tracking information as we will either
435 * have CP rptr to a different value of jiffies wrap around which will force
436 * initialization of the lockup tracking informations.
437 *
438 * A possible false positivie is if we get call after while and last_cp_rptr ==
439 * the current CP rptr, even if it's unlikely it might happen. To avoid this
440 * if the elapsed time since last call is bigger than 2 second than we return
441 * false and update the tracking information. Due to this the caller must call
442 * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported
443 * the fencing code should be cautious about that.
444 *
445 * Caller should write to the ring to force CP to do something so we don't get
446 * false positive when CP is just gived nothing to do.
447 *
448 **/
449bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
450{
451 unsigned long cjiffies, elapsed;
452 uint32_t rptr;
453
454 cjiffies = jiffies;
455 if (!time_after(cjiffies, ring->last_activity)) {
456 /* likely a wrap around */
457 radeon_ring_lockup_update(ring);
458 return false;
459 }
460 rptr = RREG32(ring->rptr_reg);
461 ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
462 if (ring->rptr != ring->last_rptr) {
463 /* CP is still working no lockup */
464 radeon_ring_lockup_update(ring);
465 return false;
466 }
467 elapsed = jiffies_to_msecs(cjiffies - ring->last_activity);
Christian König3368ff02012-05-02 15:11:21 +0200468 if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) {
Christian König069211e2012-05-02 15:11:20 +0200469 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
470 return true;
471 }
472 /* give a chance to the GPU ... */
473 return false;
474}
475
Christian Könige32eb502011-10-23 12:56:27 +0200476int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500477 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
478 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479{
480 int r;
481
Christian Könige32eb502011-10-23 12:56:27 +0200482 ring->ring_size = ring_size;
483 ring->rptr_offs = rptr_offs;
484 ring->rptr_reg = rptr_reg;
485 ring->wptr_reg = wptr_reg;
Alex Deucher78c55602011-11-17 14:25:56 -0500486 ring->ptr_reg_shift = ptr_reg_shift;
487 ring->ptr_reg_mask = ptr_reg_mask;
488 ring->nop = nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489 /* Allocate ring buffer */
Christian Könige32eb502011-10-23 12:56:27 +0200490 if (ring->ring_obj == NULL) {
491 r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +0100492 RADEON_GEM_DOMAIN_GTT,
Christian Könige32eb502011-10-23 12:56:27 +0200493 &ring->ring_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100495 dev_err(rdev->dev, "(%d) ring create failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200496 return r;
497 }
Christian Könige32eb502011-10-23 12:56:27 +0200498 r = radeon_bo_reserve(ring->ring_obj, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100499 if (unlikely(r != 0))
500 return r;
Christian Könige32eb502011-10-23 12:56:27 +0200501 r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
502 &ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200503 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +0200504 radeon_bo_unreserve(ring->ring_obj);
Jerome Glisse4c788672009-11-20 14:29:23 +0100505 dev_err(rdev->dev, "(%d) ring pin failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506 return r;
507 }
Christian Könige32eb502011-10-23 12:56:27 +0200508 r = radeon_bo_kmap(ring->ring_obj,
509 (void **)&ring->ring);
510 radeon_bo_unreserve(ring->ring_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100512 dev_err(rdev->dev, "(%d) ring map failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513 return r;
514 }
515 }
Christian Könige32eb502011-10-23 12:56:27 +0200516 ring->ptr_mask = (ring->ring_size / 4) - 1;
517 ring->ring_free_dw = ring->ring_size / 4;
Christian Königec1a6cc2012-05-02 15:11:11 +0200518 if (radeon_debugfs_ring_init(rdev, ring)) {
519 DRM_ERROR("Failed to register debugfs file for rings !\n");
520 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521 return 0;
522}
523
Christian Könige32eb502011-10-23 12:56:27 +0200524void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525{
Jerome Glisse4c788672009-11-20 14:29:23 +0100526 int r;
Alex Deucherca2af922010-05-06 11:02:24 -0400527 struct radeon_bo *ring_obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100528
Christian Königd6999bc2012-05-09 15:34:45 +0200529 mutex_lock(&rdev->ring_lock);
Christian Könige32eb502011-10-23 12:56:27 +0200530 ring_obj = ring->ring_obj;
Christian Königd6999bc2012-05-09 15:34:45 +0200531 ring->ready = false;
Christian Könige32eb502011-10-23 12:56:27 +0200532 ring->ring = NULL;
533 ring->ring_obj = NULL;
Christian Königd6999bc2012-05-09 15:34:45 +0200534 mutex_unlock(&rdev->ring_lock);
Alex Deucherca2af922010-05-06 11:02:24 -0400535
536 if (ring_obj) {
537 r = radeon_bo_reserve(ring_obj, false);
538 if (likely(r == 0)) {
539 radeon_bo_kunmap(ring_obj);
540 radeon_bo_unpin(ring_obj);
541 radeon_bo_unreserve(ring_obj);
542 }
543 radeon_bo_unref(&ring_obj);
544 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545}
546
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547/*
548 * Debugfs info
549 */
550#if defined(CONFIG_DEBUG_FS)
Christian Königaf9720f2011-10-24 17:08:44 +0200551
552static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
553{
554 struct drm_info_node *node = (struct drm_info_node *) m->private;
555 struct drm_device *dev = node->minor->dev;
556 struct radeon_device *rdev = dev->dev_private;
557 int ridx = *(int*)node->info_ent->data;
558 struct radeon_ring *ring = &rdev->ring[ridx];
559 unsigned count, i, j;
560
561 radeon_ring_free_size(rdev, ring);
562 count = (ring->ring_size / 4) - ring->ring_free_dw;
563 seq_printf(m, "wptr(0x%04x): 0x%08x\n", ring->wptr_reg, RREG32(ring->wptr_reg));
564 seq_printf(m, "rptr(0x%04x): 0x%08x\n", ring->rptr_reg, RREG32(ring->rptr_reg));
565 seq_printf(m, "driver's copy of the wptr: 0x%08x\n", ring->wptr);
566 seq_printf(m, "driver's copy of the rptr: 0x%08x\n", ring->rptr);
567 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
568 seq_printf(m, "%u dwords in ring\n", count);
569 i = ring->rptr;
570 for (j = 0; j <= count; j++) {
571 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
572 i = (i + 1) & ring->ptr_mask;
573 }
574 return 0;
575}
576
577static int radeon_ring_type_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
578static int cayman_ring_type_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
579static int cayman_ring_type_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
580
581static struct drm_info_list radeon_debugfs_ring_info_list[] = {
582 {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_ring_type_gfx_index},
583 {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp1_index},
584 {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp2_index},
585};
586
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587static int radeon_debugfs_ib_info(struct seq_file *m, void *data)
588{
589 struct drm_info_node *node = (struct drm_info_node *) m->private;
Christian König293f9fd2012-02-23 15:18:45 +0100590 struct drm_device *dev = node->minor->dev;
591 struct radeon_device *rdev = dev->dev_private;
592 struct radeon_ib *ib = &rdev->ib_pool.ibs[*((unsigned*)node->info_ent->data)];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 unsigned i;
594
595 if (ib == NULL) {
596 return 0;
597 }
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100598 seq_printf(m, "IB %04u\n", ib->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599 seq_printf(m, "IB fence %p\n", ib->fence);
600 seq_printf(m, "IB size %05u dwords\n", ib->length_dw);
601 for (i = 0; i < ib->length_dw; i++) {
602 seq_printf(m, "[%05u]=0x%08X\n", i, ib->ptr[i]);
603 }
604 return 0;
605}
606
607static struct drm_info_list radeon_debugfs_ib_list[RADEON_IB_POOL_SIZE];
608static char radeon_debugfs_ib_names[RADEON_IB_POOL_SIZE][32];
Christian König293f9fd2012-02-23 15:18:45 +0100609static unsigned radeon_debugfs_ib_idx[RADEON_IB_POOL_SIZE];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200610#endif
611
Christian Königec1a6cc2012-05-02 15:11:11 +0200612int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring)
Christian Königaf9720f2011-10-24 17:08:44 +0200613{
614#if defined(CONFIG_DEBUG_FS)
Christian Königec1a6cc2012-05-02 15:11:11 +0200615 unsigned i;
616 for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) {
617 struct drm_info_list *info = &radeon_debugfs_ring_info_list[i];
618 int ridx = *(int*)radeon_debugfs_ring_info_list[i].data;
619 unsigned r;
620
621 if (&rdev->ring[ridx] != ring)
622 continue;
623
624 r = radeon_debugfs_add_files(rdev, info, 1);
625 if (r)
626 return r;
627 }
Christian Königaf9720f2011-10-24 17:08:44 +0200628#endif
Christian Königec1a6cc2012-05-02 15:11:11 +0200629 return 0;
Christian Königaf9720f2011-10-24 17:08:44 +0200630}
631
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632int radeon_debugfs_ib_init(struct radeon_device *rdev)
633{
634#if defined(CONFIG_DEBUG_FS)
635 unsigned i;
636
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637 for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
638 sprintf(radeon_debugfs_ib_names[i], "radeon_ib_%04u", i);
Christian König293f9fd2012-02-23 15:18:45 +0100639 radeon_debugfs_ib_idx[i] = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640 radeon_debugfs_ib_list[i].name = radeon_debugfs_ib_names[i];
641 radeon_debugfs_ib_list[i].show = &radeon_debugfs_ib_info;
642 radeon_debugfs_ib_list[i].driver_features = 0;
Christian König293f9fd2012-02-23 15:18:45 +0100643 radeon_debugfs_ib_list[i].data = &radeon_debugfs_ib_idx[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200644 }
645 return radeon_debugfs_add_files(rdev, radeon_debugfs_ib_list,
646 RADEON_IB_POOL_SIZE);
647#else
648 return 0;
649#endif
650}