blob: f13134aa8c4f9b3f51168b002d54391586183f83 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
56 engine->instmem.populate = nv04_instmem_populate;
57 engine->instmem.clear = nv04_instmem_clear;
58 engine->instmem.bind = nv04_instmem_bind;
59 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->graph.init = nv04_graph_init;
69 engine->graph.takedown = nv04_graph_takedown;
70 engine->graph.fifo_access = nv04_graph_fifo_access;
71 engine->graph.channel = nv04_graph_channel;
72 engine->graph.create_context = nv04_graph_create_context;
73 engine->graph.destroy_context = nv04_graph_destroy_context;
74 engine->graph.load_context = nv04_graph_load_context;
75 engine->graph.unload_context = nv04_graph_unload_context;
76 engine->fifo.channels = 16;
77 engine->fifo.init = nv04_fifo_init;
78 engine->fifo.takedown = nouveau_stub_takedown;
79 engine->fifo.disable = nv04_fifo_disable;
80 engine->fifo.enable = nv04_fifo_enable;
81 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010082 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100083 engine->fifo.channel_id = nv04_fifo_channel_id;
84 engine->fifo.create_context = nv04_fifo_create_context;
85 engine->fifo.destroy_context = nv04_fifo_destroy_context;
86 engine->fifo.load_context = nv04_fifo_load_context;
87 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020088 engine->display.early_init = nv04_display_early_init;
89 engine->display.late_takedown = nv04_display_late_takedown;
90 engine->display.create = nv04_display_create;
91 engine->display.init = nv04_display_init;
92 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100093 engine->gpio.init = nouveau_stub_init;
94 engine->gpio.takedown = nouveau_stub_takedown;
95 engine->gpio.get = NULL;
96 engine->gpio.set = NULL;
97 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100098 engine->pm.clock_get = nv04_pm_clock_get;
99 engine->pm.clock_pre = nv04_pm_clock_pre;
100 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000101 engine->crypt.init = nouveau_stub_init;
102 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000103 break;
104 case 0x10:
105 engine->instmem.init = nv04_instmem_init;
106 engine->instmem.takedown = nv04_instmem_takedown;
107 engine->instmem.suspend = nv04_instmem_suspend;
108 engine->instmem.resume = nv04_instmem_resume;
109 engine->instmem.populate = nv04_instmem_populate;
110 engine->instmem.clear = nv04_instmem_clear;
111 engine->instmem.bind = nv04_instmem_bind;
112 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000113 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000114 engine->mc.init = nv04_mc_init;
115 engine->mc.takedown = nv04_mc_takedown;
116 engine->timer.init = nv04_timer_init;
117 engine->timer.read = nv04_timer_read;
118 engine->timer.takedown = nv04_timer_takedown;
119 engine->fb.init = nv10_fb_init;
120 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100121 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000122 engine->graph.init = nv10_graph_init;
123 engine->graph.takedown = nv10_graph_takedown;
124 engine->graph.channel = nv10_graph_channel;
125 engine->graph.create_context = nv10_graph_create_context;
126 engine->graph.destroy_context = nv10_graph_destroy_context;
127 engine->graph.fifo_access = nv04_graph_fifo_access;
128 engine->graph.load_context = nv10_graph_load_context;
129 engine->graph.unload_context = nv10_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100130 engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000131 engine->fifo.channels = 32;
132 engine->fifo.init = nv10_fifo_init;
133 engine->fifo.takedown = nouveau_stub_takedown;
134 engine->fifo.disable = nv04_fifo_disable;
135 engine->fifo.enable = nv04_fifo_enable;
136 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100137 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 engine->fifo.channel_id = nv10_fifo_channel_id;
139 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200140 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141 engine->fifo.load_context = nv10_fifo_load_context;
142 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200143 engine->display.early_init = nv04_display_early_init;
144 engine->display.late_takedown = nv04_display_late_takedown;
145 engine->display.create = nv04_display_create;
146 engine->display.init = nv04_display_init;
147 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000148 engine->gpio.init = nouveau_stub_init;
149 engine->gpio.takedown = nouveau_stub_takedown;
150 engine->gpio.get = nv10_gpio_get;
151 engine->gpio.set = nv10_gpio_set;
152 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000153 engine->pm.clock_get = nv04_pm_clock_get;
154 engine->pm.clock_pre = nv04_pm_clock_pre;
155 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000156 engine->crypt.init = nouveau_stub_init;
157 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000158 break;
159 case 0x20:
160 engine->instmem.init = nv04_instmem_init;
161 engine->instmem.takedown = nv04_instmem_takedown;
162 engine->instmem.suspend = nv04_instmem_suspend;
163 engine->instmem.resume = nv04_instmem_resume;
164 engine->instmem.populate = nv04_instmem_populate;
165 engine->instmem.clear = nv04_instmem_clear;
166 engine->instmem.bind = nv04_instmem_bind;
167 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000168 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 engine->mc.init = nv04_mc_init;
170 engine->mc.takedown = nv04_mc_takedown;
171 engine->timer.init = nv04_timer_init;
172 engine->timer.read = nv04_timer_read;
173 engine->timer.takedown = nv04_timer_takedown;
174 engine->fb.init = nv10_fb_init;
175 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100176 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000177 engine->graph.init = nv20_graph_init;
178 engine->graph.takedown = nv20_graph_takedown;
179 engine->graph.channel = nv10_graph_channel;
180 engine->graph.create_context = nv20_graph_create_context;
181 engine->graph.destroy_context = nv20_graph_destroy_context;
182 engine->graph.fifo_access = nv04_graph_fifo_access;
183 engine->graph.load_context = nv20_graph_load_context;
184 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100185 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186 engine->fifo.channels = 32;
187 engine->fifo.init = nv10_fifo_init;
188 engine->fifo.takedown = nouveau_stub_takedown;
189 engine->fifo.disable = nv04_fifo_disable;
190 engine->fifo.enable = nv04_fifo_enable;
191 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100192 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193 engine->fifo.channel_id = nv10_fifo_channel_id;
194 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200195 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000196 engine->fifo.load_context = nv10_fifo_load_context;
197 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200198 engine->display.early_init = nv04_display_early_init;
199 engine->display.late_takedown = nv04_display_late_takedown;
200 engine->display.create = nv04_display_create;
201 engine->display.init = nv04_display_init;
202 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000203 engine->gpio.init = nouveau_stub_init;
204 engine->gpio.takedown = nouveau_stub_takedown;
205 engine->gpio.get = nv10_gpio_get;
206 engine->gpio.set = nv10_gpio_set;
207 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000208 engine->pm.clock_get = nv04_pm_clock_get;
209 engine->pm.clock_pre = nv04_pm_clock_pre;
210 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000211 engine->crypt.init = nouveau_stub_init;
212 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213 break;
214 case 0x30:
215 engine->instmem.init = nv04_instmem_init;
216 engine->instmem.takedown = nv04_instmem_takedown;
217 engine->instmem.suspend = nv04_instmem_suspend;
218 engine->instmem.resume = nv04_instmem_resume;
219 engine->instmem.populate = nv04_instmem_populate;
220 engine->instmem.clear = nv04_instmem_clear;
221 engine->instmem.bind = nv04_instmem_bind;
222 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000223 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000224 engine->mc.init = nv04_mc_init;
225 engine->mc.takedown = nv04_mc_takedown;
226 engine->timer.init = nv04_timer_init;
227 engine->timer.read = nv04_timer_read;
228 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200229 engine->fb.init = nv30_fb_init;
230 engine->fb.takedown = nv30_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100231 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 engine->graph.init = nv30_graph_init;
233 engine->graph.takedown = nv20_graph_takedown;
234 engine->graph.fifo_access = nv04_graph_fifo_access;
235 engine->graph.channel = nv10_graph_channel;
236 engine->graph.create_context = nv20_graph_create_context;
237 engine->graph.destroy_context = nv20_graph_destroy_context;
238 engine->graph.load_context = nv20_graph_load_context;
239 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100240 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241 engine->fifo.channels = 32;
242 engine->fifo.init = nv10_fifo_init;
243 engine->fifo.takedown = nouveau_stub_takedown;
244 engine->fifo.disable = nv04_fifo_disable;
245 engine->fifo.enable = nv04_fifo_enable;
246 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100247 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000248 engine->fifo.channel_id = nv10_fifo_channel_id;
249 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200250 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000251 engine->fifo.load_context = nv10_fifo_load_context;
252 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200253 engine->display.early_init = nv04_display_early_init;
254 engine->display.late_takedown = nv04_display_late_takedown;
255 engine->display.create = nv04_display_create;
256 engine->display.init = nv04_display_init;
257 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000258 engine->gpio.init = nouveau_stub_init;
259 engine->gpio.takedown = nouveau_stub_takedown;
260 engine->gpio.get = nv10_gpio_get;
261 engine->gpio.set = nv10_gpio_set;
262 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000263 engine->pm.clock_get = nv04_pm_clock_get;
264 engine->pm.clock_pre = nv04_pm_clock_pre;
265 engine->pm.clock_set = nv04_pm_clock_set;
266 engine->pm.voltage_get = nouveau_voltage_gpio_get;
267 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000268 engine->crypt.init = nouveau_stub_init;
269 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 break;
271 case 0x40:
272 case 0x60:
273 engine->instmem.init = nv04_instmem_init;
274 engine->instmem.takedown = nv04_instmem_takedown;
275 engine->instmem.suspend = nv04_instmem_suspend;
276 engine->instmem.resume = nv04_instmem_resume;
277 engine->instmem.populate = nv04_instmem_populate;
278 engine->instmem.clear = nv04_instmem_clear;
279 engine->instmem.bind = nv04_instmem_bind;
280 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000281 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282 engine->mc.init = nv40_mc_init;
283 engine->mc.takedown = nv40_mc_takedown;
284 engine->timer.init = nv04_timer_init;
285 engine->timer.read = nv04_timer_read;
286 engine->timer.takedown = nv04_timer_takedown;
287 engine->fb.init = nv40_fb_init;
288 engine->fb.takedown = nv40_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100289 engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000290 engine->graph.init = nv40_graph_init;
291 engine->graph.takedown = nv40_graph_takedown;
292 engine->graph.fifo_access = nv04_graph_fifo_access;
293 engine->graph.channel = nv40_graph_channel;
294 engine->graph.create_context = nv40_graph_create_context;
295 engine->graph.destroy_context = nv40_graph_destroy_context;
296 engine->graph.load_context = nv40_graph_load_context;
297 engine->graph.unload_context = nv40_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100298 engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299 engine->fifo.channels = 32;
300 engine->fifo.init = nv40_fifo_init;
301 engine->fifo.takedown = nouveau_stub_takedown;
302 engine->fifo.disable = nv04_fifo_disable;
303 engine->fifo.enable = nv04_fifo_enable;
304 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100305 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000306 engine->fifo.channel_id = nv10_fifo_channel_id;
307 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200308 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309 engine->fifo.load_context = nv40_fifo_load_context;
310 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200311 engine->display.early_init = nv04_display_early_init;
312 engine->display.late_takedown = nv04_display_late_takedown;
313 engine->display.create = nv04_display_create;
314 engine->display.init = nv04_display_init;
315 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000316 engine->gpio.init = nouveau_stub_init;
317 engine->gpio.takedown = nouveau_stub_takedown;
318 engine->gpio.get = nv10_gpio_get;
319 engine->gpio.set = nv10_gpio_set;
320 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000321 engine->pm.clock_get = nv04_pm_clock_get;
322 engine->pm.clock_pre = nv04_pm_clock_pre;
323 engine->pm.clock_set = nv04_pm_clock_set;
324 engine->pm.voltage_get = nouveau_voltage_gpio_get;
325 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200326 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000327 engine->crypt.init = nouveau_stub_init;
328 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 break;
330 case 0x50:
331 case 0x80: /* gotta love NVIDIA's consistency.. */
332 case 0x90:
333 case 0xA0:
334 engine->instmem.init = nv50_instmem_init;
335 engine->instmem.takedown = nv50_instmem_takedown;
336 engine->instmem.suspend = nv50_instmem_suspend;
337 engine->instmem.resume = nv50_instmem_resume;
338 engine->instmem.populate = nv50_instmem_populate;
339 engine->instmem.clear = nv50_instmem_clear;
340 engine->instmem.bind = nv50_instmem_bind;
341 engine->instmem.unbind = nv50_instmem_unbind;
Ben Skeggs734ee832010-07-15 11:02:54 +1000342 if (dev_priv->chipset == 0x50)
343 engine->instmem.flush = nv50_instmem_flush;
344 else
345 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000346 engine->mc.init = nv50_mc_init;
347 engine->mc.takedown = nv50_mc_takedown;
348 engine->timer.init = nv04_timer_init;
349 engine->timer.read = nv04_timer_read;
350 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000351 engine->fb.init = nv50_fb_init;
352 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353 engine->graph.init = nv50_graph_init;
354 engine->graph.takedown = nv50_graph_takedown;
355 engine->graph.fifo_access = nv50_graph_fifo_access;
356 engine->graph.channel = nv50_graph_channel;
357 engine->graph.create_context = nv50_graph_create_context;
358 engine->graph.destroy_context = nv50_graph_destroy_context;
359 engine->graph.load_context = nv50_graph_load_context;
360 engine->graph.unload_context = nv50_graph_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000361 if (dev_priv->chipset != 0x86)
362 engine->graph.tlb_flush = nv50_graph_tlb_flush;
363 else {
364 /* from what i can see nvidia do this on every
365 * pre-NVA3 board except NVAC, but, we've only
366 * ever seen problems on NV86
367 */
368 engine->graph.tlb_flush = nv86_graph_tlb_flush;
369 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000370 engine->fifo.channels = 128;
371 engine->fifo.init = nv50_fifo_init;
372 engine->fifo.takedown = nv50_fifo_takedown;
373 engine->fifo.disable = nv04_fifo_disable;
374 engine->fifo.enable = nv04_fifo_enable;
375 engine->fifo.reassign = nv04_fifo_reassign;
376 engine->fifo.channel_id = nv50_fifo_channel_id;
377 engine->fifo.create_context = nv50_fifo_create_context;
378 engine->fifo.destroy_context = nv50_fifo_destroy_context;
379 engine->fifo.load_context = nv50_fifo_load_context;
380 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000381 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200382 engine->display.early_init = nv50_display_early_init;
383 engine->display.late_takedown = nv50_display_late_takedown;
384 engine->display.create = nv50_display_create;
385 engine->display.init = nv50_display_init;
386 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000387 engine->gpio.init = nv50_gpio_init;
388 engine->gpio.takedown = nouveau_stub_takedown;
389 engine->gpio.get = nv50_gpio_get;
390 engine->gpio.set = nv50_gpio_set;
391 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000392 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000393 case 0x84:
394 case 0x86:
395 case 0x92:
396 case 0x94:
397 case 0x96:
398 case 0x98:
399 case 0xa0:
400 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000401 engine->pm.clock_get = nv50_pm_clock_get;
402 engine->pm.clock_pre = nv50_pm_clock_pre;
403 engine->pm.clock_set = nv50_pm_clock_set;
404 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000405 default:
406 engine->pm.clock_get = nva3_pm_clock_get;
407 engine->pm.clock_pre = nva3_pm_clock_pre;
408 engine->pm.clock_set = nva3_pm_clock_set;
409 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000410 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000411 engine->pm.voltage_get = nouveau_voltage_gpio_get;
412 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200413 if (dev_priv->chipset >= 0x84)
414 engine->pm.temp_get = nv84_temp_get;
415 else
416 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000417 switch (dev_priv->chipset) {
418 case 0x84:
419 case 0x86:
420 case 0x92:
421 case 0x94:
422 case 0x96:
423 case 0xa0:
424 engine->crypt.init = nv84_crypt_init;
425 engine->crypt.takedown = nv84_crypt_fini;
426 engine->crypt.create_context = nv84_crypt_create_context;
427 engine->crypt.destroy_context = nv84_crypt_destroy_context;
428 break;
429 default:
430 engine->crypt.init = nouveau_stub_init;
431 engine->crypt.takedown = nouveau_stub_takedown;
432 break;
433 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000434 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000435 case 0xC0:
436 engine->instmem.init = nvc0_instmem_init;
437 engine->instmem.takedown = nvc0_instmem_takedown;
438 engine->instmem.suspend = nvc0_instmem_suspend;
439 engine->instmem.resume = nvc0_instmem_resume;
440 engine->instmem.populate = nvc0_instmem_populate;
441 engine->instmem.clear = nvc0_instmem_clear;
442 engine->instmem.bind = nvc0_instmem_bind;
443 engine->instmem.unbind = nvc0_instmem_unbind;
444 engine->instmem.flush = nvc0_instmem_flush;
445 engine->mc.init = nv50_mc_init;
446 engine->mc.takedown = nv50_mc_takedown;
447 engine->timer.init = nv04_timer_init;
448 engine->timer.read = nv04_timer_read;
449 engine->timer.takedown = nv04_timer_takedown;
450 engine->fb.init = nvc0_fb_init;
451 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000452 engine->graph.init = nvc0_graph_init;
453 engine->graph.takedown = nvc0_graph_takedown;
454 engine->graph.fifo_access = nvc0_graph_fifo_access;
455 engine->graph.channel = nvc0_graph_channel;
456 engine->graph.create_context = nvc0_graph_create_context;
457 engine->graph.destroy_context = nvc0_graph_destroy_context;
458 engine->graph.load_context = nvc0_graph_load_context;
459 engine->graph.unload_context = nvc0_graph_unload_context;
460 engine->fifo.channels = 128;
461 engine->fifo.init = nvc0_fifo_init;
462 engine->fifo.takedown = nvc0_fifo_takedown;
463 engine->fifo.disable = nvc0_fifo_disable;
464 engine->fifo.enable = nvc0_fifo_enable;
465 engine->fifo.reassign = nvc0_fifo_reassign;
466 engine->fifo.channel_id = nvc0_fifo_channel_id;
467 engine->fifo.create_context = nvc0_fifo_create_context;
468 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
469 engine->fifo.load_context = nvc0_fifo_load_context;
470 engine->fifo.unload_context = nvc0_fifo_unload_context;
471 engine->display.early_init = nv50_display_early_init;
472 engine->display.late_takedown = nv50_display_late_takedown;
473 engine->display.create = nv50_display_create;
474 engine->display.init = nv50_display_init;
475 engine->display.destroy = nv50_display_destroy;
476 engine->gpio.init = nv50_gpio_init;
477 engine->gpio.takedown = nouveau_stub_takedown;
478 engine->gpio.get = nv50_gpio_get;
479 engine->gpio.set = nv50_gpio_set;
480 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000481 engine->crypt.init = nouveau_stub_init;
482 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000483 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000484 default:
485 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
486 return 1;
487 }
488
489 return 0;
490}
491
492static unsigned int
493nouveau_vga_set_decode(void *priv, bool state)
494{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000495 struct drm_device *dev = priv;
496 struct drm_nouveau_private *dev_priv = dev->dev_private;
497
498 if (dev_priv->chipset >= 0x40)
499 nv_wr32(dev, 0x88054, state);
500 else
501 nv_wr32(dev, 0x1854, state);
502
Ben Skeggs6ee73862009-12-11 19:24:15 +1000503 if (state)
504 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
505 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
506 else
507 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
508}
509
Ben Skeggs0735f622009-12-16 14:28:55 +1000510static int
511nouveau_card_init_channel(struct drm_device *dev)
512{
513 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000514 struct nouveau_gpuobj *gpuobj = NULL;
Ben Skeggs0735f622009-12-16 14:28:55 +1000515 int ret;
516
517 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000518 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000519 if (ret)
520 return ret;
521
Ben Skeggs0735f622009-12-16 14:28:55 +1000522 ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000523 0, dev_priv->vram_size,
Ben Skeggs0735f622009-12-16 14:28:55 +1000524 NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
525 &gpuobj);
526 if (ret)
527 goto out_err;
528
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000529 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
530 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000531 if (ret)
532 goto out_err;
533
Ben Skeggs0735f622009-12-16 14:28:55 +1000534 ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
535 dev_priv->gart_info.aper_size,
536 NV_DMA_ACCESS_RW, &gpuobj, NULL);
537 if (ret)
538 goto out_err;
539
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000540 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
541 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000542 if (ret)
543 goto out_err;
544
Ben Skeggscff5c132010-10-06 16:16:59 +1000545 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000546 return 0;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000547
Ben Skeggs0735f622009-12-16 14:28:55 +1000548out_err:
Ben Skeggscff5c132010-10-06 16:16:59 +1000549 nouveau_channel_put(&dev_priv->channel);
Ben Skeggs0735f622009-12-16 14:28:55 +1000550 return ret;
551}
552
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000553static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
554 enum vga_switcheroo_state state)
555{
Dave Airliefbf81762010-06-01 09:09:06 +1000556 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000557 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
558 if (state == VGA_SWITCHEROO_ON) {
559 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
560 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000561 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000562 } else {
563 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000564 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000565 nouveau_pci_suspend(pdev, pmm);
566 }
567}
568
569static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
570{
571 struct drm_device *dev = pci_get_drvdata(pdev);
572 bool can_switch;
573
574 spin_lock(&dev->count_lock);
575 can_switch = (dev->open_count == 0);
576 spin_unlock(&dev->count_lock);
577 return can_switch;
578}
579
Ben Skeggs6ee73862009-12-11 19:24:15 +1000580int
581nouveau_card_init(struct drm_device *dev)
582{
583 struct drm_nouveau_private *dev_priv = dev->dev_private;
584 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000585 int ret;
586
Ben Skeggs6ee73862009-12-11 19:24:15 +1000587 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000588 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
589 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000590
591 /* Initialise internal driver API hooks */
592 ret = nouveau_init_engine_ptrs(dev);
593 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000594 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000595 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000596 spin_lock_init(&dev_priv->channels.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100597 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000598
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200599 /* Make the CRTCs and I2C buses accessible */
600 ret = engine->display.early_init(dev);
601 if (ret)
602 goto out;
603
Ben Skeggs6ee73862009-12-11 19:24:15 +1000604 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000605 ret = nouveau_bios_init(dev);
606 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200607 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000608
Ben Skeggs330c5982010-09-16 15:39:49 +1000609 nouveau_pm_init(dev);
610
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000611 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000612 if (ret)
613 goto out_bios;
614
Ben Skeggs6ee73862009-12-11 19:24:15 +1000615 ret = nouveau_gpuobj_init(dev);
616 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000617 goto out_vram;
618
619 ret = engine->instmem.init(dev);
620 if (ret)
621 goto out_gpuobj;
622
623 ret = nouveau_mem_gart_init(dev);
624 if (ret)
625 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000626
627 /* PMC */
628 ret = engine->mc.init(dev);
629 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000630 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000631
Ben Skeggsee2e0132010-07-26 09:28:25 +1000632 /* PGPIO */
633 ret = engine->gpio.init(dev);
634 if (ret)
635 goto out_mc;
636
Ben Skeggs6ee73862009-12-11 19:24:15 +1000637 /* PTIMER */
638 ret = engine->timer.init(dev);
639 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000640 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000641
642 /* PFB */
643 ret = engine->fb.init(dev);
644 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000645 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000646
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000647 if (nouveau_noaccel)
648 engine->graph.accel_blocked = true;
649 else {
650 /* PGRAPH */
651 ret = engine->graph.init(dev);
652 if (ret)
653 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000654
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000655 /* PCRYPT */
656 ret = engine->crypt.init(dev);
657 if (ret)
658 goto out_graph;
659
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000660 /* PFIFO */
661 ret = engine->fifo.init(dev);
662 if (ret)
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000663 goto out_crypt;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000664 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000665
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200666 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000667 if (ret)
668 goto out_fifo;
669
Ben Skeggs6ee73862009-12-11 19:24:15 +1000670 /* this call irq_preinstall, register irq handler and
671 * call irq_postinstall
672 */
673 ret = drm_irq_install(dev);
674 if (ret)
Ben Skeggse88efe02010-07-09 10:56:08 +1000675 goto out_display;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000676
677 ret = drm_vblank_init(dev, 0);
678 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000679 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000680
681 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
682
Ben Skeggs0735f622009-12-16 14:28:55 +1000683 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200684 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000685 if (ret)
686 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200687
688 ret = nouveau_card_init_channel(dev);
689 if (ret)
690 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000691 }
692
Ben Skeggs6ee73862009-12-11 19:24:15 +1000693 ret = nouveau_backlight_init(dev);
694 if (ret)
695 NV_ERROR(dev, "Error %d registering backlight\n", ret);
696
Ben Skeggscd0b0722010-06-01 15:56:22 +1000697 nouveau_fbcon_init(dev);
698 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000699 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000700
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200701out_fence:
702 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000703out_irq:
704 drm_irq_uninstall(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000705out_display:
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200706 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000707out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000708 if (!nouveau_noaccel)
709 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000710out_crypt:
711 if (!nouveau_noaccel)
712 engine->crypt.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000713out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000714 if (!nouveau_noaccel)
715 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000716out_fb:
717 engine->fb.takedown(dev);
718out_timer:
719 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000720out_gpio:
721 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000722out_mc:
723 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000724out_gart:
725 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000726out_instmem:
727 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000728out_gpuobj:
729 nouveau_gpuobj_takedown(dev);
730out_vram:
731 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000732out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000733 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000734 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200735out_display_early:
736 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000737out:
738 vga_client_register(dev->pdev, NULL, NULL, NULL);
739 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000740}
741
742static void nouveau_card_takedown(struct drm_device *dev)
743{
744 struct drm_nouveau_private *dev_priv = dev->dev_private;
745 struct nouveau_engine *engine = &dev_priv->engine;
746
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000747 nouveau_backlight_exit(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000748
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200749 if (!engine->graph.accel_blocked) {
750 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200751 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000752 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000753
754 if (!nouveau_noaccel) {
755 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000756 engine->crypt.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000757 engine->graph.takedown(dev);
758 }
759 engine->fb.takedown(dev);
760 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000761 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000762 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200763 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000764
765 mutex_lock(&dev->struct_mutex);
766 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
767 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
768 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000769 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000770
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000771 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000772 nouveau_gpuobj_takedown(dev);
773 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000774
775 drm_irq_uninstall(dev);
776
Ben Skeggs330c5982010-09-16 15:39:49 +1000777 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000778 nouveau_bios_takedown(dev);
779
780 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000781}
782
783/* here a client dies, release the stuff that was allocated for its
784 * file_priv */
785void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
786{
787 nouveau_channel_cleanup(dev, file_priv);
788}
789
790/* first module load, setup the mmio/fb mapping */
791/* KMS: we need mmio at load time, not when the first drm client opens. */
792int nouveau_firstopen(struct drm_device *dev)
793{
794 return 0;
795}
796
797/* if we have an OF card, copy vbios to RAMIN */
798static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
799{
800#if defined(__powerpc__)
801 int size, i;
802 const uint32_t *bios;
803 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
804 if (!dn) {
805 NV_INFO(dev, "Unable to get the OF node\n");
806 return;
807 }
808
809 bios = of_get_property(dn, "NVDA,BMP", &size);
810 if (bios) {
811 for (i = 0; i < size; i += 4)
812 nv_wi32(dev, i, bios[i/4]);
813 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
814 } else {
815 NV_INFO(dev, "Unable to get the OF bios\n");
816 }
817#endif
818}
819
Marcin Slusarz06415c52010-05-16 17:29:56 +0200820static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
821{
822 struct pci_dev *pdev = dev->pdev;
823 struct apertures_struct *aper = alloc_apertures(3);
824 if (!aper)
825 return NULL;
826
827 aper->ranges[0].base = pci_resource_start(pdev, 1);
828 aper->ranges[0].size = pci_resource_len(pdev, 1);
829 aper->count = 1;
830
831 if (pci_resource_len(pdev, 2)) {
832 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
833 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
834 aper->count++;
835 }
836
837 if (pci_resource_len(pdev, 3)) {
838 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
839 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
840 aper->count++;
841 }
842
843 return aper;
844}
845
846static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
847{
848 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200849 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200850 dev_priv->apertures = nouveau_get_apertures(dev);
851 if (!dev_priv->apertures)
852 return -ENOMEM;
853
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200854#ifdef CONFIG_X86
855 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
856#endif
857
858 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200859 return 0;
860}
861
Ben Skeggs6ee73862009-12-11 19:24:15 +1000862int nouveau_load(struct drm_device *dev, unsigned long flags)
863{
864 struct drm_nouveau_private *dev_priv;
865 uint32_t reg0;
866 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000867 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000868
869 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200870 if (!dev_priv) {
871 ret = -ENOMEM;
872 goto err_out;
873 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000874 dev->dev_private = dev_priv;
875 dev_priv->dev = dev;
876
877 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000878
879 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
880 dev->pci_vendor, dev->pci_device, dev->pdev->class);
881
Ben Skeggs6ee73862009-12-11 19:24:15 +1000882 dev_priv->wq = create_workqueue("nouveau");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200883 if (!dev_priv->wq) {
884 ret = -EINVAL;
885 goto err_priv;
886 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000887
888 /* resource 0 is mmio regs */
889 /* resource 1 is linear FB */
890 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
891 /* resource 6 is bios */
892
893 /* map the mmio regs */
894 mmio_start_offs = pci_resource_start(dev->pdev, 0);
895 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
896 if (!dev_priv->mmio) {
897 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
898 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200899 ret = -EINVAL;
900 goto err_wq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000901 }
902 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
903 (unsigned long long)mmio_start_offs);
904
905#ifdef __BIG_ENDIAN
906 /* Put the card in BE mode if it's not */
907 if (nv_rd32(dev, NV03_PMC_BOOT_1))
908 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
909
910 DRM_MEMORYBARRIER();
911#endif
912
913 /* Time to determine the card architecture */
914 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
915
916 /* We're dealing with >=NV10 */
917 if ((reg0 & 0x0f000000) > 0) {
918 /* Bit 27-20 contain the architecture in hex */
919 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
920 /* NV04 or NV05 */
921 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000922 if (reg0 & 0x00f00000)
923 dev_priv->chipset = 0x05;
924 else
925 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000926 } else
927 dev_priv->chipset = 0xff;
928
929 switch (dev_priv->chipset & 0xf0) {
930 case 0x00:
931 case 0x10:
932 case 0x20:
933 case 0x30:
934 dev_priv->card_type = dev_priv->chipset & 0xf0;
935 break;
936 case 0x40:
937 case 0x60:
938 dev_priv->card_type = NV_40;
939 break;
940 case 0x50:
941 case 0x80:
942 case 0x90:
943 case 0xa0:
944 dev_priv->card_type = NV_50;
945 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000946 case 0xc0:
947 dev_priv->card_type = NV_C0;
948 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000949 default:
950 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200951 ret = -EINVAL;
952 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000953 }
954
955 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
956 dev_priv->card_type, reg0);
957
Ben Skeggscd0b0722010-06-01 15:56:22 +1000958 ret = nouveau_remove_conflicting_drivers(dev);
959 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200960 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200961
Ben Skeggs6d696302010-06-02 10:16:24 +1000962 /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000963 if (dev_priv->card_type >= NV_40) {
964 int ramin_bar = 2;
965 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
966 ramin_bar = 3;
967
968 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000969 dev_priv->ramin =
970 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000971 dev_priv->ramin_size);
972 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000973 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200974 ret = -ENOMEM;
975 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000976 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000977 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000978 dev_priv->ramin_size = 1 * 1024 * 1024;
979 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000980 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000981 if (!dev_priv->ramin) {
982 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200983 ret = -ENOMEM;
984 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000985 }
986 }
987
988 nouveau_OF_copy_vbios_to_ramin(dev);
989
990 /* Special flags */
991 if (dev->pci_device == 0x01a0)
992 dev_priv->flags |= NV_NFORCE;
993 else if (dev->pci_device == 0x01f0)
994 dev_priv->flags |= NV_NFORCE2;
995
996 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000997 ret = nouveau_card_init(dev);
998 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200999 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001000
1001 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001002
1003err_ramin:
1004 iounmap(dev_priv->ramin);
1005err_mmio:
1006 iounmap(dev_priv->mmio);
1007err_wq:
1008 destroy_workqueue(dev_priv->wq);
1009err_priv:
1010 kfree(dev_priv);
1011 dev->dev_private = NULL;
1012err_out:
1013 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001014}
1015
Ben Skeggs6ee73862009-12-11 19:24:15 +10001016void nouveau_lastclose(struct drm_device *dev)
1017{
Ben Skeggs6ee73862009-12-11 19:24:15 +10001018}
1019
1020int nouveau_unload(struct drm_device *dev)
1021{
1022 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001023 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001024
Ben Skeggscd0b0722010-06-01 15:56:22 +10001025 drm_kms_helper_poll_fini(dev);
1026 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001027 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001028 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001029
1030 iounmap(dev_priv->mmio);
1031 iounmap(dev_priv->ramin);
1032
1033 kfree(dev_priv);
1034 dev->dev_private = NULL;
1035 return 0;
1036}
1037
Ben Skeggs6ee73862009-12-11 19:24:15 +10001038int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1039 struct drm_file *file_priv)
1040{
1041 struct drm_nouveau_private *dev_priv = dev->dev_private;
1042 struct drm_nouveau_getparam *getparam = data;
1043
Ben Skeggs6ee73862009-12-11 19:24:15 +10001044 switch (getparam->param) {
1045 case NOUVEAU_GETPARAM_CHIPSET_ID:
1046 getparam->value = dev_priv->chipset;
1047 break;
1048 case NOUVEAU_GETPARAM_PCI_VENDOR:
1049 getparam->value = dev->pci_vendor;
1050 break;
1051 case NOUVEAU_GETPARAM_PCI_DEVICE:
1052 getparam->value = dev->pci_device;
1053 break;
1054 case NOUVEAU_GETPARAM_BUS_TYPE:
1055 if (drm_device_is_agp(dev))
1056 getparam->value = NV_AGP;
1057 else if (drm_device_is_pcie(dev))
1058 getparam->value = NV_PCIE;
1059 else
1060 getparam->value = NV_PCI;
1061 break;
1062 case NOUVEAU_GETPARAM_FB_PHYSICAL:
1063 getparam->value = dev_priv->fb_phys;
1064 break;
1065 case NOUVEAU_GETPARAM_AGP_PHYSICAL:
1066 getparam->value = dev_priv->gart_info.aper_base;
1067 break;
1068 case NOUVEAU_GETPARAM_PCI_PHYSICAL:
1069 if (dev->sg) {
1070 getparam->value = (unsigned long)dev->sg->virtual;
1071 } else {
1072 NV_ERROR(dev, "Requested PCIGART address, "
1073 "while no PCIGART was created\n");
1074 return -EINVAL;
1075 }
1076 break;
1077 case NOUVEAU_GETPARAM_FB_SIZE:
1078 getparam->value = dev_priv->fb_available_size;
1079 break;
1080 case NOUVEAU_GETPARAM_AGP_SIZE:
1081 getparam->value = dev_priv->gart_info.aper_size;
1082 break;
1083 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
1084 getparam->value = dev_priv->vm_vram_base;
1085 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001086 case NOUVEAU_GETPARAM_PTIMER_TIME:
1087 getparam->value = dev_priv->engine.timer.read(dev);
1088 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001089 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1090 getparam->value = 1;
1091 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001092 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1093 /* NV40 and NV50 versions are quite different, but register
1094 * address is the same. User is supposed to know the card
1095 * family anyway... */
1096 if (dev_priv->chipset >= 0x40) {
1097 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1098 break;
1099 }
1100 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001101 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001102 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001103 return -EINVAL;
1104 }
1105
1106 return 0;
1107}
1108
1109int
1110nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv)
1112{
1113 struct drm_nouveau_setparam *setparam = data;
1114
Ben Skeggs6ee73862009-12-11 19:24:15 +10001115 switch (setparam->param) {
1116 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001117 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001118 return -EINVAL;
1119 }
1120
1121 return 0;
1122}
1123
1124/* Wait until (value(reg) & mask) == val, up until timeout has hit */
1125bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
1126 uint32_t reg, uint32_t mask, uint32_t val)
1127{
1128 struct drm_nouveau_private *dev_priv = dev->dev_private;
1129 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1130 uint64_t start = ptimer->read(dev);
1131
1132 do {
1133 if ((nv_rd32(dev, reg) & mask) == val)
1134 return true;
1135 } while (ptimer->read(dev) - start < timeout);
1136
1137 return false;
1138}
1139
1140/* Waits for PGRAPH to go completely idle */
1141bool nouveau_wait_for_idle(struct drm_device *dev)
1142{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001143 struct drm_nouveau_private *dev_priv = dev->dev_private;
1144 uint32_t mask = ~0;
1145
1146 if (dev_priv->card_type == NV_40)
1147 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1148
1149 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001150 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1151 nv_rd32(dev, NV04_PGRAPH_STATUS));
1152 return false;
1153 }
1154
1155 return true;
1156}
1157