blob: b9a6fe9a2a31b2c4b6bd447698c161c8928bb179 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Alex Deuchercd474ba2016-02-04 10:21:23 -050088extern unsigned amdgpu_pcie_gen_cap;
89extern unsigned amdgpu_pcie_lane_cap;
Alex Deucher97b2e202015-04-20 16:51:00 -040090
Chunming Zhou4b559c92015-07-21 15:53:04 +080091#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040092#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
93#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
94/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
95#define AMDGPU_IB_POOL_SIZE 16
96#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
97#define AMDGPUFB_CONN_LIMIT 4
98#define AMDGPU_BIOS_NUM_SCRATCH 8
99
Alex Deucher97b2e202015-04-20 16:51:00 -0400100/* max number of rings */
101#define AMDGPU_MAX_RINGS 16
102#define AMDGPU_MAX_GFX_RINGS 1
103#define AMDGPU_MAX_COMPUTE_RINGS 8
104#define AMDGPU_MAX_VCE_RINGS 2
105
Jammy Zhou36f523a2015-09-01 12:54:27 +0800106/* max number of IP instances */
107#define AMDGPU_MAX_SDMA_INSTANCES 2
108
Alex Deucher97b2e202015-04-20 16:51:00 -0400109/* hardcode that limit for now */
110#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
111
112/* hard reset data */
113#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
114
115/* reset flags */
116#define AMDGPU_RESET_GFX (1 << 0)
117#define AMDGPU_RESET_COMPUTE (1 << 1)
118#define AMDGPU_RESET_DMA (1 << 2)
119#define AMDGPU_RESET_CP (1 << 3)
120#define AMDGPU_RESET_GRBM (1 << 4)
121#define AMDGPU_RESET_DMA1 (1 << 5)
122#define AMDGPU_RESET_RLC (1 << 6)
123#define AMDGPU_RESET_SEM (1 << 7)
124#define AMDGPU_RESET_IH (1 << 8)
125#define AMDGPU_RESET_VMC (1 << 9)
126#define AMDGPU_RESET_MC (1 << 10)
127#define AMDGPU_RESET_DISPLAY (1 << 11)
128#define AMDGPU_RESET_UVD (1 << 12)
129#define AMDGPU_RESET_VCE (1 << 13)
130#define AMDGPU_RESET_VCE1 (1 << 14)
131
Alex Deucher97b2e202015-04-20 16:51:00 -0400132/* GFX current status */
133#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
134#define AMDGPU_GFX_SAFE_MODE 0x00000001L
135#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
136#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
137#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
138
139/* max cursor sizes (in pixels) */
140#define CIK_CURSOR_WIDTH 128
141#define CIK_CURSOR_HEIGHT 128
142
143struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400144struct amdgpu_ib;
145struct amdgpu_vm;
146struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400147struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800148struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400149struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400150struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400151
152enum amdgpu_cp_irq {
153 AMDGPU_CP_IRQ_GFX_EOP = 0,
154 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
155 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
156 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
157 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
158 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
159 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
160 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
162
163 AMDGPU_CP_IRQ_LAST
164};
165
166enum amdgpu_sdma_irq {
167 AMDGPU_SDMA_IRQ_TRAP0 = 0,
168 AMDGPU_SDMA_IRQ_TRAP1,
169
170 AMDGPU_SDMA_IRQ_LAST
171};
172
173enum amdgpu_thermal_irq {
174 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
175 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
176
177 AMDGPU_THERMAL_IRQ_LAST
178};
179
Alex Deucher97b2e202015-04-20 16:51:00 -0400180int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400181 enum amd_ip_block_type block_type,
182 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400183int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400184 enum amd_ip_block_type block_type,
185 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400186
187struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400188 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400189 u32 major;
190 u32 minor;
191 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400192 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400193};
194
195int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400196 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400197 u32 major, u32 minor);
198
199const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
200 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400201 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400202
203/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
204struct amdgpu_buffer_funcs {
205 /* maximum bytes in a single operation */
206 uint32_t copy_max_bytes;
207
208 /* number of dw to reserve per operation */
209 unsigned copy_num_dw;
210
211 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800212 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400213 /* src addr in bytes */
214 uint64_t src_offset,
215 /* dst addr in bytes */
216 uint64_t dst_offset,
217 /* number of byte to transfer */
218 uint32_t byte_count);
219
220 /* maximum bytes in a single operation */
221 uint32_t fill_max_bytes;
222
223 /* number of dw to reserve per operation */
224 unsigned fill_num_dw;
225
226 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800227 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400228 /* value to write to memory */
229 uint32_t src_data,
230 /* dst addr in bytes */
231 uint64_t dst_offset,
232 /* number of byte to fill */
233 uint32_t byte_count);
234};
235
236/* provided by hw blocks that can write ptes, e.g., sdma */
237struct amdgpu_vm_pte_funcs {
238 /* copy pte entries from GART */
239 void (*copy_pte)(struct amdgpu_ib *ib,
240 uint64_t pe, uint64_t src,
241 unsigned count);
242 /* write pte one entry at a time with addr mapping */
243 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100244 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400245 uint64_t addr, unsigned count,
246 uint32_t incr, uint32_t flags);
247 /* for linear pte/pde updates without addr mapping */
248 void (*set_pte_pde)(struct amdgpu_ib *ib,
249 uint64_t pe,
250 uint64_t addr, unsigned count,
251 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400252};
253
254/* provided by the gmc block */
255struct amdgpu_gart_funcs {
256 /* flush the vm tlb via mmio */
257 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
258 uint32_t vmid);
259 /* write pte/pde updates using the cpu */
260 int (*set_pte_pde)(struct amdgpu_device *adev,
261 void *cpu_pt_addr, /* cpu addr of page table */
262 uint32_t gpu_page_idx, /* pte/pde to update */
263 uint64_t addr, /* addr to write into pte/pde */
264 uint32_t flags); /* access flags */
265};
266
267/* provided by the ih block */
268struct amdgpu_ih_funcs {
269 /* ring read/write ptr handling, called from interrupt context */
270 u32 (*get_wptr)(struct amdgpu_device *adev);
271 void (*decode_iv)(struct amdgpu_device *adev,
272 struct amdgpu_iv_entry *entry);
273 void (*set_rptr)(struct amdgpu_device *adev);
274};
275
276/* provided by hw blocks that expose a ring buffer for commands */
277struct amdgpu_ring_funcs {
278 /* ring read/write ptr handling */
279 u32 (*get_rptr)(struct amdgpu_ring *ring);
280 u32 (*get_wptr)(struct amdgpu_ring *ring);
281 void (*set_wptr)(struct amdgpu_ring *ring);
282 /* validating and patching of IBs */
283 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
284 /* command emit functions */
285 void (*emit_ib)(struct amdgpu_ring *ring,
286 struct amdgpu_ib *ib);
287 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800288 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100289 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400290 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
291 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200292 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800293 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400294 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
295 uint32_t gds_base, uint32_t gds_size,
296 uint32_t gws_base, uint32_t gws_size,
297 uint32_t oa_base, uint32_t oa_size);
298 /* testing functions */
299 int (*test_ring)(struct amdgpu_ring *ring);
300 int (*test_ib)(struct amdgpu_ring *ring);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800301 /* insert NOP packets */
302 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100303 /* pad the indirect buffer to the necessary number of dw */
304 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Monk Liu03ccf482016-01-14 19:07:38 +0800305 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
306 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
Alex Deucher97b2e202015-04-20 16:51:00 -0400307};
308
309/*
310 * BIOS.
311 */
312bool amdgpu_get_bios(struct amdgpu_device *adev);
313bool amdgpu_read_bios(struct amdgpu_device *adev);
314
315/*
316 * Dummy page
317 */
318struct amdgpu_dummy_page {
319 struct page *page;
320 dma_addr_t addr;
321};
322int amdgpu_dummy_page_init(struct amdgpu_device *adev);
323void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
324
325
326/*
327 * Clocks
328 */
329
330#define AMDGPU_MAX_PPLL 3
331
332struct amdgpu_clock {
333 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
334 struct amdgpu_pll spll;
335 struct amdgpu_pll mpll;
336 /* 10 Khz units */
337 uint32_t default_mclk;
338 uint32_t default_sclk;
339 uint32_t default_dispclk;
340 uint32_t current_dispclk;
341 uint32_t dp_extclk;
342 uint32_t max_pixel_clock;
343};
344
345/*
346 * Fences.
347 */
348struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400349 uint64_t gpu_addr;
350 volatile uint32_t *cpu_addr;
351 /* sync_seq is protected by ring emission lock */
Christian König742c0852016-03-14 15:46:06 +0100352 uint32_t sync_seq;
353 atomic_t last_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400354 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400355 struct amdgpu_irq_src *irq_src;
356 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100357 struct timer_list fallback_timer;
Christian Königc89377d2016-03-13 19:19:48 +0100358 unsigned num_fences_mask;
Christian König4a7d74f2016-03-14 14:29:46 +0100359 spinlock_t lock;
Christian Königc89377d2016-03-13 19:19:48 +0100360 struct fence **fences;
Alex Deucher97b2e202015-04-20 16:51:00 -0400361};
362
363/* some special values for the owner field */
364#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
365#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400366
Chunming Zhou890ee232015-06-01 14:35:03 +0800367#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
368#define AMDGPU_FENCE_FLAG_INT (1 << 1)
369
Alex Deucher97b2e202015-04-20 16:51:00 -0400370struct amdgpu_user_fence {
371 /* write-back bo */
372 struct amdgpu_bo *bo;
373 /* write-back address offset to bo start */
374 uint32_t offset;
375};
376
377int amdgpu_fence_driver_init(struct amdgpu_device *adev);
378void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
379void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
380
Christian Könige6151a02016-03-15 14:52:26 +0100381int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
382 unsigned num_hw_submission);
Alex Deucher97b2e202015-04-20 16:51:00 -0400383int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
384 struct amdgpu_irq_src *irq_src,
385 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400386void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
387void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100388int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400389void amdgpu_fence_process(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400390int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
391unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
392
Alex Deucher97b2e202015-04-20 16:51:00 -0400393/*
394 * TTM.
395 */
396struct amdgpu_mman {
397 struct ttm_bo_global_ref bo_global_ref;
398 struct drm_global_reference mem_global_ref;
399 struct ttm_bo_device bdev;
400 bool mem_global_referenced;
401 bool initialized;
402
403#if defined(CONFIG_DEBUG_FS)
404 struct dentry *vram;
405 struct dentry *gtt;
406#endif
407
408 /* buffer handling */
409 const struct amdgpu_buffer_funcs *buffer_funcs;
410 struct amdgpu_ring *buffer_funcs_ring;
Christian König703297c2016-02-10 14:20:50 +0100411 /* Scheduler entity for buffer moves */
412 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -0400413};
414
415int amdgpu_copy_buffer(struct amdgpu_ring *ring,
416 uint64_t src_offset,
417 uint64_t dst_offset,
418 uint32_t byte_count,
419 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800420 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400421int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
422
423struct amdgpu_bo_list_entry {
424 struct amdgpu_bo *robj;
425 struct ttm_validate_buffer tv;
426 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400427 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100428 struct page **user_pages;
429 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400430};
431
432struct amdgpu_bo_va_mapping {
433 struct list_head list;
434 struct interval_tree_node it;
435 uint64_t offset;
436 uint32_t flags;
437};
438
439/* bo virtual addresses in a specific vm */
440struct amdgpu_bo_va {
441 /* protected by bo being reserved */
442 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800443 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400444 unsigned ref_count;
445
Christian König7fc11952015-07-30 11:53:42 +0200446 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400447 struct list_head vm_status;
448
Christian König7fc11952015-07-30 11:53:42 +0200449 /* mappings for this bo_va */
450 struct list_head invalids;
451 struct list_head valids;
452
Alex Deucher97b2e202015-04-20 16:51:00 -0400453 /* constant after initialization */
454 struct amdgpu_vm *vm;
455 struct amdgpu_bo *bo;
456};
457
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800458#define AMDGPU_GEM_DOMAIN_MAX 0x3
459
Alex Deucher97b2e202015-04-20 16:51:00 -0400460struct amdgpu_bo {
461 /* Protected by gem.mutex */
462 struct list_head list;
463 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100464 u32 prefered_domains;
465 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800466 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400467 struct ttm_placement placement;
468 struct ttm_buffer_object tbo;
469 struct ttm_bo_kmap_obj kmap;
470 u64 flags;
471 unsigned pin_count;
472 void *kptr;
473 u64 tiling_flags;
474 u64 metadata_flags;
475 void *metadata;
476 u32 metadata_size;
477 /* list of all virtual address to which this bo
478 * is associated to
479 */
480 struct list_head va;
481 /* Constant after initialization */
482 struct amdgpu_device *adev;
483 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100484 struct amdgpu_bo *parent;
Alex Deucher97b2e202015-04-20 16:51:00 -0400485
486 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400487 struct amdgpu_mn *mn;
488 struct list_head mn_list;
489};
490#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
491
492void amdgpu_gem_object_free(struct drm_gem_object *obj);
493int amdgpu_gem_object_open(struct drm_gem_object *obj,
494 struct drm_file *file_priv);
495void amdgpu_gem_object_close(struct drm_gem_object *obj,
496 struct drm_file *file_priv);
497unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
498struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
499struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
500 struct dma_buf_attachment *attach,
501 struct sg_table *sg);
502struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
503 struct drm_gem_object *gobj,
504 int flags);
505int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
506void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
507struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
508void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
509void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
510int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
511
512/* sub-allocation manager, it has to be protected by another lock.
513 * By conception this is an helper for other part of the driver
514 * like the indirect buffer or semaphore, which both have their
515 * locking.
516 *
517 * Principe is simple, we keep a list of sub allocation in offset
518 * order (first entry has offset == 0, last entry has the highest
519 * offset).
520 *
521 * When allocating new object we first check if there is room at
522 * the end total_size - (last_object_offset + last_object_size) >=
523 * alloc_size. If so we allocate new object there.
524 *
525 * When there is not enough room at the end, we start waiting for
526 * each sub object until we reach object_offset+object_size >=
527 * alloc_size, this object then become the sub object we return.
528 *
529 * Alignment can't be bigger than page size.
530 *
531 * Hole are not considered for allocation to keep things simple.
532 * Assumption is that there won't be hole (all object on same
533 * alignment).
534 */
Christian König6ba60b82016-03-11 14:50:08 +0100535
536#define AMDGPU_SA_NUM_FENCE_LISTS 32
537
Alex Deucher97b2e202015-04-20 16:51:00 -0400538struct amdgpu_sa_manager {
539 wait_queue_head_t wq;
540 struct amdgpu_bo *bo;
541 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100542 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400543 struct list_head olist;
544 unsigned size;
545 uint64_t gpu_addr;
546 void *cpu_ptr;
547 uint32_t domain;
548 uint32_t align;
549};
550
Alex Deucher97b2e202015-04-20 16:51:00 -0400551/* sub-allocation buffer */
552struct amdgpu_sa_bo {
553 struct list_head olist;
554 struct list_head flist;
555 struct amdgpu_sa_manager *manager;
556 unsigned soffset;
557 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800558 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400559};
560
561/*
562 * GEM objects.
563 */
Christian König418aa0c2016-02-15 16:59:57 +0100564void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400565int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
566 int alignment, u32 initial_domain,
567 u64 flags, bool kernel,
568 struct drm_gem_object **obj);
569
570int amdgpu_mode_dumb_create(struct drm_file *file_priv,
571 struct drm_device *dev,
572 struct drm_mode_create_dumb *args);
573int amdgpu_mode_dumb_mmap(struct drm_file *filp,
574 struct drm_device *dev,
575 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400576/*
577 * Synchronization
578 */
579struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800580 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800581 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400582};
583
584void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200585int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
586 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400587int amdgpu_sync_resv(struct amdgpu_device *adev,
588 struct amdgpu_sync *sync,
589 struct reservation_object *resv,
590 void *owner);
Christian Könige61235d2015-08-25 11:05:36 +0200591struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800592int amdgpu_sync_wait(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100593void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100594int amdgpu_sync_init(void);
595void amdgpu_sync_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400596
597/*
598 * GART structures, functions & helpers
599 */
600struct amdgpu_mc;
601
602#define AMDGPU_GPU_PAGE_SIZE 4096
603#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
604#define AMDGPU_GPU_PAGE_SHIFT 12
605#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
606
607struct amdgpu_gart {
608 dma_addr_t table_addr;
609 struct amdgpu_bo *robj;
610 void *ptr;
611 unsigned num_gpu_pages;
612 unsigned num_cpu_pages;
613 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200614#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400615 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200616#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400617 bool ready;
618 const struct amdgpu_gart_funcs *gart_funcs;
619};
620
621int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
622void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
623int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
624void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
625int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
626void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
627int amdgpu_gart_init(struct amdgpu_device *adev);
628void amdgpu_gart_fini(struct amdgpu_device *adev);
629void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
630 int pages);
631int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
632 int pages, struct page **pagelist,
633 dma_addr_t *dma_addr, uint32_t flags);
634
635/*
636 * GPU MC structures, functions & helpers
637 */
638struct amdgpu_mc {
639 resource_size_t aper_size;
640 resource_size_t aper_base;
641 resource_size_t agp_base;
642 /* for some chips with <= 32MB we need to lie
643 * about vram size near mc fb location */
644 u64 mc_vram_size;
645 u64 visible_vram_size;
646 u64 gtt_size;
647 u64 gtt_start;
648 u64 gtt_end;
649 u64 vram_start;
650 u64 vram_end;
651 unsigned vram_width;
652 u64 real_vram_size;
653 int vram_mtrr;
654 u64 gtt_base_align;
655 u64 mc_mask;
656 const struct firmware *fw; /* MC firmware */
657 uint32_t fw_version;
658 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800659 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400660};
661
662/*
663 * GPU doorbell structures, functions & helpers
664 */
665typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
666{
667 AMDGPU_DOORBELL_KIQ = 0x000,
668 AMDGPU_DOORBELL_HIQ = 0x001,
669 AMDGPU_DOORBELL_DIQ = 0x002,
670 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
671 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
672 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
673 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
674 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
675 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
676 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
677 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
678 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
679 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
680 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
681 AMDGPU_DOORBELL_IH = 0x1E8,
682 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
683 AMDGPU_DOORBELL_INVALID = 0xFFFF
684} AMDGPU_DOORBELL_ASSIGNMENT;
685
686struct amdgpu_doorbell {
687 /* doorbell mmio */
688 resource_size_t base;
689 resource_size_t size;
690 u32 __iomem *ptr;
691 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
692};
693
694void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
695 phys_addr_t *aperture_base,
696 size_t *aperture_size,
697 size_t *start_offset);
698
699/*
700 * IRQS.
701 */
702
703struct amdgpu_flip_work {
704 struct work_struct flip_work;
705 struct work_struct unpin_work;
706 struct amdgpu_device *adev;
707 int crtc_id;
708 uint64_t base;
709 struct drm_pending_vblank_event *event;
710 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200711 struct fence *excl;
712 unsigned shared_count;
713 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100714 struct fence_cb cb;
Alex Deucher97b2e202015-04-20 16:51:00 -0400715};
716
717
718/*
719 * CP & rings.
720 */
721
722struct amdgpu_ib {
723 struct amdgpu_sa_bo *sa_bo;
724 uint32_t length_dw;
725 uint64_t gpu_addr;
726 uint32_t *ptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400727 struct amdgpu_user_fence *user;
728 struct amdgpu_vm *vm;
Christian König4ff37a82016-02-26 16:18:26 +0100729 unsigned vm_id;
730 uint64_t vm_pd_addr;
Christian König3cb485f2015-05-11 15:34:59 +0200731 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400732 uint32_t gds_base, gds_size;
733 uint32_t gws_base, gws_size;
734 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800735 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200736 /* resulting sequence number */
737 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400738};
739
740enum amdgpu_ring_type {
741 AMDGPU_RING_TYPE_GFX,
742 AMDGPU_RING_TYPE_COMPUTE,
743 AMDGPU_RING_TYPE_SDMA,
744 AMDGPU_RING_TYPE_UVD,
745 AMDGPU_RING_TYPE_VCE
746};
747
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800748extern struct amd_sched_backend_ops amdgpu_sched_ops;
749
Christian König50838c82016-02-03 13:44:52 +0100750int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
751 struct amdgpu_job **job);
Christian Königd71518b2016-02-01 12:20:25 +0100752int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
753 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800754
Christian König50838c82016-02-03 13:44:52 +0100755void amdgpu_job_free(struct amdgpu_job *job);
Monk Liub6723c82016-03-10 12:14:44 +0800756void amdgpu_job_free_func(struct kref *refcount);
Christian Königd71518b2016-02-01 12:20:25 +0100757int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100758 struct amd_sched_entity *entity, void *owner,
759 struct fence **f);
Monk Liu0de24792016-03-04 18:51:02 +0800760void amdgpu_job_timeout_func(struct work_struct *work);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800761
Alex Deucher97b2e202015-04-20 16:51:00 -0400762struct amdgpu_ring {
763 struct amdgpu_device *adev;
764 const struct amdgpu_ring_funcs *funcs;
765 struct amdgpu_fence_driver fence_drv;
Christian König4f839a22015-09-08 20:22:31 +0200766 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400767
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800768 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400769 struct amdgpu_bo *ring_obj;
770 volatile uint32_t *ring;
771 unsigned rptr_offs;
772 u64 next_rptr_gpu_addr;
773 volatile u32 *next_rptr_cpu_addr;
774 unsigned wptr;
775 unsigned wptr_old;
776 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100777 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400778 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400779 uint64_t gpu_addr;
780 uint32_t align_mask;
781 uint32_t ptr_mask;
782 bool ready;
783 u32 nop;
784 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400785 u32 me;
786 u32 pipe;
787 u32 queue;
788 struct amdgpu_bo *mqd_obj;
789 u32 doorbell_index;
790 bool use_doorbell;
791 unsigned wptr_offs;
792 unsigned next_rptr_offs;
793 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200794 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400795 enum amdgpu_ring_type type;
796 char name[16];
Monk Liu128cff12016-01-14 18:08:16 +0800797 unsigned cond_exe_offs;
798 u64 cond_exe_gpu_addr;
799 volatile u32 *cond_exe_cpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400800};
801
802/*
803 * VM
804 */
805
806/* maximum number of VMIDs */
807#define AMDGPU_NUM_VM 16
808
809/* number of entries in page table */
810#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
811
812/* PTBs (Page Table Blocks) need to be aligned to 32K */
813#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
814#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
815#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
816
817#define AMDGPU_PTE_VALID (1 << 0)
818#define AMDGPU_PTE_SYSTEM (1 << 1)
819#define AMDGPU_PTE_SNOOPED (1 << 2)
820
821/* VI only */
822#define AMDGPU_PTE_EXECUTABLE (1 << 4)
823
824#define AMDGPU_PTE_READABLE (1 << 5)
825#define AMDGPU_PTE_WRITEABLE (1 << 6)
826
827/* PTE (Page Table Entry) fragment field for different page sizes */
828#define AMDGPU_PTE_FRAG_4KB (0 << 7)
829#define AMDGPU_PTE_FRAG_64KB (4 << 7)
830#define AMDGPU_LOG2_PAGES_PER_FRAG 4
831
Christian Königd9c13152015-09-28 12:31:26 +0200832/* How to programm VM fault handling */
833#define AMDGPU_VM_FAULT_STOP_NEVER 0
834#define AMDGPU_VM_FAULT_STOP_FIRST 1
835#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
836
Alex Deucher97b2e202015-04-20 16:51:00 -0400837struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100838 struct amdgpu_bo_list_entry entry;
839 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400840};
841
842struct amdgpu_vm_id {
Christian König4ff37a82016-02-26 16:18:26 +0100843 struct amdgpu_vm_manager_id *mgr_id;
844 uint64_t pd_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400845 /* last flushed PD/PT update */
Christian König4ff37a82016-02-26 16:18:26 +0100846 struct fence *flushed_updates;
Alex Deucher97b2e202015-04-20 16:51:00 -0400847};
848
849struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100850 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400851 struct rb_root va;
852
Christian König7fc11952015-07-30 11:53:42 +0200853 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400854 spinlock_t status_lock;
855
856 /* BOs moved, but not yet updated in the PT */
857 struct list_head invalidated;
858
Christian König7fc11952015-07-30 11:53:42 +0200859 /* BOs cleared in the PT because of a move */
860 struct list_head cleared;
861
862 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400863 struct list_head freed;
864
865 /* contains the page directory */
866 struct amdgpu_bo *page_directory;
867 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200868 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400869
870 /* array of page tables, one for each page directory entry */
871 struct amdgpu_vm_pt *page_tables;
872
873 /* for id and flush management per ring */
874 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100875
jimqu81d75a32015-12-04 17:17:00 +0800876 /* protecting freed */
877 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100878
879 /* Scheduler entity for page table updates */
880 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -0400881};
882
Christian Königa9a78b32016-01-21 10:19:11 +0100883struct amdgpu_vm_manager_id {
884 struct list_head list;
885 struct fence *active;
886 atomic_long_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100887
888 uint32_t gds_base;
889 uint32_t gds_size;
890 uint32_t gws_base;
891 uint32_t gws_size;
892 uint32_t oa_base;
893 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100894};
Christian König8d0a7ce2015-11-03 20:58:50 +0100895
Christian Königa9a78b32016-01-21 10:19:11 +0100896struct amdgpu_vm_manager {
897 /* Handling of VMIDs */
898 struct mutex lock;
899 unsigned num_ids;
900 struct list_head ids_lru;
901 struct amdgpu_vm_manager_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100902
Christian König8b4fb002015-11-15 16:04:16 +0100903 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400904 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100905 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400906 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100907 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400908 /* vm pte handling */
909 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100910 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
911 unsigned vm_pte_num_rings;
912 atomic_t vm_pte_next_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400913};
914
Christian Königa9a78b32016-01-21 10:19:11 +0100915void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100916void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100917int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
918void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100919void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
920 struct list_head *validated,
921 struct amdgpu_bo_list_entry *entry);
Christian Königee1782c2015-12-11 21:01:23 +0100922void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100923void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
924 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100925int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100926 struct amdgpu_sync *sync, struct fence *fence,
927 unsigned *vm_id, uint64_t *vm_pd_addr);
Christian König8b4fb002015-11-15 16:04:16 +0100928void amdgpu_vm_flush(struct amdgpu_ring *ring,
Christian Königcffadc82016-03-01 13:34:49 +0100929 unsigned vm_id, uint64_t pd_addr,
930 uint32_t gds_base, uint32_t gds_size,
931 uint32_t gws_base, uint32_t gws_size,
932 uint32_t oa_base, uint32_t oa_size);
Christian König971fe9a92016-03-01 15:09:25 +0100933void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian Königb07c9d22015-11-30 13:26:07 +0100934uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100935int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
936 struct amdgpu_vm *vm);
937int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
938 struct amdgpu_vm *vm);
939int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
940 struct amdgpu_sync *sync);
941int amdgpu_vm_bo_update(struct amdgpu_device *adev,
942 struct amdgpu_bo_va *bo_va,
943 struct ttm_mem_reg *mem);
944void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
945 struct amdgpu_bo *bo);
946struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
947 struct amdgpu_bo *bo);
948struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
949 struct amdgpu_vm *vm,
950 struct amdgpu_bo *bo);
951int amdgpu_vm_bo_map(struct amdgpu_device *adev,
952 struct amdgpu_bo_va *bo_va,
953 uint64_t addr, uint64_t offset,
954 uint64_t size, uint32_t flags);
955int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
956 struct amdgpu_bo_va *bo_va,
957 uint64_t addr);
958void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
959 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100960
Alex Deucher97b2e202015-04-20 16:51:00 -0400961/*
962 * context related structures
963 */
964
Christian König21c16bf2015-07-07 17:24:49 +0200965struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200966 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800967 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200968 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200969};
970
Alex Deucher97b2e202015-04-20 16:51:00 -0400971struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400972 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800973 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400974 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200975 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800976 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200977 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400978};
979
980struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400981 struct amdgpu_device *adev;
982 struct mutex lock;
983 /* protected by lock */
984 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400985};
986
Alex Deucher0b492a42015-08-16 22:48:26 -0400987struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
988int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
989
Christian König21c16bf2015-07-07 17:24:49 +0200990uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +0200991 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +0200992struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
993 struct amdgpu_ring *ring, uint64_t seq);
994
Alex Deucher0b492a42015-08-16 22:48:26 -0400995int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
996 struct drm_file *filp);
997
Christian Königefd4ccb2015-08-04 16:20:31 +0200998void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
999void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001000
Alex Deucher97b2e202015-04-20 16:51:00 -04001001/*
1002 * file private structure
1003 */
1004
1005struct amdgpu_fpriv {
1006 struct amdgpu_vm vm;
1007 struct mutex bo_list_lock;
1008 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001009 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001010};
1011
1012/*
1013 * residency list
1014 */
1015
1016struct amdgpu_bo_list {
1017 struct mutex lock;
1018 struct amdgpu_bo *gds_obj;
1019 struct amdgpu_bo *gws_obj;
1020 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001021 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001022 unsigned num_entries;
1023 struct amdgpu_bo_list_entry *array;
1024};
1025
1026struct amdgpu_bo_list *
1027amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001028void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1029 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001030void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1031void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1032
1033/*
1034 * GFX stuff
1035 */
1036#include "clearstate_defs.h"
1037
1038struct amdgpu_rlc {
1039 /* for power gating */
1040 struct amdgpu_bo *save_restore_obj;
1041 uint64_t save_restore_gpu_addr;
1042 volatile uint32_t *sr_ptr;
1043 const u32 *reg_list;
1044 u32 reg_list_size;
1045 /* for clear state */
1046 struct amdgpu_bo *clear_state_obj;
1047 uint64_t clear_state_gpu_addr;
1048 volatile uint32_t *cs_ptr;
1049 const struct cs_section_def *cs_data;
1050 u32 clear_state_size;
1051 /* for cp tables */
1052 struct amdgpu_bo *cp_table_obj;
1053 uint64_t cp_table_gpu_addr;
1054 volatile uint32_t *cp_table_ptr;
1055 u32 cp_table_size;
1056};
1057
1058struct amdgpu_mec {
1059 struct amdgpu_bo *hpd_eop_obj;
1060 u64 hpd_eop_gpu_addr;
1061 u32 num_pipe;
1062 u32 num_mec;
1063 u32 num_queue;
1064};
1065
1066/*
1067 * GPU scratch registers structures, functions & helpers
1068 */
1069struct amdgpu_scratch {
1070 unsigned num_reg;
1071 uint32_t reg_base;
1072 bool free[32];
1073 uint32_t reg[32];
1074};
1075
1076/*
1077 * GFX configurations
1078 */
1079struct amdgpu_gca_config {
1080 unsigned max_shader_engines;
1081 unsigned max_tile_pipes;
1082 unsigned max_cu_per_sh;
1083 unsigned max_sh_per_se;
1084 unsigned max_backends_per_se;
1085 unsigned max_texture_channel_caches;
1086 unsigned max_gprs;
1087 unsigned max_gs_threads;
1088 unsigned max_hw_contexts;
1089 unsigned sc_prim_fifo_size_frontend;
1090 unsigned sc_prim_fifo_size_backend;
1091 unsigned sc_hiz_tile_fifo_size;
1092 unsigned sc_earlyz_tile_fifo_size;
1093
1094 unsigned num_tile_pipes;
1095 unsigned backend_enable_mask;
1096 unsigned mem_max_burst_length_bytes;
1097 unsigned mem_row_size_in_kb;
1098 unsigned shader_engine_tile_size;
1099 unsigned num_gpus;
1100 unsigned multi_gpu_tile_size;
1101 unsigned mc_arb_ramcfg;
1102 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001103 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001104
1105 uint32_t tile_mode_array[32];
1106 uint32_t macrotile_mode_array[16];
1107};
1108
1109struct amdgpu_gfx {
1110 struct mutex gpu_clock_mutex;
1111 struct amdgpu_gca_config config;
1112 struct amdgpu_rlc rlc;
1113 struct amdgpu_mec mec;
1114 struct amdgpu_scratch scratch;
1115 const struct firmware *me_fw; /* ME firmware */
1116 uint32_t me_fw_version;
1117 const struct firmware *pfp_fw; /* PFP firmware */
1118 uint32_t pfp_fw_version;
1119 const struct firmware *ce_fw; /* CE firmware */
1120 uint32_t ce_fw_version;
1121 const struct firmware *rlc_fw; /* RLC firmware */
1122 uint32_t rlc_fw_version;
1123 const struct firmware *mec_fw; /* MEC firmware */
1124 uint32_t mec_fw_version;
1125 const struct firmware *mec2_fw; /* MEC2 firmware */
1126 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001127 uint32_t me_feature_version;
1128 uint32_t ce_feature_version;
1129 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001130 uint32_t rlc_feature_version;
1131 uint32_t mec_feature_version;
1132 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001133 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1134 unsigned num_gfx_rings;
1135 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1136 unsigned num_compute_rings;
1137 struct amdgpu_irq_src eop_irq;
1138 struct amdgpu_irq_src priv_reg_irq;
1139 struct amdgpu_irq_src priv_inst_irq;
1140 /* gfx status */
1141 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001142 /* ce ram size*/
1143 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001144};
1145
Christian Königb07c60c2016-01-31 12:29:04 +01001146int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001147 unsigned size, struct amdgpu_ib *ib);
Monk Liucc55c452016-03-17 10:47:07 +08001148void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001149int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001150 struct amdgpu_ib *ib, struct fence *last_vm_update,
Christian Königec72b802016-02-01 11:56:35 +01001151 struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001152int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1153void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1154int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001155int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001156void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001157void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001158void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001159void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001160unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1161 uint32_t **data);
1162int amdgpu_ring_restore(struct amdgpu_ring *ring,
1163 unsigned size, uint32_t *data);
1164int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1165 unsigned ring_size, u32 nop, u32 align_mask,
1166 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1167 enum amdgpu_ring_type ring_type);
1168void amdgpu_ring_fini(struct amdgpu_ring *ring);
1169
1170/*
1171 * CS.
1172 */
1173struct amdgpu_cs_chunk {
1174 uint32_t chunk_id;
1175 uint32_t length_dw;
1176 uint32_t *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001177};
1178
1179struct amdgpu_cs_parser {
1180 struct amdgpu_device *adev;
1181 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001182 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001183
Alex Deucher97b2e202015-04-20 16:51:00 -04001184 /* chunks */
1185 unsigned nchunks;
1186 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001187
Christian König50838c82016-02-03 13:44:52 +01001188 /* scheduler job object */
1189 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001190
Christian Königc3cca412015-12-15 14:41:33 +01001191 /* buffer objects */
1192 struct ww_acquire_ctx ticket;
1193 struct amdgpu_bo_list *bo_list;
1194 struct amdgpu_bo_list_entry vm_pd;
1195 struct list_head validated;
1196 struct fence *fence;
1197 uint64_t bytes_moved_threshold;
1198 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001199
1200 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001201 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001202};
1203
Chunming Zhoubb977d32015-08-18 15:16:40 +08001204struct amdgpu_job {
1205 struct amd_sched_job base;
1206 struct amdgpu_device *adev;
Christian Königb07c60c2016-01-31 12:29:04 +01001207 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001208 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001209 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +08001210 struct fence *fence; /* the hw fence */
Chunming Zhoubb977d32015-08-18 15:16:40 +08001211 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001212 void *owner;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001213 struct amdgpu_user_fence uf;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001214};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001215#define to_amdgpu_job(sched_job) \
1216 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001217
Christian König7270f832016-01-31 11:00:41 +01001218static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1219 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001220{
Christian König50838c82016-02-03 13:44:52 +01001221 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001222}
1223
Christian König7270f832016-01-31 11:00:41 +01001224static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1225 uint32_t ib_idx, int idx,
1226 uint32_t value)
1227{
Christian König50838c82016-02-03 13:44:52 +01001228 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001229}
1230
Alex Deucher97b2e202015-04-20 16:51:00 -04001231/*
1232 * Writeback
1233 */
1234#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1235
1236struct amdgpu_wb {
1237 struct amdgpu_bo *wb_obj;
1238 volatile uint32_t *wb;
1239 uint64_t gpu_addr;
1240 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1241 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1242};
1243
1244int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1245void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1246
Alex Deucher97b2e202015-04-20 16:51:00 -04001247
Alex Deucher97b2e202015-04-20 16:51:00 -04001248
1249enum amdgpu_int_thermal_type {
1250 THERMAL_TYPE_NONE,
1251 THERMAL_TYPE_EXTERNAL,
1252 THERMAL_TYPE_EXTERNAL_GPIO,
1253 THERMAL_TYPE_RV6XX,
1254 THERMAL_TYPE_RV770,
1255 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1256 THERMAL_TYPE_EVERGREEN,
1257 THERMAL_TYPE_SUMO,
1258 THERMAL_TYPE_NI,
1259 THERMAL_TYPE_SI,
1260 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1261 THERMAL_TYPE_CI,
1262 THERMAL_TYPE_KV,
1263};
1264
1265enum amdgpu_dpm_auto_throttle_src {
1266 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1267 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1268};
1269
1270enum amdgpu_dpm_event_src {
1271 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1272 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1273 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1274 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1275 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1276};
1277
1278#define AMDGPU_MAX_VCE_LEVELS 6
1279
1280enum amdgpu_vce_level {
1281 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1282 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1283 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1284 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1285 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1286 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1287};
1288
1289struct amdgpu_ps {
1290 u32 caps; /* vbios flags */
1291 u32 class; /* vbios flags */
1292 u32 class2; /* vbios flags */
1293 /* UVD clocks */
1294 u32 vclk;
1295 u32 dclk;
1296 /* VCE clocks */
1297 u32 evclk;
1298 u32 ecclk;
1299 bool vce_active;
1300 enum amdgpu_vce_level vce_level;
1301 /* asic priv */
1302 void *ps_priv;
1303};
1304
1305struct amdgpu_dpm_thermal {
1306 /* thermal interrupt work */
1307 struct work_struct work;
1308 /* low temperature threshold */
1309 int min_temp;
1310 /* high temperature threshold */
1311 int max_temp;
1312 /* was last interrupt low to high or high to low */
1313 bool high_to_low;
1314 /* interrupt source */
1315 struct amdgpu_irq_src irq;
1316};
1317
1318enum amdgpu_clk_action
1319{
1320 AMDGPU_SCLK_UP = 1,
1321 AMDGPU_SCLK_DOWN
1322};
1323
1324struct amdgpu_blacklist_clocks
1325{
1326 u32 sclk;
1327 u32 mclk;
1328 enum amdgpu_clk_action action;
1329};
1330
1331struct amdgpu_clock_and_voltage_limits {
1332 u32 sclk;
1333 u32 mclk;
1334 u16 vddc;
1335 u16 vddci;
1336};
1337
1338struct amdgpu_clock_array {
1339 u32 count;
1340 u32 *values;
1341};
1342
1343struct amdgpu_clock_voltage_dependency_entry {
1344 u32 clk;
1345 u16 v;
1346};
1347
1348struct amdgpu_clock_voltage_dependency_table {
1349 u32 count;
1350 struct amdgpu_clock_voltage_dependency_entry *entries;
1351};
1352
1353union amdgpu_cac_leakage_entry {
1354 struct {
1355 u16 vddc;
1356 u32 leakage;
1357 };
1358 struct {
1359 u16 vddc1;
1360 u16 vddc2;
1361 u16 vddc3;
1362 };
1363};
1364
1365struct amdgpu_cac_leakage_table {
1366 u32 count;
1367 union amdgpu_cac_leakage_entry *entries;
1368};
1369
1370struct amdgpu_phase_shedding_limits_entry {
1371 u16 voltage;
1372 u32 sclk;
1373 u32 mclk;
1374};
1375
1376struct amdgpu_phase_shedding_limits_table {
1377 u32 count;
1378 struct amdgpu_phase_shedding_limits_entry *entries;
1379};
1380
1381struct amdgpu_uvd_clock_voltage_dependency_entry {
1382 u32 vclk;
1383 u32 dclk;
1384 u16 v;
1385};
1386
1387struct amdgpu_uvd_clock_voltage_dependency_table {
1388 u8 count;
1389 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1390};
1391
1392struct amdgpu_vce_clock_voltage_dependency_entry {
1393 u32 ecclk;
1394 u32 evclk;
1395 u16 v;
1396};
1397
1398struct amdgpu_vce_clock_voltage_dependency_table {
1399 u8 count;
1400 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1401};
1402
1403struct amdgpu_ppm_table {
1404 u8 ppm_design;
1405 u16 cpu_core_number;
1406 u32 platform_tdp;
1407 u32 small_ac_platform_tdp;
1408 u32 platform_tdc;
1409 u32 small_ac_platform_tdc;
1410 u32 apu_tdp;
1411 u32 dgpu_tdp;
1412 u32 dgpu_ulv_power;
1413 u32 tj_max;
1414};
1415
1416struct amdgpu_cac_tdp_table {
1417 u16 tdp;
1418 u16 configurable_tdp;
1419 u16 tdc;
1420 u16 battery_power_limit;
1421 u16 small_power_limit;
1422 u16 low_cac_leakage;
1423 u16 high_cac_leakage;
1424 u16 maximum_power_delivery_limit;
1425};
1426
1427struct amdgpu_dpm_dynamic_state {
1428 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1429 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1430 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1431 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1432 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1433 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1434 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1435 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1436 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1437 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1438 struct amdgpu_clock_array valid_sclk_values;
1439 struct amdgpu_clock_array valid_mclk_values;
1440 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1441 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1442 u32 mclk_sclk_ratio;
1443 u32 sclk_mclk_delta;
1444 u16 vddc_vddci_delta;
1445 u16 min_vddc_for_pcie_gen2;
1446 struct amdgpu_cac_leakage_table cac_leakage_table;
1447 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1448 struct amdgpu_ppm_table *ppm_table;
1449 struct amdgpu_cac_tdp_table *cac_tdp_table;
1450};
1451
1452struct amdgpu_dpm_fan {
1453 u16 t_min;
1454 u16 t_med;
1455 u16 t_high;
1456 u16 pwm_min;
1457 u16 pwm_med;
1458 u16 pwm_high;
1459 u8 t_hyst;
1460 u32 cycle_delay;
1461 u16 t_max;
1462 u8 control_mode;
1463 u16 default_max_fan_pwm;
1464 u16 default_fan_output_sensitivity;
1465 u16 fan_output_sensitivity;
1466 bool ucode_fan_control;
1467};
1468
1469enum amdgpu_pcie_gen {
1470 AMDGPU_PCIE_GEN1 = 0,
1471 AMDGPU_PCIE_GEN2 = 1,
1472 AMDGPU_PCIE_GEN3 = 2,
1473 AMDGPU_PCIE_GEN_INVALID = 0xffff
1474};
1475
1476enum amdgpu_dpm_forced_level {
1477 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1478 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1479 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001480 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001481};
1482
1483struct amdgpu_vce_state {
1484 /* vce clocks */
1485 u32 evclk;
1486 u32 ecclk;
1487 /* gpu clocks */
1488 u32 sclk;
1489 u32 mclk;
1490 u8 clk_idx;
1491 u8 pstate;
1492};
1493
1494struct amdgpu_dpm_funcs {
1495 int (*get_temperature)(struct amdgpu_device *adev);
1496 int (*pre_set_power_state)(struct amdgpu_device *adev);
1497 int (*set_power_state)(struct amdgpu_device *adev);
1498 void (*post_set_power_state)(struct amdgpu_device *adev);
1499 void (*display_configuration_changed)(struct amdgpu_device *adev);
1500 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1501 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1502 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1503 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1504 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1505 bool (*vblank_too_short)(struct amdgpu_device *adev);
1506 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001507 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001508 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1509 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1510 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1511 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1512 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1513};
1514
1515struct amdgpu_dpm {
1516 struct amdgpu_ps *ps;
1517 /* number of valid power states */
1518 int num_ps;
1519 /* current power state that is active */
1520 struct amdgpu_ps *current_ps;
1521 /* requested power state */
1522 struct amdgpu_ps *requested_ps;
1523 /* boot up power state */
1524 struct amdgpu_ps *boot_ps;
1525 /* default uvd power state */
1526 struct amdgpu_ps *uvd_ps;
1527 /* vce requirements */
1528 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1529 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001530 enum amd_pm_state_type state;
1531 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001532 u32 platform_caps;
1533 u32 voltage_response_time;
1534 u32 backbias_response_time;
1535 void *priv;
1536 u32 new_active_crtcs;
1537 int new_active_crtc_count;
1538 u32 current_active_crtcs;
1539 int current_active_crtc_count;
1540 struct amdgpu_dpm_dynamic_state dyn_state;
1541 struct amdgpu_dpm_fan fan;
1542 u32 tdp_limit;
1543 u32 near_tdp_limit;
1544 u32 near_tdp_limit_adjusted;
1545 u32 sq_ramping_threshold;
1546 u32 cac_leakage;
1547 u16 tdp_od_limit;
1548 u32 tdp_adjustment;
1549 u16 load_line_slope;
1550 bool power_control;
1551 bool ac_power;
1552 /* special states active */
1553 bool thermal_active;
1554 bool uvd_active;
1555 bool vce_active;
1556 /* thermal handling */
1557 struct amdgpu_dpm_thermal thermal;
1558 /* forced levels */
1559 enum amdgpu_dpm_forced_level forced_level;
1560};
1561
1562struct amdgpu_pm {
1563 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001564 u32 current_sclk;
1565 u32 current_mclk;
1566 u32 default_sclk;
1567 u32 default_mclk;
1568 struct amdgpu_i2c_chan *i2c_bus;
1569 /* internal thermal controller on rv6xx+ */
1570 enum amdgpu_int_thermal_type int_thermal_type;
1571 struct device *int_hwmon_dev;
1572 /* fan control parameters */
1573 bool no_fan;
1574 u8 fan_pulses_per_revolution;
1575 u8 fan_min_rpm;
1576 u8 fan_max_rpm;
1577 /* dpm */
1578 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001579 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001580 struct amdgpu_dpm dpm;
1581 const struct firmware *fw; /* SMC firmware */
1582 uint32_t fw_version;
1583 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001584 uint32_t pcie_gen_mask;
1585 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001586 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001587};
1588
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001589void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1590
Alex Deucher97b2e202015-04-20 16:51:00 -04001591/*
1592 * UVD
1593 */
1594#define AMDGPU_MAX_UVD_HANDLES 10
1595#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1596#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1597#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1598
1599struct amdgpu_uvd {
1600 struct amdgpu_bo *vcpu_bo;
1601 void *cpu_addr;
1602 uint64_t gpu_addr;
Leo Liu3f99dd82016-04-01 10:36:06 -04001603 void *saved_bo;
Alex Deucher97b2e202015-04-20 16:51:00 -04001604 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1605 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1606 struct delayed_work idle_work;
1607 const struct firmware *fw; /* UVD firmware */
1608 struct amdgpu_ring ring;
1609 struct amdgpu_irq_src irq;
1610 bool address_64_bit;
Christian Königead833e2016-02-10 14:35:19 +01001611 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001612};
1613
1614/*
1615 * VCE
1616 */
1617#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001618#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1619
Alex Deucher6a585772015-07-10 14:16:24 -04001620#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1621#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1622
Alex Deucher97b2e202015-04-20 16:51:00 -04001623struct amdgpu_vce {
1624 struct amdgpu_bo *vcpu_bo;
1625 uint64_t gpu_addr;
1626 unsigned fw_version;
1627 unsigned fb_version;
1628 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1629 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001630 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001631 struct delayed_work idle_work;
1632 const struct firmware *fw; /* VCE firmware */
1633 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1634 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001635 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001636 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001637};
1638
1639/*
1640 * SDMA
1641 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001642struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001643 /* SDMA firmware */
1644 const struct firmware *fw;
1645 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001646 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001647
1648 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001649 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001650};
1651
Alex Deucherc113ea12015-10-08 16:30:37 -04001652struct amdgpu_sdma {
1653 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1654 struct amdgpu_irq_src trap_irq;
1655 struct amdgpu_irq_src illegal_inst_irq;
1656 int num_instances;
1657};
1658
Alex Deucher97b2e202015-04-20 16:51:00 -04001659/*
1660 * Firmware
1661 */
1662struct amdgpu_firmware {
1663 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1664 bool smu_load;
1665 struct amdgpu_bo *fw_buf;
1666 unsigned int fw_size;
1667};
1668
1669/*
1670 * Benchmarking
1671 */
1672void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1673
1674
1675/*
1676 * Testing
1677 */
1678void amdgpu_test_moves(struct amdgpu_device *adev);
1679void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1680 struct amdgpu_ring *cpA,
1681 struct amdgpu_ring *cpB);
1682void amdgpu_test_syncing(struct amdgpu_device *adev);
1683
1684/*
1685 * MMU Notifier
1686 */
1687#if defined(CONFIG_MMU_NOTIFIER)
1688int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1689void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1690#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001691static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001692{
1693 return -ENODEV;
1694}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001695static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001696#endif
1697
1698/*
1699 * Debugfs
1700 */
1701struct amdgpu_debugfs {
1702 struct drm_info_list *files;
1703 unsigned num_files;
1704};
1705
1706int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1707 struct drm_info_list *files,
1708 unsigned nfiles);
1709int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1710
1711#if defined(CONFIG_DEBUG_FS)
1712int amdgpu_debugfs_init(struct drm_minor *minor);
1713void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1714#endif
1715
1716/*
1717 * amdgpu smumgr functions
1718 */
1719struct amdgpu_smumgr_funcs {
1720 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1721 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1722 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1723};
1724
1725/*
1726 * amdgpu smumgr
1727 */
1728struct amdgpu_smumgr {
1729 struct amdgpu_bo *toc_buf;
1730 struct amdgpu_bo *smu_buf;
1731 /* asic priv smu data */
1732 void *priv;
1733 spinlock_t smu_lock;
1734 /* smumgr functions */
1735 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1736 /* ucode loading complete flag */
1737 uint32_t fw_flags;
1738};
1739
1740/*
1741 * ASIC specific register table accessible by UMD
1742 */
1743struct amdgpu_allowed_register_entry {
1744 uint32_t reg_offset;
1745 bool untouched;
1746 bool grbm_indexed;
1747};
1748
1749struct amdgpu_cu_info {
1750 uint32_t number; /* total active CU number */
1751 uint32_t ao_cu_mask;
1752 uint32_t bitmap[4][4];
1753};
1754
1755
1756/*
1757 * ASIC specific functions.
1758 */
1759struct amdgpu_asic_funcs {
1760 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001761 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1762 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001763 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1764 u32 sh_num, u32 reg_offset, u32 *value);
1765 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1766 int (*reset)(struct amdgpu_device *adev);
1767 /* wait for mc_idle */
1768 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1769 /* get the reference clock */
1770 u32 (*get_xclk)(struct amdgpu_device *adev);
1771 /* get the gpu clock counter */
1772 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1773 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1774 /* MM block clocks */
1775 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1776 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1777};
1778
1779/*
1780 * IOCTL.
1781 */
1782int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1783 struct drm_file *filp);
1784int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1785 struct drm_file *filp);
1786
1787int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1788 struct drm_file *filp);
1789int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1790 struct drm_file *filp);
1791int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1792 struct drm_file *filp);
1793int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1794 struct drm_file *filp);
1795int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1796 struct drm_file *filp);
1797int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1798 struct drm_file *filp);
1799int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1800int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1801
1802int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1803 struct drm_file *filp);
1804
1805/* VRAM scratch page for HDP bug, default vram page */
1806struct amdgpu_vram_scratch {
1807 struct amdgpu_bo *robj;
1808 volatile uint32_t *ptr;
1809 u64 gpu_addr;
1810};
1811
1812/*
1813 * ACPI
1814 */
1815struct amdgpu_atif_notification_cfg {
1816 bool enabled;
1817 int command_code;
1818};
1819
1820struct amdgpu_atif_notifications {
1821 bool display_switch;
1822 bool expansion_mode_change;
1823 bool thermal_state;
1824 bool forced_power_state;
1825 bool system_power_state;
1826 bool display_conf_change;
1827 bool px_gfx_switch;
1828 bool brightness_change;
1829 bool dgpu_display_event;
1830};
1831
1832struct amdgpu_atif_functions {
1833 bool system_params;
1834 bool sbios_requests;
1835 bool select_active_disp;
1836 bool lid_state;
1837 bool get_tv_standard;
1838 bool set_tv_standard;
1839 bool get_panel_expansion_mode;
1840 bool set_panel_expansion_mode;
1841 bool temperature_change;
1842 bool graphics_device_types;
1843};
1844
1845struct amdgpu_atif {
1846 struct amdgpu_atif_notifications notifications;
1847 struct amdgpu_atif_functions functions;
1848 struct amdgpu_atif_notification_cfg notification_cfg;
1849 struct amdgpu_encoder *encoder_for_bl;
1850};
1851
1852struct amdgpu_atcs_functions {
1853 bool get_ext_state;
1854 bool pcie_perf_req;
1855 bool pcie_dev_rdy;
1856 bool pcie_bus_width;
1857};
1858
1859struct amdgpu_atcs {
1860 struct amdgpu_atcs_functions functions;
1861};
1862
Alex Deucher97b2e202015-04-20 16:51:00 -04001863/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001864 * CGS
1865 */
1866void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1867void amdgpu_cgs_destroy_device(void *cgs_device);
1868
1869
1870/*
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001871 * CGS
1872 */
1873void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1874void amdgpu_cgs_destroy_device(void *cgs_device);
1875
1876
Alex Deucher7e471e62016-02-01 11:13:04 -05001877/* GPU virtualization */
1878struct amdgpu_virtualization {
1879 bool supports_sr_iov;
1880};
1881
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001882/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001883 * Core structure, functions and helpers.
1884 */
1885typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1886typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1887
1888typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1889typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1890
Alex Deucher8faf0e082015-07-28 11:50:31 -04001891struct amdgpu_ip_block_status {
1892 bool valid;
1893 bool sw;
1894 bool hw;
1895};
1896
Alex Deucher97b2e202015-04-20 16:51:00 -04001897struct amdgpu_device {
1898 struct device *dev;
1899 struct drm_device *ddev;
1900 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001901
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001902#ifdef CONFIG_DRM_AMD_ACP
1903 struct amdgpu_acp acp;
1904#endif
1905
Alex Deucher97b2e202015-04-20 16:51:00 -04001906 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001907 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001908 uint32_t family;
1909 uint32_t rev_id;
1910 uint32_t external_rev_id;
1911 unsigned long flags;
1912 int usec_timeout;
1913 const struct amdgpu_asic_funcs *asic_funcs;
1914 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001915 bool need_dma32;
1916 bool accel_working;
Alex Deucher97b2e202015-04-20 16:51:00 -04001917 struct work_struct reset_work;
1918 struct notifier_block acpi_nb;
1919 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1920 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1921 unsigned debugfs_count;
1922#if defined(CONFIG_DEBUG_FS)
1923 struct dentry *debugfs_regs;
1924#endif
1925 struct amdgpu_atif atif;
1926 struct amdgpu_atcs atcs;
1927 struct mutex srbm_mutex;
1928 /* GRBM index mutex. Protects concurrent access to GRBM index */
1929 struct mutex grbm_idx_mutex;
1930 struct dev_pm_domain vga_pm_domain;
1931 bool have_disp_power_ref;
1932
1933 /* BIOS */
1934 uint8_t *bios;
1935 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04001936 struct amdgpu_bo *stollen_vga_memory;
1937 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1938
1939 /* Register/doorbell mmio */
1940 resource_size_t rmmio_base;
1941 resource_size_t rmmio_size;
1942 void __iomem *rmmio;
1943 /* protects concurrent MM_INDEX/DATA based register access */
1944 spinlock_t mmio_idx_lock;
1945 /* protects concurrent SMC based register access */
1946 spinlock_t smc_idx_lock;
1947 amdgpu_rreg_t smc_rreg;
1948 amdgpu_wreg_t smc_wreg;
1949 /* protects concurrent PCIE register access */
1950 spinlock_t pcie_idx_lock;
1951 amdgpu_rreg_t pcie_rreg;
1952 amdgpu_wreg_t pcie_wreg;
1953 /* protects concurrent UVD register access */
1954 spinlock_t uvd_ctx_idx_lock;
1955 amdgpu_rreg_t uvd_ctx_rreg;
1956 amdgpu_wreg_t uvd_ctx_wreg;
1957 /* protects concurrent DIDT register access */
1958 spinlock_t didt_idx_lock;
1959 amdgpu_rreg_t didt_rreg;
1960 amdgpu_wreg_t didt_wreg;
1961 /* protects concurrent ENDPOINT (audio) register access */
1962 spinlock_t audio_endpt_idx_lock;
1963 amdgpu_block_rreg_t audio_endpt_rreg;
1964 amdgpu_block_wreg_t audio_endpt_wreg;
1965 void __iomem *rio_mem;
1966 resource_size_t rio_mem_size;
1967 struct amdgpu_doorbell doorbell;
1968
1969 /* clock/pll info */
1970 struct amdgpu_clock clock;
1971
1972 /* MC */
1973 struct amdgpu_mc mc;
1974 struct amdgpu_gart gart;
1975 struct amdgpu_dummy_page dummy_page;
1976 struct amdgpu_vm_manager vm_manager;
1977
1978 /* memory management */
1979 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001980 struct amdgpu_vram_scratch vram_scratch;
1981 struct amdgpu_wb wb;
1982 atomic64_t vram_usage;
1983 atomic64_t vram_vis_usage;
1984 atomic64_t gtt_usage;
1985 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02001986 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001987
1988 /* display */
1989 struct amdgpu_mode_info mode_info;
1990 struct work_struct hotplug_work;
1991 struct amdgpu_irq_src crtc_irq;
1992 struct amdgpu_irq_src pageflip_irq;
1993 struct amdgpu_irq_src hpd_irq;
1994
1995 /* rings */
Alex Deucher97b2e202015-04-20 16:51:00 -04001996 unsigned fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001997 unsigned num_rings;
1998 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1999 bool ib_pool_ready;
2000 struct amdgpu_sa_manager ring_tmp_bo;
2001
2002 /* interrupts */
2003 struct amdgpu_irq irq;
2004
Alex Deucher1f7371b2015-12-02 17:46:21 -05002005 /* powerplay */
2006 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002007 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002008 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002009
Alex Deucher97b2e202015-04-20 16:51:00 -04002010 /* dpm */
2011 struct amdgpu_pm pm;
2012 u32 cg_flags;
2013 u32 pg_flags;
2014
2015 /* amdgpu smumgr */
2016 struct amdgpu_smumgr smu;
2017
2018 /* gfx */
2019 struct amdgpu_gfx gfx;
2020
2021 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002022 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002023
2024 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002025 struct amdgpu_uvd uvd;
2026
2027 /* vce */
2028 struct amdgpu_vce vce;
2029
2030 /* firmwares */
2031 struct amdgpu_firmware firmware;
2032
2033 /* GDS */
2034 struct amdgpu_gds gds;
2035
2036 const struct amdgpu_ip_block_version *ip_blocks;
2037 int num_ip_blocks;
Alex Deucher8faf0e082015-07-28 11:50:31 -04002038 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002039 struct mutex mn_lock;
2040 DECLARE_HASHTABLE(mn_hash, 7);
2041
2042 /* tracking pinned memory */
2043 u64 vram_pin_size;
2044 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002045
2046 /* amdkfd interface */
2047 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002048
Alex Deucher7e471e62016-02-01 11:13:04 -05002049 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002050};
2051
2052bool amdgpu_device_is_px(struct drm_device *dev);
2053int amdgpu_device_init(struct amdgpu_device *adev,
2054 struct drm_device *ddev,
2055 struct pci_dev *pdev,
2056 uint32_t flags);
2057void amdgpu_device_fini(struct amdgpu_device *adev);
2058int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2059
2060uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2061 bool always_indirect);
2062void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2063 bool always_indirect);
2064u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2065void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2066
2067u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2068void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2069
2070/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002071 * Registers read & write functions.
2072 */
2073#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2074#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2075#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2076#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2077#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2078#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2079#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2080#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2081#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2082#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2083#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2084#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2085#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2086#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2087#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2088#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2089#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2090#define WREG32_P(reg, val, mask) \
2091 do { \
2092 uint32_t tmp_ = RREG32(reg); \
2093 tmp_ &= (mask); \
2094 tmp_ |= ((val) & ~(mask)); \
2095 WREG32(reg, tmp_); \
2096 } while (0)
2097#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2098#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2099#define WREG32_PLL_P(reg, val, mask) \
2100 do { \
2101 uint32_t tmp_ = RREG32_PLL(reg); \
2102 tmp_ &= (mask); \
2103 tmp_ |= ((val) & ~(mask)); \
2104 WREG32_PLL(reg, tmp_); \
2105 } while (0)
2106#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2107#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2108#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2109
2110#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2111#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2112
2113#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2114#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2115
2116#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2117 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2118 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2119
2120#define REG_GET_FIELD(value, reg, field) \
2121 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2122
2123/*
2124 * BIOS helpers.
2125 */
2126#define RBIOS8(i) (adev->bios[i])
2127#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2128#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2129
2130/*
2131 * RING helpers.
2132 */
2133static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2134{
2135 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002136 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002137 ring->ring[ring->wptr++] = v;
2138 ring->wptr &= ring->ptr_mask;
2139 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002140}
2141
Alex Deucherc113ea12015-10-08 16:30:37 -04002142static inline struct amdgpu_sdma_instance *
2143amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002144{
2145 struct amdgpu_device *adev = ring->adev;
2146 int i;
2147
Alex Deucherc113ea12015-10-08 16:30:37 -04002148 for (i = 0; i < adev->sdma.num_instances; i++)
2149 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002150 break;
2151
2152 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002153 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002154 else
2155 return NULL;
2156}
2157
Alex Deucher97b2e202015-04-20 16:51:00 -04002158/*
2159 * ASICs macro.
2160 */
2161#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2162#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2163#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2164#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2165#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2166#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2167#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2168#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002169#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002170#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2171#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2172#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2173#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2174#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002175#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002176#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002177#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2178#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2179#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002180#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2181#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2182#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2183#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
Christian Königb8c7b392016-03-01 15:42:52 +01002184#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002185#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002186#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002187#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002188#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002189#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Christian König9e5d53092016-01-31 12:20:55 +01002190#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08002191#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2192#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04002193#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2194#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2195#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2196#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2197#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2198#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2199#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2200#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2201#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2202#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2203#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2204#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2205#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2206#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2207#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2208#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2209#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2210#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2211#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002212#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002213#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002214#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2215#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2216#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2217#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002218#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002219#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002220#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Rex Zhu3af76f22015-10-15 17:23:43 +08002221
2222#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002223 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002224 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002225 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002226
2227#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002228 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002229 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002230 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002231
2232#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002233 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002234 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002235 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002236
2237#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002238 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002239 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002240 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002241
2242#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002243 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002244 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002245 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002246
Rex Zhu1b5708f2015-11-10 18:25:24 -05002247#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002248 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002249 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002250 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002251
2252#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002253 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002254 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002255 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002256
2257
2258#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002259 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002260 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002261 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002262
2263#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002264 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002265 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002266 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002267
2268#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002269 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002270 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002271 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002272
2273#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002274 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002275 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002276 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002277
2278#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002279 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002280
2281#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002282 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002283
Eric Huangf3898ea2015-12-11 16:24:34 -05002284#define amdgpu_dpm_get_pp_num_states(adev, data) \
2285 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2286
2287#define amdgpu_dpm_get_pp_table(adev, table) \
2288 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2289
2290#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2291 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2292
2293#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2294 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2295
2296#define amdgpu_dpm_force_clock_level(adev, type, level) \
2297 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2298
Jammy Zhoue61710c2015-11-10 18:31:08 -05002299#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002300 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002301
2302#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2303
2304/* Common functions */
2305int amdgpu_gpu_reset(struct amdgpu_device *adev);
2306void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2307bool amdgpu_card_posted(struct amdgpu_device *adev);
2308void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002309
Alex Deucher97b2e202015-04-20 16:51:00 -04002310int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2311int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2312 u32 ip_instance, u32 ring,
2313 struct amdgpu_ring **out_ring);
2314void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2315bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002316int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002317int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2318 uint32_t flags);
2319bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01002320struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002321bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2322 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002323bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2324 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002325bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2326uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2327 struct ttm_mem_reg *mem);
2328void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2329void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2330void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2331void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2332 const u32 *registers,
2333 const u32 array_size);
2334
2335bool amdgpu_device_is_px(struct drm_device *dev);
2336/* atpx handler */
2337#if defined(CONFIG_VGA_SWITCHEROO)
2338void amdgpu_register_atpx_handler(void);
2339void amdgpu_unregister_atpx_handler(void);
2340#else
2341static inline void amdgpu_register_atpx_handler(void) {}
2342static inline void amdgpu_unregister_atpx_handler(void) {}
2343#endif
2344
2345/*
2346 * KMS
2347 */
2348extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2349extern int amdgpu_max_kms_ioctl;
2350
2351int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2352int amdgpu_driver_unload_kms(struct drm_device *dev);
2353void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2354int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2355void amdgpu_driver_postclose_kms(struct drm_device *dev,
2356 struct drm_file *file_priv);
2357void amdgpu_driver_preclose_kms(struct drm_device *dev,
2358 struct drm_file *file_priv);
2359int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2360int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002361u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2362int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2363void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2364int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002365 int *max_error,
2366 struct timeval *vblank_time,
2367 unsigned flags);
2368long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2369 unsigned long arg);
2370
2371/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002372 * functions used by amdgpu_encoder.c
2373 */
2374struct amdgpu_afmt_acr {
2375 u32 clock;
2376
2377 int n_32khz;
2378 int cts_32khz;
2379
2380 int n_44_1khz;
2381 int cts_44_1khz;
2382
2383 int n_48khz;
2384 int cts_48khz;
2385
2386};
2387
2388struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2389
2390/* amdgpu_acpi.c */
2391#if defined(CONFIG_ACPI)
2392int amdgpu_acpi_init(struct amdgpu_device *adev);
2393void amdgpu_acpi_fini(struct amdgpu_device *adev);
2394bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2395int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2396 u8 perf_req, bool advertise);
2397int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2398#else
2399static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2400static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2401#endif
2402
2403struct amdgpu_bo_va_mapping *
2404amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2405 uint64_t addr, struct amdgpu_bo **bo);
2406
2407#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002408#endif