blob: 00a50cc5ec9a31a77b7476020e5f47089c83c5de [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chunming Zhou0875dc92016-06-12 15:41:58 +080028#include <linux/kthread.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <linux/console.h>
30#include <linux/slab.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040031#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
Harry Wentland45622362017-09-12 15:58:20 -040033#include <drm/drm_atomic_helper.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040034#include <drm/amdgpu_drm.h>
35#include <linux/vgaarb.h>
36#include <linux/vga_switcheroo.h>
37#include <linux/efi.h>
38#include "amdgpu.h"
Tom St Denisf4b373f2016-05-31 08:02:27 -040039#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040#include "amdgpu_i2c.h"
41#include "atom.h"
42#include "amdgpu_atombios.h"
Alex Deuchera5bde2f2016-09-23 16:23:41 -040043#include "amdgpu_atomfirmware.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050044#include "amd_pcie.h"
Ken Wang33f34802016-01-21 17:29:41 +080045#ifdef CONFIG_DRM_AMDGPU_SI
46#include "si.h"
47#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040048#ifdef CONFIG_DRM_AMDGPU_CIK
49#include "cik.h"
50#endif
Alex Deucheraaa36a92015-04-20 17:31:14 -040051#include "vi.h"
Ken Wang460826e2017-03-06 14:53:16 -050052#include "soc15.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053#include "bif/bif_4_1_d.h"
Emily Deng9accf2f2016-08-10 16:01:25 +080054#include <linux/pci.h>
Monk Liubec86372016-09-14 19:38:08 +080055#include <linux/firmware.h>
Gavin Wan89041942017-06-23 13:55:15 -040056#include "amdgpu_vf_error.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040057
Yong Zhaoba997702015-11-09 17:21:45 -050058#include "amdgpu_amdkfd.h"
Rex Zhud2f52ac2017-09-22 17:47:27 +080059#include "amdgpu_pm.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040060
Alex Deuchere2a75f82017-04-27 16:58:01 -040061MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
Alex Deucher2d2e5e72017-05-09 12:27:35 -040062MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
Alex Deuchere2a75f82017-04-27 16:58:01 -040063
Shirish S2dc80b02017-05-25 10:05:25 +053064#define AMDGPU_RESUME_MS 2000
65
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066static const char *amdgpu_asic_name[] = {
Ken Wangda69c1612016-01-21 19:08:55 +080067 "TAHITI",
68 "PITCAIRN",
69 "VERDE",
70 "OLAND",
71 "HAINAN",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 "BONAIRE",
73 "KAVERI",
74 "KABINI",
75 "HAWAII",
76 "MULLINS",
77 "TOPAZ",
78 "TONGA",
David Zhang48299f92015-07-08 01:05:16 +080079 "FIJI",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080 "CARRIZO",
Samuel Li139f4912015-10-08 14:50:27 -040081 "STONEY",
Flora Cui2cc0c0b2016-03-14 18:33:29 -040082 "POLARIS10",
83 "POLARIS11",
Junwei Zhangc4642a42016-12-14 15:32:28 -050084 "POLARIS12",
Ken Wangd4196f02016-03-09 09:28:32 +080085 "VEGA10",
Chunming Zhou2ca8a5d2016-12-07 17:31:19 +080086 "RAVEN",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040087 "LAST",
88};
89
90bool amdgpu_device_is_px(struct drm_device *dev)
91{
92 struct amdgpu_device *adev = dev->dev_private;
93
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080094 if (adev->flags & AMD_IS_PX)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095 return true;
96 return false;
97}
98
99/*
100 * MMIO register access helper functions.
101 */
102uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +0800103 uint32_t acc_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104{
Tom St Denisf4b373f2016-05-31 08:02:27 -0400105 uint32_t ret;
106
pding43ca8ef2017-10-13 15:38:35 +0800107 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800108 return amdgpu_virt_kiq_rreg(adev, reg);
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800109
Monk Liu15d72fd2017-01-25 15:07:40 +0800110 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
Tom St Denisf4b373f2016-05-31 08:02:27 -0400111 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400112 else {
113 unsigned long flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114
115 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
116 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
117 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
118 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 }
Tom St Denisf4b373f2016-05-31 08:02:27 -0400120 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
121 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122}
123
124void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +0800125 uint32_t acc_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126{
Tom St Denisf4b373f2016-05-31 08:02:27 -0400127 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
Monk Liu4e99a442016-03-31 13:26:59 +0800128
Ken Wang47ed4e12017-07-04 13:11:52 +0800129 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
130 adev->last_mm_index = v;
131 }
132
pding43ca8ef2017-10-13 15:38:35 +0800133 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800134 return amdgpu_virt_kiq_wreg(adev, reg, v);
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800135
Monk Liu15d72fd2017-01-25 15:07:40 +0800136 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
138 else {
139 unsigned long flags;
140
141 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
142 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
143 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
144 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
145 }
Ken Wang47ed4e12017-07-04 13:11:52 +0800146
147 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
148 udelay(500);
149 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150}
151
152u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
153{
154 if ((reg * 4) < adev->rio_mem_size)
155 return ioread32(adev->rio_mem + (reg * 4));
156 else {
157 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
158 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
159 }
160}
161
162void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
163{
Ken Wang47ed4e12017-07-04 13:11:52 +0800164 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
165 adev->last_mm_index = v;
166 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400167
168 if ((reg * 4) < adev->rio_mem_size)
169 iowrite32(v, adev->rio_mem + (reg * 4));
170 else {
171 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
172 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
173 }
Ken Wang47ed4e12017-07-04 13:11:52 +0800174
175 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
176 udelay(500);
177 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178}
179
180/**
181 * amdgpu_mm_rdoorbell - read a doorbell dword
182 *
183 * @adev: amdgpu_device pointer
184 * @index: doorbell index
185 *
186 * Returns the value in the doorbell aperture at the
187 * requested doorbell index (CIK).
188 */
189u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
190{
191 if (index < adev->doorbell.num_doorbells) {
192 return readl(adev->doorbell.ptr + index);
193 } else {
194 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
195 return 0;
196 }
197}
198
199/**
200 * amdgpu_mm_wdoorbell - write a doorbell dword
201 *
202 * @adev: amdgpu_device pointer
203 * @index: doorbell index
204 * @v: value to write
205 *
206 * Writes @v to the doorbell aperture at the
207 * requested doorbell index (CIK).
208 */
209void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
210{
211 if (index < adev->doorbell.num_doorbells) {
212 writel(v, adev->doorbell.ptr + index);
213 } else {
214 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
215 }
216}
217
218/**
Ken Wang832be402016-03-18 15:23:08 +0800219 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
220 *
221 * @adev: amdgpu_device pointer
222 * @index: doorbell index
223 *
224 * Returns the value in the doorbell aperture at the
225 * requested doorbell index (VEGA10+).
226 */
227u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
228{
229 if (index < adev->doorbell.num_doorbells) {
230 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
231 } else {
232 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
233 return 0;
234 }
235}
236
237/**
238 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
239 *
240 * @adev: amdgpu_device pointer
241 * @index: doorbell index
242 * @v: value to write
243 *
244 * Writes @v to the doorbell aperture at the
245 * requested doorbell index (VEGA10+).
246 */
247void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
248{
249 if (index < adev->doorbell.num_doorbells) {
250 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
251 } else {
252 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
253 }
254}
255
256/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400257 * amdgpu_invalid_rreg - dummy reg read function
258 *
259 * @adev: amdgpu device pointer
260 * @reg: offset of register
261 *
262 * Dummy register read function. Used for register blocks
263 * that certain asics don't have (all asics).
264 * Returns the value in the register.
265 */
266static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
267{
268 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
269 BUG();
270 return 0;
271}
272
273/**
274 * amdgpu_invalid_wreg - dummy reg write function
275 *
276 * @adev: amdgpu device pointer
277 * @reg: offset of register
278 * @v: value to write to the register
279 *
280 * Dummy register read function. Used for register blocks
281 * that certain asics don't have (all asics).
282 */
283static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
284{
285 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
286 reg, v);
287 BUG();
288}
289
290/**
291 * amdgpu_block_invalid_rreg - dummy reg read function
292 *
293 * @adev: amdgpu device pointer
294 * @block: offset of instance
295 * @reg: offset of register
296 *
297 * Dummy register read function. Used for register blocks
298 * that certain asics don't have (all asics).
299 * Returns the value in the register.
300 */
301static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
302 uint32_t block, uint32_t reg)
303{
304 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
305 reg, block);
306 BUG();
307 return 0;
308}
309
310/**
311 * amdgpu_block_invalid_wreg - dummy reg write function
312 *
313 * @adev: amdgpu device pointer
314 * @block: offset of instance
315 * @reg: offset of register
316 * @v: value to write to the register
317 *
318 * Dummy register read function. Used for register blocks
319 * that certain asics don't have (all asics).
320 */
321static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
322 uint32_t block,
323 uint32_t reg, uint32_t v)
324{
325 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
326 reg, block, v);
327 BUG();
328}
329
Alex Deucher06ec9072017-12-14 15:02:39 -0500330static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400331{
Christian Königa4a02772017-07-27 17:24:36 +0200332 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
333 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
334 &adev->vram_scratch.robj,
335 &adev->vram_scratch.gpu_addr,
336 (void **)&adev->vram_scratch.ptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400337}
338
Alex Deucher06ec9072017-12-14 15:02:39 -0500339static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340{
Christian König078af1a2017-07-27 17:43:00 +0200341 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342}
343
344/**
Alex Deucher9c3f2b52017-12-14 16:20:19 -0500345 * amdgpu_device_program_register_sequence - program an array of registers.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400346 *
347 * @adev: amdgpu_device pointer
348 * @registers: pointer to the register array
349 * @array_size: size of the register array
350 *
351 * Programs an array or registers with and and or masks.
352 * This is a helper for setting golden registers.
353 */
Alex Deucher9c3f2b52017-12-14 16:20:19 -0500354void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
355 const u32 *registers,
356 const u32 array_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400357{
358 u32 tmp, reg, and_mask, or_mask;
359 int i;
360
361 if (array_size % 3)
362 return;
363
364 for (i = 0; i < array_size; i +=3) {
365 reg = registers[i + 0];
366 and_mask = registers[i + 1];
367 or_mask = registers[i + 2];
368
369 if (and_mask == 0xffffffff) {
370 tmp = or_mask;
371 } else {
372 tmp = RREG32(reg);
373 tmp &= ~and_mask;
374 tmp |= or_mask;
375 }
376 WREG32(reg, tmp);
377 }
378}
379
Alex Deucher8111c382017-12-14 16:22:53 -0500380void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400381{
382 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
383}
384
385/*
386 * GPU doorbell aperture helpers function.
387 */
388/**
Alex Deucher06ec9072017-12-14 15:02:39 -0500389 * amdgpu_device_doorbell_init - Init doorbell driver information.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400390 *
391 * @adev: amdgpu_device pointer
392 *
393 * Init doorbell driver information (CIK)
394 * Returns 0 on success, error on failure.
395 */
Alex Deucher06ec9072017-12-14 15:02:39 -0500396static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400397{
Christian König705e5192017-06-08 11:15:16 +0200398 /* No doorbell on SI hardware generation */
399 if (adev->asic_type < CHIP_BONAIRE) {
400 adev->doorbell.base = 0;
401 adev->doorbell.size = 0;
402 adev->doorbell.num_doorbells = 0;
403 adev->doorbell.ptr = NULL;
404 return 0;
405 }
406
Christian Königd6895ad2017-02-28 10:36:43 +0100407 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
408 return -EINVAL;
409
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400410 /* doorbell bar mapping */
411 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
412 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
413
Christian Königedf600d2016-05-03 15:54:54 +0200414 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
416 if (adev->doorbell.num_doorbells == 0)
417 return -EINVAL;
418
Christian König8972e5d2017-03-06 13:34:57 +0100419 adev->doorbell.ptr = ioremap(adev->doorbell.base,
420 adev->doorbell.num_doorbells *
421 sizeof(u32));
422 if (adev->doorbell.ptr == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400423 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400424
425 return 0;
426}
427
428/**
Alex Deucher06ec9072017-12-14 15:02:39 -0500429 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400430 *
431 * @adev: amdgpu_device pointer
432 *
433 * Tear down doorbell driver information (CIK)
434 */
Alex Deucher06ec9072017-12-14 15:02:39 -0500435static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400436{
437 iounmap(adev->doorbell.ptr);
438 adev->doorbell.ptr = NULL;
439}
440
Alex Deucher22cb0162017-12-14 16:27:11 -0500441
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400442
443/*
Alex Deucher06ec9072017-12-14 15:02:39 -0500444 * amdgpu_device_wb_*()
Alex Xie455a7bc2017-05-08 21:36:03 -0400445 * Writeback is the method by which the GPU updates special pages in memory
Alex Xieea81a172017-05-08 13:41:11 -0400446 * with the status of certain GPU events (fences, ring pointers,etc.).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400447 */
448
449/**
Alex Deucher06ec9072017-12-14 15:02:39 -0500450 * amdgpu_device_wb_fini - Disable Writeback and free memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400451 *
452 * @adev: amdgpu_device pointer
453 *
454 * Disables Writeback and frees the Writeback memory (all asics).
455 * Used at driver shutdown.
456 */
Alex Deucher06ec9072017-12-14 15:02:39 -0500457static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400458{
459 if (adev->wb.wb_obj) {
Alex Deuchera76ed482016-10-21 15:30:36 -0400460 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
461 &adev->wb.gpu_addr,
462 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400463 adev->wb.wb_obj = NULL;
464 }
465}
466
467/**
Alex Deucher06ec9072017-12-14 15:02:39 -0500468 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469 *
470 * @adev: amdgpu_device pointer
471 *
Alex Xie455a7bc2017-05-08 21:36:03 -0400472 * Initializes writeback and allocates writeback memory (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400473 * Used at driver startup.
474 * Returns 0 on success or an -error on failure.
475 */
Alex Deucher06ec9072017-12-14 15:02:39 -0500476static int amdgpu_device_wb_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400477{
478 int r;
479
480 if (adev->wb.wb_obj == NULL) {
Alex Deucher97407b62017-07-28 12:14:15 -0400481 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
482 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
Alex Deuchera76ed482016-10-21 15:30:36 -0400483 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
484 &adev->wb.wb_obj, &adev->wb.gpu_addr,
485 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486 if (r) {
487 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
488 return r;
489 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400490
491 adev->wb.num_wb = AMDGPU_MAX_WB;
492 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
493
494 /* clear wb memory */
Huang Rui60a970a62017-03-15 10:13:32 +0800495 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400496 }
497
498 return 0;
499}
500
501/**
Alex Deucher131b4b32017-12-14 16:03:43 -0500502 * amdgpu_device_wb_get - Allocate a wb entry
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400503 *
504 * @adev: amdgpu_device pointer
505 * @wb: wb index
506 *
507 * Allocate a wb slot for use by the driver (all asics).
508 * Returns 0 on success or -EINVAL on failure.
509 */
Alex Deucher131b4b32017-12-14 16:03:43 -0500510int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400511{
512 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
Alex Deucher97407b62017-07-28 12:14:15 -0400513
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400514 if (offset < adev->wb.num_wb) {
515 __set_bit(offset, adev->wb.used);
Monk Liu63ae07c2017-10-17 19:18:56 +0800516 *wb = offset << 3; /* convert to dw offset */
Monk Liu0915fdb2017-06-19 10:19:41 -0400517 return 0;
518 } else {
519 return -EINVAL;
520 }
521}
522
Ken Wang70142852016-03-18 15:08:49 +0800523/**
Alex Deucher131b4b32017-12-14 16:03:43 -0500524 * amdgpu_device_wb_free - Free a wb entry
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525 *
526 * @adev: amdgpu_device pointer
527 * @wb: wb index
528 *
529 * Free a wb slot allocated for use by the driver (all asics)
530 */
Alex Deucher131b4b32017-12-14 16:03:43 -0500531void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400532{
533 if (wb < adev->wb.num_wb)
Monk Liu63ae07c2017-10-17 19:18:56 +0800534 __clear_bit(wb >> 3, adev->wb.used);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400535}
536
537/**
Alex Deucher2543e282017-12-14 16:33:36 -0500538 * amdgpu_device_vram_location - try to find VRAM location
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400539 * @adev: amdgpu device structure holding all necessary informations
540 * @mc: memory controller structure holding memory informations
541 * @base: base address at which to put VRAM
542 *
Alex Xie455a7bc2017-05-08 21:36:03 -0400543 * Function will try to place VRAM at base address provided
Christian König3d647c82017-11-16 19:36:10 +0100544 * as parameter.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545 */
Alex Deucher2543e282017-12-14 16:33:36 -0500546void amdgpu_device_vram_location(struct amdgpu_device *adev,
547 struct amdgpu_mc *mc, u64 base)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548{
549 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
550
551 mc->vram_start = base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
553 if (limit && limit < mc->real_vram_size)
554 mc->real_vram_size = limit;
555 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
556 mc->mc_vram_size >> 20, mc->vram_start,
557 mc->vram_end, mc->real_vram_size >> 20);
558}
559
560/**
Alex Deucher2543e282017-12-14 16:33:36 -0500561 * amdgpu_device_gart_location - try to find GTT location
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400562 * @adev: amdgpu device structure holding all necessary informations
563 * @mc: memory controller structure holding memory informations
564 *
565 * Function will place try to place GTT before or after VRAM.
566 *
567 * If GTT size is bigger than space left then we ajust GTT size.
568 * Thus function will never fails.
569 *
570 * FIXME: when reducing GTT size align new size on power of 2.
571 */
Alex Deucher2543e282017-12-14 16:33:36 -0500572void amdgpu_device_gart_location(struct amdgpu_device *adev,
573 struct amdgpu_mc *mc)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400574{
575 u64 size_af, size_bf;
576
Christian Königed21c042017-07-06 22:26:05 +0200577 size_af = adev->mc.mc_mask - mc->vram_end;
578 size_bf = mc->vram_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579 if (size_bf > size_af) {
Christian König6f02a692017-07-07 11:56:59 +0200580 if (mc->gart_size > size_bf) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581 dev_warn(adev->dev, "limiting GTT\n");
Christian König6f02a692017-07-07 11:56:59 +0200582 mc->gart_size = size_bf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400583 }
Christian König6f02a692017-07-07 11:56:59 +0200584 mc->gart_start = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 } else {
Christian König6f02a692017-07-07 11:56:59 +0200586 if (mc->gart_size > size_af) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587 dev_warn(adev->dev, "limiting GTT\n");
Christian König6f02a692017-07-07 11:56:59 +0200588 mc->gart_size = size_af;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400589 }
Christian Königb98f1b92017-11-16 20:12:51 +0100590 /* VCE doesn't like it when BOs cross a 4GB segment, so align
591 * the GART base on a 4GB boundary as well.
592 */
593 mc->gart_start = ALIGN(mc->vram_end + 1, 0x100000000ULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594 }
Christian König6f02a692017-07-07 11:56:59 +0200595 mc->gart_end = mc->gart_start + mc->gart_size - 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Christian König6f02a692017-07-07 11:56:59 +0200597 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400598}
599
Christian Königd6895ad2017-02-28 10:36:43 +0100600/**
601 * amdgpu_device_resize_fb_bar - try to resize FB BAR
602 *
603 * @adev: amdgpu_device pointer
604 *
605 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
606 * to fail, but if any of the BARs is not accessible after the size we abort
607 * driver loading by returning -ENODEV.
608 */
609int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
610{
611 u64 space_needed = roundup_pow_of_two(adev->mc.real_vram_size);
612 u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
Christian König31b8ada2017-11-15 20:07:38 +0100613 struct pci_bus *root;
614 struct resource *res;
615 unsigned i;
Christian Königd6895ad2017-02-28 10:36:43 +0100616 u16 cmd;
617 int r;
618
pding0c03b912017-11-07 11:02:00 +0800619 /* Bypass for VF */
620 if (amdgpu_sriov_vf(adev))
621 return 0;
622
Christian König31b8ada2017-11-15 20:07:38 +0100623 /* Check if the root BUS has 64bit memory resources */
624 root = adev->pdev->bus;
625 while (root->parent)
626 root = root->parent;
627
628 pci_bus_for_each_resource(root, res, i) {
Christian König0ebb7c52018-01-07 10:18:57 +0100629 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
Christian König31b8ada2017-11-15 20:07:38 +0100630 res->start > 0x100000000ull)
631 break;
632 }
633
634 /* Trying to resize is pointless without a root hub window above 4GB */
635 if (!res)
636 return 0;
637
Christian Königd6895ad2017-02-28 10:36:43 +0100638 /* Disable memory decoding while we change the BAR addresses and size */
639 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
640 pci_write_config_word(adev->pdev, PCI_COMMAND,
641 cmd & ~PCI_COMMAND_MEMORY);
642
643 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
Alex Deucher06ec9072017-12-14 15:02:39 -0500644 amdgpu_device_doorbell_fini(adev);
Christian Königd6895ad2017-02-28 10:36:43 +0100645 if (adev->asic_type >= CHIP_BONAIRE)
646 pci_release_resource(adev->pdev, 2);
647
648 pci_release_resource(adev->pdev, 0);
649
650 r = pci_resize_resource(adev->pdev, 0, rbar_size);
651 if (r == -ENOSPC)
652 DRM_INFO("Not enough PCI address space for a large BAR.");
653 else if (r && r != -ENOTSUPP)
654 DRM_ERROR("Problem resizing BAR0 (%d).", r);
655
656 pci_assign_unassigned_bus_resources(adev->pdev->bus);
657
658 /* When the doorbell or fb BAR isn't available we have no chance of
659 * using the device.
660 */
Alex Deucher06ec9072017-12-14 15:02:39 -0500661 r = amdgpu_device_doorbell_init(adev);
Christian Königd6895ad2017-02-28 10:36:43 +0100662 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
663 return -ENODEV;
664
665 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
666
667 return 0;
668}
Horace Chena05502e2017-09-29 14:41:57 +0800669
670/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400671 * GPU helpers function.
672 */
673/**
Alex Deucher39c640c2017-12-15 16:22:11 -0500674 * amdgpu_device_need_post - check if the hw need post or not
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400675 *
676 * @adev: amdgpu_device pointer
677 *
Jim Quc836fec2017-02-10 15:59:59 +0800678 * Check if the asic has been initialized (all asics) at driver startup
679 * or post is needed if hw reset is performed.
680 * Returns true if need or false if not.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400681 */
Alex Deucher39c640c2017-12-15 16:22:11 -0500682bool amdgpu_device_need_post(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400683{
684 uint32_t reg;
685
Monk Liubec86372016-09-14 19:38:08 +0800686 if (amdgpu_sriov_vf(adev))
687 return false;
688
689 if (amdgpu_passthrough(adev)) {
Monk Liu1da2c322016-11-11 11:24:29 +0800690 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
691 * some old smc fw still need driver do vPost otherwise gpu hang, while
692 * those smc fw version above 22.15 doesn't have this flaw, so we force
693 * vpost executed for smc version below 22.15
Monk Liubec86372016-09-14 19:38:08 +0800694 */
695 if (adev->asic_type == CHIP_FIJI) {
696 int err;
697 uint32_t fw_ver;
698 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
699 /* force vPost if error occured */
700 if (err)
701 return true;
702
703 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
Monk Liu1da2c322016-11-11 11:24:29 +0800704 if (fw_ver < 0x00160e00)
705 return true;
Monk Liubec86372016-09-14 19:38:08 +0800706 }
Monk Liubec86372016-09-14 19:38:08 +0800707 }
pding91fe77e2017-10-19 09:38:39 +0800708
709 if (adev->has_hw_reset) {
710 adev->has_hw_reset = false;
711 return true;
712 }
713
714 /* bios scratch used on CIK+ */
715 if (adev->asic_type >= CHIP_BONAIRE)
716 return amdgpu_atombios_scratch_need_asic_init(adev);
717
718 /* check MEM_SIZE for older asics */
719 reg = amdgpu_asic_get_config_memsize(adev);
720
721 if ((reg != 0) && (reg != 0xffffffff))
722 return false;
723
724 return true;
Monk Liubec86372016-09-14 19:38:08 +0800725}
726
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400727/* if we get transitioned to only one device, take VGA back */
728/**
Alex Deucher06ec9072017-12-14 15:02:39 -0500729 * amdgpu_device_vga_set_decode - enable/disable vga decode
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400730 *
731 * @cookie: amdgpu_device pointer
732 * @state: enable/disable vga decode
733 *
734 * Enable/disable vga decode (all asics).
735 * Returns VGA resource flags.
736 */
Alex Deucher06ec9072017-12-14 15:02:39 -0500737static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738{
739 struct amdgpu_device *adev = cookie;
740 amdgpu_asic_set_vga_state(adev, state);
741 if (state)
742 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
743 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
744 else
745 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
746}
747
Alex Deucher06ec9072017-12-14 15:02:39 -0500748static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
Chunming Zhoua1adf8b2017-03-27 11:36:57 +0800749{
750 /* defines number of bits in page table versus page directory,
751 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
752 * page table and the remaining bits are in the page directory */
Junwei Zhangbab4fee2017-04-05 13:54:56 +0800753 if (amdgpu_vm_block_size == -1)
754 return;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +0800755
Junwei Zhangbab4fee2017-04-05 13:54:56 +0800756 if (amdgpu_vm_block_size < 9) {
Chunming Zhoua1adf8b2017-03-27 11:36:57 +0800757 dev_warn(adev->dev, "VM page table size (%d) too small\n",
758 amdgpu_vm_block_size);
Christian König97489122017-11-27 16:22:05 +0100759 amdgpu_vm_block_size = -1;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +0800760 }
Chunming Zhoua1adf8b2017-03-27 11:36:57 +0800761}
762
Alex Deucher06ec9072017-12-14 15:02:39 -0500763static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
Zhang, Jerry83ca1452017-03-29 16:08:31 +0800764{
Alex Deucher64dab072017-06-15 18:20:09 -0400765 /* no need to check the default value */
766 if (amdgpu_vm_size == -1)
767 return;
768
Zhang, Jerry83ca1452017-03-29 16:08:31 +0800769 if (amdgpu_vm_size < 1) {
770 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
771 amdgpu_vm_size);
Christian Königf3368122017-11-23 12:57:18 +0100772 amdgpu_vm_size = -1;
Zhang, Jerry83ca1452017-03-29 16:08:31 +0800773 }
Zhang, Jerry83ca1452017-03-29 16:08:31 +0800774}
775
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400776/**
Alex Deucher06ec9072017-12-14 15:02:39 -0500777 * amdgpu_device_check_arguments - validate module params
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400778 *
779 * @adev: amdgpu_device pointer
780 *
781 * Validates certain module parameters and updates
782 * the associated values used by the driver (all asics).
783 */
Alex Deucher06ec9072017-12-14 15:02:39 -0500784static void amdgpu_device_check_arguments(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400785{
Chunming Zhou5b011232015-12-10 17:34:33 +0800786 if (amdgpu_sched_jobs < 4) {
787 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
788 amdgpu_sched_jobs);
789 amdgpu_sched_jobs = 4;
Alex Deucher76117502017-06-21 12:31:41 -0400790 } else if (!is_power_of_2(amdgpu_sched_jobs)){
Chunming Zhou5b011232015-12-10 17:34:33 +0800791 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
792 amdgpu_sched_jobs);
793 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
794 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400795
Alex Deucher83e74db2017-08-21 11:58:25 -0400796 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
Christian Königf9321cc2017-07-07 13:44:05 +0200797 /* gart size must be greater or equal to 32M */
798 dev_warn(adev->dev, "gart size (%d) too small\n",
799 amdgpu_gart_size);
Alex Deucher83e74db2017-08-21 11:58:25 -0400800 amdgpu_gart_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801 }
802
Christian König36d38372017-07-07 13:17:45 +0200803 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400804 /* gtt size must be greater or equal to 32M */
Christian König36d38372017-07-07 13:17:45 +0200805 dev_warn(adev->dev, "gtt size (%d) too small\n",
806 amdgpu_gtt_size);
807 amdgpu_gtt_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400808 }
809
Roger Hed07f14b2017-08-15 16:05:59 +0800810 /* valid range is between 4 and 9 inclusive */
811 if (amdgpu_vm_fragment_size != -1 &&
812 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
813 dev_warn(adev->dev, "valid range is between 4 and 9\n");
814 amdgpu_vm_fragment_size = -1;
815 }
816
Alex Deucher06ec9072017-12-14 15:02:39 -0500817 amdgpu_device_check_vm_size(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400818
Alex Deucher06ec9072017-12-14 15:02:39 -0500819 amdgpu_device_check_block_size(adev);
Christian König6a7f76e2016-08-24 15:51:49 +0200820
jimqu526bae32016-11-07 09:53:10 +0800821 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
Alex Deucher76117502017-06-21 12:31:41 -0400822 !is_power_of_2(amdgpu_vram_page_split))) {
Christian König6a7f76e2016-08-24 15:51:49 +0200823 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
824 amdgpu_vram_page_split);
825 amdgpu_vram_page_split = 1024;
826 }
Andrey Grodzovsky88546952017-12-13 14:36:53 -0500827
828 if (amdgpu_lockup_timeout == 0) {
829 dev_warn(adev->dev, "lockup_timeout msut be > 0, adjusting to 10000\n");
830 amdgpu_lockup_timeout = 10000;
831 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400832}
833
834/**
835 * amdgpu_switcheroo_set_state - set switcheroo state
836 *
837 * @pdev: pci dev pointer
Lukas Wunner16944672015-09-05 11:17:35 +0200838 * @state: vga_switcheroo state
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400839 *
840 * Callback for the switcheroo driver. Suspends or resumes the
841 * the asics before or after it is powered up using ACPI methods.
842 */
843static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
844{
845 struct drm_device *dev = pci_get_drvdata(pdev);
846
847 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
848 return;
849
850 if (state == VGA_SWITCHEROO_ON) {
Joe Perches7ca85292017-02-28 04:55:52 -0800851 pr_info("amdgpu: switched on\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 /* don't suspend or resume card normally */
853 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
854
Alex Deucher810ddc32016-08-23 13:25:49 -0400855 amdgpu_device_resume(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400857 dev->switch_power_state = DRM_SWITCH_POWER_ON;
858 drm_kms_helper_poll_enable(dev);
859 } else {
Joe Perches7ca85292017-02-28 04:55:52 -0800860 pr_info("amdgpu: switched off\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400861 drm_kms_helper_poll_disable(dev);
862 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Alex Deucher810ddc32016-08-23 13:25:49 -0400863 amdgpu_device_suspend(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400864 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
865 }
866}
867
868/**
869 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
870 *
871 * @pdev: pci dev pointer
872 *
873 * Callback for the switcheroo driver. Check of the switcheroo
874 * state can be changed.
875 * Returns true if the state can be changed, false if not.
876 */
877static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
878{
879 struct drm_device *dev = pci_get_drvdata(pdev);
880
881 /*
882 * FIXME: open_count is protected by drm_global_mutex but that would lead to
883 * locking inversion with the driver load path. And the access here is
884 * completely racy anyway. So don't bother with locking for now.
885 */
886 return dev->open_count == 0;
887}
888
889static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
890 .set_gpu_state = amdgpu_switcheroo_set_state,
891 .reprobe = NULL,
892 .can_switch = amdgpu_switcheroo_can_switch,
893};
894
Alex Deucher2990a1f2017-12-15 16:18:00 -0500895int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev,
896 enum amd_ip_block_type block_type,
897 enum amd_clockgating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400898{
899 int i, r = 0;
900
901 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400902 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -0400903 continue;
Rex Zhuc7228652017-02-22 15:33:46 +0800904 if (adev->ip_blocks[i].version->type != block_type)
905 continue;
906 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
907 continue;
908 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
909 (void *)adev, state);
910 if (r)
911 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
912 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913 }
914 return r;
915}
916
Alex Deucher2990a1f2017-12-15 16:18:00 -0500917int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev,
918 enum amd_ip_block_type block_type,
919 enum amd_powergating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920{
921 int i, r = 0;
922
923 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400924 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -0400925 continue;
Rex Zhuc7228652017-02-22 15:33:46 +0800926 if (adev->ip_blocks[i].version->type != block_type)
927 continue;
928 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
929 continue;
930 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
931 (void *)adev, state);
932 if (r)
933 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
934 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935 }
936 return r;
937}
938
Alex Deucher2990a1f2017-12-15 16:18:00 -0500939void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
940 u32 *flags)
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800941{
942 int i;
943
944 for (i = 0; i < adev->num_ip_blocks; i++) {
945 if (!adev->ip_blocks[i].status.valid)
946 continue;
947 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
948 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
949 }
950}
951
Alex Deucher2990a1f2017-12-15 16:18:00 -0500952int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
953 enum amd_ip_block_type block_type)
Alex Deucher5dbbb602016-06-23 11:41:04 -0400954{
955 int i, r;
956
957 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400958 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -0400959 continue;
Alex Deuchera1255102016-10-13 17:41:13 -0400960 if (adev->ip_blocks[i].version->type == block_type) {
961 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400962 if (r)
963 return r;
964 break;
965 }
966 }
967 return 0;
968
969}
970
Alex Deucher2990a1f2017-12-15 16:18:00 -0500971bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
972 enum amd_ip_block_type block_type)
Alex Deucher5dbbb602016-06-23 11:41:04 -0400973{
974 int i;
975
976 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400977 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -0400978 continue;
Alex Deuchera1255102016-10-13 17:41:13 -0400979 if (adev->ip_blocks[i].version->type == block_type)
980 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400981 }
982 return true;
983
984}
985
Alex Deucher2990a1f2017-12-15 16:18:00 -0500986struct amdgpu_ip_block *
987amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
988 enum amd_ip_block_type type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400989{
990 int i;
991
992 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400993 if (adev->ip_blocks[i].version->type == type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400994 return &adev->ip_blocks[i];
995
996 return NULL;
997}
998
999/**
Alex Deucher2990a1f2017-12-15 16:18:00 -05001000 * amdgpu_device_ip_block_version_cmp
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001001 *
1002 * @adev: amdgpu_device pointer
yanyang15fc3aee2015-05-22 14:39:35 -04001003 * @type: enum amd_ip_block_type
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001004 * @major: major version
1005 * @minor: minor version
1006 *
1007 * return 0 if equal or greater
1008 * return 1 if smaller or the ip_block doesn't exist
1009 */
Alex Deucher2990a1f2017-12-15 16:18:00 -05001010int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1011 enum amd_ip_block_type type,
1012 u32 major, u32 minor)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001013{
Alex Deucher2990a1f2017-12-15 16:18:00 -05001014 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001015
Alex Deuchera1255102016-10-13 17:41:13 -04001016 if (ip_block && ((ip_block->version->major > major) ||
1017 ((ip_block->version->major == major) &&
1018 (ip_block->version->minor >= minor))))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001019 return 0;
1020
1021 return 1;
1022}
1023
Alex Deuchera1255102016-10-13 17:41:13 -04001024/**
Alex Deucher2990a1f2017-12-15 16:18:00 -05001025 * amdgpu_device_ip_block_add
Alex Deuchera1255102016-10-13 17:41:13 -04001026 *
1027 * @adev: amdgpu_device pointer
1028 * @ip_block_version: pointer to the IP to add
1029 *
1030 * Adds the IP block driver information to the collection of IPs
1031 * on the asic.
1032 */
Alex Deucher2990a1f2017-12-15 16:18:00 -05001033int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1034 const struct amdgpu_ip_block_version *ip_block_version)
Alex Deuchera1255102016-10-13 17:41:13 -04001035{
1036 if (!ip_block_version)
1037 return -EINVAL;
1038
Huang Ruia0bae352017-05-03 09:52:06 +08001039 DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
1040 ip_block_version->funcs->name);
1041
Alex Deuchera1255102016-10-13 17:41:13 -04001042 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1043
1044 return 0;
1045}
1046
Alex Deucher483ef982016-09-30 12:43:04 -04001047static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
Emily Deng9accf2f2016-08-10 16:01:25 +08001048{
1049 adev->enable_virtual_display = false;
1050
1051 if (amdgpu_virtual_display) {
1052 struct drm_device *ddev = adev->ddev;
1053 const char *pci_address_name = pci_name(ddev->pdev);
Emily Deng0f663562016-09-30 13:02:18 -04001054 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
Emily Deng9accf2f2016-08-10 16:01:25 +08001055
1056 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1057 pciaddstr_tmp = pciaddstr;
Emily Deng0f663562016-09-30 13:02:18 -04001058 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1059 pciaddname = strsep(&pciaddname_tmp, ",");
Yintian Tao967de2a2017-01-22 15:16:51 +08001060 if (!strcmp("all", pciaddname)
1061 || !strcmp(pci_address_name, pciaddname)) {
Emily Deng0f663562016-09-30 13:02:18 -04001062 long num_crtc;
1063 int res = -1;
1064
Emily Deng9accf2f2016-08-10 16:01:25 +08001065 adev->enable_virtual_display = true;
Emily Deng0f663562016-09-30 13:02:18 -04001066
1067 if (pciaddname_tmp)
1068 res = kstrtol(pciaddname_tmp, 10,
1069 &num_crtc);
1070
1071 if (!res) {
1072 if (num_crtc < 1)
1073 num_crtc = 1;
1074 if (num_crtc > 6)
1075 num_crtc = 6;
1076 adev->mode_info.num_crtc = num_crtc;
1077 } else {
1078 adev->mode_info.num_crtc = 1;
1079 }
Emily Deng9accf2f2016-08-10 16:01:25 +08001080 break;
1081 }
1082 }
1083
Emily Deng0f663562016-09-30 13:02:18 -04001084 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1085 amdgpu_virtual_display, pci_address_name,
1086 adev->enable_virtual_display, adev->mode_info.num_crtc);
Emily Deng9accf2f2016-08-10 16:01:25 +08001087
1088 kfree(pciaddstr);
1089 }
1090}
1091
Alex Deuchere2a75f82017-04-27 16:58:01 -04001092static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1093{
Alex Deuchere2a75f82017-04-27 16:58:01 -04001094 const char *chip_name;
1095 char fw_name[30];
1096 int err;
1097 const struct gpu_info_firmware_header_v1_0 *hdr;
1098
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001099 adev->firmware.gpu_info_fw = NULL;
1100
Alex Deuchere2a75f82017-04-27 16:58:01 -04001101 switch (adev->asic_type) {
1102 case CHIP_TOPAZ:
1103 case CHIP_TONGA:
1104 case CHIP_FIJI:
1105 case CHIP_POLARIS11:
1106 case CHIP_POLARIS10:
1107 case CHIP_POLARIS12:
1108 case CHIP_CARRIZO:
1109 case CHIP_STONEY:
1110#ifdef CONFIG_DRM_AMDGPU_SI
1111 case CHIP_VERDE:
1112 case CHIP_TAHITI:
1113 case CHIP_PITCAIRN:
1114 case CHIP_OLAND:
1115 case CHIP_HAINAN:
1116#endif
1117#ifdef CONFIG_DRM_AMDGPU_CIK
1118 case CHIP_BONAIRE:
1119 case CHIP_HAWAII:
1120 case CHIP_KAVERI:
1121 case CHIP_KABINI:
1122 case CHIP_MULLINS:
1123#endif
1124 default:
1125 return 0;
1126 case CHIP_VEGA10:
1127 chip_name = "vega10";
1128 break;
Alex Deucher2d2e5e72017-05-09 12:27:35 -04001129 case CHIP_RAVEN:
1130 chip_name = "raven";
1131 break;
Alex Deuchere2a75f82017-04-27 16:58:01 -04001132 }
1133
1134 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001135 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001136 if (err) {
1137 dev_err(adev->dev,
1138 "Failed to load gpu_info firmware \"%s\"\n",
1139 fw_name);
1140 goto out;
1141 }
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001142 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001143 if (err) {
1144 dev_err(adev->dev,
1145 "Failed to validate gpu_info firmware \"%s\"\n",
1146 fw_name);
1147 goto out;
1148 }
1149
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001150 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
Alex Deuchere2a75f82017-04-27 16:58:01 -04001151 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1152
1153 switch (hdr->version_major) {
1154 case 1:
1155 {
1156 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001157 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
Alex Deuchere2a75f82017-04-27 16:58:01 -04001158 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1159
Alex Deucherb5ab16b2017-05-11 19:09:49 -04001160 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1161 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1162 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1163 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001164 adev->gfx.config.max_texture_channel_caches =
Alex Deucherb5ab16b2017-05-11 19:09:49 -04001165 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1166 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1167 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1168 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1169 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001170 adev->gfx.config.double_offchip_lds_buf =
Alex Deucherb5ab16b2017-05-11 19:09:49 -04001171 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1172 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
Hawking Zhang51fd0372017-06-09 22:30:52 +08001173 adev->gfx.cu_info.max_waves_per_simd =
1174 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1175 adev->gfx.cu_info.max_scratch_slots_per_cu =
1176 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1177 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001178 break;
1179 }
1180 default:
1181 dev_err(adev->dev,
1182 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1183 err = -EINVAL;
1184 goto out;
1185 }
1186out:
Alex Deuchere2a75f82017-04-27 16:58:01 -04001187 return err;
1188}
1189
Alex Deucher06ec9072017-12-14 15:02:39 -05001190static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001191{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001192 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001193
Alex Deucher483ef982016-09-30 12:43:04 -04001194 amdgpu_device_enable_virtual_display(adev);
Emily Denga6be7572016-08-08 11:37:50 +08001195
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001196 switch (adev->asic_type) {
Alex Deucheraaa36a92015-04-20 17:31:14 -04001197 case CHIP_TOPAZ:
1198 case CHIP_TONGA:
David Zhang48299f92015-07-08 01:05:16 +08001199 case CHIP_FIJI:
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001200 case CHIP_POLARIS11:
1201 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001202 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -04001203 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -04001204 case CHIP_STONEY:
1205 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001206 adev->family = AMDGPU_FAMILY_CZ;
1207 else
1208 adev->family = AMDGPU_FAMILY_VI;
1209
1210 r = vi_set_ip_blocks(adev);
1211 if (r)
1212 return r;
1213 break;
Ken Wang33f34802016-01-21 17:29:41 +08001214#ifdef CONFIG_DRM_AMDGPU_SI
1215 case CHIP_VERDE:
1216 case CHIP_TAHITI:
1217 case CHIP_PITCAIRN:
1218 case CHIP_OLAND:
1219 case CHIP_HAINAN:
Ken Wang295d0da2016-05-24 21:02:53 +08001220 adev->family = AMDGPU_FAMILY_SI;
Ken Wang33f34802016-01-21 17:29:41 +08001221 r = si_set_ip_blocks(adev);
1222 if (r)
1223 return r;
1224 break;
1225#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -04001226#ifdef CONFIG_DRM_AMDGPU_CIK
1227 case CHIP_BONAIRE:
1228 case CHIP_HAWAII:
1229 case CHIP_KAVERI:
1230 case CHIP_KABINI:
1231 case CHIP_MULLINS:
1232 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1233 adev->family = AMDGPU_FAMILY_CI;
1234 else
1235 adev->family = AMDGPU_FAMILY_KV;
1236
1237 r = cik_set_ip_blocks(adev);
1238 if (r)
1239 return r;
1240 break;
1241#endif
Chunming Zhou2ca8a5d2016-12-07 17:31:19 +08001242 case CHIP_VEGA10:
1243 case CHIP_RAVEN:
1244 if (adev->asic_type == CHIP_RAVEN)
1245 adev->family = AMDGPU_FAMILY_RV;
1246 else
1247 adev->family = AMDGPU_FAMILY_AI;
Ken Wang460826e2017-03-06 14:53:16 -05001248
1249 r = soc15_set_ip_blocks(adev);
1250 if (r)
1251 return r;
1252 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001253 default:
1254 /* FIXME: not supported yet */
1255 return -EINVAL;
1256 }
1257
Alex Deuchere2a75f82017-04-27 16:58:01 -04001258 r = amdgpu_device_parse_gpu_info_fw(adev);
1259 if (r)
1260 return r;
1261
pding18847342017-11-06 10:21:26 +08001262 amdgpu_amdkfd_device_probe(adev);
1263
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001264 if (amdgpu_sriov_vf(adev)) {
1265 r = amdgpu_virt_request_full_gpu(adev, true);
1266 if (r)
pding5ffa61c2017-10-30 14:07:24 +08001267 return -EAGAIN;
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001268 }
1269
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001270 for (i = 0; i < adev->num_ip_blocks; i++) {
1271 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
Huang Ruied8cf002017-05-03 09:40:17 +08001272 DRM_ERROR("disabled ip block: %d <%s>\n",
1273 i, adev->ip_blocks[i].version->funcs->name);
Alex Deuchera1255102016-10-13 17:41:13 -04001274 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001275 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001276 if (adev->ip_blocks[i].version->funcs->early_init) {
1277 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001278 if (r == -ENOENT) {
Alex Deuchera1255102016-10-13 17:41:13 -04001279 adev->ip_blocks[i].status.valid = false;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001280 } else if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001281 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1282 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001283 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001284 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001285 adev->ip_blocks[i].status.valid = true;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001286 }
Alex Deucher974e6b62015-07-10 13:59:44 -04001287 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001288 adev->ip_blocks[i].status.valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001289 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001290 }
1291 }
1292
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +02001293 adev->cg_flags &= amdgpu_cg_mask;
1294 adev->pg_flags &= amdgpu_pg_mask;
1295
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001296 return 0;
1297}
1298
Alex Deucher06ec9072017-12-14 15:02:39 -05001299static int amdgpu_device_ip_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001300{
1301 int i, r;
1302
1303 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001304 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001305 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001306 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001307 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001308 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1309 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001310 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001311 }
Alex Deuchera1255102016-10-13 17:41:13 -04001312 adev->ip_blocks[i].status.sw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001313 /* need to do gmc hw init early so we can allocate gpu mem */
Alex Deuchera1255102016-10-13 17:41:13 -04001314 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucher06ec9072017-12-14 15:02:39 -05001315 r = amdgpu_device_vram_scratch_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001316 if (r) {
1317 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001318 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001319 }
Alex Deuchera1255102016-10-13 17:41:13 -04001320 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001321 if (r) {
1322 DRM_ERROR("hw_init %d failed %d\n", i, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001323 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001324 }
Alex Deucher06ec9072017-12-14 15:02:39 -05001325 r = amdgpu_device_wb_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001326 if (r) {
Alex Deucher06ec9072017-12-14 15:02:39 -05001327 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001328 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001329 }
Alex Deuchera1255102016-10-13 17:41:13 -04001330 adev->ip_blocks[i].status.hw = true;
Monk Liu24936642017-01-09 15:54:32 +08001331
1332 /* right after GMC hw init, we create CSA */
1333 if (amdgpu_sriov_vf(adev)) {
1334 r = amdgpu_allocate_static_csa(adev);
1335 if (r) {
1336 DRM_ERROR("allocate CSA failed %d\n", r);
1337 return r;
1338 }
1339 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001340 }
1341 }
1342
1343 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001344 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001345 continue;
1346 /* gmc hw init is done early */
Alex Deuchera1255102016-10-13 17:41:13 -04001347 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001348 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001349 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001350 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001351 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1352 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001353 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001354 }
Alex Deuchera1255102016-10-13 17:41:13 -04001355 adev->ip_blocks[i].status.hw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001356 }
1357
pding18847342017-11-06 10:21:26 +08001358 amdgpu_amdkfd_device_init(adev);
pdingc6332b92017-11-06 11:21:55 +08001359
1360 if (amdgpu_sriov_vf(adev))
1361 amdgpu_virt_release_full_gpu(adev, true);
1362
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001363 return 0;
1364}
1365
Alex Deucher06ec9072017-12-14 15:02:39 -05001366static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001367{
1368 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1369}
1370
Alex Deucher06ec9072017-12-14 15:02:39 -05001371static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001372{
1373 return !!memcmp(adev->gart.ptr, adev->reset_magic,
1374 AMDGPU_RESET_MAGIC_NUM);
1375}
1376
Alex Deucher06ec9072017-12-14 15:02:39 -05001377static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
Shirish S2dc80b02017-05-25 10:05:25 +05301378{
1379 int i = 0, r;
1380
1381 for (i = 0; i < adev->num_ip_blocks; i++) {
1382 if (!adev->ip_blocks[i].status.valid)
1383 continue;
1384 /* skip CG for VCE/UVD, it's handled specially */
1385 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1386 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1387 /* enable clockgating to save power */
1388 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1389 AMD_CG_STATE_GATE);
1390 if (r) {
1391 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1392 adev->ip_blocks[i].version->funcs->name, r);
1393 return r;
1394 }
1395 }
1396 }
1397 return 0;
1398}
1399
Alex Deucher06ec9072017-12-14 15:02:39 -05001400static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001401{
1402 int i = 0, r;
1403
1404 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001405 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001406 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001407 if (adev->ip_blocks[i].version->funcs->late_init) {
1408 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001409 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001410 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1411 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001412 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001413 }
Alex Deuchera1255102016-10-13 17:41:13 -04001414 adev->ip_blocks[i].status.late_initialized = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001415 }
1416 }
1417
Shirish S2dc80b02017-05-25 10:05:25 +05301418 mod_delayed_work(system_wq, &adev->late_init_work,
1419 msecs_to_jiffies(AMDGPU_RESUME_MS));
1420
Alex Deucher06ec9072017-12-14 15:02:39 -05001421 amdgpu_device_fill_reset_magic(adev);
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001422
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001423 return 0;
1424}
1425
Alex Deucher06ec9072017-12-14 15:02:39 -05001426static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001427{
1428 int i, r;
1429
pding18847342017-11-06 10:21:26 +08001430 amdgpu_amdkfd_device_fini(adev);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001431 /* need to disable SMC first */
1432 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001433 if (!adev->ip_blocks[i].status.hw)
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001434 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001435 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001436 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
Alex Deuchera1255102016-10-13 17:41:13 -04001437 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1438 AMD_CG_STATE_UNGATE);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001439 if (r) {
1440 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001441 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001442 return r;
1443 }
Alex Deuchera1255102016-10-13 17:41:13 -04001444 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001445 /* XXX handle errors */
1446 if (r) {
1447 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001448 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001449 }
Alex Deuchera1255102016-10-13 17:41:13 -04001450 adev->ip_blocks[i].status.hw = false;
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001451 break;
1452 }
1453 }
1454
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001455 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001456 if (!adev->ip_blocks[i].status.hw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001457 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001458 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Monk Liu84e5b512017-11-14 16:52:14 +08001459 amdgpu_free_static_csa(adev);
Alex Deucher06ec9072017-12-14 15:02:39 -05001460 amdgpu_device_wb_fini(adev);
1461 amdgpu_device_vram_scratch_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001462 }
Rex Zhu8201a672016-11-24 21:44:44 +08001463
1464 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1465 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1466 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1467 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1468 AMD_CG_STATE_UNGATE);
1469 if (r) {
1470 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1471 adev->ip_blocks[i].version->funcs->name, r);
1472 return r;
1473 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001474 }
Rex Zhu8201a672016-11-24 21:44:44 +08001475
Alex Deuchera1255102016-10-13 17:41:13 -04001476 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001477 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001478 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001479 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1480 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001481 }
Rex Zhu8201a672016-11-24 21:44:44 +08001482
Alex Deuchera1255102016-10-13 17:41:13 -04001483 adev->ip_blocks[i].status.hw = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001484 }
1485
1486 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001487 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001488 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001489 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001490 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001491 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001492 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1493 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001494 }
Alex Deuchera1255102016-10-13 17:41:13 -04001495 adev->ip_blocks[i].status.sw = false;
1496 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001497 }
1498
Monk Liua6dcfd92016-05-19 14:36:34 +08001499 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001500 if (!adev->ip_blocks[i].status.late_initialized)
Grazvydas Ignotas8a2eef12016-10-03 00:06:44 +03001501 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001502 if (adev->ip_blocks[i].version->funcs->late_fini)
1503 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1504 adev->ip_blocks[i].status.late_initialized = false;
Monk Liua6dcfd92016-05-19 14:36:34 +08001505 }
1506
Monk Liu030308f2017-09-15 15:34:52 +08001507 if (amdgpu_sriov_vf(adev))
Monk Liu24136132017-11-14 16:56:55 +08001508 if (amdgpu_virt_release_full_gpu(adev, false))
1509 DRM_ERROR("failed to release exclusive mode on fini\n");
Monk Liu24936642017-01-09 15:54:32 +08001510
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001511 return 0;
1512}
1513
Alex Deucher06ec9072017-12-14 15:02:39 -05001514static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
Shirish S2dc80b02017-05-25 10:05:25 +05301515{
1516 struct amdgpu_device *adev =
1517 container_of(work, struct amdgpu_device, late_init_work.work);
Alex Deucher06ec9072017-12-14 15:02:39 -05001518 amdgpu_device_ip_late_set_cg_state(adev);
Shirish S2dc80b02017-05-25 10:05:25 +05301519}
1520
Alex Deuchercdd61df2017-12-14 16:47:40 -05001521int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001522{
1523 int i, r;
1524
Xiangliang Yue941ea92017-01-18 12:47:55 +08001525 if (amdgpu_sriov_vf(adev))
1526 amdgpu_virt_request_full_gpu(adev, false);
1527
Flora Cuic5a93a22016-02-26 10:45:25 +08001528 /* ungate SMC block first */
Alex Deucher2990a1f2017-12-15 16:18:00 -05001529 r = amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1530 AMD_CG_STATE_UNGATE);
Flora Cuic5a93a22016-02-26 10:45:25 +08001531 if (r) {
Alex Deucher2990a1f2017-12-15 16:18:00 -05001532 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n", r);
Flora Cuic5a93a22016-02-26 10:45:25 +08001533 }
1534
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001535 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001536 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001537 continue;
1538 /* ungate blocks so that suspend can properly shut them down */
Flora Cuic5a93a22016-02-26 10:45:25 +08001539 if (i != AMD_IP_BLOCK_TYPE_SMC) {
Alex Deuchera1255102016-10-13 17:41:13 -04001540 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1541 AMD_CG_STATE_UNGATE);
Flora Cuic5a93a22016-02-26 10:45:25 +08001542 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001543 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1544 adev->ip_blocks[i].version->funcs->name, r);
Flora Cuic5a93a22016-02-26 10:45:25 +08001545 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001546 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001547 /* XXX handle errors */
Alex Deuchera1255102016-10-13 17:41:13 -04001548 r = adev->ip_blocks[i].version->funcs->suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001549 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001550 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001551 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1552 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001553 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001554 }
1555
Xiangliang Yue941ea92017-01-18 12:47:55 +08001556 if (amdgpu_sriov_vf(adev))
1557 amdgpu_virt_release_full_gpu(adev, false);
1558
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001559 return 0;
1560}
1561
Alex Deucher06ec9072017-12-14 15:02:39 -05001562static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001563{
1564 int i, r;
1565
Monk Liu2cb681b2017-04-26 12:00:49 +08001566 static enum amd_ip_block_type ip_order[] = {
1567 AMD_IP_BLOCK_TYPE_GMC,
1568 AMD_IP_BLOCK_TYPE_COMMON,
Monk Liu2cb681b2017-04-26 12:00:49 +08001569 AMD_IP_BLOCK_TYPE_IH,
1570 };
Monk Liua90ad3c2017-01-23 14:22:08 +08001571
Monk Liu2cb681b2017-04-26 12:00:49 +08001572 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1573 int j;
1574 struct amdgpu_ip_block *block;
Monk Liua90ad3c2017-01-23 14:22:08 +08001575
Monk Liu2cb681b2017-04-26 12:00:49 +08001576 for (j = 0; j < adev->num_ip_blocks; j++) {
1577 block = &adev->ip_blocks[j];
1578
1579 if (block->version->type != ip_order[i] ||
1580 !block->status.valid)
1581 continue;
1582
1583 r = block->version->funcs->hw_init(adev);
1584 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
Monk Liua90ad3c2017-01-23 14:22:08 +08001585 }
1586 }
1587
1588 return 0;
1589}
1590
Alex Deucher06ec9072017-12-14 15:02:39 -05001591static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001592{
1593 int i, r;
1594
Monk Liu2cb681b2017-04-26 12:00:49 +08001595 static enum amd_ip_block_type ip_order[] = {
1596 AMD_IP_BLOCK_TYPE_SMC,
Monk Liuef4c1662017-09-22 16:23:34 +08001597 AMD_IP_BLOCK_TYPE_PSP,
Monk Liu2cb681b2017-04-26 12:00:49 +08001598 AMD_IP_BLOCK_TYPE_DCE,
1599 AMD_IP_BLOCK_TYPE_GFX,
1600 AMD_IP_BLOCK_TYPE_SDMA,
Frank Min257deb82017-06-15 20:07:36 +08001601 AMD_IP_BLOCK_TYPE_UVD,
1602 AMD_IP_BLOCK_TYPE_VCE
Monk Liu2cb681b2017-04-26 12:00:49 +08001603 };
Monk Liua90ad3c2017-01-23 14:22:08 +08001604
Monk Liu2cb681b2017-04-26 12:00:49 +08001605 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1606 int j;
1607 struct amdgpu_ip_block *block;
Monk Liua90ad3c2017-01-23 14:22:08 +08001608
Monk Liu2cb681b2017-04-26 12:00:49 +08001609 for (j = 0; j < adev->num_ip_blocks; j++) {
1610 block = &adev->ip_blocks[j];
1611
1612 if (block->version->type != ip_order[i] ||
1613 !block->status.valid)
1614 continue;
1615
1616 r = block->version->funcs->hw_init(adev);
1617 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
Monk Liua90ad3c2017-01-23 14:22:08 +08001618 }
1619 }
1620
1621 return 0;
1622}
1623
Alex Deucher06ec9072017-12-14 15:02:39 -05001624static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001625{
1626 int i, r;
1627
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001628 for (i = 0; i < adev->num_ip_blocks; i++) {
1629 if (!adev->ip_blocks[i].status.valid)
1630 continue;
Chunming Zhoufcf06492017-05-05 10:33:33 +08001631 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1632 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1633 adev->ip_blocks[i].version->type ==
1634 AMD_IP_BLOCK_TYPE_IH) {
1635 r = adev->ip_blocks[i].version->funcs->resume(adev);
1636 if (r) {
1637 DRM_ERROR("resume of IP block <%s> failed %d\n",
1638 adev->ip_blocks[i].version->funcs->name, r);
1639 return r;
1640 }
1641 }
1642 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001643
Chunming Zhoufcf06492017-05-05 10:33:33 +08001644 return 0;
1645}
1646
Alex Deucher06ec9072017-12-14 15:02:39 -05001647static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
Chunming Zhoufcf06492017-05-05 10:33:33 +08001648{
1649 int i, r;
1650
1651 for (i = 0; i < adev->num_ip_blocks; i++) {
1652 if (!adev->ip_blocks[i].status.valid)
1653 continue;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001654 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1655 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1656 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1657 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001658 r = adev->ip_blocks[i].version->funcs->resume(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001659 if (r) {
1660 DRM_ERROR("resume of IP block <%s> failed %d\n",
1661 adev->ip_blocks[i].version->funcs->name, r);
1662 return r;
1663 }
1664 }
1665
1666 return 0;
1667}
1668
Alex Deucher06ec9072017-12-14 15:02:39 -05001669static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001670{
Chunming Zhoufcf06492017-05-05 10:33:33 +08001671 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001672
Alex Deucher06ec9072017-12-14 15:02:39 -05001673 r = amdgpu_device_ip_resume_phase1(adev);
Chunming Zhoufcf06492017-05-05 10:33:33 +08001674 if (r)
1675 return r;
Alex Deucher06ec9072017-12-14 15:02:39 -05001676 r = amdgpu_device_ip_resume_phase2(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001677
Chunming Zhoufcf06492017-05-05 10:33:33 +08001678 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001679}
1680
Monk Liu4e99a442016-03-31 13:26:59 +08001681static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -04001682{
Monk Liu6867e1b2017-10-16 19:50:44 +08001683 if (amdgpu_sriov_vf(adev)) {
1684 if (adev->is_atom_fw) {
1685 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1686 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1687 } else {
1688 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1689 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1690 }
1691
1692 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
1693 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001694 }
Andres Rodriguez048765a2016-06-11 02:51:32 -04001695}
1696
Harry Wentland45622362017-09-12 15:58:20 -04001697bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
1698{
1699 switch (asic_type) {
1700#if defined(CONFIG_DRM_AMD_DC)
1701 case CHIP_BONAIRE:
1702 case CHIP_HAWAII:
Alex Deucher0d6fbcc2017-08-10 14:39:48 -04001703 case CHIP_KAVERI:
Harry Wentland45622362017-09-12 15:58:20 -04001704 case CHIP_CARRIZO:
1705 case CHIP_STONEY:
1706 case CHIP_POLARIS11:
1707 case CHIP_POLARIS10:
Alex Deucher2c8ad2d2017-06-15 16:20:24 -04001708 case CHIP_POLARIS12:
Harry Wentland45622362017-09-12 15:58:20 -04001709 case CHIP_TONGA:
1710 case CHIP_FIJI:
1711#if defined(CONFIG_DRM_AMD_DC_PRE_VEGA)
1712 return amdgpu_dc != 0;
Harry Wentland45622362017-09-12 15:58:20 -04001713#endif
Alex Deucher17b7cf82017-08-23 09:42:22 -04001714 case CHIP_KABINI:
1715 case CHIP_MULLINS:
1716 return amdgpu_dc > 0;
Harry Wentland42f8ffa2017-09-15 14:07:30 -04001717 case CHIP_VEGA10:
1718#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
Hawking Zhangfd187852017-03-06 14:01:11 +08001719 case CHIP_RAVEN:
Harry Wentland42f8ffa2017-09-15 14:07:30 -04001720#endif
Hawking Zhangfd187852017-03-06 14:01:11 +08001721 return amdgpu_dc != 0;
1722#endif
Harry Wentland45622362017-09-12 15:58:20 -04001723 default:
1724 return false;
1725 }
1726}
1727
1728/**
1729 * amdgpu_device_has_dc_support - check if dc is supported
1730 *
1731 * @adev: amdgpu_device_pointer
1732 *
1733 * Returns true for supported, false for not supported
1734 */
1735bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
1736{
Xiangliang Yu2555039d2017-01-10 17:34:52 +08001737 if (amdgpu_sriov_vf(adev))
1738 return false;
1739
Harry Wentland45622362017-09-12 15:58:20 -04001740 return amdgpu_device_asic_has_dc_support(adev->asic_type);
1741}
1742
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001743/**
1744 * amdgpu_device_init - initialize the driver
1745 *
1746 * @adev: amdgpu_device pointer
1747 * @pdev: drm dev pointer
1748 * @pdev: pci dev pointer
1749 * @flags: driver flags
1750 *
1751 * Initializes the driver info and hw (all asics).
1752 * Returns 0 for success or an error on failure.
1753 * Called at driver startup.
1754 */
1755int amdgpu_device_init(struct amdgpu_device *adev,
1756 struct drm_device *ddev,
1757 struct pci_dev *pdev,
1758 uint32_t flags)
1759{
1760 int r, i;
1761 bool runtime = false;
Marek Olšák95844d22016-08-17 23:49:27 +02001762 u32 max_MBps;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001763
1764 adev->shutdown = false;
1765 adev->dev = &pdev->dev;
1766 adev->ddev = ddev;
1767 adev->pdev = pdev;
1768 adev->flags = flags;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001769 adev->asic_type = flags & AMD_ASIC_MASK;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001770 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
Christian König6f02a692017-07-07 11:56:59 +02001771 adev->mc.gart_size = 512 * 1024 * 1024;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001772 adev->accel_working = false;
1773 adev->num_rings = 0;
1774 adev->mman.buffer_funcs = NULL;
1775 adev->mman.buffer_funcs_ring = NULL;
1776 adev->vm_manager.vm_pte_funcs = NULL;
Christian König2d55e452016-02-08 17:37:38 +01001777 adev->vm_manager.vm_pte_num_rings = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001778 adev->gart.gart_funcs = NULL;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001779 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Andres Rodriguezb8866c22017-04-28 20:05:51 -04001780 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001781
1782 adev->smc_rreg = &amdgpu_invalid_rreg;
1783 adev->smc_wreg = &amdgpu_invalid_wreg;
1784 adev->pcie_rreg = &amdgpu_invalid_rreg;
1785 adev->pcie_wreg = &amdgpu_invalid_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001786 adev->pciep_rreg = &amdgpu_invalid_rreg;
1787 adev->pciep_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001788 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1789 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1790 adev->didt_rreg = &amdgpu_invalid_rreg;
1791 adev->didt_wreg = &amdgpu_invalid_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001792 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1793 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001794 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1795 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1796
Alex Deucher3e39ab92015-06-05 15:04:33 -04001797 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1798 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1799 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001800
1801 /* mutex initialization are all done here so we
1802 * can recall function without having locking issues */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001803 atomic_set(&adev->irq.ih.lock, 0);
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001804 mutex_init(&adev->firmware.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001805 mutex_init(&adev->pm.mutex);
1806 mutex_init(&adev->gfx.gpu_clock_mutex);
1807 mutex_init(&adev->srbm_mutex);
Andres Rodriguezb8866c22017-04-28 20:05:51 -04001808 mutex_init(&adev->gfx.pipe_reserve_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001809 mutex_init(&adev->grbm_idx_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001810 mutex_init(&adev->mn_lock);
Alex Deuchere23b74a2017-09-28 09:47:32 -04001811 mutex_init(&adev->virt.vf_errors.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001812 hash_init(adev->mn_hash);
Monk Liu13a752e2017-10-17 15:11:12 +08001813 mutex_init(&adev->lock_reset);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001814
Alex Deucher06ec9072017-12-14 15:02:39 -05001815 amdgpu_device_check_arguments(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001816
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001817 spin_lock_init(&adev->mmio_idx_lock);
1818 spin_lock_init(&adev->smc_idx_lock);
1819 spin_lock_init(&adev->pcie_idx_lock);
1820 spin_lock_init(&adev->uvd_ctx_idx_lock);
1821 spin_lock_init(&adev->didt_idx_lock);
Rex Zhuccdbb202016-06-08 12:47:41 +08001822 spin_lock_init(&adev->gc_cac_idx_lock);
Evan Quan16abb5d2017-07-04 09:21:50 +08001823 spin_lock_init(&adev->se_cac_idx_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001824 spin_lock_init(&adev->audio_endpt_idx_lock);
Marek Olšák95844d22016-08-17 23:49:27 +02001825 spin_lock_init(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001826
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001827 INIT_LIST_HEAD(&adev->shadow_list);
1828 mutex_init(&adev->shadow_list_lock);
1829
Andres Rodriguez795f2812017-03-06 16:27:55 -05001830 INIT_LIST_HEAD(&adev->ring_lru_list);
1831 spin_lock_init(&adev->ring_lru_list_lock);
1832
Alex Deucher06ec9072017-12-14 15:02:39 -05001833 INIT_DELAYED_WORK(&adev->late_init_work,
1834 amdgpu_device_ip_late_init_func_handler);
Shirish S2dc80b02017-05-25 10:05:25 +05301835
Alex Xie0fa49552017-06-08 14:58:05 -04001836 /* Registers mapping */
1837 /* TODO: block userspace mapping of io register */
Ken Wangda69c1612016-01-21 19:08:55 +08001838 if (adev->asic_type >= CHIP_BONAIRE) {
1839 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1840 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1841 } else {
1842 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
1843 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
1844 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001845
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001846 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1847 if (adev->rmmio == NULL) {
1848 return -ENOMEM;
1849 }
1850 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1851 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1852
Christian König705e5192017-06-08 11:15:16 +02001853 /* doorbell bar mapping */
Alex Deucher06ec9072017-12-14 15:02:39 -05001854 amdgpu_device_doorbell_init(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001855
1856 /* io port mapping */
1857 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1858 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1859 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1860 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1861 break;
1862 }
1863 }
1864 if (adev->rio_mem == NULL)
Amber Linb64a18c2017-01-04 08:06:58 -05001865 DRM_INFO("PCI I/O BAR is not found.\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001866
1867 /* early init functions */
Alex Deucher06ec9072017-12-14 15:02:39 -05001868 r = amdgpu_device_ip_early_init(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001869 if (r)
1870 return r;
1871
1872 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1873 /* this will fail for cards that aren't VGA class devices, just
1874 * ignore it */
Alex Deucher06ec9072017-12-14 15:02:39 -05001875 vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001876
Alex Deuchere9bef452016-04-25 13:12:18 -04001877 if (amdgpu_device_is_px(ddev))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001878 runtime = true;
Lukas Wunner84c8b222017-03-10 21:23:45 +01001879 if (!pci_is_thunderbolt_attached(adev->pdev))
1880 vga_switcheroo_register_client(adev->pdev,
1881 &amdgpu_switcheroo_ops, runtime);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001882 if (runtime)
1883 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1884
1885 /* Read BIOS */
Alex Deucher83ba1262016-06-03 18:21:41 -04001886 if (!amdgpu_get_bios(adev)) {
1887 r = -EINVAL;
1888 goto failed;
1889 }
Nils Wallméniusf7e9e9f2016-12-14 21:52:45 +01001890
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001891 r = amdgpu_atombios_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001892 if (r) {
1893 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04001894 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
Alex Deucher83ba1262016-06-03 18:21:41 -04001895 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001896 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001897
Monk Liu4e99a442016-03-31 13:26:59 +08001898 /* detect if we are with an SRIOV vbios */
1899 amdgpu_device_detect_sriov_bios(adev);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001900
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001901 /* Post card if necessary */
Alex Deucher39c640c2017-12-15 16:22:11 -05001902 if (amdgpu_device_need_post(adev)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001903 if (!adev->bios) {
Monk Liubec86372016-09-14 19:38:08 +08001904 dev_err(adev->dev, "no vBIOS found\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001905 r = -EINVAL;
1906 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001907 }
Monk Liubec86372016-09-14 19:38:08 +08001908 DRM_INFO("GPU posting now...\n");
Monk Liu4e99a442016-03-31 13:26:59 +08001909 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
1910 if (r) {
1911 dev_err(adev->dev, "gpu post error!\n");
1912 goto failed;
1913 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001914 }
1915
Alex Deucher88b64e92017-07-10 10:43:10 -04001916 if (adev->is_atom_fw) {
1917 /* Initialize clocks */
1918 r = amdgpu_atomfirmware_get_clock_info(adev);
1919 if (r) {
1920 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04001921 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
Alex Deucher88b64e92017-07-10 10:43:10 -04001922 goto failed;
1923 }
1924 } else {
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001925 /* Initialize clocks */
1926 r = amdgpu_atombios_get_clock_info(adev);
1927 if (r) {
1928 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04001929 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
Gavin Wan89041942017-06-23 13:55:15 -04001930 goto failed;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001931 }
1932 /* init i2c buses */
Harry Wentland45622362017-09-12 15:58:20 -04001933 if (!amdgpu_device_has_dc_support(adev))
1934 amdgpu_atombios_i2c_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001935 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001936
1937 /* Fence driver */
1938 r = amdgpu_fence_driver_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001939 if (r) {
1940 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04001941 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
Alex Deucher83ba1262016-06-03 18:21:41 -04001942 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001943 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001944
1945 /* init the mode config */
1946 drm_mode_config_init(adev->ddev);
1947
Alex Deucher06ec9072017-12-14 15:02:39 -05001948 r = amdgpu_device_ip_init(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001949 if (r) {
pding8840a382017-10-23 17:22:09 +08001950 /* failed in exclusive mode due to timeout */
1951 if (amdgpu_sriov_vf(adev) &&
1952 !amdgpu_sriov_runtime(adev) &&
1953 amdgpu_virt_mmio_blocked(adev) &&
1954 !amdgpu_virt_wait_reset(adev)) {
1955 dev_err(adev->dev, "VF exclusive mode timeout\n");
Pixel Ding1daee8b2017-11-08 11:03:14 +08001956 /* Don't send request since VF is inactive. */
1957 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
1958 adev->virt.ops = NULL;
pding8840a382017-10-23 17:22:09 +08001959 r = -EAGAIN;
1960 goto failed;
1961 }
Alex Deucher06ec9072017-12-14 15:02:39 -05001962 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04001963 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
Alex Deucher06ec9072017-12-14 15:02:39 -05001964 amdgpu_device_ip_fini(adev);
Alex Deucher83ba1262016-06-03 18:21:41 -04001965 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001966 }
1967
1968 adev->accel_working = true;
1969
Alex Xiee59c0202017-06-01 09:42:59 -04001970 amdgpu_vm_check_compute_bug(adev);
1971
Marek Olšák95844d22016-08-17 23:49:27 +02001972 /* Initialize the buffer migration limit. */
1973 if (amdgpu_moverate >= 0)
1974 max_MBps = amdgpu_moverate;
1975 else
1976 max_MBps = 8; /* Allow 8 MB/s. */
1977 /* Get a log2 for easy divisions. */
1978 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
1979
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001980 r = amdgpu_ib_pool_init(adev);
1981 if (r) {
1982 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
Alex Deuchere23b74a2017-09-28 09:47:32 -04001983 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
Alex Deucher83ba1262016-06-03 18:21:41 -04001984 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001985 }
1986
1987 r = amdgpu_ib_ring_tests(adev);
1988 if (r)
1989 DRM_ERROR("ib ring test failed (%d).\n", r);
1990
Horace Chen2dc8f812017-10-09 16:17:16 +08001991 if (amdgpu_sriov_vf(adev))
1992 amdgpu_virt_init_data_exchange(adev);
1993
Monk Liu9bc92b92017-02-08 17:38:13 +08001994 amdgpu_fbdev_init(adev);
1995
Rex Zhud2f52ac2017-09-22 17:47:27 +08001996 r = amdgpu_pm_sysfs_init(adev);
1997 if (r)
1998 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
1999
Alex Deucher75758252017-12-14 15:23:14 -05002000 r = amdgpu_debugfs_gem_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002001 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002002 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002003
2004 r = amdgpu_debugfs_regs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002005 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002006 DRM_ERROR("registering register debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002007
Huang Rui50ab2532016-06-12 15:51:09 +08002008 r = amdgpu_debugfs_firmware_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002009 if (r)
Huang Rui50ab2532016-06-12 15:51:09 +08002010 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
Huang Rui50ab2532016-06-12 15:51:09 +08002011
Christian König763efb62017-12-06 15:44:51 +01002012 r = amdgpu_debugfs_init(adev);
Kent Russelldb95e212017-08-22 12:31:43 -04002013 if (r)
Christian König763efb62017-12-06 15:44:51 +01002014 DRM_ERROR("Creating debugfs files failed (%d).\n", r);
Kent Russelldb95e212017-08-22 12:31:43 -04002015
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002016 if ((amdgpu_testing & 1)) {
2017 if (adev->accel_working)
2018 amdgpu_test_moves(adev);
2019 else
2020 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2021 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002022 if (amdgpu_benchmarking) {
2023 if (adev->accel_working)
2024 amdgpu_benchmark(adev, amdgpu_benchmarking);
2025 else
2026 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2027 }
2028
2029 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2030 * explicit gating rather than handling it automatically.
2031 */
Alex Deucher06ec9072017-12-14 15:02:39 -05002032 r = amdgpu_device_ip_late_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05002033 if (r) {
Alex Deucher06ec9072017-12-14 15:02:39 -05002034 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002035 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
Alex Deucher83ba1262016-06-03 18:21:41 -04002036 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05002037 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002038
2039 return 0;
Alex Deucher83ba1262016-06-03 18:21:41 -04002040
2041failed:
Gavin Wan89041942017-06-23 13:55:15 -04002042 amdgpu_vf_error_trans_all(adev);
Alex Deucher83ba1262016-06-03 18:21:41 -04002043 if (runtime)
2044 vga_switcheroo_fini_domain_pm_ops(adev->dev);
pding8840a382017-10-23 17:22:09 +08002045
Alex Deucher83ba1262016-06-03 18:21:41 -04002046 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002047}
2048
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002049/**
2050 * amdgpu_device_fini - tear down the driver
2051 *
2052 * @adev: amdgpu_device pointer
2053 *
2054 * Tear down the driver info (all asics).
2055 * Called at driver shutdown.
2056 */
2057void amdgpu_device_fini(struct amdgpu_device *adev)
2058{
2059 int r;
2060
2061 DRM_INFO("amdgpu: finishing device.\n");
2062 adev->shutdown = true;
Pixel Dingdb2c2a92017-04-25 16:47:42 +08002063 if (adev->mode_info.mode_config_initialized)
2064 drm_crtc_force_disable_all(adev->ddev);
Monk Liub9141cd2017-11-22 19:21:43 +08002065
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002066 amdgpu_ib_pool_fini(adev);
2067 amdgpu_fence_driver_fini(adev);
2068 amdgpu_fbdev_fini(adev);
Alex Deucher06ec9072017-12-14 15:02:39 -05002069 r = amdgpu_device_ip_fini(adev);
Huang Ruiab4fe3e2017-06-05 22:11:59 +08002070 if (adev->firmware.gpu_info_fw) {
2071 release_firmware(adev->firmware.gpu_info_fw);
2072 adev->firmware.gpu_info_fw = NULL;
2073 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002074 adev->accel_working = false;
Shirish S2dc80b02017-05-25 10:05:25 +05302075 cancel_delayed_work_sync(&adev->late_init_work);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002076 /* free i2c buses */
Harry Wentland45622362017-09-12 15:58:20 -04002077 if (!amdgpu_device_has_dc_support(adev))
2078 amdgpu_i2c_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002079 amdgpu_atombios_fini(adev);
2080 kfree(adev->bios);
2081 adev->bios = NULL;
Lukas Wunner84c8b222017-03-10 21:23:45 +01002082 if (!pci_is_thunderbolt_attached(adev->pdev))
2083 vga_switcheroo_unregister_client(adev->pdev);
Alex Deucher83ba1262016-06-03 18:21:41 -04002084 if (adev->flags & AMD_IS_PX)
2085 vga_switcheroo_fini_domain_pm_ops(adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002086 vga_client_register(adev->pdev, NULL, NULL, NULL);
2087 if (adev->rio_mem)
2088 pci_iounmap(adev->pdev, adev->rio_mem);
2089 adev->rio_mem = NULL;
2090 iounmap(adev->rmmio);
2091 adev->rmmio = NULL;
Alex Deucher06ec9072017-12-14 15:02:39 -05002092 amdgpu_device_doorbell_fini(adev);
Rex Zhud2f52ac2017-09-22 17:47:27 +08002093 amdgpu_pm_sysfs_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002094 amdgpu_debugfs_regs_cleanup(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002095}
2096
2097
2098/*
2099 * Suspend & resume.
2100 */
2101/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002102 * amdgpu_device_suspend - initiate device suspend
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002103 *
2104 * @pdev: drm dev pointer
2105 * @state: suspend state
2106 *
2107 * Puts the hw in the suspend state (all asics).
2108 * Returns 0 for success or an error on failure.
2109 * Called at driver suspend.
2110 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002111int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002112{
2113 struct amdgpu_device *adev;
2114 struct drm_crtc *crtc;
2115 struct drm_connector *connector;
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002116 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002117
2118 if (dev == NULL || dev->dev_private == NULL) {
2119 return -ENODEV;
2120 }
2121
2122 adev = dev->dev_private;
2123
2124 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2125 return 0;
2126
2127 drm_kms_helper_poll_disable(dev);
2128
Harry Wentland45622362017-09-12 15:58:20 -04002129 if (!amdgpu_device_has_dc_support(adev)) {
2130 /* turn off display hw */
2131 drm_modeset_lock_all(dev);
2132 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2133 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2134 }
2135 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002136 }
2137
Yong Zhaoba997702015-11-09 17:21:45 -05002138 amdgpu_amdkfd_suspend(adev);
2139
Alex Deucher756e6882015-10-08 00:03:36 -04002140 /* unpin the front buffers and cursors */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002141 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Alex Deucher756e6882015-10-08 00:03:36 -04002142 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002143 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2144 struct amdgpu_bo *robj;
2145
Alex Deucher756e6882015-10-08 00:03:36 -04002146 if (amdgpu_crtc->cursor_bo) {
2147 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
Alex Xie7a6901d2017-04-24 13:52:41 -04002148 r = amdgpu_bo_reserve(aobj, true);
Alex Deucher756e6882015-10-08 00:03:36 -04002149 if (r == 0) {
2150 amdgpu_bo_unpin(aobj);
2151 amdgpu_bo_unreserve(aobj);
2152 }
2153 }
2154
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002155 if (rfb == NULL || rfb->obj == NULL) {
2156 continue;
2157 }
2158 robj = gem_to_amdgpu_bo(rfb->obj);
2159 /* don't unpin kernel fb objects */
2160 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
Alex Xie7a6901d2017-04-24 13:52:41 -04002161 r = amdgpu_bo_reserve(robj, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002162 if (r == 0) {
2163 amdgpu_bo_unpin(robj);
2164 amdgpu_bo_unreserve(robj);
2165 }
2166 }
2167 }
2168 /* evict vram memory */
2169 amdgpu_bo_evict_vram(adev);
2170
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002171 amdgpu_fence_driver_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002172
Alex Deuchercdd61df2017-12-14 16:47:40 -05002173 r = amdgpu_device_ip_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002174
Alex Deuchera0a71e42016-10-10 12:41:36 -04002175 /* evict remaining vram memory
2176 * This second call to evict vram is to evict the gart page table
2177 * using the CPU.
2178 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002179 amdgpu_bo_evict_vram(adev);
2180
2181 pci_save_state(dev->pdev);
2182 if (suspend) {
2183 /* Shut down the device */
2184 pci_disable_device(dev->pdev);
2185 pci_set_power_state(dev->pdev, PCI_D3hot);
jimqu74b0b152016-09-07 17:09:12 +08002186 } else {
2187 r = amdgpu_asic_reset(adev);
2188 if (r)
2189 DRM_ERROR("amdgpu asic reset failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002190 }
2191
2192 if (fbcon) {
2193 console_lock();
2194 amdgpu_fbdev_set_suspend(adev, 1);
2195 console_unlock();
2196 }
2197 return 0;
2198}
2199
2200/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002201 * amdgpu_device_resume - initiate device resume
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002202 *
2203 * @pdev: drm dev pointer
2204 *
2205 * Bring the hw back to operating state (all asics).
2206 * Returns 0 for success or an error on failure.
2207 * Called at driver resume.
2208 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002209int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002210{
2211 struct drm_connector *connector;
2212 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher756e6882015-10-08 00:03:36 -04002213 struct drm_crtc *crtc;
Huang Rui03161a62017-04-13 16:12:26 +08002214 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002215
2216 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2217 return 0;
2218
jimqu74b0b152016-09-07 17:09:12 +08002219 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002220 console_lock();
jimqu74b0b152016-09-07 17:09:12 +08002221
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002222 if (resume) {
2223 pci_set_power_state(dev->pdev, PCI_D0);
2224 pci_restore_state(dev->pdev);
jimqu74b0b152016-09-07 17:09:12 +08002225 r = pci_enable_device(dev->pdev);
Huang Rui03161a62017-04-13 16:12:26 +08002226 if (r)
2227 goto unlock;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002228 }
2229
2230 /* post card */
Alex Deucher39c640c2017-12-15 16:22:11 -05002231 if (amdgpu_device_need_post(adev)) {
jimqu74b0b152016-09-07 17:09:12 +08002232 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2233 if (r)
2234 DRM_ERROR("amdgpu asic init failed\n");
2235 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002236
Alex Deucher06ec9072017-12-14 15:02:39 -05002237 r = amdgpu_device_ip_resume(adev);
Rex Zhue6707212017-03-30 13:21:01 +08002238 if (r) {
Alex Deucher06ec9072017-12-14 15:02:39 -05002239 DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
Huang Rui03161a62017-04-13 16:12:26 +08002240 goto unlock;
Rex Zhue6707212017-03-30 13:21:01 +08002241 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002242 amdgpu_fence_driver_resume(adev);
2243
Flora Cuica198522016-02-04 15:10:08 +08002244 if (resume) {
2245 r = amdgpu_ib_ring_tests(adev);
2246 if (r)
2247 DRM_ERROR("ib ring test failed (%d).\n", r);
2248 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002249
Alex Deucher06ec9072017-12-14 15:02:39 -05002250 r = amdgpu_device_ip_late_init(adev);
Huang Rui03161a62017-04-13 16:12:26 +08002251 if (r)
2252 goto unlock;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002253
Alex Deucher756e6882015-10-08 00:03:36 -04002254 /* pin cursors */
2255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2256 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2257
2258 if (amdgpu_crtc->cursor_bo) {
2259 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
Alex Xie7a6901d2017-04-24 13:52:41 -04002260 r = amdgpu_bo_reserve(aobj, true);
Alex Deucher756e6882015-10-08 00:03:36 -04002261 if (r == 0) {
2262 r = amdgpu_bo_pin(aobj,
2263 AMDGPU_GEM_DOMAIN_VRAM,
2264 &amdgpu_crtc->cursor_addr);
2265 if (r != 0)
2266 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2267 amdgpu_bo_unreserve(aobj);
2268 }
2269 }
2270 }
Yong Zhaoba997702015-11-09 17:21:45 -05002271 r = amdgpu_amdkfd_resume(adev);
2272 if (r)
2273 return r;
Alex Deucher756e6882015-10-08 00:03:36 -04002274
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002275 /* blat the mode back in */
2276 if (fbcon) {
Harry Wentland45622362017-09-12 15:58:20 -04002277 if (!amdgpu_device_has_dc_support(adev)) {
2278 /* pre DCE11 */
2279 drm_helper_resume_force_mode(dev);
2280
2281 /* turn on display hw */
2282 drm_modeset_lock_all(dev);
2283 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2284 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2285 }
2286 drm_modeset_unlock_all(dev);
2287 } else {
2288 /*
2289 * There is no equivalent atomic helper to turn on
2290 * display, so we defined our own function for this,
2291 * once suspend resume is supported by the atomic
2292 * framework this will be reworked
2293 */
2294 amdgpu_dm_display_resume(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002295 }
2296 }
2297
2298 drm_kms_helper_poll_enable(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002299
2300 /*
2301 * Most of the connector probing functions try to acquire runtime pm
2302 * refs to ensure that the GPU is powered on when connector polling is
2303 * performed. Since we're calling this from a runtime PM callback,
2304 * trying to acquire rpm refs will cause us to deadlock.
2305 *
2306 * Since we're guaranteed to be holding the rpm lock, it's safe to
2307 * temporarily disable the rpm helpers so this doesn't deadlock us.
2308 */
2309#ifdef CONFIG_PM
2310 dev->dev->power.disable_depth++;
2311#endif
Harry Wentland45622362017-09-12 15:58:20 -04002312 if (!amdgpu_device_has_dc_support(adev))
2313 drm_helper_hpd_irq_event(dev);
2314 else
2315 drm_kms_helper_hotplug_event(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002316#ifdef CONFIG_PM
2317 dev->dev->power.disable_depth--;
2318#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002319
Huang Rui03161a62017-04-13 16:12:26 +08002320 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002321 amdgpu_fbdev_set_suspend(adev, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002322
Huang Rui03161a62017-04-13 16:12:26 +08002323unlock:
2324 if (fbcon)
2325 console_unlock();
2326
2327 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002328}
2329
Alex Deucher06ec9072017-12-14 15:02:39 -05002330static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
Chunming Zhou63fbf422016-07-15 11:19:20 +08002331{
2332 int i;
2333 bool asic_hang = false;
2334
Monk Liuf993d622017-10-16 19:46:01 +08002335 if (amdgpu_sriov_vf(adev))
2336 return true;
2337
Chunming Zhou63fbf422016-07-15 11:19:20 +08002338 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002339 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou63fbf422016-07-15 11:19:20 +08002340 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002341 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2342 adev->ip_blocks[i].status.hang =
2343 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2344 if (adev->ip_blocks[i].status.hang) {
2345 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
Chunming Zhou63fbf422016-07-15 11:19:20 +08002346 asic_hang = true;
2347 }
2348 }
2349 return asic_hang;
2350}
2351
Alex Deucher06ec9072017-12-14 15:02:39 -05002352static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002353{
2354 int i, r = 0;
2355
2356 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002357 if (!adev->ip_blocks[i].status.valid)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002358 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002359 if (adev->ip_blocks[i].status.hang &&
2360 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2361 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
Chunming Zhoud31a5012016-07-18 10:04:34 +08002362 if (r)
2363 return r;
2364 }
2365 }
2366
2367 return 0;
2368}
2369
Alex Deucher06ec9072017-12-14 15:02:39 -05002370static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002371{
Alex Deucherda146d32016-10-13 16:07:03 -04002372 int i;
2373
2374 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002375 if (!adev->ip_blocks[i].status.valid)
Alex Deucherda146d32016-10-13 16:07:03 -04002376 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002377 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2378 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2379 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
Ken Wang98512bb2017-09-14 16:25:19 +08002380 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
2381 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
Alex Deuchera1255102016-10-13 17:41:13 -04002382 if (adev->ip_blocks[i].status.hang) {
Alex Deucherda146d32016-10-13 16:07:03 -04002383 DRM_INFO("Some block need full reset!\n");
2384 return true;
2385 }
2386 }
Chunming Zhou35d782f2016-07-15 15:57:13 +08002387 }
2388 return false;
2389}
2390
Alex Deucher06ec9072017-12-14 15:02:39 -05002391static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002392{
2393 int i, r = 0;
2394
2395 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002396 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002397 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002398 if (adev->ip_blocks[i].status.hang &&
2399 adev->ip_blocks[i].version->funcs->soft_reset) {
2400 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002401 if (r)
2402 return r;
2403 }
2404 }
2405
2406 return 0;
2407}
2408
Alex Deucher06ec9072017-12-14 15:02:39 -05002409static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002410{
2411 int i, r = 0;
2412
2413 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002414 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002415 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002416 if (adev->ip_blocks[i].status.hang &&
2417 adev->ip_blocks[i].version->funcs->post_soft_reset)
2418 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002419 if (r)
2420 return r;
2421 }
2422
2423 return 0;
2424}
2425
Alex Deucher06ec9072017-12-14 15:02:39 -05002426static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev,
2427 struct amdgpu_ring *ring,
2428 struct amdgpu_bo *bo,
2429 struct dma_fence **fence)
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002430{
2431 uint32_t domain;
2432 int r;
2433
Roger.He23d2e502017-04-21 14:24:26 +08002434 if (!bo->shadow)
2435 return 0;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002436
Alex Xie1d284792017-04-24 13:53:04 -04002437 r = amdgpu_bo_reserve(bo, true);
Roger.He23d2e502017-04-21 14:24:26 +08002438 if (r)
2439 return r;
2440 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2441 /* if bo has been evicted, then no need to recover */
2442 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Roger.He82521312017-04-21 13:08:43 +08002443 r = amdgpu_bo_validate(bo->shadow);
2444 if (r) {
2445 DRM_ERROR("bo validate failed!\n");
2446 goto err;
2447 }
2448
Roger.He23d2e502017-04-21 14:24:26 +08002449 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002450 NULL, fence, true);
Roger.He23d2e502017-04-21 14:24:26 +08002451 if (r) {
2452 DRM_ERROR("recover page table failed!\n");
2453 goto err;
2454 }
2455 }
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002456err:
Roger.He23d2e502017-04-21 14:24:26 +08002457 amdgpu_bo_unreserve(bo);
2458 return r;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002459}
2460
Monk Liu57406822017-10-25 16:37:02 +08002461/*
Alex Deucher06ec9072017-12-14 15:02:39 -05002462 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough
Monk Liua90ad3c2017-01-23 14:22:08 +08002463 *
2464 * @adev: amdgpu device pointer
Monk Liu57406822017-10-25 16:37:02 +08002465 * @reset_flags: output param tells caller the reset result
Monk Liua90ad3c2017-01-23 14:22:08 +08002466 *
Monk Liu57406822017-10-25 16:37:02 +08002467 * attempt to do soft-reset or full-reset and reinitialize Asic
2468 * return 0 means successed otherwise failed
2469*/
Alex Deucher06ec9072017-12-14 15:02:39 -05002470static int amdgpu_device_reset(struct amdgpu_device *adev,
2471 uint64_t* reset_flags)
Monk Liua90ad3c2017-01-23 14:22:08 +08002472{
Monk Liu57406822017-10-25 16:37:02 +08002473 bool need_full_reset, vram_lost = 0;
2474 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002475
Alex Deucher06ec9072017-12-14 15:02:39 -05002476 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002477
2478 if (!need_full_reset) {
Alex Deucher06ec9072017-12-14 15:02:39 -05002479 amdgpu_device_ip_pre_soft_reset(adev);
2480 r = amdgpu_device_ip_soft_reset(adev);
2481 amdgpu_device_ip_post_soft_reset(adev);
2482 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
Chunming Zhou35d782f2016-07-15 15:57:13 +08002483 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2484 need_full_reset = true;
2485 }
Monk Liu57406822017-10-25 16:37:02 +08002486
Chunming Zhou35d782f2016-07-15 15:57:13 +08002487 }
2488
2489 if (need_full_reset) {
Alex Deuchercdd61df2017-12-14 16:47:40 -05002490 r = amdgpu_device_ip_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002491
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002492retry:
Chunming Zhou35d782f2016-07-15 15:57:13 +08002493 r = amdgpu_asic_reset(adev);
2494 /* post card */
2495 amdgpu_atom_asic_init(adev->mode_info.atom_context);
Alex Deucherbfa99262016-01-15 11:59:48 -05002496
Chunming Zhou35d782f2016-07-15 15:57:13 +08002497 if (!r) {
2498 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
Alex Deucher06ec9072017-12-14 15:02:39 -05002499 r = amdgpu_device_ip_resume_phase1(adev);
Chunming Zhoufcf06492017-05-05 10:33:33 +08002500 if (r)
2501 goto out;
Monk Liu57406822017-10-25 16:37:02 +08002502
Alex Deucher06ec9072017-12-14 15:02:39 -05002503 vram_lost = amdgpu_device_check_vram_lost(adev);
Chunming Zhouf1892132017-05-15 16:48:27 +08002504 if (vram_lost) {
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08002505 DRM_ERROR("VRAM is lost!\n");
Chunming Zhouf1892132017-05-15 16:48:27 +08002506 atomic_inc(&adev->vram_lost_counter);
2507 }
Monk Liu57406822017-10-25 16:37:02 +08002508
Christian Königc1c7ce82017-10-16 16:50:32 +02002509 r = amdgpu_gtt_mgr_recover(
2510 &adev->mman.bdev.man[TTM_PL_TT]);
Chunming Zhou2c0d7312016-08-30 16:36:25 +08002511 if (r)
Chunming Zhoufcf06492017-05-05 10:33:33 +08002512 goto out;
Monk Liu57406822017-10-25 16:37:02 +08002513
Alex Deucher06ec9072017-12-14 15:02:39 -05002514 r = amdgpu_device_ip_resume_phase2(adev);
Chunming Zhoufcf06492017-05-05 10:33:33 +08002515 if (r)
2516 goto out;
Monk Liu57406822017-10-25 16:37:02 +08002517
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08002518 if (vram_lost)
Alex Deucher06ec9072017-12-14 15:02:39 -05002519 amdgpu_device_fill_reset_magic(adev);
Chunming Zhou2c0d7312016-08-30 16:36:25 +08002520 }
Chunming Zhoufcf06492017-05-05 10:33:33 +08002521 }
Monk Liu57406822017-10-25 16:37:02 +08002522
Chunming Zhoufcf06492017-05-05 10:33:33 +08002523out:
2524 if (!r) {
2525 amdgpu_irq_gpu_reset_resume_helper(adev);
Chunming Zhou1f465082016-06-30 15:02:26 +08002526 r = amdgpu_ib_ring_tests(adev);
2527 if (r) {
2528 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
Alex Deuchercdd61df2017-12-14 16:47:40 -05002529 r = amdgpu_device_ip_suspend(adev);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002530 need_full_reset = true;
Chunming Zhou40019dc2016-06-29 16:01:49 +08002531 goto retry;
Chunming Zhou1f465082016-06-30 15:02:26 +08002532 }
Monk Liu57406822017-10-25 16:37:02 +08002533 }
2534
2535 if (reset_flags) {
2536 if (vram_lost)
2537 (*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST;
2538
2539 if (need_full_reset)
2540 (*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET;
2541 }
2542
2543 return r;
2544}
2545
2546/*
Alex Deucher06ec9072017-12-14 15:02:39 -05002547 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
Monk Liu57406822017-10-25 16:37:02 +08002548 *
2549 * @adev: amdgpu device pointer
2550 * @reset_flags: output param tells caller the reset result
2551 *
2552 * do VF FLR and reinitialize Asic
2553 * return 0 means successed otherwise failed
2554*/
Alex Deucher06ec9072017-12-14 15:02:39 -05002555static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
2556 uint64_t *reset_flags,
2557 bool from_hypervisor)
Monk Liu57406822017-10-25 16:37:02 +08002558{
2559 int r;
2560
2561 if (from_hypervisor)
2562 r = amdgpu_virt_request_full_gpu(adev, true);
2563 else
2564 r = amdgpu_virt_reset_gpu(adev);
2565 if (r)
2566 return r;
2567
2568 /* Resume IP prior to SMC */
Alex Deucher06ec9072017-12-14 15:02:39 -05002569 r = amdgpu_device_ip_reinit_early_sriov(adev);
Monk Liu57406822017-10-25 16:37:02 +08002570 if (r)
2571 goto error;
2572
2573 /* we need recover gart prior to run SMC/CP/SDMA resume */
Christian Königc1c7ce82017-10-16 16:50:32 +02002574 amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
Monk Liu57406822017-10-25 16:37:02 +08002575
2576 /* now we are okay to resume SMC/CP/SDMA */
Alex Deucher06ec9072017-12-14 15:02:39 -05002577 r = amdgpu_device_ip_reinit_late_sriov(adev);
Monk Liu57406822017-10-25 16:37:02 +08002578 if (r)
2579 goto error;
2580
2581 amdgpu_irq_gpu_reset_resume_helper(adev);
2582 r = amdgpu_ib_ring_tests(adev);
2583 if (r)
2584 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2585
2586error:
2587 /* release full control of GPU after ib test */
2588 amdgpu_virt_release_full_gpu(adev, true);
2589
2590 if (reset_flags) {
Monk Liu75bc6092017-10-30 20:11:54 +08002591 if (adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
2592 (*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST;
2593 atomic_inc(&adev->vram_lost_counter);
2594 }
Monk Liu57406822017-10-25 16:37:02 +08002595
2596 /* VF FLR or hotlink reset is always full-reset */
2597 (*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET;
2598 }
2599
2600 return r;
2601}
2602
2603/**
Alex Deucher5f152b52017-12-15 16:40:49 -05002604 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
Monk Liu57406822017-10-25 16:37:02 +08002605 *
2606 * @adev: amdgpu device pointer
2607 * @job: which job trigger hang
Andrey Grodzovskydcebf022017-12-12 14:09:30 -05002608 * @force forces reset regardless of amdgpu_gpu_recovery
Monk Liu57406822017-10-25 16:37:02 +08002609 *
2610 * Attempt to reset the GPU if it has hung (all asics).
2611 * Returns 0 for success or an error on failure.
2612 */
Alex Deucher5f152b52017-12-15 16:40:49 -05002613int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
2614 struct amdgpu_job *job, bool force)
Monk Liu57406822017-10-25 16:37:02 +08002615{
2616 struct drm_atomic_state *state = NULL;
2617 uint64_t reset_flags = 0;
2618 int i, r, resched;
2619
Andrey Grodzovsky54bc1392018-01-19 17:23:08 -05002620 if (!force && !amdgpu_device_ip_check_soft_reset(adev)) {
Monk Liu57406822017-10-25 16:37:02 +08002621 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2622 return 0;
2623 }
2624
Andrey Grodzovskydcebf022017-12-12 14:09:30 -05002625 if (!force && (amdgpu_gpu_recovery == 0 ||
2626 (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))) {
2627 DRM_INFO("GPU recovery disabled.\n");
2628 return 0;
2629 }
2630
Monk Liu57406822017-10-25 16:37:02 +08002631 dev_info(adev->dev, "GPU reset begin!\n");
2632
Monk Liu13a752e2017-10-17 15:11:12 +08002633 mutex_lock(&adev->lock_reset);
Monk Liu57406822017-10-25 16:37:02 +08002634 atomic_inc(&adev->gpu_reset_counter);
Monk Liu13a752e2017-10-17 15:11:12 +08002635 adev->in_gpu_reset = 1;
Monk Liu57406822017-10-25 16:37:02 +08002636
2637 /* block TTM */
2638 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2639 /* store modesetting */
2640 if (amdgpu_device_has_dc_support(adev))
2641 state = drm_atomic_helper_suspend(adev->ddev);
2642
2643 /* block scheduler */
2644 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2645 struct amdgpu_ring *ring = adev->rings[i];
2646
2647 if (!ring || !ring->sched.thread)
2648 continue;
2649
2650 /* only focus on the ring hit timeout if &job not NULL */
2651 if (job && job->ring->idx != i)
2652 continue;
2653
2654 kthread_park(ring->sched.thread);
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002655 drm_sched_hw_job_reset(&ring->sched, &job->base);
Monk Liu57406822017-10-25 16:37:02 +08002656
2657 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2658 amdgpu_fence_driver_force_completion(ring);
2659 }
2660
2661 if (amdgpu_sriov_vf(adev))
Alex Deucher06ec9072017-12-14 15:02:39 -05002662 r = amdgpu_device_reset_sriov(adev, &reset_flags, job ? false : true);
Monk Liu57406822017-10-25 16:37:02 +08002663 else
Alex Deucher06ec9072017-12-14 15:02:39 -05002664 r = amdgpu_device_reset(adev, &reset_flags);
Monk Liu57406822017-10-25 16:37:02 +08002665
2666 if (!r) {
2667 if (((reset_flags & AMDGPU_RESET_INFO_FULLRESET) && !(adev->flags & AMD_IS_APU)) ||
2668 (reset_flags & AMDGPU_RESET_INFO_VRAM_LOST)) {
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002669 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2670 struct amdgpu_bo *bo, *tmp;
Chris Wilsonf54d1862016-10-25 13:00:45 +01002671 struct dma_fence *fence = NULL, *next = NULL;
Chunming Zhou1f465082016-06-30 15:02:26 +08002672
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002673 DRM_INFO("recover vram bo from shadow\n");
2674 mutex_lock(&adev->shadow_list_lock);
2675 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
Monk Liu236763d2017-05-01 16:15:31 +08002676 next = NULL;
Alex Deucher06ec9072017-12-14 15:02:39 -05002677 amdgpu_device_recover_vram_from_shadow(adev, ring, bo, &next);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002678 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002679 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002680 if (r) {
Monk Liu1d7b17b2017-01-22 18:52:56 +08002681 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002682 break;
2683 }
2684 }
2685
Chris Wilsonf54d1862016-10-25 13:00:45 +01002686 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002687 fence = next;
2688 }
2689 mutex_unlock(&adev->shadow_list_lock);
2690 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002691 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002692 if (r)
Monk Liu1d7b17b2017-01-22 18:52:56 +08002693 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002694 }
Chris Wilsonf54d1862016-10-25 13:00:45 +01002695 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002696 }
Monk Liu57406822017-10-25 16:37:02 +08002697
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002698 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2699 struct amdgpu_ring *ring = adev->rings[i];
Chunming Zhou51687752017-04-24 17:09:15 +08002700
2701 if (!ring || !ring->sched.thread)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002702 continue;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002703
Monk Liu57406822017-10-25 16:37:02 +08002704 /* only focus on the ring hit timeout if &job not NULL */
2705 if (job && job->ring->idx != i)
2706 continue;
2707
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002708 drm_sched_job_recovery(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002709 kthread_unpark(ring->sched.thread);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002710 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002711 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002712 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
Monk Liu57406822017-10-25 16:37:02 +08002713 struct amdgpu_ring *ring = adev->rings[i];
2714
2715 if (!ring || !ring->sched.thread)
2716 continue;
2717
2718 /* only focus on the ring hit timeout if &job not NULL */
2719 if (job && job->ring->idx != i)
2720 continue;
2721
2722 kthread_unpark(adev->rings[i]->sched.thread);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002723 }
2724 }
2725
Harry Wentland45622362017-09-12 15:58:20 -04002726 if (amdgpu_device_has_dc_support(adev)) {
Monk Liu57406822017-10-25 16:37:02 +08002727 if (drm_atomic_helper_resume(adev->ddev, state))
2728 dev_info(adev->dev, "drm resume failed:%d\n", r);
Harry Wentland45622362017-09-12 15:58:20 -04002729 amdgpu_dm_display_resume(adev);
Monk Liu57406822017-10-25 16:37:02 +08002730 } else {
Harry Wentland45622362017-09-12 15:58:20 -04002731 drm_helper_resume_force_mode(adev->ddev);
Monk Liu57406822017-10-25 16:37:02 +08002732 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002733
2734 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
Monk Liu57406822017-10-25 16:37:02 +08002735
Gavin Wan89041942017-06-23 13:55:15 -04002736 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002737 /* bad news, how to tell it to userspace ? */
Monk Liu57406822017-10-25 16:37:02 +08002738 dev_info(adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter));
2739 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
2740 } else {
2741 dev_info(adev->dev, "GPU reset(%d) successed!\n",atomic_read(&adev->gpu_reset_counter));
Gavin Wan89041942017-06-23 13:55:15 -04002742 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002743
Gavin Wan89041942017-06-23 13:55:15 -04002744 amdgpu_vf_error_trans_all(adev);
Monk Liu13a752e2017-10-17 15:11:12 +08002745 adev->in_gpu_reset = 0;
2746 mutex_unlock(&adev->lock_reset);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002747 return r;
2748}
2749
Alex Deucher041d9d92017-12-15 16:49:33 -05002750void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002751{
2752 u32 mask;
2753 int ret;
2754
Alex Deuchercd474ba2016-02-04 10:21:23 -05002755 if (amdgpu_pcie_gen_cap)
2756 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2757
2758 if (amdgpu_pcie_lane_cap)
2759 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2760
2761 /* covers APUs as well */
2762 if (pci_is_root_bus(adev->pdev->bus)) {
2763 if (adev->pm.pcie_gen_mask == 0)
2764 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2765 if (adev->pm.pcie_mlw_mask == 0)
2766 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002767 return;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002768 }
Alex Deuchercd474ba2016-02-04 10:21:23 -05002769
2770 if (adev->pm.pcie_gen_mask == 0) {
2771 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2772 if (!ret) {
2773 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2774 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2775 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2776
2777 if (mask & DRM_PCIE_SPEED_25)
2778 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2779 if (mask & DRM_PCIE_SPEED_50)
2780 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2781 if (mask & DRM_PCIE_SPEED_80)
2782 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2783 } else {
2784 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2785 }
2786 }
2787 if (adev->pm.pcie_mlw_mask == 0) {
2788 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2789 if (!ret) {
2790 switch (mask) {
2791 case 32:
2792 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2793 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2794 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2795 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2796 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2797 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2798 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2799 break;
2800 case 16:
2801 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2802 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2803 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2804 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2805 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2806 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2807 break;
2808 case 12:
2809 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2810 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2811 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2812 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2813 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2814 break;
2815 case 8:
2816 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2817 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2818 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2819 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2820 break;
2821 case 4:
2822 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2823 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2824 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2825 break;
2826 case 2:
2827 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2828 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2829 break;
2830 case 1:
2831 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2832 break;
2833 default:
2834 break;
2835 }
2836 } else {
2837 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002838 }
2839 }
2840}
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002841