blob: 2f779f35dc4f5c6b7034c4263a79a03252b51aeb [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad14438462014-02-28 15:48:57 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _IXGBE_COMMON_H_
30#define _IXGBE_COMMON_H_
31
32#include "ixgbe_type.h"
Don Skidmore32f75462011-01-28 02:28:31 +000033#include "ixgbe.h"
Auke Kok9a799d72007-09-15 14:07:45 -070034
Emil Tantilov71161302012-03-22 03:00:29 +000035u16 ixgbe_get_pcie_msix_count_generic(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070036s32 ixgbe_init_ops_generic(struct ixgbe_hw *hw);
37s32 ixgbe_init_hw_generic(struct ixgbe_hw *hw);
38s32 ixgbe_start_hw_generic(struct ixgbe_hw *hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +000039s32 ixgbe_start_hw_gen2(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070040s32 ixgbe_clear_hw_cntrs_generic(struct ixgbe_hw *hw);
Don Skidmore289700db2010-12-03 03:32:58 +000041s32 ixgbe_read_pba_string_generic(struct ixgbe_hw *hw, u8 *pba_num,
Jacob Kellere7cf7452014-04-09 06:03:10 +000042 u32 pba_num_size);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070043s32 ixgbe_get_mac_addr_generic(struct ixgbe_hw *hw, u8 *mac_addr);
Jacob Kelleref1889d2013-02-15 09:18:15 +000044enum ixgbe_bus_width ixgbe_convert_bus_width(u16 link_status);
45enum ixgbe_bus_speed ixgbe_convert_bus_speed(u16 link_status);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070046s32 ixgbe_get_bus_info_generic(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000047void ixgbe_set_lan_id_multi_port_pcie(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070048s32 ixgbe_stop_adapter_generic(struct ixgbe_hw *hw);
Auke Kok9a799d72007-09-15 14:07:45 -070049
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070050s32 ixgbe_led_on_generic(struct ixgbe_hw *hw, u32 index);
51s32 ixgbe_led_off_generic(struct ixgbe_hw *hw, u32 index);
Auke Kok9a799d72007-09-15 14:07:45 -070052
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070053s32 ixgbe_init_eeprom_params_generic(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000054s32 ixgbe_write_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 data);
Emil Tantilov68c70052011-04-20 08:49:06 +000055s32 ixgbe_write_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
56 u16 words, u16 *data);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000057s32 ixgbe_read_eerd_generic(struct ixgbe_hw *hw, u16 offset, u16 *data);
Emil Tantilov68c70052011-04-20 08:49:06 +000058s32 ixgbe_read_eerd_buffer_generic(struct ixgbe_hw *hw, u16 offset,
59 u16 words, u16 *data);
Emil Tantiloveb9c3e32011-03-24 00:57:50 +000060s32 ixgbe_write_eewr_generic(struct ixgbe_hw *hw, u16 offset, u16 data);
Emil Tantilov68c70052011-04-20 08:49:06 +000061s32 ixgbe_write_eewr_buffer_generic(struct ixgbe_hw *hw, u16 offset,
62 u16 words, u16 *data);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070063s32 ixgbe_read_eeprom_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
Jacob Kellere7cf7452014-04-09 06:03:10 +000064 u16 *data);
Emil Tantilov68c70052011-04-20 08:49:06 +000065s32 ixgbe_read_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
66 u16 words, u16 *data);
Don Skidmore735c35a2014-11-29 05:22:48 +000067s32 ixgbe_calc_eeprom_checksum_generic(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070068s32 ixgbe_validate_eeprom_checksum_generic(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000069 u16 *checksum_val);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070070s32 ixgbe_update_eeprom_checksum_generic(struct ixgbe_hw *hw);
Auke Kok9a799d72007-09-15 14:07:45 -070071
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070072s32 ixgbe_set_rar_generic(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
Jacob Kellere7cf7452014-04-09 06:03:10 +000073 u32 enable_addr);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070074s32 ixgbe_clear_rar_generic(struct ixgbe_hw *hw, u32 index);
75s32 ixgbe_init_rx_addrs_generic(struct ixgbe_hw *hw);
Jiri Pirko2853eb82010-03-23 22:58:01 +000076s32 ixgbe_update_mc_addr_list_generic(struct ixgbe_hw *hw,
77 struct net_device *netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070078s32 ixgbe_enable_mc_generic(struct ixgbe_hw *hw);
79s32 ixgbe_disable_mc_generic(struct ixgbe_hw *hw);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +000080s32 ixgbe_disable_rx_buff_generic(struct ixgbe_hw *hw);
81s32 ixgbe_enable_rx_buff_generic(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000082s32 ixgbe_enable_rx_dma_generic(struct ixgbe_hw *hw, u32 regval);
Alexander Duyck041441d2012-04-19 17:48:48 +000083s32 ixgbe_fc_enable_generic(struct ixgbe_hw *hw);
Don Skidmore73d80953d2013-07-31 02:19:24 +000084bool ixgbe_device_supports_autoneg_fc(struct ixgbe_hw *hw);
Alexander Duyck786e9a52012-03-28 08:03:48 +000085void ixgbe_fc_autoneg(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070086
Don Skidmore030eaec2014-11-29 05:22:37 +000087s32 ixgbe_acquire_swfw_sync(struct ixgbe_hw *hw, u32 mask);
88void ixgbe_release_swfw_sync(struct ixgbe_hw *hw, u32 mask);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000089s32 ixgbe_get_san_mac_addr_generic(struct ixgbe_hw *hw, u8 *san_mac_addr);
90s32 ixgbe_set_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +000091s32 ixgbe_set_vmdq_san_mac_generic(struct ixgbe_hw *hw, u32 vmdq);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000092s32 ixgbe_clear_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
93s32 ixgbe_init_uta_tables_generic(struct ixgbe_hw *hw);
94s32 ixgbe_set_vfta_generic(struct ixgbe_hw *hw, u32 vlan,
Jacob Kellere7cf7452014-04-09 06:03:10 +000095 u32 vind, bool vlan_on);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000096s32 ixgbe_clear_vfta_generic(struct ixgbe_hw *hw);
97s32 ixgbe_check_mac_link_generic(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000098 ixgbe_link_speed *speed,
99 bool *link_up, bool link_up_wait_to_complete);
Don Skidmorea391f1d2010-11-16 19:27:15 -0800100s32 ixgbe_get_wwn_prefix_generic(struct ixgbe_hw *hw, u16 *wwnn_prefix,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000101 u16 *wwpn_prefix);
Don Skidmore429d6a32014-02-27 20:32:41 -0800102
103s32 prot_autoc_read_generic(struct ixgbe_hw *hw, bool *, u32 *reg_val);
104s32 prot_autoc_write_generic(struct ixgbe_hw *hw, u32 reg_val, bool locked);
105
PJ Waskiewicz87c12012009-04-08 13:20:31 +0000106s32 ixgbe_blink_led_start_generic(struct ixgbe_hw *hw, u32 index);
107s32 ixgbe_blink_led_stop_generic(struct ixgbe_hw *hw, u32 index);
Greg Rosea985b6c32010-11-18 03:02:52 +0000108void ixgbe_set_mac_anti_spoofing(struct ixgbe_hw *hw, bool enable, int pf);
109void ixgbe_set_vlan_anti_spoofing(struct ixgbe_hw *hw, bool enable, int vf);
Emil Tantilovb776d102011-03-31 09:36:18 +0000110s32 ixgbe_get_device_caps_generic(struct ixgbe_hw *hw, u16 *device_caps);
Emil Tantilov9612de92011-05-07 07:40:20 +0000111s32 ixgbe_set_fw_drv_ver_generic(struct ixgbe_hw *hw, u8 maj, u8 min,
112 u8 build, u8 ver);
Don Skidmore6a14ee02014-12-05 03:59:50 +0000113s32 ixgbe_host_interface_command(struct ixgbe_hw *hw, u32 *buffer,
114 u32 length, u32 timeout, bool return_data);
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000115void ixgbe_clear_tx_pending(struct ixgbe_hw *hw);
Don Skidmorebd8069a2015-06-10 20:05:02 -0400116bool ixgbe_mng_present(struct ixgbe_hw *hw);
Don Skidmore7155d052014-02-27 09:03:30 +0000117bool ixgbe_mng_enabled(struct ixgbe_hw *hw);
PJ Waskiewicz87c12012009-04-08 13:20:31 +0000118
John Fastabend80605c652011-05-02 12:34:10 +0000119void ixgbe_set_rxpba_generic(struct ixgbe_hw *hw, int num_pb,
120 u32 headroom, int strategy);
121
Don Skidmore9a900ec2015-06-09 17:15:01 -0700122extern const u32 ixgbe_mvals_8259X[IXGBE_MVALS_IDX_LIMIT];
123
Don Skidmoree1ea9152012-02-17 02:38:58 +0000124#define IXGBE_I2C_THERMAL_SENSOR_ADDR 0xF8
125#define IXGBE_EMC_INTERNAL_DATA 0x00
126#define IXGBE_EMC_INTERNAL_THERM_LIMIT 0x20
127#define IXGBE_EMC_DIODE1_DATA 0x01
128#define IXGBE_EMC_DIODE1_THERM_LIMIT 0x19
129#define IXGBE_EMC_DIODE2_DATA 0x23
130#define IXGBE_EMC_DIODE2_THERM_LIMIT 0x1A
131#define IXGBE_EMC_DIODE3_DATA 0x2A
132#define IXGBE_EMC_DIODE3_THERM_LIMIT 0x30
133
134s32 ixgbe_get_thermal_sensor_data_generic(struct ixgbe_hw *hw);
135s32 ixgbe_init_thermal_sensor_thresh_generic(struct ixgbe_hw *hw);
Don Skidmore1f9ac572015-03-13 13:54:30 -0700136void ixgbe_disable_rx_generic(struct ixgbe_hw *hw);
137void ixgbe_enable_rx_generic(struct ixgbe_hw *hw);
Don Skidmoree1ea9152012-02-17 02:38:58 +0000138
Mark Rustad2a1a0912014-01-14 18:53:15 -0800139#define IXGBE_FAILED_READ_REG 0xffffffffU
Mark Rustad14438462014-02-28 15:48:57 -0800140#define IXGBE_FAILED_READ_CFG_DWORD 0xffffffffU
141#define IXGBE_FAILED_READ_CFG_WORD 0xffffU
142
143u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg);
Jacob Kellered192312014-02-22 01:23:53 +0000144void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value);
Mark Rustad2a1a0912014-01-14 18:53:15 -0800145
146static inline bool ixgbe_removed(void __iomem *addr)
147{
148 return unlikely(!addr);
149}
150
Mark Rustad84227bc2014-01-14 18:53:13 -0800151static inline void ixgbe_write_reg(struct ixgbe_hw *hw, u32 reg, u32 value)
152{
Mark Rustadb12babd2014-01-14 18:53:16 -0800153 u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
154
155 if (ixgbe_removed(reg_addr))
156 return;
157 writel(value, reg_addr + reg);
Mark Rustad84227bc2014-01-14 18:53:13 -0800158}
159#define IXGBE_WRITE_REG(a, reg, value) ixgbe_write_reg((a), (reg), (value))
Auke Kok9a799d72007-09-15 14:07:45 -0700160
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000161#ifndef writeq
Mark Rustad84227bc2014-01-14 18:53:13 -0800162#define writeq writeq
163static inline void writeq(u64 val, void __iomem *addr)
164{
165 writel((u32)val, addr);
166 writel((u32)(val >> 32), addr + 4);
167}
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000168#endif
169
Mark Rustad84227bc2014-01-14 18:53:13 -0800170static inline void ixgbe_write_reg64(struct ixgbe_hw *hw, u32 reg, u64 value)
171{
Mark Rustadb12babd2014-01-14 18:53:16 -0800172 u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
173
174 if (ixgbe_removed(reg_addr))
175 return;
176 writeq(value, reg_addr + reg);
Mark Rustad84227bc2014-01-14 18:53:13 -0800177}
178#define IXGBE_WRITE_REG64(a, reg, value) ixgbe_write_reg64((a), (reg), (value))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000179
Mark Rustadf8e24722014-03-18 07:03:40 +0000180u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg);
Mark Rustad84227bc2014-01-14 18:53:13 -0800181#define IXGBE_READ_REG(a, reg) ixgbe_read_reg((a), (reg))
Auke Kok9a799d72007-09-15 14:07:45 -0700182
Mark Rustad84227bc2014-01-14 18:53:13 -0800183#define IXGBE_WRITE_REG_ARRAY(a, reg, offset, value) \
184 ixgbe_write_reg((a), (reg) + ((offset) << 2), (value))
Auke Kok9a799d72007-09-15 14:07:45 -0700185
Mark Rustad84227bc2014-01-14 18:53:13 -0800186#define IXGBE_READ_REG_ARRAY(a, reg, offset) \
187 ixgbe_read_reg((a), (reg) + ((offset) << 2))
Auke Kok9a799d72007-09-15 14:07:45 -0700188
Mark Rustad84227bc2014-01-14 18:53:13 -0800189#define IXGBE_WRITE_FLUSH(a) ixgbe_read_reg((a), IXGBE_STATUS)
Auke Kok9a799d72007-09-15 14:07:45 -0700190
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000191#define ixgbe_hw_to_netdev(hw) (((struct ixgbe_adapter *)(hw)->back)->netdev)
192
Auke Kok9a799d72007-09-15 14:07:45 -0700193#define hw_dbg(hw, format, arg...) \
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000194 netdev_dbg(ixgbe_hw_to_netdev(hw), format, ## arg)
195#define hw_err(hw, format, arg...) \
196 netdev_err(ixgbe_hw_to_netdev(hw), format, ## arg)
Emil Tantilov849c4542010-06-03 16:53:41 +0000197#define e_dev_info(format, arg...) \
198 dev_info(&adapter->pdev->dev, format, ## arg)
199#define e_dev_warn(format, arg...) \
200 dev_warn(&adapter->pdev->dev, format, ## arg)
201#define e_dev_err(format, arg...) \
202 dev_err(&adapter->pdev->dev, format, ## arg)
203#define e_dev_notice(format, arg...) \
204 dev_notice(&adapter->pdev->dev, format, ## arg)
Emil Tantilov396e7992010-07-01 20:05:12 +0000205#define e_info(msglvl, format, arg...) \
206 netif_info(adapter, msglvl, adapter->netdev, format, ## arg)
207#define e_err(msglvl, format, arg...) \
208 netif_err(adapter, msglvl, adapter->netdev, format, ## arg)
209#define e_warn(msglvl, format, arg...) \
210 netif_warn(adapter, msglvl, adapter->netdev, format, ## arg)
211#define e_crit(msglvl, format, arg...) \
212 netif_crit(adapter, msglvl, adapter->netdev, format, ## arg)
Auke Kok9a799d72007-09-15 14:07:45 -0700213#endif /* IXGBE_COMMON */