Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 1 | #include <linux/init.h> |
| 2 | |
| 3 | #include <linux/mm.h> |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 4 | #include <linux/spinlock.h> |
| 5 | #include <linux/smp.h> |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 6 | #include <linux/interrupt.h> |
Paul Gortmaker | 4b599fe | 2016-07-13 20:18:55 -0400 | [diff] [blame] | 7 | #include <linux/export.h> |
Shaohua Li | 9329672 | 2010-10-20 11:07:03 +0800 | [diff] [blame] | 8 | #include <linux/cpu.h> |
Tim Chen | 18bf3c3 | 2018-01-29 22:04:47 +0000 | [diff] [blame] | 9 | #include <linux/debugfs.h> |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 10 | |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 11 | #include <asm/tlbflush.h> |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 12 | #include <asm/mmu_context.h> |
Tim Chen | 18bf3c3 | 2018-01-29 22:04:47 +0000 | [diff] [blame] | 13 | #include <asm/nospec-branch.h> |
Jan Beulich | 350f8f5 | 2009-11-13 11:54:40 +0000 | [diff] [blame] | 14 | #include <asm/cache.h> |
Tejun Heo | 6dd01be | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 15 | #include <asm/apic.h> |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 16 | #include <asm/uv/uv.h> |
Glauber Costa | 5af5573 | 2008-03-25 13:28:56 -0300 | [diff] [blame] | 17 | |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 18 | /* |
Andy Lutomirski | ce4a4e56 | 2017-05-28 10:00:14 -0700 | [diff] [blame] | 19 | * TLB flushing, formerly SMP-only |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 20 | * c/o Linus Torvalds. |
| 21 | * |
| 22 | * These mean you can really definitely utterly forget about |
| 23 | * writing to user space from interrupts. (Its not allowed anyway). |
| 24 | * |
| 25 | * Optimizations Manfred Spraul <manfred@colorfullife.com> |
| 26 | * |
| 27 | * More scalable flush, from Andi Kleen |
| 28 | * |
Alex Shi | 52aec33 | 2012-06-28 09:02:23 +0800 | [diff] [blame] | 29 | * Implement flush IPI by CALL_FUNCTION_VECTOR, Alex Shi |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 30 | */ |
| 31 | |
Dave Hansen | 2ea907c | 2017-12-04 15:07:57 +0100 | [diff] [blame] | 32 | /* |
Thomas Gleixner | 4c71a2b6 | 2018-11-25 19:33:49 +0100 | [diff] [blame] | 33 | * Use bit 0 to mangle the TIF_SPEC_IB state into the mm pointer which is |
| 34 | * stored in cpu_tlb_state.last_user_mm_ibpb. |
| 35 | */ |
| 36 | #define LAST_USER_MM_IBPB 0x1UL |
| 37 | |
| 38 | /* |
Dave Hansen | 2ea907c | 2017-12-04 15:07:57 +0100 | [diff] [blame] | 39 | * We get here when we do something requiring a TLB invalidation |
| 40 | * but could not go invalidate all of the contexts. We do the |
| 41 | * necessary invalidation by clearing out the 'ctx_id' which |
| 42 | * forces a TLB flush when the context is loaded. |
| 43 | */ |
zhong jiang | 387048f | 2018-07-21 15:55:32 +0800 | [diff] [blame] | 44 | static void clear_asid_other(void) |
Dave Hansen | 2ea907c | 2017-12-04 15:07:57 +0100 | [diff] [blame] | 45 | { |
| 46 | u16 asid; |
| 47 | |
| 48 | /* |
| 49 | * This is only expected to be set if we have disabled |
| 50 | * kernel _PAGE_GLOBAL pages. |
| 51 | */ |
| 52 | if (!static_cpu_has(X86_FEATURE_PTI)) { |
| 53 | WARN_ON_ONCE(1); |
| 54 | return; |
| 55 | } |
| 56 | |
| 57 | for (asid = 0; asid < TLB_NR_DYN_ASIDS; asid++) { |
| 58 | /* Do not need to flush the current asid */ |
| 59 | if (asid == this_cpu_read(cpu_tlbstate.loaded_mm_asid)) |
| 60 | continue; |
| 61 | /* |
| 62 | * Make sure the next time we go to switch to |
| 63 | * this asid, we do a flush: |
| 64 | */ |
| 65 | this_cpu_write(cpu_tlbstate.ctxs[asid].ctx_id, 0); |
| 66 | } |
| 67 | this_cpu_write(cpu_tlbstate.invalidate_other, false); |
| 68 | } |
| 69 | |
Andy Lutomirski | f39681e | 2017-06-29 08:53:15 -0700 | [diff] [blame] | 70 | atomic64_t last_mm_ctx_id = ATOMIC64_INIT(1); |
| 71 | |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 72 | |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 73 | static void choose_new_asid(struct mm_struct *next, u64 next_tlb_gen, |
| 74 | u16 *new_asid, bool *need_flush) |
| 75 | { |
| 76 | u16 asid; |
| 77 | |
| 78 | if (!static_cpu_has(X86_FEATURE_PCID)) { |
| 79 | *new_asid = 0; |
| 80 | *need_flush = true; |
| 81 | return; |
| 82 | } |
| 83 | |
Dave Hansen | 2ea907c | 2017-12-04 15:07:57 +0100 | [diff] [blame] | 84 | if (this_cpu_read(cpu_tlbstate.invalidate_other)) |
| 85 | clear_asid_other(); |
| 86 | |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 87 | for (asid = 0; asid < TLB_NR_DYN_ASIDS; asid++) { |
| 88 | if (this_cpu_read(cpu_tlbstate.ctxs[asid].ctx_id) != |
| 89 | next->context.ctx_id) |
| 90 | continue; |
| 91 | |
| 92 | *new_asid = asid; |
| 93 | *need_flush = (this_cpu_read(cpu_tlbstate.ctxs[asid].tlb_gen) < |
| 94 | next_tlb_gen); |
| 95 | return; |
| 96 | } |
| 97 | |
| 98 | /* |
| 99 | * We don't currently own an ASID slot on this CPU. |
| 100 | * Allocate a slot. |
| 101 | */ |
| 102 | *new_asid = this_cpu_add_return(cpu_tlbstate.next_asid, 1) - 1; |
| 103 | if (*new_asid >= TLB_NR_DYN_ASIDS) { |
| 104 | *new_asid = 0; |
| 105 | this_cpu_write(cpu_tlbstate.next_asid, 1); |
| 106 | } |
| 107 | *need_flush = true; |
| 108 | } |
| 109 | |
Dave Hansen | 48e1119 | 2017-12-04 15:07:58 +0100 | [diff] [blame] | 110 | static void load_new_mm_cr3(pgd_t *pgdir, u16 new_asid, bool need_flush) |
| 111 | { |
| 112 | unsigned long new_mm_cr3; |
| 113 | |
| 114 | if (need_flush) { |
Peter Zijlstra | 6fd166a | 2017-12-04 15:07:59 +0100 | [diff] [blame] | 115 | invalidate_user_asid(new_asid); |
Dave Hansen | 48e1119 | 2017-12-04 15:07:58 +0100 | [diff] [blame] | 116 | new_mm_cr3 = build_cr3(pgdir, new_asid); |
| 117 | } else { |
| 118 | new_mm_cr3 = build_cr3_noflush(pgdir, new_asid); |
| 119 | } |
| 120 | |
| 121 | /* |
| 122 | * Caution: many callers of this function expect |
| 123 | * that load_cr3() is serializing and orders TLB |
| 124 | * fills with respect to the mm_cpumask writes. |
| 125 | */ |
| 126 | write_cr3(new_mm_cr3); |
| 127 | } |
| 128 | |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 129 | void leave_mm(int cpu) |
| 130 | { |
Andy Lutomirski | 3d28ebc | 2017-05-28 10:00:15 -0700 | [diff] [blame] | 131 | struct mm_struct *loaded_mm = this_cpu_read(cpu_tlbstate.loaded_mm); |
| 132 | |
| 133 | /* |
| 134 | * It's plausible that we're in lazy TLB mode while our mm is init_mm. |
| 135 | * If so, our callers still expect us to flush the TLB, but there |
| 136 | * aren't any user TLB entries in init_mm to worry about. |
| 137 | * |
| 138 | * This needs to happen before any other sanity checks due to |
| 139 | * intel_idle's shenanigans. |
| 140 | */ |
| 141 | if (loaded_mm == &init_mm) |
| 142 | return; |
| 143 | |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 144 | /* Warn if we're not lazy. */ |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 145 | WARN_ON(!this_cpu_read(cpu_tlbstate.is_lazy)); |
Andy Lutomirski | 3d28ebc | 2017-05-28 10:00:15 -0700 | [diff] [blame] | 146 | |
| 147 | switch_mm(NULL, &init_mm, NULL); |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 148 | } |
Andy Lutomirski | 6753573 | 2017-11-04 04:16:12 -0700 | [diff] [blame] | 149 | EXPORT_SYMBOL_GPL(leave_mm); |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 150 | |
Andy Lutomirski | 69c0319 | 2016-04-26 09:39:08 -0700 | [diff] [blame] | 151 | void switch_mm(struct mm_struct *prev, struct mm_struct *next, |
| 152 | struct task_struct *tsk) |
| 153 | { |
Andy Lutomirski | 078194f | 2016-04-26 09:39:09 -0700 | [diff] [blame] | 154 | unsigned long flags; |
| 155 | |
| 156 | local_irq_save(flags); |
| 157 | switch_mm_irqs_off(prev, next, tsk); |
| 158 | local_irq_restore(flags); |
| 159 | } |
| 160 | |
Andy Lutomirski | 5beda7d | 2018-01-25 13:12:14 -0800 | [diff] [blame] | 161 | static void sync_current_stack_to_mm(struct mm_struct *mm) |
| 162 | { |
| 163 | unsigned long sp = current_stack_pointer; |
| 164 | pgd_t *pgd = pgd_offset(mm, sp); |
| 165 | |
Kirill A. Shutemov | ed7588d | 2018-05-18 13:35:24 +0300 | [diff] [blame] | 166 | if (pgtable_l5_enabled()) { |
Andy Lutomirski | 5beda7d | 2018-01-25 13:12:14 -0800 | [diff] [blame] | 167 | if (unlikely(pgd_none(*pgd))) { |
| 168 | pgd_t *pgd_ref = pgd_offset_k(sp); |
| 169 | |
| 170 | set_pgd(pgd, *pgd_ref); |
| 171 | } |
| 172 | } else { |
| 173 | /* |
| 174 | * "pgd" is faked. The top level entries are "p4d"s, so sync |
| 175 | * the p4d. This compiles to approximately the same code as |
| 176 | * the 5-level case. |
| 177 | */ |
| 178 | p4d_t *p4d = p4d_offset(pgd, sp); |
| 179 | |
| 180 | if (unlikely(p4d_none(*p4d))) { |
| 181 | pgd_t *pgd_ref = pgd_offset_k(sp); |
| 182 | p4d_t *p4d_ref = p4d_offset(pgd_ref, sp); |
| 183 | |
| 184 | set_p4d(p4d, *p4d_ref); |
| 185 | } |
| 186 | } |
| 187 | } |
| 188 | |
Thomas Gleixner | 4c71a2b6 | 2018-11-25 19:33:49 +0100 | [diff] [blame] | 189 | static inline unsigned long mm_mangle_tif_spec_ib(struct task_struct *next) |
Jiri Kosina | dbfe295 | 2018-09-25 14:38:18 +0200 | [diff] [blame] | 190 | { |
Thomas Gleixner | 4c71a2b6 | 2018-11-25 19:33:49 +0100 | [diff] [blame] | 191 | unsigned long next_tif = task_thread_info(next)->flags; |
| 192 | unsigned long ibpb = (next_tif >> TIF_SPEC_IB) & LAST_USER_MM_IBPB; |
| 193 | |
| 194 | return (unsigned long)next->mm | ibpb; |
| 195 | } |
| 196 | |
| 197 | static void cond_ibpb(struct task_struct *next) |
| 198 | { |
| 199 | if (!next || !next->mm) |
| 200 | return; |
| 201 | |
Jiri Kosina | dbfe295 | 2018-09-25 14:38:18 +0200 | [diff] [blame] | 202 | /* |
Thomas Gleixner | 4c71a2b6 | 2018-11-25 19:33:49 +0100 | [diff] [blame] | 203 | * Both, the conditional and the always IBPB mode use the mm |
| 204 | * pointer to avoid the IBPB when switching between tasks of the |
| 205 | * same process. Using the mm pointer instead of mm->context.ctx_id |
| 206 | * opens a hypothetical hole vs. mm_struct reuse, which is more or |
| 207 | * less impossible to control by an attacker. Aside of that it |
| 208 | * would only affect the first schedule so the theoretically |
| 209 | * exposed data is not really interesting. |
Jiri Kosina | dbfe295 | 2018-09-25 14:38:18 +0200 | [diff] [blame] | 210 | */ |
Thomas Gleixner | 4c71a2b6 | 2018-11-25 19:33:49 +0100 | [diff] [blame] | 211 | if (static_branch_likely(&switch_mm_cond_ibpb)) { |
| 212 | unsigned long prev_mm, next_mm; |
| 213 | |
| 214 | /* |
| 215 | * This is a bit more complex than the always mode because |
| 216 | * it has to handle two cases: |
| 217 | * |
| 218 | * 1) Switch from a user space task (potential attacker) |
| 219 | * which has TIF_SPEC_IB set to a user space task |
| 220 | * (potential victim) which has TIF_SPEC_IB not set. |
| 221 | * |
| 222 | * 2) Switch from a user space task (potential attacker) |
| 223 | * which has TIF_SPEC_IB not set to a user space task |
| 224 | * (potential victim) which has TIF_SPEC_IB set. |
| 225 | * |
| 226 | * This could be done by unconditionally issuing IBPB when |
| 227 | * a task which has TIF_SPEC_IB set is either scheduled in |
| 228 | * or out. Though that results in two flushes when: |
| 229 | * |
| 230 | * - the same user space task is scheduled out and later |
| 231 | * scheduled in again and only a kernel thread ran in |
| 232 | * between. |
| 233 | * |
| 234 | * - a user space task belonging to the same process is |
| 235 | * scheduled in after a kernel thread ran in between |
| 236 | * |
| 237 | * - a user space task belonging to the same process is |
| 238 | * scheduled in immediately. |
| 239 | * |
| 240 | * Optimize this with reasonably small overhead for the |
| 241 | * above cases. Mangle the TIF_SPEC_IB bit into the mm |
| 242 | * pointer of the incoming task which is stored in |
| 243 | * cpu_tlbstate.last_user_mm_ibpb for comparison. |
| 244 | */ |
| 245 | next_mm = mm_mangle_tif_spec_ib(next); |
| 246 | prev_mm = this_cpu_read(cpu_tlbstate.last_user_mm_ibpb); |
| 247 | |
| 248 | /* |
| 249 | * Issue IBPB only if the mm's are different and one or |
| 250 | * both have the IBPB bit set. |
| 251 | */ |
| 252 | if (next_mm != prev_mm && |
| 253 | (next_mm | prev_mm) & LAST_USER_MM_IBPB) |
| 254 | indirect_branch_prediction_barrier(); |
| 255 | |
| 256 | this_cpu_write(cpu_tlbstate.last_user_mm_ibpb, next_mm); |
| 257 | } |
| 258 | |
| 259 | if (static_branch_unlikely(&switch_mm_always_ibpb)) { |
| 260 | /* |
| 261 | * Only flush when switching to a user space task with a |
| 262 | * different context than the user space task which ran |
| 263 | * last on this CPU. |
| 264 | */ |
| 265 | if (this_cpu_read(cpu_tlbstate.last_user_mm) != next->mm) { |
| 266 | indirect_branch_prediction_barrier(); |
| 267 | this_cpu_write(cpu_tlbstate.last_user_mm, next->mm); |
| 268 | } |
| 269 | } |
Jiri Kosina | dbfe295 | 2018-09-25 14:38:18 +0200 | [diff] [blame] | 270 | } |
| 271 | |
Andy Lutomirski | 078194f | 2016-04-26 09:39:09 -0700 | [diff] [blame] | 272 | void switch_mm_irqs_off(struct mm_struct *prev, struct mm_struct *next, |
| 273 | struct task_struct *tsk) |
| 274 | { |
Andy Lutomirski | 3d28ebc | 2017-05-28 10:00:15 -0700 | [diff] [blame] | 275 | struct mm_struct *real_prev = this_cpu_read(cpu_tlbstate.loaded_mm); |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 276 | u16 prev_asid = this_cpu_read(cpu_tlbstate.loaded_mm_asid); |
Rik van Riel | 145f573 | 2018-09-25 23:58:44 -0400 | [diff] [blame] | 277 | bool was_lazy = this_cpu_read(cpu_tlbstate.is_lazy); |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 278 | unsigned cpu = smp_processor_id(); |
| 279 | u64 next_tlb_gen; |
Rik van Riel | 12c4d97 | 2018-09-25 23:58:39 -0400 | [diff] [blame] | 280 | bool need_flush; |
| 281 | u16 new_asid; |
Andy Lutomirski | 69c0319 | 2016-04-26 09:39:08 -0700 | [diff] [blame] | 282 | |
Andy Lutomirski | 3d28ebc | 2017-05-28 10:00:15 -0700 | [diff] [blame] | 283 | /* |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 284 | * NB: The scheduler will call us with prev == next when switching |
| 285 | * from lazy TLB mode to normal mode if active_mm isn't changing. |
| 286 | * When this happens, we don't assume that CR3 (and hence |
| 287 | * cpu_tlbstate.loaded_mm) matches next. |
Andy Lutomirski | 3d28ebc | 2017-05-28 10:00:15 -0700 | [diff] [blame] | 288 | * |
| 289 | * NB: leave_mm() calls us with prev == NULL and tsk == NULL. |
| 290 | */ |
Andy Lutomirski | e37e43a | 2016-08-11 02:35:23 -0700 | [diff] [blame] | 291 | |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 292 | /* We don't want flush_tlb_func_* to run concurrently with us. */ |
| 293 | if (IS_ENABLED(CONFIG_PROVE_LOCKING)) |
| 294 | WARN_ON_ONCE(!irqs_disabled()); |
| 295 | |
| 296 | /* |
| 297 | * Verify that CR3 is what we think it is. This will catch |
| 298 | * hypothetical buggy code that directly switches to swapper_pg_dir |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 299 | * without going through leave_mm() / switch_mm_irqs_off() or that |
| 300 | * does something like write_cr3(read_cr3_pa()). |
Andy Lutomirski | a376e7f | 2017-09-07 22:06:57 -0700 | [diff] [blame] | 301 | * |
| 302 | * Only do this check if CONFIG_DEBUG_VM=y because __read_cr3() |
| 303 | * isn't free. |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 304 | */ |
Andy Lutomirski | a376e7f | 2017-09-07 22:06:57 -0700 | [diff] [blame] | 305 | #ifdef CONFIG_DEBUG_VM |
Dave Hansen | 50fb83a6 | 2017-12-04 15:07:54 +0100 | [diff] [blame] | 306 | if (WARN_ON_ONCE(__read_cr3() != build_cr3(real_prev->pgd, prev_asid))) { |
Andy Lutomirski | a376e7f | 2017-09-07 22:06:57 -0700 | [diff] [blame] | 307 | /* |
| 308 | * If we were to BUG here, we'd be very likely to kill |
| 309 | * the system so hard that we don't see the call trace. |
| 310 | * Try to recover instead by ignoring the error and doing |
| 311 | * a global flush to minimize the chance of corruption. |
| 312 | * |
| 313 | * (This is far from being a fully correct recovery. |
| 314 | * Architecturally, the CPU could prefetch something |
| 315 | * back into an incorrect ASID slot and leave it there |
| 316 | * to cause trouble down the road. It's better than |
| 317 | * nothing, though.) |
| 318 | */ |
| 319 | __flush_tlb_all(); |
| 320 | } |
| 321 | #endif |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 322 | this_cpu_write(cpu_tlbstate.is_lazy, false); |
Andy Lutomirski | e37e43a | 2016-08-11 02:35:23 -0700 | [diff] [blame] | 323 | |
Mathieu Desnoyers | 306e060 | 2018-01-29 15:20:12 -0500 | [diff] [blame] | 324 | /* |
Mathieu Desnoyers | 10bcc80 | 2018-01-29 15:20:18 -0500 | [diff] [blame] | 325 | * The membarrier system call requires a full memory barrier and |
| 326 | * core serialization before returning to user-space, after |
| 327 | * storing to rq->curr. Writing to CR3 provides that full |
| 328 | * memory barrier and core serializing instruction. |
Mathieu Desnoyers | 306e060 | 2018-01-29 15:20:12 -0500 | [diff] [blame] | 329 | */ |
Andy Lutomirski | 3d28ebc | 2017-05-28 10:00:15 -0700 | [diff] [blame] | 330 | if (real_prev == next) { |
Andy Lutomirski | e8b9b0c | 2017-10-14 09:59:49 -0700 | [diff] [blame] | 331 | VM_WARN_ON(this_cpu_read(cpu_tlbstate.ctxs[prev_asid].ctx_id) != |
| 332 | next->context.ctx_id); |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 333 | |
Andy Lutomirski | 69c0319 | 2016-04-26 09:39:08 -0700 | [diff] [blame] | 334 | /* |
Rik van Riel | 145f573 | 2018-09-25 23:58:44 -0400 | [diff] [blame] | 335 | * Even in lazy TLB mode, the CPU should stay set in the |
| 336 | * mm_cpumask. The TLB shootdown code can figure out from |
| 337 | * from cpu_tlbstate.is_lazy whether or not to send an IPI. |
Andy Lutomirski | 69c0319 | 2016-04-26 09:39:08 -0700 | [diff] [blame] | 338 | */ |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 339 | if (WARN_ON_ONCE(real_prev != &init_mm && |
| 340 | !cpumask_test_cpu(cpu, mm_cpumask(next)))) |
| 341 | cpumask_set_cpu(cpu, mm_cpumask(next)); |
| 342 | |
Rik van Riel | 145f573 | 2018-09-25 23:58:44 -0400 | [diff] [blame] | 343 | /* |
| 344 | * If the CPU is not in lazy TLB mode, we are just switching |
| 345 | * from one thread in a process to another thread in the same |
| 346 | * process. No TLB flush required. |
| 347 | */ |
| 348 | if (!was_lazy) |
| 349 | return; |
| 350 | |
| 351 | /* |
| 352 | * Read the tlb_gen to check whether a flush is needed. |
| 353 | * If the TLB is up to date, just use it. |
| 354 | * The barrier synchronizes with the tlb_gen increment in |
| 355 | * the TLB shootdown code. |
| 356 | */ |
| 357 | smp_mb(); |
| 358 | next_tlb_gen = atomic64_read(&next->context.tlb_gen); |
| 359 | if (this_cpu_read(cpu_tlbstate.ctxs[prev_asid].tlb_gen) == |
| 360 | next_tlb_gen) |
| 361 | return; |
| 362 | |
| 363 | /* |
| 364 | * TLB contents went out of date while we were in lazy |
| 365 | * mode. Fall through to the TLB switching code below. |
| 366 | */ |
| 367 | new_asid = prev_asid; |
| 368 | need_flush = true; |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 369 | } else { |
Tim Chen | 18bf3c3 | 2018-01-29 22:04:47 +0000 | [diff] [blame] | 370 | /* |
| 371 | * Avoid user/user BTB poisoning by flushing the branch |
| 372 | * predictor when switching between processes. This stops |
| 373 | * one process from doing Spectre-v2 attacks on another. |
Tim Chen | 18bf3c3 | 2018-01-29 22:04:47 +0000 | [diff] [blame] | 374 | */ |
Thomas Gleixner | 4c71a2b6 | 2018-11-25 19:33:49 +0100 | [diff] [blame] | 375 | cond_ibpb(tsk); |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 376 | |
| 377 | if (IS_ENABLED(CONFIG_VMAP_STACK)) { |
| 378 | /* |
| 379 | * If our current stack is in vmalloc space and isn't |
| 380 | * mapped in the new pgd, we'll double-fault. Forcibly |
| 381 | * map it. |
| 382 | */ |
Andy Lutomirski | 5beda7d | 2018-01-25 13:12:14 -0800 | [diff] [blame] | 383 | sync_current_stack_to_mm(next); |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 384 | } |
| 385 | |
Rik van Riel | e9d8c61 | 2018-07-16 15:03:37 -0400 | [diff] [blame] | 386 | /* |
| 387 | * Stop remote flushes for the previous mm. |
| 388 | * Skip kernel threads; we never send init_mm TLB flushing IPIs, |
| 389 | * but the bitmap manipulation can cause cache line contention. |
| 390 | */ |
| 391 | if (real_prev != &init_mm) { |
| 392 | VM_WARN_ON_ONCE(!cpumask_test_cpu(cpu, |
| 393 | mm_cpumask(real_prev))); |
| 394 | cpumask_clear_cpu(cpu, mm_cpumask(real_prev)); |
| 395 | } |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 396 | |
| 397 | /* |
| 398 | * Start remote flushes and then read tlb_gen. |
| 399 | */ |
Rik van Riel | e9d8c61 | 2018-07-16 15:03:37 -0400 | [diff] [blame] | 400 | if (next != &init_mm) |
| 401 | cpumask_set_cpu(cpu, mm_cpumask(next)); |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 402 | next_tlb_gen = atomic64_read(&next->context.tlb_gen); |
| 403 | |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 404 | choose_new_asid(next, next_tlb_gen, &new_asid, &need_flush); |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 405 | |
Andy Lutomirski | 4012e77 | 2018-08-29 08:47:18 -0700 | [diff] [blame] | 406 | /* Let nmi_uaccess_okay() know that we're changing CR3. */ |
| 407 | this_cpu_write(cpu_tlbstate.loaded_mm, LOADED_MM_SWITCHING); |
| 408 | barrier(); |
Rik van Riel | 12c4d97 | 2018-09-25 23:58:39 -0400 | [diff] [blame] | 409 | } |
Andy Lutomirski | 4012e77 | 2018-08-29 08:47:18 -0700 | [diff] [blame] | 410 | |
Rik van Riel | 12c4d97 | 2018-09-25 23:58:39 -0400 | [diff] [blame] | 411 | if (need_flush) { |
| 412 | this_cpu_write(cpu_tlbstate.ctxs[new_asid].ctx_id, next->context.ctx_id); |
| 413 | this_cpu_write(cpu_tlbstate.ctxs[new_asid].tlb_gen, next_tlb_gen); |
| 414 | load_new_mm_cr3(next->pgd, new_asid, true); |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 415 | |
Tim Chen | 18bf3c3 | 2018-01-29 22:04:47 +0000 | [diff] [blame] | 416 | /* |
Rik van Riel | 12c4d97 | 2018-09-25 23:58:39 -0400 | [diff] [blame] | 417 | * NB: This gets called via leave_mm() in the idle path |
| 418 | * where RCU functions differently. Tracing normally |
| 419 | * uses RCU, so we need to use the _rcuidle variant. |
| 420 | * |
| 421 | * (There is no good reason for this. The idle code should |
| 422 | * be rearranged to call this before rcu_idle_enter().) |
Tim Chen | 18bf3c3 | 2018-01-29 22:04:47 +0000 | [diff] [blame] | 423 | */ |
Rik van Riel | 12c4d97 | 2018-09-25 23:58:39 -0400 | [diff] [blame] | 424 | trace_tlb_flush_rcuidle(TLB_FLUSH_ON_TASK_SWITCH, TLB_FLUSH_ALL); |
| 425 | } else { |
| 426 | /* The new ASID is already up to date. */ |
| 427 | load_new_mm_cr3(next->pgd, new_asid, false); |
Tim Chen | 18bf3c3 | 2018-01-29 22:04:47 +0000 | [diff] [blame] | 428 | |
Rik van Riel | 12c4d97 | 2018-09-25 23:58:39 -0400 | [diff] [blame] | 429 | /* See above wrt _rcuidle. */ |
| 430 | trace_tlb_flush_rcuidle(TLB_FLUSH_ON_TASK_SWITCH, 0); |
Andy Lutomirski | 3d28ebc | 2017-05-28 10:00:15 -0700 | [diff] [blame] | 431 | } |
Andy Lutomirski | 69c0319 | 2016-04-26 09:39:08 -0700 | [diff] [blame] | 432 | |
Rik van Riel | 12c4d97 | 2018-09-25 23:58:39 -0400 | [diff] [blame] | 433 | /* Make sure we write CR3 before loaded_mm. */ |
| 434 | barrier(); |
| 435 | |
| 436 | this_cpu_write(cpu_tlbstate.loaded_mm, next); |
| 437 | this_cpu_write(cpu_tlbstate.loaded_mm_asid, new_asid); |
| 438 | |
Rik van Riel | 145f573 | 2018-09-25 23:58:44 -0400 | [diff] [blame] | 439 | if (next != real_prev) { |
| 440 | load_mm_cr4(next); |
| 441 | switch_ldt(real_prev, next); |
| 442 | } |
Andy Lutomirski | 69c0319 | 2016-04-26 09:39:08 -0700 | [diff] [blame] | 443 | } |
| 444 | |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 445 | /* |
Andy Lutomirski | 4e57b94 | 2017-10-14 09:59:50 -0700 | [diff] [blame] | 446 | * Please ignore the name of this function. It should be called |
| 447 | * switch_to_kernel_thread(). |
| 448 | * |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 449 | * enter_lazy_tlb() is a hint from the scheduler that we are entering a |
| 450 | * kernel thread or other context without an mm. Acceptable implementations |
| 451 | * include doing nothing whatsoever, switching to init_mm, or various clever |
| 452 | * lazy tricks to try to minimize TLB flushes. |
| 453 | * |
| 454 | * The scheduler reserves the right to call enter_lazy_tlb() several times |
| 455 | * in a row. It will notify us that we're going back to a real mm by |
| 456 | * calling switch_mm_irqs_off(). |
| 457 | */ |
| 458 | void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) |
| 459 | { |
| 460 | if (this_cpu_read(cpu_tlbstate.loaded_mm) == &init_mm) |
| 461 | return; |
| 462 | |
Rik van Riel | 5462bc3 | 2018-09-25 23:58:38 -0400 | [diff] [blame] | 463 | this_cpu_write(cpu_tlbstate.is_lazy, true); |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 464 | } |
| 465 | |
| 466 | /* |
Andy Lutomirski | 72c0098 | 2017-09-06 19:54:53 -0700 | [diff] [blame] | 467 | * Call this when reinitializing a CPU. It fixes the following potential |
| 468 | * problems: |
| 469 | * |
| 470 | * - The ASID changed from what cpu_tlbstate thinks it is (most likely |
| 471 | * because the CPU was taken down and came back up with CR3's PCID |
| 472 | * bits clear. CPU hotplug can do this. |
| 473 | * |
| 474 | * - The TLB contains junk in slots corresponding to inactive ASIDs. |
| 475 | * |
| 476 | * - The CPU went so far out to lunch that it may have missed a TLB |
| 477 | * flush. |
| 478 | */ |
| 479 | void initialize_tlbstate_and_flush(void) |
| 480 | { |
| 481 | int i; |
| 482 | struct mm_struct *mm = this_cpu_read(cpu_tlbstate.loaded_mm); |
| 483 | u64 tlb_gen = atomic64_read(&init_mm.context.tlb_gen); |
| 484 | unsigned long cr3 = __read_cr3(); |
| 485 | |
| 486 | /* Assert that CR3 already references the right mm. */ |
| 487 | WARN_ON((cr3 & CR3_ADDR_MASK) != __pa(mm->pgd)); |
| 488 | |
| 489 | /* |
| 490 | * Assert that CR4.PCIDE is set if needed. (CR4.PCIDE initialization |
| 491 | * doesn't work like other CR4 bits because it can only be set from |
| 492 | * long mode.) |
| 493 | */ |
Andy Lutomirski | 7898f79 | 2017-09-10 08:52:58 -0700 | [diff] [blame] | 494 | WARN_ON(boot_cpu_has(X86_FEATURE_PCID) && |
Andy Lutomirski | 72c0098 | 2017-09-06 19:54:53 -0700 | [diff] [blame] | 495 | !(cr4_read_shadow() & X86_CR4_PCIDE)); |
| 496 | |
| 497 | /* Force ASID 0 and force a TLB flush. */ |
Dave Hansen | 50fb83a6 | 2017-12-04 15:07:54 +0100 | [diff] [blame] | 498 | write_cr3(build_cr3(mm->pgd, 0)); |
Andy Lutomirski | 72c0098 | 2017-09-06 19:54:53 -0700 | [diff] [blame] | 499 | |
| 500 | /* Reinitialize tlbstate. */ |
Thomas Gleixner | 4c71a2b6 | 2018-11-25 19:33:49 +0100 | [diff] [blame] | 501 | this_cpu_write(cpu_tlbstate.last_user_mm_ibpb, LAST_USER_MM_IBPB); |
Andy Lutomirski | 72c0098 | 2017-09-06 19:54:53 -0700 | [diff] [blame] | 502 | this_cpu_write(cpu_tlbstate.loaded_mm_asid, 0); |
| 503 | this_cpu_write(cpu_tlbstate.next_asid, 1); |
| 504 | this_cpu_write(cpu_tlbstate.ctxs[0].ctx_id, mm->context.ctx_id); |
| 505 | this_cpu_write(cpu_tlbstate.ctxs[0].tlb_gen, tlb_gen); |
| 506 | |
| 507 | for (i = 1; i < TLB_NR_DYN_ASIDS; i++) |
| 508 | this_cpu_write(cpu_tlbstate.ctxs[i].ctx_id, 0); |
| 509 | } |
| 510 | |
| 511 | /* |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 512 | * flush_tlb_func_common()'s memory ordering requirement is that any |
| 513 | * TLB fills that happen after we flush the TLB are ordered after we |
| 514 | * read active_mm's tlb_gen. We don't need any explicit barriers |
| 515 | * because all x86 flush operations are serializing and the |
| 516 | * atomic64_read operation won't be reordered by the compiler. |
| 517 | */ |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 518 | static void flush_tlb_func_common(const struct flush_tlb_info *f, |
| 519 | bool local, enum tlb_flush_reason reason) |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 520 | { |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 521 | /* |
| 522 | * We have three different tlb_gen values in here. They are: |
| 523 | * |
| 524 | * - mm_tlb_gen: the latest generation. |
| 525 | * - local_tlb_gen: the generation that this CPU has already caught |
| 526 | * up to. |
| 527 | * - f->new_tlb_gen: the generation that the requester of the flush |
| 528 | * wants us to catch up to. |
| 529 | */ |
| 530 | struct mm_struct *loaded_mm = this_cpu_read(cpu_tlbstate.loaded_mm); |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 531 | u32 loaded_mm_asid = this_cpu_read(cpu_tlbstate.loaded_mm_asid); |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 532 | u64 mm_tlb_gen = atomic64_read(&loaded_mm->context.tlb_gen); |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 533 | u64 local_tlb_gen = this_cpu_read(cpu_tlbstate.ctxs[loaded_mm_asid].tlb_gen); |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 534 | |
Andy Lutomirski | bc0d5a8 | 2017-06-29 08:53:13 -0700 | [diff] [blame] | 535 | /* This code cannot presently handle being reentered. */ |
| 536 | VM_WARN_ON(!irqs_disabled()); |
| 537 | |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 538 | if (unlikely(loaded_mm == &init_mm)) |
| 539 | return; |
| 540 | |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 541 | VM_WARN_ON(this_cpu_read(cpu_tlbstate.ctxs[loaded_mm_asid].ctx_id) != |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 542 | loaded_mm->context.ctx_id); |
| 543 | |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 544 | if (this_cpu_read(cpu_tlbstate.is_lazy)) { |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 545 | /* |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 546 | * We're in lazy mode. We need to at least flush our |
| 547 | * paging-structure cache to avoid speculatively reading |
| 548 | * garbage into our TLB. Since switching to init_mm is barely |
| 549 | * slower than a minimal flush, just switch to init_mm. |
Rik van Riel | 145f573 | 2018-09-25 23:58:44 -0400 | [diff] [blame] | 550 | * |
| 551 | * This should be rare, with native_flush_tlb_others skipping |
| 552 | * IPIs to lazy TLB mode CPUs. |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 553 | */ |
Andy Lutomirski | b956575 | 2017-10-09 09:50:49 -0700 | [diff] [blame] | 554 | switch_mm_irqs_off(NULL, &init_mm, NULL); |
Andy Lutomirski | b3b90e5 | 2017-05-22 15:30:02 -0700 | [diff] [blame] | 555 | return; |
| 556 | } |
| 557 | |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 558 | if (unlikely(local_tlb_gen == mm_tlb_gen)) { |
| 559 | /* |
| 560 | * There's nothing to do: we're already up to date. This can |
| 561 | * happen if two concurrent flushes happen -- the first flush to |
| 562 | * be handled can catch us all the way up, leaving no work for |
| 563 | * the second flush. |
| 564 | */ |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 565 | trace_tlb_flush(reason, 0); |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 566 | return; |
| 567 | } |
| 568 | |
| 569 | WARN_ON_ONCE(local_tlb_gen > mm_tlb_gen); |
| 570 | WARN_ON_ONCE(f->new_tlb_gen > mm_tlb_gen); |
| 571 | |
| 572 | /* |
| 573 | * If we get to this point, we know that our TLB is out of date. |
| 574 | * This does not strictly imply that we need to flush (it's |
| 575 | * possible that f->new_tlb_gen <= local_tlb_gen), but we're |
| 576 | * going to need to flush in the very near future, so we might |
| 577 | * as well get it over with. |
| 578 | * |
| 579 | * The only question is whether to do a full or partial flush. |
| 580 | * |
| 581 | * We do a partial flush if requested and two extra conditions |
| 582 | * are met: |
| 583 | * |
| 584 | * 1. f->new_tlb_gen == local_tlb_gen + 1. We have an invariant that |
| 585 | * we've always done all needed flushes to catch up to |
| 586 | * local_tlb_gen. If, for example, local_tlb_gen == 2 and |
| 587 | * f->new_tlb_gen == 3, then we know that the flush needed to bring |
| 588 | * us up to date for tlb_gen 3 is the partial flush we're |
| 589 | * processing. |
| 590 | * |
| 591 | * As an example of why this check is needed, suppose that there |
| 592 | * are two concurrent flushes. The first is a full flush that |
| 593 | * changes context.tlb_gen from 1 to 2. The second is a partial |
| 594 | * flush that changes context.tlb_gen from 2 to 3. If they get |
| 595 | * processed on this CPU in reverse order, we'll see |
| 596 | * local_tlb_gen == 1, mm_tlb_gen == 3, and end != TLB_FLUSH_ALL. |
Andy Lutomirski | 1299ef1 | 2018-01-31 08:03:10 -0800 | [diff] [blame] | 597 | * If we were to use __flush_tlb_one_user() and set local_tlb_gen to |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 598 | * 3, we'd be break the invariant: we'd update local_tlb_gen above |
| 599 | * 1 without the full flush that's needed for tlb_gen 2. |
| 600 | * |
| 601 | * 2. f->new_tlb_gen == mm_tlb_gen. This is purely an optimiation. |
| 602 | * Partial TLB flushes are not all that much cheaper than full TLB |
| 603 | * flushes, so it seems unlikely that it would be a performance win |
| 604 | * to do a partial flush if that won't bring our TLB fully up to |
| 605 | * date. By doing a full flush instead, we can increase |
| 606 | * local_tlb_gen all the way to mm_tlb_gen and we can probably |
| 607 | * avoid another flush in the very near future. |
| 608 | */ |
| 609 | if (f->end != TLB_FLUSH_ALL && |
| 610 | f->new_tlb_gen == local_tlb_gen + 1 && |
| 611 | f->new_tlb_gen == mm_tlb_gen) { |
| 612 | /* Partial flush */ |
Peter Zijlstra | a31acd3 | 2018-08-26 12:56:48 +0200 | [diff] [blame] | 613 | unsigned long nr_invalidate = (f->end - f->start) >> f->stride_shift; |
| 614 | unsigned long addr = f->start; |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 615 | |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 616 | while (addr < f->end) { |
Andy Lutomirski | 1299ef1 | 2018-01-31 08:03:10 -0800 | [diff] [blame] | 617 | __flush_tlb_one_user(addr); |
Peter Zijlstra | a31acd3 | 2018-08-26 12:56:48 +0200 | [diff] [blame] | 618 | addr += 1UL << f->stride_shift; |
Andy Lutomirski | b3b90e5 | 2017-05-22 15:30:02 -0700 | [diff] [blame] | 619 | } |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 620 | if (local) |
Peter Zijlstra | a31acd3 | 2018-08-26 12:56:48 +0200 | [diff] [blame] | 621 | count_vm_tlb_events(NR_TLB_LOCAL_FLUSH_ONE, nr_invalidate); |
| 622 | trace_tlb_flush(reason, nr_invalidate); |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 623 | } else { |
| 624 | /* Full flush. */ |
| 625 | local_flush_tlb(); |
| 626 | if (local) |
| 627 | count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ALL); |
| 628 | trace_tlb_flush(reason, TLB_FLUSH_ALL); |
Andy Lutomirski | b3b90e5 | 2017-05-22 15:30:02 -0700 | [diff] [blame] | 629 | } |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 630 | |
| 631 | /* Both paths above update our state to mm_tlb_gen. */ |
Andy Lutomirski | 10af623 | 2017-07-24 21:41:38 -0700 | [diff] [blame] | 632 | this_cpu_write(cpu_tlbstate.ctxs[loaded_mm_asid].tlb_gen, mm_tlb_gen); |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 633 | } |
| 634 | |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 635 | static void flush_tlb_func_local(void *info, enum tlb_flush_reason reason) |
| 636 | { |
| 637 | const struct flush_tlb_info *f = info; |
| 638 | |
| 639 | flush_tlb_func_common(f, true, reason); |
| 640 | } |
| 641 | |
| 642 | static void flush_tlb_func_remote(void *info) |
| 643 | { |
| 644 | const struct flush_tlb_info *f = info; |
| 645 | |
| 646 | inc_irq_stat(irq_tlb_count); |
| 647 | |
Andy Lutomirski | 3d28ebc | 2017-05-28 10:00:15 -0700 | [diff] [blame] | 648 | if (f->mm && f->mm != this_cpu_read(cpu_tlbstate.loaded_mm)) |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 649 | return; |
| 650 | |
| 651 | count_vm_tlb_event(NR_TLB_REMOTE_FLUSH_RECEIVED); |
| 652 | flush_tlb_func_common(f, false, TLB_REMOTE_SHOOTDOWN); |
| 653 | } |
| 654 | |
Rik van Riel | 145f573 | 2018-09-25 23:58:44 -0400 | [diff] [blame] | 655 | static bool tlb_is_not_lazy(int cpu, void *data) |
| 656 | { |
| 657 | return !per_cpu(cpu_tlbstate.is_lazy, cpu); |
| 658 | } |
| 659 | |
Rusty Russell | 4595f96 | 2009-01-10 21:58:09 -0800 | [diff] [blame] | 660 | void native_flush_tlb_others(const struct cpumask *cpumask, |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 661 | const struct flush_tlb_info *info) |
Rusty Russell | 4595f96 | 2009-01-10 21:58:09 -0800 | [diff] [blame] | 662 | { |
Mel Gorman | ec65993 | 2014-01-21 14:33:16 -0800 | [diff] [blame] | 663 | count_vm_tlb_event(NR_TLB_REMOTE_FLUSH); |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 664 | if (info->end == TLB_FLUSH_ALL) |
Nadav Amit | 18c9824 | 2016-04-01 14:31:23 -0700 | [diff] [blame] | 665 | trace_tlb_flush(TLB_REMOTE_SEND_IPI, TLB_FLUSH_ALL); |
| 666 | else |
| 667 | trace_tlb_flush(TLB_REMOTE_SEND_IPI, |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 668 | (info->end - info->start) >> PAGE_SHIFT); |
Nadav Amit | 18c9824 | 2016-04-01 14:31:23 -0700 | [diff] [blame] | 669 | |
Rusty Russell | 4595f96 | 2009-01-10 21:58:09 -0800 | [diff] [blame] | 670 | if (is_uv_system()) { |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 671 | /* |
| 672 | * This whole special case is confused. UV has a "Broadcast |
| 673 | * Assist Unit", which seems to be a fancy way to send IPIs. |
| 674 | * Back when x86 used an explicit TLB flush IPI, UV was |
| 675 | * optimized to use its own mechanism. These days, x86 uses |
| 676 | * smp_call_function_many(), but UV still uses a manual IPI, |
| 677 | * and that IPI's action is out of date -- it does a manual |
| 678 | * flush instead of calling flush_tlb_func_remote(). This |
| 679 | * means that the percpu tlb_gen variables won't be updated |
| 680 | * and we'll do pointless flushes on future context switches. |
| 681 | * |
| 682 | * Rather than hooking native_flush_tlb_others() here, I think |
| 683 | * that UV should be updated so that smp_call_function_many(), |
| 684 | * etc, are optimal on UV. |
| 685 | */ |
Peter Zijlstra | 52a288c | 2018-08-22 17:30:13 +0200 | [diff] [blame] | 686 | unsigned int cpu; |
| 687 | |
Xiao Guangrong | 25542c6 | 2011-03-15 09:57:37 +0800 | [diff] [blame] | 688 | cpu = smp_processor_id(); |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 689 | cpumask = uv_flush_tlb_others(cpumask, info); |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 690 | if (cpumask) |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 691 | smp_call_function_many(cpumask, flush_tlb_func_remote, |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 692 | (void *)info, 1); |
Mike Travis | 0e21990 | 2009-01-10 21:58:10 -0800 | [diff] [blame] | 693 | return; |
Rusty Russell | 4595f96 | 2009-01-10 21:58:09 -0800 | [diff] [blame] | 694 | } |
Rik van Riel | 145f573 | 2018-09-25 23:58:44 -0400 | [diff] [blame] | 695 | |
| 696 | /* |
| 697 | * If no page tables were freed, we can skip sending IPIs to |
| 698 | * CPUs in lazy TLB mode. They will flush the CPU themselves |
| 699 | * at the next context switch. |
| 700 | * |
| 701 | * However, if page tables are getting freed, we need to send the |
| 702 | * IPI everywhere, to prevent CPUs in lazy TLB mode from tripping |
| 703 | * up on the new contents of what used to be page tables, while |
| 704 | * doing a speculative memory access. |
| 705 | */ |
| 706 | if (info->freed_tables) |
| 707 | smp_call_function_many(cpumask, flush_tlb_func_remote, |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 708 | (void *)info, 1); |
Rik van Riel | 145f573 | 2018-09-25 23:58:44 -0400 | [diff] [blame] | 709 | else |
| 710 | on_each_cpu_cond_mask(tlb_is_not_lazy, flush_tlb_func_remote, |
| 711 | (void *)info, 1, GFP_ATOMIC, cpumask); |
Rusty Russell | 4595f96 | 2009-01-10 21:58:09 -0800 | [diff] [blame] | 712 | } |
| 713 | |
Dave Hansen | a510247 | 2014-07-31 08:41:03 -0700 | [diff] [blame] | 714 | /* |
| 715 | * See Documentation/x86/tlb.txt for details. We choose 33 |
| 716 | * because it is large enough to cover the vast majority (at |
| 717 | * least 95%) of allocations, and is small enough that we are |
| 718 | * confident it will not cause too much overhead. Each single |
| 719 | * flush is about 100 ns, so this caps the maximum overhead at |
| 720 | * _about_ 3,000 ns. |
| 721 | * |
| 722 | * This is in units of pages. |
| 723 | */ |
Jeremiah Mahler | 8642685 | 2014-08-09 00:38:33 -0700 | [diff] [blame] | 724 | static unsigned long tlb_single_page_flush_ceiling __read_mostly = 33; |
Dave Hansen | e9f4e0a | 2014-07-31 08:40:55 -0700 | [diff] [blame] | 725 | |
Alex Shi | 611ae8e | 2012-06-28 09:02:22 +0800 | [diff] [blame] | 726 | void flush_tlb_mm_range(struct mm_struct *mm, unsigned long start, |
Rik van Riel | 016c4d9 | 2018-09-25 23:58:42 -0400 | [diff] [blame] | 727 | unsigned long end, unsigned int stride_shift, |
| 728 | bool freed_tables) |
Alex Shi | 611ae8e | 2012-06-28 09:02:22 +0800 | [diff] [blame] | 729 | { |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 730 | int cpu; |
Alex Shi | 611ae8e | 2012-06-28 09:02:22 +0800 | [diff] [blame] | 731 | |
Nadav Amit | 515ab7c | 2018-01-31 13:19:12 -0800 | [diff] [blame] | 732 | struct flush_tlb_info info __aligned(SMP_CACHE_BYTES) = { |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 733 | .mm = mm, |
Peter Zijlstra | a31acd3 | 2018-08-26 12:56:48 +0200 | [diff] [blame] | 734 | .stride_shift = stride_shift, |
Rik van Riel | 9780781 | 2018-09-25 23:58:43 -0400 | [diff] [blame] | 735 | .freed_tables = freed_tables, |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 736 | }; |
Andy Lutomirski | ce27374 | 2017-04-22 00:01:21 -0700 | [diff] [blame] | 737 | |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 738 | cpu = get_cpu(); |
Andy Lutomirski | ce27374 | 2017-04-22 00:01:21 -0700 | [diff] [blame] | 739 | |
Andy Lutomirski | f39681e | 2017-06-29 08:53:15 -0700 | [diff] [blame] | 740 | /* This is also a barrier that synchronizes with switch_mm(). */ |
Andy Lutomirski | b0579ad | 2017-06-29 08:53:16 -0700 | [diff] [blame] | 741 | info.new_tlb_gen = inc_mm_tlb_gen(mm); |
Andy Lutomirski | 71b3c12 | 2016-01-06 12:21:01 -0800 | [diff] [blame] | 742 | |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 743 | /* Should we flush just the requested range? */ |
| 744 | if ((end != TLB_FLUSH_ALL) && |
Peter Zijlstra | a31acd3 | 2018-08-26 12:56:48 +0200 | [diff] [blame] | 745 | ((end - start) >> stride_shift) <= tlb_single_page_flush_ceiling) { |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 746 | info.start = start; |
| 747 | info.end = end; |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 748 | } else { |
| 749 | info.start = 0UL; |
| 750 | info.end = TLB_FLUSH_ALL; |
Dave Hansen | 4995ab9 | 2014-07-31 08:40:54 -0700 | [diff] [blame] | 751 | } |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 752 | |
Andy Lutomirski | bc0d5a8 | 2017-06-29 08:53:13 -0700 | [diff] [blame] | 753 | if (mm == this_cpu_read(cpu_tlbstate.loaded_mm)) { |
| 754 | VM_WARN_ON(irqs_disabled()); |
| 755 | local_irq_disable(); |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 756 | flush_tlb_func_local(&info, TLB_LOCAL_MM_SHOOTDOWN); |
Andy Lutomirski | bc0d5a8 | 2017-06-29 08:53:13 -0700 | [diff] [blame] | 757 | local_irq_enable(); |
| 758 | } |
| 759 | |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 760 | if (cpumask_any_but(mm_cpumask(mm), cpu) < nr_cpu_ids) |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 761 | flush_tlb_others(mm_cpumask(mm), &info); |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 762 | |
Andy Lutomirski | 454bbad | 2017-05-28 10:00:12 -0700 | [diff] [blame] | 763 | put_cpu(); |
Alex Shi | e7b52ff | 2012-06-28 09:02:17 +0800 | [diff] [blame] | 764 | } |
| 765 | |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 766 | |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 767 | static void do_flush_tlb_all(void *info) |
| 768 | { |
Mel Gorman | ec65993 | 2014-01-21 14:33:16 -0800 | [diff] [blame] | 769 | count_vm_tlb_event(NR_TLB_REMOTE_FLUSH_RECEIVED); |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 770 | __flush_tlb_all(); |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 771 | } |
| 772 | |
| 773 | void flush_tlb_all(void) |
| 774 | { |
Mel Gorman | ec65993 | 2014-01-21 14:33:16 -0800 | [diff] [blame] | 775 | count_vm_tlb_event(NR_TLB_REMOTE_FLUSH); |
Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 776 | on_each_cpu(do_flush_tlb_all, NULL, 1); |
Glauber Costa | c048fdf | 2008-03-03 14:12:54 -0300 | [diff] [blame] | 777 | } |
Alex Shi | 3df3212 | 2012-06-28 09:02:20 +0800 | [diff] [blame] | 778 | |
Alex Shi | effee4b | 2012-06-28 09:02:24 +0800 | [diff] [blame] | 779 | static void do_kernel_range_flush(void *info) |
| 780 | { |
| 781 | struct flush_tlb_info *f = info; |
| 782 | unsigned long addr; |
| 783 | |
| 784 | /* flush range by one by one 'invlpg' */ |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 785 | for (addr = f->start; addr < f->end; addr += PAGE_SIZE) |
Andy Lutomirski | 1299ef1 | 2018-01-31 08:03:10 -0800 | [diff] [blame] | 786 | __flush_tlb_one_kernel(addr); |
Alex Shi | effee4b | 2012-06-28 09:02:24 +0800 | [diff] [blame] | 787 | } |
| 788 | |
| 789 | void flush_tlb_kernel_range(unsigned long start, unsigned long end) |
| 790 | { |
Alex Shi | effee4b | 2012-06-28 09:02:24 +0800 | [diff] [blame] | 791 | |
| 792 | /* Balance as user space task's flush, a bit conservative */ |
Dave Hansen | e9f4e0a | 2014-07-31 08:40:55 -0700 | [diff] [blame] | 793 | if (end == TLB_FLUSH_ALL || |
Andy Lutomirski | be4ffc0 | 2017-05-28 10:00:16 -0700 | [diff] [blame] | 794 | (end - start) > tlb_single_page_flush_ceiling << PAGE_SHIFT) { |
Alex Shi | effee4b | 2012-06-28 09:02:24 +0800 | [diff] [blame] | 795 | on_each_cpu(do_flush_tlb_all, NULL, 1); |
Dave Hansen | e9f4e0a | 2014-07-31 08:40:55 -0700 | [diff] [blame] | 796 | } else { |
| 797 | struct flush_tlb_info info; |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 798 | info.start = start; |
| 799 | info.end = end; |
Alex Shi | effee4b | 2012-06-28 09:02:24 +0800 | [diff] [blame] | 800 | on_each_cpu(do_kernel_range_flush, &info, 1); |
| 801 | } |
| 802 | } |
Dave Hansen | 2d040a1 | 2014-07-31 08:41:01 -0700 | [diff] [blame] | 803 | |
Andy Lutomirski | e73ad5f | 2017-05-22 15:30:03 -0700 | [diff] [blame] | 804 | void arch_tlbbatch_flush(struct arch_tlbflush_unmap_batch *batch) |
| 805 | { |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 806 | struct flush_tlb_info info = { |
| 807 | .mm = NULL, |
| 808 | .start = 0UL, |
| 809 | .end = TLB_FLUSH_ALL, |
| 810 | }; |
| 811 | |
Andy Lutomirski | e73ad5f | 2017-05-22 15:30:03 -0700 | [diff] [blame] | 812 | int cpu = get_cpu(); |
| 813 | |
Andy Lutomirski | bc0d5a8 | 2017-06-29 08:53:13 -0700 | [diff] [blame] | 814 | if (cpumask_test_cpu(cpu, &batch->cpumask)) { |
| 815 | VM_WARN_ON(irqs_disabled()); |
| 816 | local_irq_disable(); |
Andy Lutomirski | 3f79e4c | 2017-05-28 10:00:13 -0700 | [diff] [blame] | 817 | flush_tlb_func_local(&info, TLB_LOCAL_SHOOTDOWN); |
Andy Lutomirski | bc0d5a8 | 2017-06-29 08:53:13 -0700 | [diff] [blame] | 818 | local_irq_enable(); |
| 819 | } |
| 820 | |
Andy Lutomirski | e73ad5f | 2017-05-22 15:30:03 -0700 | [diff] [blame] | 821 | if (cpumask_any_but(&batch->cpumask, cpu) < nr_cpu_ids) |
Andy Lutomirski | a2055ab | 2017-05-28 10:00:10 -0700 | [diff] [blame] | 822 | flush_tlb_others(&batch->cpumask, &info); |
Andy Lutomirski | 94b1b03 | 2017-06-29 08:53:17 -0700 | [diff] [blame] | 823 | |
Andy Lutomirski | e73ad5f | 2017-05-22 15:30:03 -0700 | [diff] [blame] | 824 | cpumask_clear(&batch->cpumask); |
| 825 | |
| 826 | put_cpu(); |
| 827 | } |
| 828 | |
Dave Hansen | 2d040a1 | 2014-07-31 08:41:01 -0700 | [diff] [blame] | 829 | static ssize_t tlbflush_read_file(struct file *file, char __user *user_buf, |
| 830 | size_t count, loff_t *ppos) |
| 831 | { |
| 832 | char buf[32]; |
| 833 | unsigned int len; |
| 834 | |
| 835 | len = sprintf(buf, "%ld\n", tlb_single_page_flush_ceiling); |
| 836 | return simple_read_from_buffer(user_buf, count, ppos, buf, len); |
| 837 | } |
| 838 | |
| 839 | static ssize_t tlbflush_write_file(struct file *file, |
| 840 | const char __user *user_buf, size_t count, loff_t *ppos) |
| 841 | { |
| 842 | char buf[32]; |
| 843 | ssize_t len; |
| 844 | int ceiling; |
| 845 | |
| 846 | len = min(count, sizeof(buf) - 1); |
| 847 | if (copy_from_user(buf, user_buf, len)) |
| 848 | return -EFAULT; |
| 849 | |
| 850 | buf[len] = '\0'; |
| 851 | if (kstrtoint(buf, 0, &ceiling)) |
| 852 | return -EINVAL; |
| 853 | |
| 854 | if (ceiling < 0) |
| 855 | return -EINVAL; |
| 856 | |
| 857 | tlb_single_page_flush_ceiling = ceiling; |
| 858 | return count; |
| 859 | } |
| 860 | |
| 861 | static const struct file_operations fops_tlbflush = { |
| 862 | .read = tlbflush_read_file, |
| 863 | .write = tlbflush_write_file, |
| 864 | .llseek = default_llseek, |
| 865 | }; |
| 866 | |
| 867 | static int __init create_tlb_single_page_flush_ceiling(void) |
| 868 | { |
| 869 | debugfs_create_file("tlb_single_page_flush_ceiling", S_IRUSR | S_IWUSR, |
| 870 | arch_debugfs_dir, NULL, &fops_tlbflush); |
| 871 | return 0; |
| 872 | } |
| 873 | late_initcall(create_tlb_single_page_flush_ceiling); |