blob: 03b6b4c2238daa6c5a97d6eb10c32fb825a9a077 [file] [log] [blame]
Glauber Costac048fdf2008-03-03 14:12:54 -03001#include <linux/init.h>
2
3#include <linux/mm.h>
Glauber Costac048fdf2008-03-03 14:12:54 -03004#include <linux/spinlock.h>
5#include <linux/smp.h>
Glauber Costac048fdf2008-03-03 14:12:54 -03006#include <linux/interrupt.h>
Paul Gortmaker4b599fe2016-07-13 20:18:55 -04007#include <linux/export.h>
Shaohua Li93296722010-10-20 11:07:03 +08008#include <linux/cpu.h>
Tim Chen18bf3c32018-01-29 22:04:47 +00009#include <linux/debugfs.h>
Glauber Costac048fdf2008-03-03 14:12:54 -030010
Glauber Costac048fdf2008-03-03 14:12:54 -030011#include <asm/tlbflush.h>
Glauber Costac048fdf2008-03-03 14:12:54 -030012#include <asm/mmu_context.h>
Tim Chen18bf3c32018-01-29 22:04:47 +000013#include <asm/nospec-branch.h>
Jan Beulich350f8f52009-11-13 11:54:40 +000014#include <asm/cache.h>
Tejun Heo6dd01be2009-01-21 17:26:06 +090015#include <asm/apic.h>
Tejun Heobdbcdd42009-01-21 17:26:06 +090016#include <asm/uv/uv.h>
Glauber Costa5af55732008-03-25 13:28:56 -030017
Glauber Costac048fdf2008-03-03 14:12:54 -030018/*
Andy Lutomirskice4a4e562017-05-28 10:00:14 -070019 * TLB flushing, formerly SMP-only
Glauber Costac048fdf2008-03-03 14:12:54 -030020 * c/o Linus Torvalds.
21 *
22 * These mean you can really definitely utterly forget about
23 * writing to user space from interrupts. (Its not allowed anyway).
24 *
25 * Optimizations Manfred Spraul <manfred@colorfullife.com>
26 *
27 * More scalable flush, from Andi Kleen
28 *
Alex Shi52aec332012-06-28 09:02:23 +080029 * Implement flush IPI by CALL_FUNCTION_VECTOR, Alex Shi
Glauber Costac048fdf2008-03-03 14:12:54 -030030 */
31
Dave Hansen2ea907c2017-12-04 15:07:57 +010032/*
Thomas Gleixner4c71a2b62018-11-25 19:33:49 +010033 * Use bit 0 to mangle the TIF_SPEC_IB state into the mm pointer which is
34 * stored in cpu_tlb_state.last_user_mm_ibpb.
35 */
36#define LAST_USER_MM_IBPB 0x1UL
37
38/*
Dave Hansen2ea907c2017-12-04 15:07:57 +010039 * We get here when we do something requiring a TLB invalidation
40 * but could not go invalidate all of the contexts. We do the
41 * necessary invalidation by clearing out the 'ctx_id' which
42 * forces a TLB flush when the context is loaded.
43 */
zhong jiang387048f2018-07-21 15:55:32 +080044static void clear_asid_other(void)
Dave Hansen2ea907c2017-12-04 15:07:57 +010045{
46 u16 asid;
47
48 /*
49 * This is only expected to be set if we have disabled
50 * kernel _PAGE_GLOBAL pages.
51 */
52 if (!static_cpu_has(X86_FEATURE_PTI)) {
53 WARN_ON_ONCE(1);
54 return;
55 }
56
57 for (asid = 0; asid < TLB_NR_DYN_ASIDS; asid++) {
58 /* Do not need to flush the current asid */
59 if (asid == this_cpu_read(cpu_tlbstate.loaded_mm_asid))
60 continue;
61 /*
62 * Make sure the next time we go to switch to
63 * this asid, we do a flush:
64 */
65 this_cpu_write(cpu_tlbstate.ctxs[asid].ctx_id, 0);
66 }
67 this_cpu_write(cpu_tlbstate.invalidate_other, false);
68}
69
Andy Lutomirskif39681e2017-06-29 08:53:15 -070070atomic64_t last_mm_ctx_id = ATOMIC64_INIT(1);
71
Andy Lutomirskib9565752017-10-09 09:50:49 -070072
Andy Lutomirski10af6232017-07-24 21:41:38 -070073static void choose_new_asid(struct mm_struct *next, u64 next_tlb_gen,
74 u16 *new_asid, bool *need_flush)
75{
76 u16 asid;
77
78 if (!static_cpu_has(X86_FEATURE_PCID)) {
79 *new_asid = 0;
80 *need_flush = true;
81 return;
82 }
83
Dave Hansen2ea907c2017-12-04 15:07:57 +010084 if (this_cpu_read(cpu_tlbstate.invalidate_other))
85 clear_asid_other();
86
Andy Lutomirski10af6232017-07-24 21:41:38 -070087 for (asid = 0; asid < TLB_NR_DYN_ASIDS; asid++) {
88 if (this_cpu_read(cpu_tlbstate.ctxs[asid].ctx_id) !=
89 next->context.ctx_id)
90 continue;
91
92 *new_asid = asid;
93 *need_flush = (this_cpu_read(cpu_tlbstate.ctxs[asid].tlb_gen) <
94 next_tlb_gen);
95 return;
96 }
97
98 /*
99 * We don't currently own an ASID slot on this CPU.
100 * Allocate a slot.
101 */
102 *new_asid = this_cpu_add_return(cpu_tlbstate.next_asid, 1) - 1;
103 if (*new_asid >= TLB_NR_DYN_ASIDS) {
104 *new_asid = 0;
105 this_cpu_write(cpu_tlbstate.next_asid, 1);
106 }
107 *need_flush = true;
108}
109
Dave Hansen48e11192017-12-04 15:07:58 +0100110static void load_new_mm_cr3(pgd_t *pgdir, u16 new_asid, bool need_flush)
111{
112 unsigned long new_mm_cr3;
113
114 if (need_flush) {
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100115 invalidate_user_asid(new_asid);
Dave Hansen48e11192017-12-04 15:07:58 +0100116 new_mm_cr3 = build_cr3(pgdir, new_asid);
117 } else {
118 new_mm_cr3 = build_cr3_noflush(pgdir, new_asid);
119 }
120
121 /*
122 * Caution: many callers of this function expect
123 * that load_cr3() is serializing and orders TLB
124 * fills with respect to the mm_cpumask writes.
125 */
126 write_cr3(new_mm_cr3);
127}
128
Glauber Costac048fdf2008-03-03 14:12:54 -0300129void leave_mm(int cpu)
130{
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -0700131 struct mm_struct *loaded_mm = this_cpu_read(cpu_tlbstate.loaded_mm);
132
133 /*
134 * It's plausible that we're in lazy TLB mode while our mm is init_mm.
135 * If so, our callers still expect us to flush the TLB, but there
136 * aren't any user TLB entries in init_mm to worry about.
137 *
138 * This needs to happen before any other sanity checks due to
139 * intel_idle's shenanigans.
140 */
141 if (loaded_mm == &init_mm)
142 return;
143
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700144 /* Warn if we're not lazy. */
Andy Lutomirskib9565752017-10-09 09:50:49 -0700145 WARN_ON(!this_cpu_read(cpu_tlbstate.is_lazy));
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -0700146
147 switch_mm(NULL, &init_mm, NULL);
Glauber Costac048fdf2008-03-03 14:12:54 -0300148}
Andy Lutomirski67535732017-11-04 04:16:12 -0700149EXPORT_SYMBOL_GPL(leave_mm);
Glauber Costac048fdf2008-03-03 14:12:54 -0300150
Andy Lutomirski69c03192016-04-26 09:39:08 -0700151void switch_mm(struct mm_struct *prev, struct mm_struct *next,
152 struct task_struct *tsk)
153{
Andy Lutomirski078194f2016-04-26 09:39:09 -0700154 unsigned long flags;
155
156 local_irq_save(flags);
157 switch_mm_irqs_off(prev, next, tsk);
158 local_irq_restore(flags);
159}
160
Andy Lutomirski5beda7d2018-01-25 13:12:14 -0800161static void sync_current_stack_to_mm(struct mm_struct *mm)
162{
163 unsigned long sp = current_stack_pointer;
164 pgd_t *pgd = pgd_offset(mm, sp);
165
Kirill A. Shutemoved7588d2018-05-18 13:35:24 +0300166 if (pgtable_l5_enabled()) {
Andy Lutomirski5beda7d2018-01-25 13:12:14 -0800167 if (unlikely(pgd_none(*pgd))) {
168 pgd_t *pgd_ref = pgd_offset_k(sp);
169
170 set_pgd(pgd, *pgd_ref);
171 }
172 } else {
173 /*
174 * "pgd" is faked. The top level entries are "p4d"s, so sync
175 * the p4d. This compiles to approximately the same code as
176 * the 5-level case.
177 */
178 p4d_t *p4d = p4d_offset(pgd, sp);
179
180 if (unlikely(p4d_none(*p4d))) {
181 pgd_t *pgd_ref = pgd_offset_k(sp);
182 p4d_t *p4d_ref = p4d_offset(pgd_ref, sp);
183
184 set_p4d(p4d, *p4d_ref);
185 }
186 }
187}
188
Thomas Gleixner4c71a2b62018-11-25 19:33:49 +0100189static inline unsigned long mm_mangle_tif_spec_ib(struct task_struct *next)
Jiri Kosinadbfe2952018-09-25 14:38:18 +0200190{
Thomas Gleixner4c71a2b62018-11-25 19:33:49 +0100191 unsigned long next_tif = task_thread_info(next)->flags;
192 unsigned long ibpb = (next_tif >> TIF_SPEC_IB) & LAST_USER_MM_IBPB;
193
194 return (unsigned long)next->mm | ibpb;
195}
196
197static void cond_ibpb(struct task_struct *next)
198{
199 if (!next || !next->mm)
200 return;
201
Jiri Kosinadbfe2952018-09-25 14:38:18 +0200202 /*
Thomas Gleixner4c71a2b62018-11-25 19:33:49 +0100203 * Both, the conditional and the always IBPB mode use the mm
204 * pointer to avoid the IBPB when switching between tasks of the
205 * same process. Using the mm pointer instead of mm->context.ctx_id
206 * opens a hypothetical hole vs. mm_struct reuse, which is more or
207 * less impossible to control by an attacker. Aside of that it
208 * would only affect the first schedule so the theoretically
209 * exposed data is not really interesting.
Jiri Kosinadbfe2952018-09-25 14:38:18 +0200210 */
Thomas Gleixner4c71a2b62018-11-25 19:33:49 +0100211 if (static_branch_likely(&switch_mm_cond_ibpb)) {
212 unsigned long prev_mm, next_mm;
213
214 /*
215 * This is a bit more complex than the always mode because
216 * it has to handle two cases:
217 *
218 * 1) Switch from a user space task (potential attacker)
219 * which has TIF_SPEC_IB set to a user space task
220 * (potential victim) which has TIF_SPEC_IB not set.
221 *
222 * 2) Switch from a user space task (potential attacker)
223 * which has TIF_SPEC_IB not set to a user space task
224 * (potential victim) which has TIF_SPEC_IB set.
225 *
226 * This could be done by unconditionally issuing IBPB when
227 * a task which has TIF_SPEC_IB set is either scheduled in
228 * or out. Though that results in two flushes when:
229 *
230 * - the same user space task is scheduled out and later
231 * scheduled in again and only a kernel thread ran in
232 * between.
233 *
234 * - a user space task belonging to the same process is
235 * scheduled in after a kernel thread ran in between
236 *
237 * - a user space task belonging to the same process is
238 * scheduled in immediately.
239 *
240 * Optimize this with reasonably small overhead for the
241 * above cases. Mangle the TIF_SPEC_IB bit into the mm
242 * pointer of the incoming task which is stored in
243 * cpu_tlbstate.last_user_mm_ibpb for comparison.
244 */
245 next_mm = mm_mangle_tif_spec_ib(next);
246 prev_mm = this_cpu_read(cpu_tlbstate.last_user_mm_ibpb);
247
248 /*
249 * Issue IBPB only if the mm's are different and one or
250 * both have the IBPB bit set.
251 */
252 if (next_mm != prev_mm &&
253 (next_mm | prev_mm) & LAST_USER_MM_IBPB)
254 indirect_branch_prediction_barrier();
255
256 this_cpu_write(cpu_tlbstate.last_user_mm_ibpb, next_mm);
257 }
258
259 if (static_branch_unlikely(&switch_mm_always_ibpb)) {
260 /*
261 * Only flush when switching to a user space task with a
262 * different context than the user space task which ran
263 * last on this CPU.
264 */
265 if (this_cpu_read(cpu_tlbstate.last_user_mm) != next->mm) {
266 indirect_branch_prediction_barrier();
267 this_cpu_write(cpu_tlbstate.last_user_mm, next->mm);
268 }
269 }
Jiri Kosinadbfe2952018-09-25 14:38:18 +0200270}
271
Andy Lutomirski078194f2016-04-26 09:39:09 -0700272void switch_mm_irqs_off(struct mm_struct *prev, struct mm_struct *next,
273 struct task_struct *tsk)
274{
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -0700275 struct mm_struct *real_prev = this_cpu_read(cpu_tlbstate.loaded_mm);
Andy Lutomirski10af6232017-07-24 21:41:38 -0700276 u16 prev_asid = this_cpu_read(cpu_tlbstate.loaded_mm_asid);
Rik van Riel145f5732018-09-25 23:58:44 -0400277 bool was_lazy = this_cpu_read(cpu_tlbstate.is_lazy);
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700278 unsigned cpu = smp_processor_id();
279 u64 next_tlb_gen;
Rik van Riel12c4d972018-09-25 23:58:39 -0400280 bool need_flush;
281 u16 new_asid;
Andy Lutomirski69c03192016-04-26 09:39:08 -0700282
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -0700283 /*
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700284 * NB: The scheduler will call us with prev == next when switching
285 * from lazy TLB mode to normal mode if active_mm isn't changing.
286 * When this happens, we don't assume that CR3 (and hence
287 * cpu_tlbstate.loaded_mm) matches next.
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -0700288 *
289 * NB: leave_mm() calls us with prev == NULL and tsk == NULL.
290 */
Andy Lutomirskie37e43a2016-08-11 02:35:23 -0700291
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700292 /* We don't want flush_tlb_func_* to run concurrently with us. */
293 if (IS_ENABLED(CONFIG_PROVE_LOCKING))
294 WARN_ON_ONCE(!irqs_disabled());
295
296 /*
297 * Verify that CR3 is what we think it is. This will catch
298 * hypothetical buggy code that directly switches to swapper_pg_dir
Andy Lutomirski10af6232017-07-24 21:41:38 -0700299 * without going through leave_mm() / switch_mm_irqs_off() or that
300 * does something like write_cr3(read_cr3_pa()).
Andy Lutomirskia376e7f2017-09-07 22:06:57 -0700301 *
302 * Only do this check if CONFIG_DEBUG_VM=y because __read_cr3()
303 * isn't free.
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700304 */
Andy Lutomirskia376e7f2017-09-07 22:06:57 -0700305#ifdef CONFIG_DEBUG_VM
Dave Hansen50fb83a62017-12-04 15:07:54 +0100306 if (WARN_ON_ONCE(__read_cr3() != build_cr3(real_prev->pgd, prev_asid))) {
Andy Lutomirskia376e7f2017-09-07 22:06:57 -0700307 /*
308 * If we were to BUG here, we'd be very likely to kill
309 * the system so hard that we don't see the call trace.
310 * Try to recover instead by ignoring the error and doing
311 * a global flush to minimize the chance of corruption.
312 *
313 * (This is far from being a fully correct recovery.
314 * Architecturally, the CPU could prefetch something
315 * back into an incorrect ASID slot and leave it there
316 * to cause trouble down the road. It's better than
317 * nothing, though.)
318 */
319 __flush_tlb_all();
320 }
321#endif
Andy Lutomirskib9565752017-10-09 09:50:49 -0700322 this_cpu_write(cpu_tlbstate.is_lazy, false);
Andy Lutomirskie37e43a2016-08-11 02:35:23 -0700323
Mathieu Desnoyers306e0602018-01-29 15:20:12 -0500324 /*
Mathieu Desnoyers10bcc802018-01-29 15:20:18 -0500325 * The membarrier system call requires a full memory barrier and
326 * core serialization before returning to user-space, after
327 * storing to rq->curr. Writing to CR3 provides that full
328 * memory barrier and core serializing instruction.
Mathieu Desnoyers306e0602018-01-29 15:20:12 -0500329 */
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -0700330 if (real_prev == next) {
Andy Lutomirskie8b9b0c2017-10-14 09:59:49 -0700331 VM_WARN_ON(this_cpu_read(cpu_tlbstate.ctxs[prev_asid].ctx_id) !=
332 next->context.ctx_id);
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700333
Andy Lutomirski69c03192016-04-26 09:39:08 -0700334 /*
Rik van Riel145f5732018-09-25 23:58:44 -0400335 * Even in lazy TLB mode, the CPU should stay set in the
336 * mm_cpumask. The TLB shootdown code can figure out from
337 * from cpu_tlbstate.is_lazy whether or not to send an IPI.
Andy Lutomirski69c03192016-04-26 09:39:08 -0700338 */
Andy Lutomirskib9565752017-10-09 09:50:49 -0700339 if (WARN_ON_ONCE(real_prev != &init_mm &&
340 !cpumask_test_cpu(cpu, mm_cpumask(next))))
341 cpumask_set_cpu(cpu, mm_cpumask(next));
342
Rik van Riel145f5732018-09-25 23:58:44 -0400343 /*
344 * If the CPU is not in lazy TLB mode, we are just switching
345 * from one thread in a process to another thread in the same
346 * process. No TLB flush required.
347 */
348 if (!was_lazy)
349 return;
350
351 /*
352 * Read the tlb_gen to check whether a flush is needed.
353 * If the TLB is up to date, just use it.
354 * The barrier synchronizes with the tlb_gen increment in
355 * the TLB shootdown code.
356 */
357 smp_mb();
358 next_tlb_gen = atomic64_read(&next->context.tlb_gen);
359 if (this_cpu_read(cpu_tlbstate.ctxs[prev_asid].tlb_gen) ==
360 next_tlb_gen)
361 return;
362
363 /*
364 * TLB contents went out of date while we were in lazy
365 * mode. Fall through to the TLB switching code below.
366 */
367 new_asid = prev_asid;
368 need_flush = true;
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700369 } else {
Tim Chen18bf3c32018-01-29 22:04:47 +0000370 /*
371 * Avoid user/user BTB poisoning by flushing the branch
372 * predictor when switching between processes. This stops
373 * one process from doing Spectre-v2 attacks on another.
Tim Chen18bf3c32018-01-29 22:04:47 +0000374 */
Thomas Gleixner4c71a2b62018-11-25 19:33:49 +0100375 cond_ibpb(tsk);
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700376
377 if (IS_ENABLED(CONFIG_VMAP_STACK)) {
378 /*
379 * If our current stack is in vmalloc space and isn't
380 * mapped in the new pgd, we'll double-fault. Forcibly
381 * map it.
382 */
Andy Lutomirski5beda7d2018-01-25 13:12:14 -0800383 sync_current_stack_to_mm(next);
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700384 }
385
Rik van Riele9d8c612018-07-16 15:03:37 -0400386 /*
387 * Stop remote flushes for the previous mm.
388 * Skip kernel threads; we never send init_mm TLB flushing IPIs,
389 * but the bitmap manipulation can cause cache line contention.
390 */
391 if (real_prev != &init_mm) {
392 VM_WARN_ON_ONCE(!cpumask_test_cpu(cpu,
393 mm_cpumask(real_prev)));
394 cpumask_clear_cpu(cpu, mm_cpumask(real_prev));
395 }
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700396
397 /*
398 * Start remote flushes and then read tlb_gen.
399 */
Rik van Riele9d8c612018-07-16 15:03:37 -0400400 if (next != &init_mm)
401 cpumask_set_cpu(cpu, mm_cpumask(next));
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700402 next_tlb_gen = atomic64_read(&next->context.tlb_gen);
403
Andy Lutomirski10af6232017-07-24 21:41:38 -0700404 choose_new_asid(next, next_tlb_gen, &new_asid, &need_flush);
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700405
Andy Lutomirski4012e772018-08-29 08:47:18 -0700406 /* Let nmi_uaccess_okay() know that we're changing CR3. */
407 this_cpu_write(cpu_tlbstate.loaded_mm, LOADED_MM_SWITCHING);
408 barrier();
Rik van Riel12c4d972018-09-25 23:58:39 -0400409 }
Andy Lutomirski4012e772018-08-29 08:47:18 -0700410
Rik van Riel12c4d972018-09-25 23:58:39 -0400411 if (need_flush) {
412 this_cpu_write(cpu_tlbstate.ctxs[new_asid].ctx_id, next->context.ctx_id);
413 this_cpu_write(cpu_tlbstate.ctxs[new_asid].tlb_gen, next_tlb_gen);
414 load_new_mm_cr3(next->pgd, new_asid, true);
Andy Lutomirski10af6232017-07-24 21:41:38 -0700415
Tim Chen18bf3c32018-01-29 22:04:47 +0000416 /*
Rik van Riel12c4d972018-09-25 23:58:39 -0400417 * NB: This gets called via leave_mm() in the idle path
418 * where RCU functions differently. Tracing normally
419 * uses RCU, so we need to use the _rcuidle variant.
420 *
421 * (There is no good reason for this. The idle code should
422 * be rearranged to call this before rcu_idle_enter().)
Tim Chen18bf3c32018-01-29 22:04:47 +0000423 */
Rik van Riel12c4d972018-09-25 23:58:39 -0400424 trace_tlb_flush_rcuidle(TLB_FLUSH_ON_TASK_SWITCH, TLB_FLUSH_ALL);
425 } else {
426 /* The new ASID is already up to date. */
427 load_new_mm_cr3(next->pgd, new_asid, false);
Tim Chen18bf3c32018-01-29 22:04:47 +0000428
Rik van Riel12c4d972018-09-25 23:58:39 -0400429 /* See above wrt _rcuidle. */
430 trace_tlb_flush_rcuidle(TLB_FLUSH_ON_TASK_SWITCH, 0);
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -0700431 }
Andy Lutomirski69c03192016-04-26 09:39:08 -0700432
Rik van Riel12c4d972018-09-25 23:58:39 -0400433 /* Make sure we write CR3 before loaded_mm. */
434 barrier();
435
436 this_cpu_write(cpu_tlbstate.loaded_mm, next);
437 this_cpu_write(cpu_tlbstate.loaded_mm_asid, new_asid);
438
Rik van Riel145f5732018-09-25 23:58:44 -0400439 if (next != real_prev) {
440 load_mm_cr4(next);
441 switch_ldt(real_prev, next);
442 }
Andy Lutomirski69c03192016-04-26 09:39:08 -0700443}
444
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700445/*
Andy Lutomirski4e57b942017-10-14 09:59:50 -0700446 * Please ignore the name of this function. It should be called
447 * switch_to_kernel_thread().
448 *
Andy Lutomirskib9565752017-10-09 09:50:49 -0700449 * enter_lazy_tlb() is a hint from the scheduler that we are entering a
450 * kernel thread or other context without an mm. Acceptable implementations
451 * include doing nothing whatsoever, switching to init_mm, or various clever
452 * lazy tricks to try to minimize TLB flushes.
453 *
454 * The scheduler reserves the right to call enter_lazy_tlb() several times
455 * in a row. It will notify us that we're going back to a real mm by
456 * calling switch_mm_irqs_off().
457 */
458void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
459{
460 if (this_cpu_read(cpu_tlbstate.loaded_mm) == &init_mm)
461 return;
462
Rik van Riel5462bc32018-09-25 23:58:38 -0400463 this_cpu_write(cpu_tlbstate.is_lazy, true);
Andy Lutomirskib9565752017-10-09 09:50:49 -0700464}
465
466/*
Andy Lutomirski72c00982017-09-06 19:54:53 -0700467 * Call this when reinitializing a CPU. It fixes the following potential
468 * problems:
469 *
470 * - The ASID changed from what cpu_tlbstate thinks it is (most likely
471 * because the CPU was taken down and came back up with CR3's PCID
472 * bits clear. CPU hotplug can do this.
473 *
474 * - The TLB contains junk in slots corresponding to inactive ASIDs.
475 *
476 * - The CPU went so far out to lunch that it may have missed a TLB
477 * flush.
478 */
479void initialize_tlbstate_and_flush(void)
480{
481 int i;
482 struct mm_struct *mm = this_cpu_read(cpu_tlbstate.loaded_mm);
483 u64 tlb_gen = atomic64_read(&init_mm.context.tlb_gen);
484 unsigned long cr3 = __read_cr3();
485
486 /* Assert that CR3 already references the right mm. */
487 WARN_ON((cr3 & CR3_ADDR_MASK) != __pa(mm->pgd));
488
489 /*
490 * Assert that CR4.PCIDE is set if needed. (CR4.PCIDE initialization
491 * doesn't work like other CR4 bits because it can only be set from
492 * long mode.)
493 */
Andy Lutomirski7898f792017-09-10 08:52:58 -0700494 WARN_ON(boot_cpu_has(X86_FEATURE_PCID) &&
Andy Lutomirski72c00982017-09-06 19:54:53 -0700495 !(cr4_read_shadow() & X86_CR4_PCIDE));
496
497 /* Force ASID 0 and force a TLB flush. */
Dave Hansen50fb83a62017-12-04 15:07:54 +0100498 write_cr3(build_cr3(mm->pgd, 0));
Andy Lutomirski72c00982017-09-06 19:54:53 -0700499
500 /* Reinitialize tlbstate. */
Thomas Gleixner4c71a2b62018-11-25 19:33:49 +0100501 this_cpu_write(cpu_tlbstate.last_user_mm_ibpb, LAST_USER_MM_IBPB);
Andy Lutomirski72c00982017-09-06 19:54:53 -0700502 this_cpu_write(cpu_tlbstate.loaded_mm_asid, 0);
503 this_cpu_write(cpu_tlbstate.next_asid, 1);
504 this_cpu_write(cpu_tlbstate.ctxs[0].ctx_id, mm->context.ctx_id);
505 this_cpu_write(cpu_tlbstate.ctxs[0].tlb_gen, tlb_gen);
506
507 for (i = 1; i < TLB_NR_DYN_ASIDS; i++)
508 this_cpu_write(cpu_tlbstate.ctxs[i].ctx_id, 0);
509}
510
511/*
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700512 * flush_tlb_func_common()'s memory ordering requirement is that any
513 * TLB fills that happen after we flush the TLB are ordered after we
514 * read active_mm's tlb_gen. We don't need any explicit barriers
515 * because all x86 flush operations are serializing and the
516 * atomic64_read operation won't be reordered by the compiler.
517 */
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700518static void flush_tlb_func_common(const struct flush_tlb_info *f,
519 bool local, enum tlb_flush_reason reason)
Glauber Costac048fdf2008-03-03 14:12:54 -0300520{
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700521 /*
522 * We have three different tlb_gen values in here. They are:
523 *
524 * - mm_tlb_gen: the latest generation.
525 * - local_tlb_gen: the generation that this CPU has already caught
526 * up to.
527 * - f->new_tlb_gen: the generation that the requester of the flush
528 * wants us to catch up to.
529 */
530 struct mm_struct *loaded_mm = this_cpu_read(cpu_tlbstate.loaded_mm);
Andy Lutomirski10af6232017-07-24 21:41:38 -0700531 u32 loaded_mm_asid = this_cpu_read(cpu_tlbstate.loaded_mm_asid);
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700532 u64 mm_tlb_gen = atomic64_read(&loaded_mm->context.tlb_gen);
Andy Lutomirski10af6232017-07-24 21:41:38 -0700533 u64 local_tlb_gen = this_cpu_read(cpu_tlbstate.ctxs[loaded_mm_asid].tlb_gen);
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700534
Andy Lutomirskibc0d5a82017-06-29 08:53:13 -0700535 /* This code cannot presently handle being reentered. */
536 VM_WARN_ON(!irqs_disabled());
537
Andy Lutomirskib9565752017-10-09 09:50:49 -0700538 if (unlikely(loaded_mm == &init_mm))
539 return;
540
Andy Lutomirski10af6232017-07-24 21:41:38 -0700541 VM_WARN_ON(this_cpu_read(cpu_tlbstate.ctxs[loaded_mm_asid].ctx_id) !=
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700542 loaded_mm->context.ctx_id);
543
Andy Lutomirskib9565752017-10-09 09:50:49 -0700544 if (this_cpu_read(cpu_tlbstate.is_lazy)) {
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700545 /*
Andy Lutomirskib9565752017-10-09 09:50:49 -0700546 * We're in lazy mode. We need to at least flush our
547 * paging-structure cache to avoid speculatively reading
548 * garbage into our TLB. Since switching to init_mm is barely
549 * slower than a minimal flush, just switch to init_mm.
Rik van Riel145f5732018-09-25 23:58:44 -0400550 *
551 * This should be rare, with native_flush_tlb_others skipping
552 * IPIs to lazy TLB mode CPUs.
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700553 */
Andy Lutomirskib9565752017-10-09 09:50:49 -0700554 switch_mm_irqs_off(NULL, &init_mm, NULL);
Andy Lutomirskib3b90e52017-05-22 15:30:02 -0700555 return;
556 }
557
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700558 if (unlikely(local_tlb_gen == mm_tlb_gen)) {
559 /*
560 * There's nothing to do: we're already up to date. This can
561 * happen if two concurrent flushes happen -- the first flush to
562 * be handled can catch us all the way up, leaving no work for
563 * the second flush.
564 */
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700565 trace_tlb_flush(reason, 0);
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700566 return;
567 }
568
569 WARN_ON_ONCE(local_tlb_gen > mm_tlb_gen);
570 WARN_ON_ONCE(f->new_tlb_gen > mm_tlb_gen);
571
572 /*
573 * If we get to this point, we know that our TLB is out of date.
574 * This does not strictly imply that we need to flush (it's
575 * possible that f->new_tlb_gen <= local_tlb_gen), but we're
576 * going to need to flush in the very near future, so we might
577 * as well get it over with.
578 *
579 * The only question is whether to do a full or partial flush.
580 *
581 * We do a partial flush if requested and two extra conditions
582 * are met:
583 *
584 * 1. f->new_tlb_gen == local_tlb_gen + 1. We have an invariant that
585 * we've always done all needed flushes to catch up to
586 * local_tlb_gen. If, for example, local_tlb_gen == 2 and
587 * f->new_tlb_gen == 3, then we know that the flush needed to bring
588 * us up to date for tlb_gen 3 is the partial flush we're
589 * processing.
590 *
591 * As an example of why this check is needed, suppose that there
592 * are two concurrent flushes. The first is a full flush that
593 * changes context.tlb_gen from 1 to 2. The second is a partial
594 * flush that changes context.tlb_gen from 2 to 3. If they get
595 * processed on this CPU in reverse order, we'll see
596 * local_tlb_gen == 1, mm_tlb_gen == 3, and end != TLB_FLUSH_ALL.
Andy Lutomirski1299ef12018-01-31 08:03:10 -0800597 * If we were to use __flush_tlb_one_user() and set local_tlb_gen to
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700598 * 3, we'd be break the invariant: we'd update local_tlb_gen above
599 * 1 without the full flush that's needed for tlb_gen 2.
600 *
601 * 2. f->new_tlb_gen == mm_tlb_gen. This is purely an optimiation.
602 * Partial TLB flushes are not all that much cheaper than full TLB
603 * flushes, so it seems unlikely that it would be a performance win
604 * to do a partial flush if that won't bring our TLB fully up to
605 * date. By doing a full flush instead, we can increase
606 * local_tlb_gen all the way to mm_tlb_gen and we can probably
607 * avoid another flush in the very near future.
608 */
609 if (f->end != TLB_FLUSH_ALL &&
610 f->new_tlb_gen == local_tlb_gen + 1 &&
611 f->new_tlb_gen == mm_tlb_gen) {
612 /* Partial flush */
Peter Zijlstraa31acd32018-08-26 12:56:48 +0200613 unsigned long nr_invalidate = (f->end - f->start) >> f->stride_shift;
614 unsigned long addr = f->start;
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700615
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700616 while (addr < f->end) {
Andy Lutomirski1299ef12018-01-31 08:03:10 -0800617 __flush_tlb_one_user(addr);
Peter Zijlstraa31acd32018-08-26 12:56:48 +0200618 addr += 1UL << f->stride_shift;
Andy Lutomirskib3b90e52017-05-22 15:30:02 -0700619 }
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700620 if (local)
Peter Zijlstraa31acd32018-08-26 12:56:48 +0200621 count_vm_tlb_events(NR_TLB_LOCAL_FLUSH_ONE, nr_invalidate);
622 trace_tlb_flush(reason, nr_invalidate);
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700623 } else {
624 /* Full flush. */
625 local_flush_tlb();
626 if (local)
627 count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ALL);
628 trace_tlb_flush(reason, TLB_FLUSH_ALL);
Andy Lutomirskib3b90e52017-05-22 15:30:02 -0700629 }
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700630
631 /* Both paths above update our state to mm_tlb_gen. */
Andy Lutomirski10af6232017-07-24 21:41:38 -0700632 this_cpu_write(cpu_tlbstate.ctxs[loaded_mm_asid].tlb_gen, mm_tlb_gen);
Glauber Costac048fdf2008-03-03 14:12:54 -0300633}
634
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700635static void flush_tlb_func_local(void *info, enum tlb_flush_reason reason)
636{
637 const struct flush_tlb_info *f = info;
638
639 flush_tlb_func_common(f, true, reason);
640}
641
642static void flush_tlb_func_remote(void *info)
643{
644 const struct flush_tlb_info *f = info;
645
646 inc_irq_stat(irq_tlb_count);
647
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -0700648 if (f->mm && f->mm != this_cpu_read(cpu_tlbstate.loaded_mm))
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700649 return;
650
651 count_vm_tlb_event(NR_TLB_REMOTE_FLUSH_RECEIVED);
652 flush_tlb_func_common(f, false, TLB_REMOTE_SHOOTDOWN);
653}
654
Rik van Riel145f5732018-09-25 23:58:44 -0400655static bool tlb_is_not_lazy(int cpu, void *data)
656{
657 return !per_cpu(cpu_tlbstate.is_lazy, cpu);
658}
659
Rusty Russell4595f962009-01-10 21:58:09 -0800660void native_flush_tlb_others(const struct cpumask *cpumask,
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700661 const struct flush_tlb_info *info)
Rusty Russell4595f962009-01-10 21:58:09 -0800662{
Mel Gormanec659932014-01-21 14:33:16 -0800663 count_vm_tlb_event(NR_TLB_REMOTE_FLUSH);
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700664 if (info->end == TLB_FLUSH_ALL)
Nadav Amit18c98242016-04-01 14:31:23 -0700665 trace_tlb_flush(TLB_REMOTE_SEND_IPI, TLB_FLUSH_ALL);
666 else
667 trace_tlb_flush(TLB_REMOTE_SEND_IPI,
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700668 (info->end - info->start) >> PAGE_SHIFT);
Nadav Amit18c98242016-04-01 14:31:23 -0700669
Rusty Russell4595f962009-01-10 21:58:09 -0800670 if (is_uv_system()) {
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700671 /*
672 * This whole special case is confused. UV has a "Broadcast
673 * Assist Unit", which seems to be a fancy way to send IPIs.
674 * Back when x86 used an explicit TLB flush IPI, UV was
675 * optimized to use its own mechanism. These days, x86 uses
676 * smp_call_function_many(), but UV still uses a manual IPI,
677 * and that IPI's action is out of date -- it does a manual
678 * flush instead of calling flush_tlb_func_remote(). This
679 * means that the percpu tlb_gen variables won't be updated
680 * and we'll do pointless flushes on future context switches.
681 *
682 * Rather than hooking native_flush_tlb_others() here, I think
683 * that UV should be updated so that smp_call_function_many(),
684 * etc, are optimal on UV.
685 */
Peter Zijlstra52a288c2018-08-22 17:30:13 +0200686 unsigned int cpu;
687
Xiao Guangrong25542c62011-03-15 09:57:37 +0800688 cpu = smp_processor_id();
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700689 cpumask = uv_flush_tlb_others(cpumask, info);
Tejun Heobdbcdd42009-01-21 17:26:06 +0900690 if (cpumask)
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700691 smp_call_function_many(cpumask, flush_tlb_func_remote,
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700692 (void *)info, 1);
Mike Travis0e219902009-01-10 21:58:10 -0800693 return;
Rusty Russell4595f962009-01-10 21:58:09 -0800694 }
Rik van Riel145f5732018-09-25 23:58:44 -0400695
696 /*
697 * If no page tables were freed, we can skip sending IPIs to
698 * CPUs in lazy TLB mode. They will flush the CPU themselves
699 * at the next context switch.
700 *
701 * However, if page tables are getting freed, we need to send the
702 * IPI everywhere, to prevent CPUs in lazy TLB mode from tripping
703 * up on the new contents of what used to be page tables, while
704 * doing a speculative memory access.
705 */
706 if (info->freed_tables)
707 smp_call_function_many(cpumask, flush_tlb_func_remote,
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700708 (void *)info, 1);
Rik van Riel145f5732018-09-25 23:58:44 -0400709 else
710 on_each_cpu_cond_mask(tlb_is_not_lazy, flush_tlb_func_remote,
711 (void *)info, 1, GFP_ATOMIC, cpumask);
Rusty Russell4595f962009-01-10 21:58:09 -0800712}
713
Dave Hansena5102472014-07-31 08:41:03 -0700714/*
715 * See Documentation/x86/tlb.txt for details. We choose 33
716 * because it is large enough to cover the vast majority (at
717 * least 95%) of allocations, and is small enough that we are
718 * confident it will not cause too much overhead. Each single
719 * flush is about 100 ns, so this caps the maximum overhead at
720 * _about_ 3,000 ns.
721 *
722 * This is in units of pages.
723 */
Jeremiah Mahler86426852014-08-09 00:38:33 -0700724static unsigned long tlb_single_page_flush_ceiling __read_mostly = 33;
Dave Hansene9f4e0a2014-07-31 08:40:55 -0700725
Alex Shi611ae8e2012-06-28 09:02:22 +0800726void flush_tlb_mm_range(struct mm_struct *mm, unsigned long start,
Rik van Riel016c4d92018-09-25 23:58:42 -0400727 unsigned long end, unsigned int stride_shift,
728 bool freed_tables)
Alex Shi611ae8e2012-06-28 09:02:22 +0800729{
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700730 int cpu;
Alex Shi611ae8e2012-06-28 09:02:22 +0800731
Nadav Amit515ab7c2018-01-31 13:19:12 -0800732 struct flush_tlb_info info __aligned(SMP_CACHE_BYTES) = {
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700733 .mm = mm,
Peter Zijlstraa31acd32018-08-26 12:56:48 +0200734 .stride_shift = stride_shift,
Rik van Riel97807812018-09-25 23:58:43 -0400735 .freed_tables = freed_tables,
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700736 };
Andy Lutomirskice273742017-04-22 00:01:21 -0700737
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700738 cpu = get_cpu();
Andy Lutomirskice273742017-04-22 00:01:21 -0700739
Andy Lutomirskif39681e2017-06-29 08:53:15 -0700740 /* This is also a barrier that synchronizes with switch_mm(). */
Andy Lutomirskib0579ad2017-06-29 08:53:16 -0700741 info.new_tlb_gen = inc_mm_tlb_gen(mm);
Andy Lutomirski71b3c122016-01-06 12:21:01 -0800742
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700743 /* Should we flush just the requested range? */
744 if ((end != TLB_FLUSH_ALL) &&
Peter Zijlstraa31acd32018-08-26 12:56:48 +0200745 ((end - start) >> stride_shift) <= tlb_single_page_flush_ceiling) {
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700746 info.start = start;
747 info.end = end;
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700748 } else {
749 info.start = 0UL;
750 info.end = TLB_FLUSH_ALL;
Dave Hansen4995ab92014-07-31 08:40:54 -0700751 }
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700752
Andy Lutomirskibc0d5a82017-06-29 08:53:13 -0700753 if (mm == this_cpu_read(cpu_tlbstate.loaded_mm)) {
754 VM_WARN_ON(irqs_disabled());
755 local_irq_disable();
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700756 flush_tlb_func_local(&info, TLB_LOCAL_MM_SHOOTDOWN);
Andy Lutomirskibc0d5a82017-06-29 08:53:13 -0700757 local_irq_enable();
758 }
759
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700760 if (cpumask_any_but(mm_cpumask(mm), cpu) < nr_cpu_ids)
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700761 flush_tlb_others(mm_cpumask(mm), &info);
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700762
Andy Lutomirski454bbad2017-05-28 10:00:12 -0700763 put_cpu();
Alex Shie7b52ff2012-06-28 09:02:17 +0800764}
765
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700766
Glauber Costac048fdf2008-03-03 14:12:54 -0300767static void do_flush_tlb_all(void *info)
768{
Mel Gormanec659932014-01-21 14:33:16 -0800769 count_vm_tlb_event(NR_TLB_REMOTE_FLUSH_RECEIVED);
Glauber Costac048fdf2008-03-03 14:12:54 -0300770 __flush_tlb_all();
Glauber Costac048fdf2008-03-03 14:12:54 -0300771}
772
773void flush_tlb_all(void)
774{
Mel Gormanec659932014-01-21 14:33:16 -0800775 count_vm_tlb_event(NR_TLB_REMOTE_FLUSH);
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200776 on_each_cpu(do_flush_tlb_all, NULL, 1);
Glauber Costac048fdf2008-03-03 14:12:54 -0300777}
Alex Shi3df32122012-06-28 09:02:20 +0800778
Alex Shieffee4b2012-06-28 09:02:24 +0800779static void do_kernel_range_flush(void *info)
780{
781 struct flush_tlb_info *f = info;
782 unsigned long addr;
783
784 /* flush range by one by one 'invlpg' */
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700785 for (addr = f->start; addr < f->end; addr += PAGE_SIZE)
Andy Lutomirski1299ef12018-01-31 08:03:10 -0800786 __flush_tlb_one_kernel(addr);
Alex Shieffee4b2012-06-28 09:02:24 +0800787}
788
789void flush_tlb_kernel_range(unsigned long start, unsigned long end)
790{
Alex Shieffee4b2012-06-28 09:02:24 +0800791
792 /* Balance as user space task's flush, a bit conservative */
Dave Hansene9f4e0a2014-07-31 08:40:55 -0700793 if (end == TLB_FLUSH_ALL ||
Andy Lutomirskibe4ffc02017-05-28 10:00:16 -0700794 (end - start) > tlb_single_page_flush_ceiling << PAGE_SHIFT) {
Alex Shieffee4b2012-06-28 09:02:24 +0800795 on_each_cpu(do_flush_tlb_all, NULL, 1);
Dave Hansene9f4e0a2014-07-31 08:40:55 -0700796 } else {
797 struct flush_tlb_info info;
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700798 info.start = start;
799 info.end = end;
Alex Shieffee4b2012-06-28 09:02:24 +0800800 on_each_cpu(do_kernel_range_flush, &info, 1);
801 }
802}
Dave Hansen2d040a12014-07-31 08:41:01 -0700803
Andy Lutomirskie73ad5f2017-05-22 15:30:03 -0700804void arch_tlbbatch_flush(struct arch_tlbflush_unmap_batch *batch)
805{
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700806 struct flush_tlb_info info = {
807 .mm = NULL,
808 .start = 0UL,
809 .end = TLB_FLUSH_ALL,
810 };
811
Andy Lutomirskie73ad5f2017-05-22 15:30:03 -0700812 int cpu = get_cpu();
813
Andy Lutomirskibc0d5a82017-06-29 08:53:13 -0700814 if (cpumask_test_cpu(cpu, &batch->cpumask)) {
815 VM_WARN_ON(irqs_disabled());
816 local_irq_disable();
Andy Lutomirski3f79e4c2017-05-28 10:00:13 -0700817 flush_tlb_func_local(&info, TLB_LOCAL_SHOOTDOWN);
Andy Lutomirskibc0d5a82017-06-29 08:53:13 -0700818 local_irq_enable();
819 }
820
Andy Lutomirskie73ad5f2017-05-22 15:30:03 -0700821 if (cpumask_any_but(&batch->cpumask, cpu) < nr_cpu_ids)
Andy Lutomirskia2055ab2017-05-28 10:00:10 -0700822 flush_tlb_others(&batch->cpumask, &info);
Andy Lutomirski94b1b032017-06-29 08:53:17 -0700823
Andy Lutomirskie73ad5f2017-05-22 15:30:03 -0700824 cpumask_clear(&batch->cpumask);
825
826 put_cpu();
827}
828
Dave Hansen2d040a12014-07-31 08:41:01 -0700829static ssize_t tlbflush_read_file(struct file *file, char __user *user_buf,
830 size_t count, loff_t *ppos)
831{
832 char buf[32];
833 unsigned int len;
834
835 len = sprintf(buf, "%ld\n", tlb_single_page_flush_ceiling);
836 return simple_read_from_buffer(user_buf, count, ppos, buf, len);
837}
838
839static ssize_t tlbflush_write_file(struct file *file,
840 const char __user *user_buf, size_t count, loff_t *ppos)
841{
842 char buf[32];
843 ssize_t len;
844 int ceiling;
845
846 len = min(count, sizeof(buf) - 1);
847 if (copy_from_user(buf, user_buf, len))
848 return -EFAULT;
849
850 buf[len] = '\0';
851 if (kstrtoint(buf, 0, &ceiling))
852 return -EINVAL;
853
854 if (ceiling < 0)
855 return -EINVAL;
856
857 tlb_single_page_flush_ceiling = ceiling;
858 return count;
859}
860
861static const struct file_operations fops_tlbflush = {
862 .read = tlbflush_read_file,
863 .write = tlbflush_write_file,
864 .llseek = default_llseek,
865};
866
867static int __init create_tlb_single_page_flush_ceiling(void)
868{
869 debugfs_create_file("tlb_single_page_flush_ceiling", S_IRUSR | S_IWUSR,
870 arch_debugfs_dir, NULL, &fops_tlbflush);
871 return 0;
872}
873late_initcall(create_tlb_single_page_flush_ceiling);