blob: 63758db5e2ea224eca6cae37575b7ee6e2a0dca2 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/ktime.h>
Stephen Rothwell568d7c72016-03-17 15:30:49 +110029#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040030#include <drm/drmP.h>
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
Deepak Sharmabda31a22018-05-22 15:31:23 -070033#include "amdgpu_display.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040034
35void amdgpu_gem_object_free(struct drm_gem_object *gobj)
36{
37 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
38
39 if (robj) {
Christian König9298e522015-06-03 21:31:20 +020040 amdgpu_mn_unregister(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041 amdgpu_bo_unref(&robj);
42 }
43}
44
45int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
Christian Könige1eb899b42017-08-25 09:14:43 +020046 int alignment, u32 initial_domain,
Christian Königeab3de22018-03-14 14:48:17 -050047 u64 flags, enum ttm_bo_type type,
Christian Könige1eb899b42017-08-25 09:14:43 +020048 struct reservation_object *resv,
49 struct drm_gem_object **obj)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040050{
Christian Könige1eb899b42017-08-25 09:14:43 +020051 struct amdgpu_bo *bo;
Chunming Zhou3216c6b2018-04-16 18:27:50 +080052 struct amdgpu_bo_param bp;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053 int r;
54
Chunming Zhou3216c6b2018-04-16 18:27:50 +080055 memset(&bp, 0, sizeof(bp));
Alex Deucherd38ceaf2015-04-20 16:55:21 -040056 *obj = NULL;
57 /* At least align on page size */
58 if (alignment < PAGE_SIZE) {
59 alignment = PAGE_SIZE;
60 }
61
Chunming Zhou3216c6b2018-04-16 18:27:50 +080062 bp.size = size;
63 bp.byte_align = alignment;
64 bp.type = type;
65 bp.resv = resv;
Chunming Zhouaa2b2e22018-04-17 11:52:53 +080066 bp.preferred_domain = initial_domain;
Christian König08082102018-04-10 13:42:38 +020067retry:
Chunming Zhou3216c6b2018-04-16 18:27:50 +080068 bp.flags = flags;
69 bp.domain = initial_domain;
70 r = amdgpu_bo_create(adev, &bp, &bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 if (r) {
Christian König08082102018-04-10 13:42:38 +020072 if (r != -ERESTARTSYS) {
73 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
74 flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
75 goto retry;
76 }
77
78 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
79 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
80 goto retry;
81 }
82 DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
83 size, initial_domain, alignment, r);
84 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040085 return r;
86 }
Christian Könige1eb899b42017-08-25 09:14:43 +020087 *obj = &bo->gem_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 return 0;
90}
91
Christian König418aa0c2016-02-15 16:59:57 +010092void amdgpu_gem_force_release(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093{
Christian König418aa0c2016-02-15 16:59:57 +010094 struct drm_device *ddev = adev->ddev;
95 struct drm_file *file;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096
Daniel Vetter1d2ac402016-04-26 19:29:41 +020097 mutex_lock(&ddev->filelist_mutex);
Christian König418aa0c2016-02-15 16:59:57 +010098
99 list_for_each_entry(file, &ddev->filelist, lhead) {
100 struct drm_gem_object *gobj;
101 int handle;
102
103 WARN_ONCE(1, "Still active user space clients!\n");
104 spin_lock(&file->table_lock);
105 idr_for_each_entry(&file->object_idr, gobj, handle) {
106 WARN_ONCE(1, "And also active allocations!\n");
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300107 drm_gem_object_put_unlocked(gobj);
Christian König418aa0c2016-02-15 16:59:57 +0100108 }
109 idr_destroy(&file->object_idr);
110 spin_unlock(&file->table_lock);
111 }
112
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200113 mutex_unlock(&ddev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114}
115
116/*
117 * Call from drm_gem_handle_create which appear in both new and open ioctl
118 * case.
119 */
Christian Königa7d64de2016-09-15 14:58:48 +0200120int amdgpu_gem_object_open(struct drm_gem_object *obj,
121 struct drm_file *file_priv)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122{
Christian König765e7fb2016-09-15 15:06:50 +0200123 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
Christian Königa7d64de2016-09-15 14:58:48 +0200124 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
126 struct amdgpu_vm *vm = &fpriv->vm;
127 struct amdgpu_bo_va *bo_va;
Christian König4f5839c2017-08-29 16:07:31 +0200128 struct mm_struct *mm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129 int r;
Christian König4f5839c2017-08-29 16:07:31 +0200130
131 mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
132 if (mm && mm != current->mm)
133 return -EPERM;
134
Christian Könige1eb899b42017-08-25 09:14:43 +0200135 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
136 abo->tbo.resv != vm->root.base.bo->tbo.resv)
137 return -EPERM;
138
Christian König765e7fb2016-09-15 15:06:50 +0200139 r = amdgpu_bo_reserve(abo, false);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800140 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142
Christian König765e7fb2016-09-15 15:06:50 +0200143 bo_va = amdgpu_vm_bo_find(vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144 if (!bo_va) {
Christian König765e7fb2016-09-15 15:06:50 +0200145 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 } else {
147 ++bo_va->ref_count;
148 }
Christian König765e7fb2016-09-15 15:06:50 +0200149 amdgpu_bo_unreserve(abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150 return 0;
151}
152
153void amdgpu_gem_object_close(struct drm_gem_object *obj,
154 struct drm_file *file_priv)
155{
Christian Königb5a5ec52016-03-08 17:47:46 +0100156 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
Christian Königa7d64de2016-09-15 14:58:48 +0200157 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
159 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb5a5ec52016-03-08 17:47:46 +0100160
161 struct amdgpu_bo_list_entry vm_pd;
Christian Könige1eb899b42017-08-25 09:14:43 +0200162 struct list_head list, duplicates;
Christian Königb5a5ec52016-03-08 17:47:46 +0100163 struct ttm_validate_buffer tv;
164 struct ww_acquire_ctx ticket;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 struct amdgpu_bo_va *bo_va;
166 int r;
Christian Königb5a5ec52016-03-08 17:47:46 +0100167
168 INIT_LIST_HEAD(&list);
Christian Könige1eb899b42017-08-25 09:14:43 +0200169 INIT_LIST_HEAD(&duplicates);
Christian Königb5a5ec52016-03-08 17:47:46 +0100170
171 tv.bo = &bo->tbo;
172 tv.shared = true;
173 list_add(&tv.head, &list);
174
175 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
176
Christian Könige1eb899b42017-08-25 09:14:43 +0200177 r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 if (r) {
179 dev_err(adev->dev, "leaking bo va because "
180 "we fail to reserve bo (%d)\n", r);
181 return;
182 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100183 bo_va = amdgpu_vm_bo_find(vm, bo);
Christian König5a0f3b52017-04-21 10:05:56 +0200184 if (bo_va && --bo_va->ref_count == 0) {
185 amdgpu_vm_bo_rmv(adev, bo_va);
186
Christian König3f3333f2017-08-03 14:02:13 +0200187 if (amdgpu_vm_ready(vm)) {
Christian König5a0f3b52017-04-21 10:05:56 +0200188 struct dma_fence *fence = NULL;
Nicolai Hähnle23e05632017-03-23 19:34:11 +0100189
190 r = amdgpu_vm_clear_freed(adev, vm, &fence);
191 if (unlikely(r)) {
192 dev_err(adev->dev, "failed to clear page "
193 "tables on GEM object close (%d)\n", r);
194 }
195
196 if (fence) {
197 amdgpu_bo_fence(bo, fence, true);
198 dma_fence_put(fence);
199 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200 }
201 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100202 ttm_eu_backoff_reservation(&ticket, &list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203}
204
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400205/*
206 * GEM ioctls.
207 */
208int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
209 struct drm_file *filp)
210{
211 struct amdgpu_device *adev = dev->dev_private;
Christian Könige1eb899b42017-08-25 09:14:43 +0200212 struct amdgpu_fpriv *fpriv = filp->driver_priv;
213 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 union drm_amdgpu_gem_create *args = data;
Christian König6ac7def2017-08-23 20:11:25 +0200215 uint64_t flags = args->in.domain_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400216 uint64_t size = args->in.bo_size;
Christian Könige1eb899b42017-08-25 09:14:43 +0200217 struct reservation_object *resv = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400218 struct drm_gem_object *gobj;
219 uint32_t handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400220 int r;
221
Alex Deucher834e0f82017-03-08 17:40:17 -0500222 /* reject invalid gem flags */
Christian König6ac7def2017-08-23 20:11:25 +0200223 if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
224 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
225 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
Christian Könige1eb899b42017-08-25 09:14:43 +0200226 AMDGPU_GEM_CREATE_VRAM_CLEARED |
Andres Rodriguez177ae092017-09-15 20:44:06 -0400227 AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
228 AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
229
Christian Königa022c542017-05-08 15:14:54 +0200230 return -EINVAL;
231
Alex Deucher834e0f82017-03-08 17:40:17 -0500232 /* reject invalid gem domains */
Chunming Zhou3f188452018-04-17 18:34:40 +0800233 if (args->in.domains & ~AMDGPU_GEM_DOMAIN_MASK)
Christian Königa022c542017-05-08 15:14:54 +0200234 return -EINVAL;
Alex Deucher834e0f82017-03-08 17:40:17 -0500235
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400236 /* create a gem object to contain this object in */
237 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
238 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
Christian König6ac7def2017-08-23 20:11:25 +0200239 flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240 if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
241 size = size << AMDGPU_GDS_SHIFT;
242 else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
243 size = size << AMDGPU_GWS_SHIFT;
244 else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
245 size = size << AMDGPU_OA_SHIFT;
Christian Königa022c542017-05-08 15:14:54 +0200246 else
247 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400248 }
249 size = roundup(size, PAGE_SIZE);
250
Christian Könige1eb899b42017-08-25 09:14:43 +0200251 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
252 r = amdgpu_bo_reserve(vm->root.base.bo, false);
253 if (r)
254 return r;
255
256 resv = vm->root.base.bo->tbo.resv;
257 }
258
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400259 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
260 (u32)(0xffffffff & args->in.domains),
Christian Könige1eb899b42017-08-25 09:14:43 +0200261 flags, false, resv, &gobj);
262 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
263 if (!r) {
264 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
265
266 abo->parent = amdgpu_bo_ref(vm->root.base.bo);
267 }
268 amdgpu_bo_unreserve(vm->root.base.bo);
269 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400270 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200271 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400272
273 r = drm_gem_handle_create(filp, gobj, &handle);
274 /* drop reference from allocate - handle holds it now */
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300275 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400276 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200277 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400278
279 memset(args, 0, sizeof(*args));
280 args->out.handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400281 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282}
283
284int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
285 struct drm_file *filp)
286{
Christian König19be5572017-04-12 14:24:39 +0200287 struct ttm_operation_ctx ctx = { true, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400288 struct amdgpu_device *adev = dev->dev_private;
289 struct drm_amdgpu_gem_userptr *args = data;
290 struct drm_gem_object *gobj;
291 struct amdgpu_bo *bo;
292 uint32_t handle;
293 int r;
294
295 if (offset_in_page(args->addr | args->size))
296 return -EINVAL;
297
298 /* reject unknown flag values */
299 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
300 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
301 AMDGPU_GEM_USERPTR_REGISTER))
302 return -EINVAL;
303
Christian König358c2582016-03-11 15:29:27 +0100304 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
305 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400306
Christian König358c2582016-03-11 15:29:27 +0100307 /* if we want to write to it we must install a MMU notifier */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400308 return -EACCES;
309 }
310
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311 /* create a gem object to contain this object in */
Christian Könige1eb899b42017-08-25 09:14:43 +0200312 r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
313 0, 0, NULL, &gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400314 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200315 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400316
317 bo = gem_to_amdgpu_bo(gobj);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400318 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
Christian König1ea863f2015-12-18 22:13:12 +0100319 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400320 r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
321 if (r)
322 goto release_object;
323
324 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
325 r = amdgpu_mn_register(bo, args->addr);
326 if (r)
327 goto release_object;
328 }
329
330 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
Christian König2f568db2016-02-23 12:36:59 +0100331 r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
332 bo->tbo.ttm->pages);
333 if (r)
Xiangliang.Yud5a480b2017-10-20 17:21:40 +0800334 goto release_object;
Christian König2f568db2016-02-23 12:36:59 +0100335
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400336 r = amdgpu_bo_reserve(bo, true);
Christian König2f568db2016-02-23 12:36:59 +0100337 if (r)
338 goto free_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339
340 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
Christian König19be5572017-04-12 14:24:39 +0200341 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343 if (r)
Christian König2f568db2016-02-23 12:36:59 +0100344 goto free_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400345 }
346
347 r = drm_gem_handle_create(filp, gobj, &handle);
348 /* drop reference from allocate - handle holds it now */
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300349 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400350 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200351 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400352
353 args->handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400354 return 0;
355
Christian König2f568db2016-02-23 12:36:59 +0100356free_pages:
Mel Gormanc6f92f92017-11-15 17:37:55 -0800357 release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
Christian König2f568db2016-02-23 12:36:59 +0100358
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400359release_object:
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300360 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400361
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400362 return r;
363}
364
365int amdgpu_mode_dumb_mmap(struct drm_file *filp,
366 struct drm_device *dev,
367 uint32_t handle, uint64_t *offset_p)
368{
369 struct drm_gem_object *gobj;
370 struct amdgpu_bo *robj;
371
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100372 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 if (gobj == NULL) {
374 return -ENOENT;
375 }
376 robj = gem_to_amdgpu_bo(gobj);
Christian Königcc325d12016-02-08 11:08:35 +0100377 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
Christian König271c8122015-05-13 14:30:53 +0200378 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300379 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400380 return -EPERM;
381 }
382 *offset_p = amdgpu_bo_mmap_offset(robj);
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300383 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400384 return 0;
385}
386
387int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
388 struct drm_file *filp)
389{
390 union drm_amdgpu_gem_mmap *args = data;
391 uint32_t handle = args->in.handle;
392 memset(args, 0, sizeof(*args));
393 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
394}
395
396/**
397 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
398 *
399 * @timeout_ns: timeout in ns
400 *
401 * Calculate the timeout in jiffies from an absolute timeout in ns.
402 */
403unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
404{
405 unsigned long timeout_jiffies;
406 ktime_t timeout;
407
408 /* clamp timeout if it's to large */
409 if (((int64_t)timeout_ns) < 0)
410 return MAX_SCHEDULE_TIMEOUT;
411
Christian König0f117702015-07-08 16:58:48 +0200412 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400413 if (ktime_to_ns(timeout) < 0)
414 return 0;
415
416 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
417 /* clamp timeout to avoid unsigned-> signed overflow */
418 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
419 return MAX_SCHEDULE_TIMEOUT - 1;
420
421 return timeout_jiffies;
422}
423
424int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
425 struct drm_file *filp)
426{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400427 union drm_amdgpu_gem_wait_idle *args = data;
428 struct drm_gem_object *gobj;
429 struct amdgpu_bo *robj;
430 uint32_t handle = args->in.handle;
431 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
432 int r = 0;
433 long ret;
434
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100435 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400436 if (gobj == NULL) {
437 return -ENOENT;
438 }
439 robj = gem_to_amdgpu_bo(gobj);
Chris Wilson0fea2ed2016-08-29 08:08:24 +0100440 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
441 timeout);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400442
443 /* ret == 0 means not signaled,
444 * ret > 0 means signaled
445 * ret < 0 means interrupted before timeout
446 */
447 if (ret >= 0) {
448 memset(args, 0, sizeof(*args));
449 args->out.status = (ret == 0);
450 } else
451 r = ret;
452
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300453 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400454 return r;
455}
456
457int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
458 struct drm_file *filp)
459{
460 struct drm_amdgpu_gem_metadata *args = data;
461 struct drm_gem_object *gobj;
462 struct amdgpu_bo *robj;
463 int r = -1;
464
465 DRM_DEBUG("%d \n", args->handle);
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100466 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467 if (gobj == NULL)
468 return -ENOENT;
469 robj = gem_to_amdgpu_bo(gobj);
470
471 r = amdgpu_bo_reserve(robj, false);
472 if (unlikely(r != 0))
473 goto out;
474
475 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
476 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
477 r = amdgpu_bo_get_metadata(robj, args->data.data,
478 sizeof(args->data.data),
479 &args->data.data_size_bytes,
480 &args->data.flags);
481 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
Dan Carpenter0913eab2015-09-23 14:00:35 +0300482 if (args->data.data_size_bytes > sizeof(args->data.data)) {
483 r = -EINVAL;
484 goto unreserve;
485 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
487 if (!r)
488 r = amdgpu_bo_set_metadata(robj, args->data.data,
489 args->data.data_size_bytes,
490 args->data.flags);
491 }
492
Dan Carpenter0913eab2015-09-23 14:00:35 +0300493unreserve:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400494 amdgpu_bo_unreserve(robj);
495out:
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300496 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400497 return r;
498}
499
500/**
501 * amdgpu_gem_va_update_vm -update the bo_va in its VM
502 *
503 * @adev: amdgpu_device pointer
Christian Königdc54d3d2017-03-13 10:13:38 +0100504 * @vm: vm to update
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400505 * @bo_va: bo_va to update
Christian König2ffdaaf2017-01-27 15:58:43 +0100506 * @list: validation list
Christian Königdc54d3d2017-03-13 10:13:38 +0100507 * @operation: map, unmap or clear
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400508 *
Christian König2ffdaaf2017-01-27 15:58:43 +0100509 * Update the bo_va directly after setting its address. Errors are not
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400510 * vital here, so they are not reported back to userspace.
511 */
512static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
Christian Königdc54d3d2017-03-13 10:13:38 +0100513 struct amdgpu_vm *vm,
Christian Königf7da30d2016-09-28 12:03:04 +0200514 struct amdgpu_bo_va *bo_va,
Christian König2ffdaaf2017-01-27 15:58:43 +0100515 struct list_head *list,
Christian Königf7da30d2016-09-28 12:03:04 +0200516 uint32_t operation)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517{
Christian König3f3333f2017-08-03 14:02:13 +0200518 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400519
Christian König3f3333f2017-08-03 14:02:13 +0200520 if (!amdgpu_vm_ready(vm))
521 return;
Chunming Zhoue410b5c2015-12-07 15:02:52 +0800522
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100523 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524 if (r)
Christian König2ffdaaf2017-01-27 15:58:43 +0100525 goto error;
monk.liu194a3362015-07-22 13:29:28 +0800526
Christian König80f95c52017-03-13 10:13:39 +0100527 if (operation == AMDGPU_VA_OP_MAP ||
Gustavo A. R. Silva93bab702018-02-14 23:20:00 -0600528 operation == AMDGPU_VA_OP_REPLACE) {
Flora Cui05dcb5c2016-09-22 11:34:47 +0800529 r = amdgpu_vm_bo_update(adev, bo_va, false);
Gustavo A. R. Silva93bab702018-02-14 23:20:00 -0600530 if (r)
531 goto error;
532 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400533
Christian König0abc6872017-09-01 20:37:57 +0200534 r = amdgpu_vm_update_directories(adev, vm);
Christian König0abc6872017-09-01 20:37:57 +0200535
Christian König2ffdaaf2017-01-27 15:58:43 +0100536error:
Christian König68fdd3d2015-06-16 14:50:02 +0200537 if (r && r != -ERESTARTSYS)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400538 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
539}
540
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
542 struct drm_file *filp)
543{
Junwei Zhangb85891b2017-01-16 13:59:01 +0800544 const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
545 AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
Alex Xie66e02bc2017-02-14 12:04:52 -0500546 AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800547 const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
548 AMDGPU_VM_PAGE_PRT;
549
Christian König34b5f6a2015-06-08 15:03:00 +0200550 struct drm_amdgpu_gem_va *args = data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400551 struct drm_gem_object *gobj;
552 struct amdgpu_device *adev = dev->dev_private;
553 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Christian König765e7fb2016-09-15 15:06:50 +0200554 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555 struct amdgpu_bo_va *bo_va;
Christian Königb88c8792016-09-28 16:33:01 +0200556 struct amdgpu_bo_list_entry vm_pd;
557 struct ttm_validate_buffer tv;
Chunming Zhou49b02b12015-11-13 14:18:38 +0800558 struct ww_acquire_ctx ticket;
Christian Könige1eb899b42017-08-25 09:14:43 +0200559 struct list_head list, duplicates;
Alex Xie54635452017-02-14 12:22:57 -0500560 uint64_t va_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400561 int r = 0;
562
Christian König34b5f6a2015-06-08 15:03:00 +0200563 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
Christian König4b7f0842017-11-13 13:58:17 +0100564 dev_dbg(&dev->pdev->dev,
Christian Königff4cd382017-11-06 15:25:37 +0100565 "va_address 0x%LX is in reserved area 0x%LX\n",
566 args->va_address, AMDGPU_VA_RESERVED_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400567 return -EINVAL;
568 }
569
Christian Königbb7939b2017-11-06 15:37:01 +0100570 if (args->va_address >= AMDGPU_VA_HOLE_START &&
571 args->va_address < AMDGPU_VA_HOLE_END) {
572 dev_dbg(&dev->pdev->dev,
573 "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
574 args->va_address, AMDGPU_VA_HOLE_START,
575 AMDGPU_VA_HOLE_END);
576 return -EINVAL;
577 }
578
579 args->va_address &= AMDGPU_VA_HOLE_MASK;
580
Junwei Zhangb85891b2017-01-16 13:59:01 +0800581 if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
Christian König4b7f0842017-11-13 13:58:17 +0100582 dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
Junwei Zhangb85891b2017-01-16 13:59:01 +0800583 args->flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400584 return -EINVAL;
585 }
586
Christian König34b5f6a2015-06-08 15:03:00 +0200587 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588 case AMDGPU_VA_OP_MAP:
589 case AMDGPU_VA_OP_UNMAP:
Christian Königdc54d3d2017-03-13 10:13:38 +0100590 case AMDGPU_VA_OP_CLEAR:
Christian König80f95c52017-03-13 10:13:39 +0100591 case AMDGPU_VA_OP_REPLACE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400592 break;
593 default:
Christian König4b7f0842017-11-13 13:58:17 +0100594 dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200595 args->operation);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 return -EINVAL;
597 }
598
Chunming Zhou49b02b12015-11-13 14:18:38 +0800599 INIT_LIST_HEAD(&list);
Christian Könige1eb899b42017-08-25 09:14:43 +0200600 INIT_LIST_HEAD(&duplicates);
Christian Königdc54d3d2017-03-13 10:13:38 +0100601 if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
602 !(args->flags & AMDGPU_VM_PAGE_PRT)) {
Junwei Zhangb85891b2017-01-16 13:59:01 +0800603 gobj = drm_gem_object_lookup(filp, args->handle);
604 if (gobj == NULL)
605 return -ENOENT;
606 abo = gem_to_amdgpu_bo(gobj);
607 tv.bo = &abo->tbo;
608 tv.shared = false;
609 list_add(&tv.head, &list);
610 } else {
611 gobj = NULL;
612 abo = NULL;
613 }
Chunming Zhou49b02b12015-11-13 14:18:38 +0800614
Christian Königb88c8792016-09-28 16:33:01 +0200615 amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
Christian Königb5a5ec52016-03-08 17:47:46 +0100616
Christian Könige1eb899b42017-08-25 09:14:43 +0200617 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800618 if (r)
619 goto error_unref;
Christian König34b5f6a2015-06-08 15:03:00 +0200620
Junwei Zhangb85891b2017-01-16 13:59:01 +0800621 if (abo) {
622 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
623 if (!bo_va) {
624 r = -ENOENT;
625 goto error_backoff;
626 }
Christian Königdc54d3d2017-03-13 10:13:38 +0100627 } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
Junwei Zhangb85891b2017-01-16 13:59:01 +0800628 bo_va = fpriv->prt_va;
Christian Königdc54d3d2017-03-13 10:13:38 +0100629 } else {
630 bo_va = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400631 }
632
Christian König34b5f6a2015-06-08 15:03:00 +0200633 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634 case AMDGPU_VA_OP_MAP:
Christian Königec681542017-08-01 10:51:43 +0200635 r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
Christian König663e4572017-03-13 10:13:37 +0100636 args->map_size);
637 if (r)
638 goto error_backoff;
Alex Xie54635452017-02-14 12:22:57 -0500639
Christian König132f34e2018-01-12 15:26:08 +0100640 va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
Christian König34b5f6a2015-06-08 15:03:00 +0200641 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
642 args->offset_in_bo, args->map_size,
Christian König9f7eb532015-05-18 16:05:57 +0200643 va_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400644 break;
645 case AMDGPU_VA_OP_UNMAP:
Christian König34b5f6a2015-06-08 15:03:00 +0200646 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400647 break;
Christian Königdc54d3d2017-03-13 10:13:38 +0100648
649 case AMDGPU_VA_OP_CLEAR:
650 r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
651 args->va_address,
652 args->map_size);
653 break;
Christian König80f95c52017-03-13 10:13:39 +0100654 case AMDGPU_VA_OP_REPLACE:
Christian Königec681542017-08-01 10:51:43 +0200655 r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
Christian König80f95c52017-03-13 10:13:39 +0100656 args->map_size);
657 if (r)
658 goto error_backoff;
659
Christian König132f34e2018-01-12 15:26:08 +0100660 va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
Christian König80f95c52017-03-13 10:13:39 +0100661 r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
662 args->offset_in_bo, args->map_size,
663 va_flags);
664 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400665 default:
666 break;
667 }
Junwei Zhangb85891b2017-01-16 13:59:01 +0800668 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
Christian Königdc54d3d2017-03-13 10:13:38 +0100669 amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
670 args->operation);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800671
672error_backoff:
Christian König2ffdaaf2017-01-27 15:58:43 +0100673 ttm_eu_backoff_reservation(&ticket, &list);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800674
Junwei Zhangb85891b2017-01-16 13:59:01 +0800675error_unref:
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300676 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400677 return r;
678}
679
680int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
681 struct drm_file *filp)
682{
Christian Könige1eb899b42017-08-25 09:14:43 +0200683 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400684 struct drm_amdgpu_gem_op *args = data;
685 struct drm_gem_object *gobj;
686 struct amdgpu_bo *robj;
687 int r;
688
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100689 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400690 if (gobj == NULL) {
691 return -ENOENT;
692 }
693 robj = gem_to_amdgpu_bo(gobj);
694
695 r = amdgpu_bo_reserve(robj, false);
696 if (unlikely(r))
697 goto out;
698
699 switch (args->op) {
700 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
701 struct drm_amdgpu_gem_create_in info;
Christian König7ecc2452017-07-26 17:02:52 +0200702 void __user *out = u64_to_user_ptr(args->value);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400703
704 info.bo_size = robj->gem_base.size;
705 info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
Kent Russell6d7d9c52017-08-08 07:58:01 -0400706 info.domains = robj->preferred_domains;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400707 info.domain_flags = robj->flags;
Christian König4c28fb02015-08-28 17:27:54 +0200708 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709 if (copy_to_user(out, &info, sizeof(info)))
710 r = -EFAULT;
711 break;
712 }
Marek Olšákd8f65a22015-05-27 14:30:38 +0200713 case AMDGPU_GEM_OP_SET_PLACEMENT:
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000714 if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
715 r = -EINVAL;
716 amdgpu_bo_unreserve(robj);
717 break;
718 }
Christian Königcc325d12016-02-08 11:08:35 +0100719 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400720 r = -EPERM;
Christian König4c28fb02015-08-28 17:27:54 +0200721 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 break;
723 }
Kent Russell6d7d9c52017-08-08 07:58:01 -0400724 robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
Christian König1ea863f2015-12-18 22:13:12 +0100725 AMDGPU_GEM_DOMAIN_GTT |
726 AMDGPU_GEM_DOMAIN_CPU);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400727 robj->allowed_domains = robj->preferred_domains;
Christian König1ea863f2015-12-18 22:13:12 +0100728 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
729 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
730
Christian Könige1eb899b42017-08-25 09:14:43 +0200731 if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
732 amdgpu_vm_bo_invalidate(adev, robj, true);
733
Christian König4c28fb02015-08-28 17:27:54 +0200734 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400735 break;
736 default:
Christian König4c28fb02015-08-28 17:27:54 +0200737 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738 r = -EINVAL;
739 }
740
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400741out:
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300742 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 return r;
744}
745
746int amdgpu_mode_dumb_create(struct drm_file *file_priv,
747 struct drm_device *dev,
748 struct drm_mode_create_dumb *args)
749{
750 struct amdgpu_device *adev = dev->dev_private;
751 struct drm_gem_object *gobj;
752 uint32_t handle;
Deepak Sharmabda31a22018-05-22 15:31:23 -0700753 u32 domain = amdgpu_display_supported_domains(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400754 int r;
755
Laurent Pinchart8e911ab2016-10-18 01:41:17 +0300756 args->pitch = amdgpu_align_pitch(adev, args->width,
757 DIV_ROUND_UP(args->bpp, 8), 0);
Dan Carpenter54ef0b52015-09-23 14:00:59 +0300758 args->size = (u64)args->pitch * args->height;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400759 args->size = ALIGN(args->size, PAGE_SIZE);
Deepak Sharmabda31a22018-05-22 15:31:23 -0700760 if (domain == (AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GTT)) {
761 domain = AMDGPU_GEM_DOMAIN_VRAM;
762 if (adev->gmc.real_vram_size <= AMDGPU_SG_THRESHOLD)
763 domain = AMDGPU_GEM_DOMAIN_GTT;
764 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400765
Deepak Sharmabda31a22018-05-22 15:31:23 -0700766 r = amdgpu_gem_object_create(adev, args->size, 0, domain,
Alex Deucher857d9132015-08-27 00:14:16 -0400767 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
Christian Könige1eb899b42017-08-25 09:14:43 +0200768 false, NULL, &gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769 if (r)
770 return -ENOMEM;
771
772 r = drm_gem_handle_create(file_priv, gobj, &handle);
773 /* drop reference from allocate - handle holds it now */
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300774 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775 if (r) {
776 return r;
777 }
778 args->handle = handle;
779 return 0;
780}
781
782#if defined(CONFIG_DEBUG_FS)
Christian König6b155d62018-05-11 23:14:29 +0800783
784#define amdgpu_debugfs_gem_bo_print_flag(m, bo, flag) \
785 if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) { \
786 seq_printf((m), " " #flag); \
787 }
788
Christian König7ea23562016-02-15 15:23:00 +0100789static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
790{
791 struct drm_gem_object *gobj = ptr;
792 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
793 struct seq_file *m = data;
794
Christian Königb1f223c2018-03-25 10:10:25 +0200795 struct dma_buf_attachment *attachment;
796 struct dma_buf *dma_buf;
Christian König7ea23562016-02-15 15:23:00 +0100797 unsigned domain;
798 const char *placement;
799 unsigned pin_count;
800
801 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
802 switch (domain) {
803 case AMDGPU_GEM_DOMAIN_VRAM:
804 placement = "VRAM";
805 break;
806 case AMDGPU_GEM_DOMAIN_GTT:
807 placement = " GTT";
808 break;
809 case AMDGPU_GEM_DOMAIN_CPU:
810 default:
811 placement = " CPU";
812 break;
813 }
Christian Königb8e0e6e2017-06-26 15:19:30 +0200814 seq_printf(m, "\t0x%08x: %12ld byte %s",
815 id, amdgpu_bo_size(bo), placement);
816
Mark Rutland6aa7de02017-10-23 14:07:29 -0700817 pin_count = READ_ONCE(bo->pin_count);
Christian König7ea23562016-02-15 15:23:00 +0100818 if (pin_count)
819 seq_printf(m, " pin count %d", pin_count);
Christian Königb1f223c2018-03-25 10:10:25 +0200820
821 dma_buf = READ_ONCE(bo->gem_base.dma_buf);
822 attachment = READ_ONCE(bo->gem_base.import_attach);
823
824 if (attachment)
825 seq_printf(m, " imported from %p", dma_buf);
826 else if (dma_buf)
827 seq_printf(m, " exported as %p", dma_buf);
828
Christian König6b155d62018-05-11 23:14:29 +0800829 amdgpu_debugfs_gem_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED);
830 amdgpu_debugfs_gem_bo_print_flag(m, bo, NO_CPU_ACCESS);
831 amdgpu_debugfs_gem_bo_print_flag(m, bo, CPU_GTT_USWC);
832 amdgpu_debugfs_gem_bo_print_flag(m, bo, VRAM_CLEARED);
833 amdgpu_debugfs_gem_bo_print_flag(m, bo, SHADOW);
834 amdgpu_debugfs_gem_bo_print_flag(m, bo, VRAM_CONTIGUOUS);
835 amdgpu_debugfs_gem_bo_print_flag(m, bo, VM_ALWAYS_VALID);
836 amdgpu_debugfs_gem_bo_print_flag(m, bo, EXPLICIT_SYNC);
837
Christian König7ea23562016-02-15 15:23:00 +0100838 seq_printf(m, "\n");
839
840 return 0;
841}
842
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400843static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
844{
845 struct drm_info_node *node = (struct drm_info_node *)m->private;
846 struct drm_device *dev = node->minor->dev;
Christian König7ea23562016-02-15 15:23:00 +0100847 struct drm_file *file;
848 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200850 r = mutex_lock_interruptible(&dev->filelist_mutex);
Christian König7ea23562016-02-15 15:23:00 +0100851 if (r)
852 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400853
Christian König7ea23562016-02-15 15:23:00 +0100854 list_for_each_entry(file, &dev->filelist, lhead) {
855 struct task_struct *task;
Christian Königb22e3ce2016-02-15 12:41:37 +0100856
Christian König7ea23562016-02-15 15:23:00 +0100857 /*
858 * Although we have a valid reference on file->pid, that does
859 * not guarantee that the task_struct who called get_pid() is
860 * still alive (e.g. get_pid(current) => fork() => exit()).
861 * Therefore, we need to protect this ->comm access using RCU.
862 */
863 rcu_read_lock();
864 task = pid_task(file->pid, PIDTYPE_PID);
865 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
866 task ? task->comm : "<unknown>");
867 rcu_read_unlock();
868
869 spin_lock(&file->table_lock);
870 idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
871 spin_unlock(&file->table_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400872 }
Christian König7ea23562016-02-15 15:23:00 +0100873
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200874 mutex_unlock(&dev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400875 return 0;
876}
877
Nils Wallménius06ab6832016-05-02 12:46:15 -0400878static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400879 {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
880};
881#endif
882
Alex Deucher75758252017-12-14 15:23:14 -0500883int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400884{
885#if defined(CONFIG_DEBUG_FS)
886 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
887#endif
888 return 0;
889}