blob: b4741d121a744f67b95f1d4af95fd0518e1ddf4f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnesd1d70672014-05-28 14:39:03 -070031#include <linux/async.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020035#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include "i915_drv.h"
Yu Zhange21fd552015-02-10 19:05:51 +080039#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010040#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060041#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020042#include <linux/console.h>
43#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100044#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080045#include <linux/acpi.h>
46#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100047#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090048#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010049#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020050#include <linux/pm.h>
51#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030052#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Eric Anholtc153f452007-09-03 12:06:45 +100055static int i915_getparam(struct drm_device *dev, void *data,
56 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030058 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +100059 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 int value;
61
Eric Anholtc153f452007-09-03 12:06:45 +100062 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 case I915_PARAM_IRQ_ACTIVE:
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 case I915_PARAM_ALLOW_BATCHBUFFER:
Dave Airlie0d6aa602006-01-02 20:14:23 +110065 case I915_PARAM_LAST_DISPATCH:
Daniel Vetterac883c82014-11-19 21:24:54 +010066 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +010067 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040068 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +030069 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040070 break;
Neil Roberts27cd4462015-03-04 14:41:16 +000071 case I915_PARAM_REVISION:
72 value = dev->pdev->revision;
73 break;
Eric Anholt673a3942008-07-30 12:06:12 -070074 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +020075 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -070076 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -080077 case I915_PARAM_NUM_FENCES_AVAIL:
Daniel Vetterc668cde2015-09-30 10:46:59 +020078 value = dev_priv->num_fence_regs;
Jesse Barnes0f973f22009-01-26 17:10:45 -080079 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +020080 case I915_PARAM_HAS_OVERLAY:
81 value = dev_priv->overlay ? 1 : 0;
82 break;
Jesse Barnese9560f72009-11-19 10:49:07 -080083 case I915_PARAM_HAS_PAGEFLIPPING:
84 value = 1;
85 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -050086 case I915_PARAM_HAS_EXECBUF2:
87 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +020088 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -050089 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +080090 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +010091 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +080092 break;
Chris Wilson549f7362010-10-19 11:19:32 +010093 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +010094 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +010095 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -070096 case I915_PARAM_HAS_VEBOX:
97 value = intel_ring_initialized(&dev_priv->ring[VECS]);
98 break;
Zhipeng Gong08e16dc2015-01-13 08:48:25 +080099 case I915_PARAM_HAS_BSD2:
100 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
101 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100102 case I915_PARAM_HAS_RELAXED_FENCING:
103 value = 1;
104 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100105 case I915_PARAM_HAS_COHERENT_RINGS:
106 value = 1;
107 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000108 case I915_PARAM_HAS_EXEC_CONSTANTS:
109 value = INTEL_INFO(dev)->gen >= 4;
110 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000111 case I915_PARAM_HAS_RELAXED_DELTA:
112 value = 1;
113 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800114 case I915_PARAM_HAS_GEN7_SOL_RESET:
115 value = 1;
116 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200117 case I915_PARAM_HAS_LLC:
118 value = HAS_LLC(dev);
119 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100120 case I915_PARAM_HAS_WT:
121 value = HAS_WT(dev);
122 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100123 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200124 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100125 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700126 case I915_PARAM_HAS_WAIT_TIMEOUT:
127 value = 1;
128 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100129 case I915_PARAM_HAS_SEMAPHORES:
130 value = i915_semaphore_is_enabled(dev);
131 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000132 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
133 value = 1;
134 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100135 case I915_PARAM_HAS_SECURE_BATCHES:
136 value = capable(CAP_SYS_ADMIN);
137 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100138 case I915_PARAM_HAS_PINNED_BATCHES:
139 value = 1;
140 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100141 case I915_PARAM_HAS_EXEC_NO_RELOC:
142 value = 1;
143 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000144 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
145 value = 1;
146 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800147 case I915_PARAM_CMD_PARSER_VERSION:
148 value = i915_cmd_parser_get_version();
149 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800150 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
151 value = 1;
152 break;
Akash Goel1816f922015-01-02 16:29:30 +0530153 case I915_PARAM_MMAP_VERSION:
154 value = 1;
155 break;
Jeff McGeea1559ff2015-03-09 16:06:54 -0700156 case I915_PARAM_SUBSLICE_TOTAL:
157 value = INTEL_INFO(dev)->subslice_total;
158 if (!value)
159 return -ENODEV;
160 break;
161 case I915_PARAM_EU_TOTAL:
162 value = INTEL_INFO(dev)->eu_total;
163 if (!value)
164 return -ENODEV;
165 break;
Chris Wilson49e4d8422015-06-15 12:23:48 +0100166 case I915_PARAM_HAS_GPU_RESET:
167 value = i915.enable_hangcheck &&
Chris Wilson49e4d8422015-06-15 12:23:48 +0100168 intel_has_gpu_reset(dev);
169 break;
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300170 case I915_PARAM_HAS_RESOURCE_STREAMER:
171 value = HAS_RESOURCE_STREAMER(dev);
172 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700174 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000175 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 }
177
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100178 if (copy_to_user(param->value, &value, sizeof(int))) {
179 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000180 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 }
182
183 return 0;
184}
185
Dave Airlieec2a4c32009-08-04 11:43:41 +1000186static int i915_get_bridge_dev(struct drm_device *dev)
187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000191 if (!dev_priv->bridge_dev) {
192 DRM_ERROR("bridge device not found\n");
193 return -1;
194 }
195 return 0;
196}
197
Zhenyu Wangc48044112009-12-17 14:48:43 +0800198#define MCHBAR_I915 0x44
199#define MCHBAR_I965 0x48
200#define MCHBAR_SIZE (4*4096)
201
202#define DEVEN_REG 0x54
203#define DEVEN_MCHBAR_EN (1 << 28)
204
205/* Allocate space for the MCH regs if needed, return nonzero on error */
206static int
207intel_alloc_mchbar_resource(struct drm_device *dev)
208{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300209 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100210 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800211 u32 temp_lo, temp_hi = 0;
212 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100213 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800214
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100215 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800216 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
217 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
218 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
219
220 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
221#ifdef CONFIG_PNP
222 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100223 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
224 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800225#endif
226
227 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100228 dev_priv->mch_res.name = "i915 MCHBAR";
229 dev_priv->mch_res.flags = IORESOURCE_MEM;
230 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
231 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800232 MCHBAR_SIZE, MCHBAR_SIZE,
233 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100234 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800235 dev_priv->bridge_dev);
236 if (ret) {
237 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
238 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100239 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800240 }
241
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100242 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800243 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
244 upper_32_bits(dev_priv->mch_res.start));
245
246 pci_write_config_dword(dev_priv->bridge_dev, reg,
247 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100248 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800249}
250
251/* Setup MCHBAR if possible, return true if we should disable it again */
252static void
253intel_setup_mchbar(struct drm_device *dev)
254{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300255 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100256 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800257 u32 temp;
258 bool enabled;
259
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800260 if (IS_VALLEYVIEW(dev))
261 return;
262
Zhenyu Wangc48044112009-12-17 14:48:43 +0800263 dev_priv->mchbar_need_disable = false;
264
265 if (IS_I915G(dev) || IS_I915GM(dev)) {
266 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
267 enabled = !!(temp & DEVEN_MCHBAR_EN);
268 } else {
269 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
270 enabled = temp & 1;
271 }
272
273 /* If it's already enabled, don't have to do anything */
274 if (enabled)
275 return;
276
277 if (intel_alloc_mchbar_resource(dev))
278 return;
279
280 dev_priv->mchbar_need_disable = true;
281
282 /* Space is allocated or reserved, so enable it. */
283 if (IS_I915G(dev) || IS_I915GM(dev)) {
284 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
285 temp | DEVEN_MCHBAR_EN);
286 } else {
287 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
288 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
289 }
290}
291
292static void
293intel_teardown_mchbar(struct drm_device *dev)
294{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300295 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100296 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800297 u32 temp;
298
299 if (dev_priv->mchbar_need_disable) {
300 if (IS_I915G(dev) || IS_I915GM(dev)) {
301 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
302 temp &= ~DEVEN_MCHBAR_EN;
303 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
304 } else {
305 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
306 temp &= ~1;
307 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
308 }
309 }
310
311 if (dev_priv->mch_res.start)
312 release_resource(&dev_priv->mch_res);
313}
314
Dave Airlie28d52042009-09-21 14:33:58 +1000315/* true = enable decode, false = disable decoder */
316static unsigned int i915_vga_set_decode(void *cookie, bool state)
317{
318 struct drm_device *dev = cookie;
319
320 intel_modeset_vga_set_state(dev, state);
321 if (state)
322 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
323 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
324 else
325 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
326}
327
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000328static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
329{
330 struct drm_device *dev = pci_get_drvdata(pdev);
331 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200332
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000333 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700334 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000335 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000336 /* i915 resume handler doesn't set to D0 */
337 pci_set_power_state(dev->pdev, PCI_D0);
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200338 i915_resume_switcheroo(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000339 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000340 } else {
Joe Perchesa70491c2012-03-18 13:00:11 -0700341 pr_err("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000342 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200343 i915_suspend_switcheroo(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000344 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000345 }
346}
347
348static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
349{
350 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000351
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100352 /*
353 * FIXME: open_count is protected by drm_global_mutex but that would lead to
354 * locking inversion with the driver load path. And the access here is
355 * completely racy anyway. So don't bother with locking for now.
356 */
357 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000358}
359
Takashi Iwai26ec6852012-05-11 07:51:17 +0200360static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
361 .set_gpu_state = i915_switcheroo_set_state,
362 .reprobe = NULL,
363 .can_switch = i915_switcheroo_can_switch,
364};
365
Chris Wilson2c7111d2011-03-29 10:40:27 +0100366static int i915_load_modeset_init(struct drm_device *dev)
367{
368 struct drm_i915_private *dev_priv = dev->dev_private;
369 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800370
Bryan Freed6d139a82010-10-14 09:14:51 +0100371 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800372 if (ret)
373 DRM_INFO("failed to find VBIOS tables\n");
374
Chris Wilson934f992c2011-01-20 13:09:12 +0000375 /* If we have > 1 VGA cards, then we need to arbitrate access
376 * to the common VGA resources.
377 *
378 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
379 * then we do not take part in VGA arbitration and the
380 * vga_client_register() fails with -ENODEV.
381 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000382 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
383 if (ret && ret != -ENODEV)
384 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000385
Jesse Barnes723bfd72010-10-07 16:01:13 -0700386 intel_register_dsm_handler();
387
Dave Airlie0d697042012-09-10 12:28:36 +1000388 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000389 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100390 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000391
Chris Wilson9797fbf2012-04-24 15:47:39 +0100392 /* Initialise stolen first so that we may reserve preallocated
393 * objects for the BIOS to KMS transition.
394 */
395 ret = i915_gem_init_stolen(dev);
396 if (ret)
397 goto cleanup_vga_switcheroo;
398
Imre Deake13192f2014-02-18 00:02:15 +0200399 intel_power_domains_init_hw(dev_priv);
400
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200401 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100402 if (ret)
403 goto cleanup_gem_stolen;
404
405 /* Important: The output setup functions called by modeset_init need
406 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800407 intel_modeset_init(dev);
408
Alex Dai33a732f2015-08-12 15:43:36 +0100409 intel_guc_ucode_init(dev);
Alex Dai33a732f2015-08-12 15:43:36 +0100410
Chris Wilson1070a422012-04-24 15:47:41 +0100411 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800412 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300413 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100414
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100415 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100416
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 /* Always safe in the mode setting case. */
418 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300419 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300420 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700421 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422
Chris Wilson5a793952010-06-06 10:50:03 +0100423 ret = intel_fbdev_init(dev);
424 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100425 goto cleanup_gem;
426
427 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200428 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100429
430 /*
431 * Some ports require correctly set-up hpd registers for detection to
432 * work properly (leading to ghost connected connector status), e.g. VGA
433 * on gm45. Hence we can only set up the initial fbdev config after hpd
434 * irqs are fully enabled. Now we should scan for the initial config
435 * only once hotplug handling is enabled, but due to screwed-up locking
436 * around kms/fbdev init we can't protect the fdbev initial config
437 * scanning against hotplug events. Hence do this first and ignore the
438 * tiny window where we will loose hotplug notifactions.
439 */
Jesse Barnesd1d70672014-05-28 14:39:03 -0700440 async_schedule(intel_fbdev_initial_config, dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100441
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000442 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100443
Jesse Barnes79e53942008-11-07 14:24:08 -0800444 return 0;
445
Chris Wilson2c7111d2011-03-29 10:40:27 +0100446cleanup_gem:
447 mutex_lock(&dev->struct_mutex);
448 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700449 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100450 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300451cleanup_irq:
Alex Dai33a732f2015-08-12 15:43:36 +0100452 intel_guc_ucode_fini(dev);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100453 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100454cleanup_gem_stolen:
455 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +0100456cleanup_vga_switcheroo:
457 vga_switcheroo_unregister_client(dev->pdev);
458cleanup_vga_client:
459 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800460out:
461 return ret;
462}
463
Daniel Vetter243eaf32013-12-17 10:00:54 +0100464#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000465static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200466{
467 struct apertures_struct *ap;
468 struct pci_dev *pdev = dev_priv->dev->pdev;
469 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000470 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200471
472 ap = alloc_apertures(1);
473 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000474 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200475
Ben Widawskydabb7a92013-01-17 12:45:16 -0800476 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700477 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800478
Daniel Vettere1887192012-06-12 11:28:17 +0200479 primary =
480 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
481
Chris Wilsonf96de582013-12-16 15:57:40 +0000482 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200483
484 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000485
486 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200487}
Daniel Vetter4520f532013-10-09 09:18:51 +0200488#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000489static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200490{
Chris Wilsonf96de582013-12-16 15:57:40 +0000491 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200492}
493#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200494
Daniel Vettera4de0522014-06-05 16:20:46 +0200495#if !defined(CONFIG_VGA_CONSOLE)
496static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
497{
498 return 0;
499}
500#elif !defined(CONFIG_DUMMY_CONSOLE)
501static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
502{
503 return -ENODEV;
504}
505#else
506static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
507{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200508 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200509
510 DRM_INFO("Replacing VGA console driver\n");
511
512 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200513 if (con_is_bound(&vga_con))
514 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200515 if (ret == 0) {
516 ret = do_unregister_con_driver(&vga_con);
517
518 /* Ignore "already unregistered". */
519 if (ret == -ENODEV)
520 ret = 0;
521 }
522 console_unlock();
523
524 return ret;
525}
526#endif
527
Daniel Vetterc96ea642012-08-08 22:01:51 +0200528static void i915_dump_device_info(struct drm_i915_private *dev_priv)
529{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000530 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200531
Damien Lespiaue2a58002013-04-23 16:38:34 +0100532#define PRINT_S(name) "%s"
533#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100534#define PRINT_FLAG(name) info->name ? #name "," : ""
535#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300536 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100537 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200538 info->gen,
539 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300540 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100541 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100542#undef PRINT_S
543#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100544#undef PRINT_FLAG
545#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200546}
547
Jeff McGee9705ad82015-04-03 18:13:15 -0700548static void cherryview_sseu_info_init(struct drm_device *dev)
549{
550 struct drm_i915_private *dev_priv = dev->dev_private;
551 struct intel_device_info *info;
552 u32 fuse, eu_dis;
553
554 info = (struct intel_device_info *)&dev_priv->info;
555 fuse = I915_READ(CHV_FUSE_GT);
556
557 info->slice_total = 1;
558
559 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
560 info->subslice_per_slice++;
561 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
562 CHV_FGT_EU_DIS_SS0_R1_MASK);
563 info->eu_total += 8 - hweight32(eu_dis);
564 }
565
566 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
567 info->subslice_per_slice++;
568 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
569 CHV_FGT_EU_DIS_SS1_R1_MASK);
570 info->eu_total += 8 - hweight32(eu_dis);
571 }
572
573 info->subslice_total = info->subslice_per_slice;
574 /*
575 * CHV expected to always have a uniform distribution of EU
576 * across subslices.
577 */
578 info->eu_per_subslice = info->subslice_total ?
579 info->eu_total / info->subslice_total :
580 0;
581 /*
582 * CHV supports subslice power gating on devices with more than
583 * one subslice, and supports EU power gating on devices with
584 * more than one EU pair per subslice.
585 */
586 info->has_slice_pg = 0;
587 info->has_subslice_pg = (info->subslice_total > 1);
588 info->has_eu_pg = (info->eu_per_subslice > 2);
589}
590
591static void gen9_sseu_info_init(struct drm_device *dev)
592{
593 struct drm_i915_private *dev_priv = dev->dev_private;
594 struct intel_device_info *info;
Jeff McGeedead16e2015-04-03 18:13:16 -0700595 int s_max = 3, ss_max = 4, eu_max = 8;
Jeff McGee9705ad82015-04-03 18:13:15 -0700596 int s, ss;
Jeff McGeedead16e2015-04-03 18:13:16 -0700597 u32 fuse2, s_enable, ss_disable, eu_disable;
598 u8 eu_mask = 0xff;
599
Jeff McGee9705ad82015-04-03 18:13:15 -0700600 info = (struct intel_device_info *)&dev_priv->info;
601 fuse2 = I915_READ(GEN8_FUSE2);
602 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
603 GEN8_F2_S_ENA_SHIFT;
604 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
605 GEN9_F2_SS_DIS_SHIFT;
606
Jeff McGee9705ad82015-04-03 18:13:15 -0700607 info->slice_total = hweight32(s_enable);
608 /*
609 * The subslice disable field is global, i.e. it applies
610 * to each of the enabled slices.
611 */
612 info->subslice_per_slice = ss_max - hweight32(ss_disable);
613 info->subslice_total = info->slice_total *
614 info->subslice_per_slice;
615
616 /*
617 * Iterate through enabled slices and subslices to
618 * count the total enabled EU.
619 */
620 for (s = 0; s < s_max; s++) {
621 if (!(s_enable & (0x1 << s)))
622 /* skip disabled slice */
623 continue;
624
Jeff McGeedead16e2015-04-03 18:13:16 -0700625 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
Jeff McGee9705ad82015-04-03 18:13:15 -0700626 for (ss = 0; ss < ss_max; ss++) {
Jeff McGeedead16e2015-04-03 18:13:16 -0700627 int eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700628
629 if (ss_disable & (0x1 << ss))
630 /* skip disabled subslice */
631 continue;
632
Jeff McGeedead16e2015-04-03 18:13:16 -0700633 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
634 eu_mask);
Jeff McGee9705ad82015-04-03 18:13:15 -0700635
636 /*
637 * Record which subslice(s) has(have) 7 EUs. we
638 * can tune the hash used to spread work among
639 * subslices if they are unbalanced.
640 */
Jeff McGeedead16e2015-04-03 18:13:16 -0700641 if (eu_per_ss == 7)
Jeff McGee9705ad82015-04-03 18:13:15 -0700642 info->subslice_7eu[s] |= 1 << ss;
643
Jeff McGeedead16e2015-04-03 18:13:16 -0700644 info->eu_total += eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700645 }
646 }
647
648 /*
649 * SKL is expected to always have a uniform distribution
650 * of EU across subslices with the exception that any one
651 * EU in any one subslice may be fused off for die
Jeff McGeedead16e2015-04-03 18:13:16 -0700652 * recovery. BXT is expected to be perfectly uniform in EU
653 * distribution.
Jeff McGee9705ad82015-04-03 18:13:15 -0700654 */
655 info->eu_per_subslice = info->subslice_total ?
656 DIV_ROUND_UP(info->eu_total,
657 info->subslice_total) : 0;
658 /*
659 * SKL supports slice power gating on devices with more than
660 * one slice, and supports EU power gating on devices with
Jeff McGeedead16e2015-04-03 18:13:16 -0700661 * more than one EU pair per subslice. BXT supports subslice
662 * power gating on devices with more than one subslice, and
663 * supports EU power gating on devices with more than one EU
664 * pair per subslice.
Jeff McGee9705ad82015-04-03 18:13:15 -0700665 */
Jeff McGeedead16e2015-04-03 18:13:16 -0700666 info->has_slice_pg = (IS_SKYLAKE(dev) && (info->slice_total > 1));
667 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
668 info->has_eu_pg = (info->eu_per_subslice > 2);
Jeff McGee9705ad82015-04-03 18:13:15 -0700669}
670
Łukasz Daniluk91bedd32015-09-25 11:54:58 +0200671static void broadwell_sseu_info_init(struct drm_device *dev)
672{
673 struct drm_i915_private *dev_priv = dev->dev_private;
674 struct intel_device_info *info;
675 const int s_max = 3, ss_max = 3, eu_max = 8;
676 int s, ss;
677 u32 fuse2, eu_disable[s_max], s_enable, ss_disable;
678
679 fuse2 = I915_READ(GEN8_FUSE2);
680 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> GEN8_F2_S_ENA_SHIFT;
681 ss_disable = (fuse2 & GEN8_F2_SS_DIS_MASK) >> GEN8_F2_SS_DIS_SHIFT;
682
683 eu_disable[0] = I915_READ(GEN8_EU_DISABLE0) & GEN8_EU_DIS0_S0_MASK;
684 eu_disable[1] = (I915_READ(GEN8_EU_DISABLE0) >> GEN8_EU_DIS0_S1_SHIFT) |
685 ((I915_READ(GEN8_EU_DISABLE1) & GEN8_EU_DIS1_S1_MASK) <<
686 (32 - GEN8_EU_DIS0_S1_SHIFT));
687 eu_disable[2] = (I915_READ(GEN8_EU_DISABLE1) >> GEN8_EU_DIS1_S2_SHIFT) |
688 ((I915_READ(GEN8_EU_DISABLE2) & GEN8_EU_DIS2_S2_MASK) <<
689 (32 - GEN8_EU_DIS1_S2_SHIFT));
690
691
692 info = (struct intel_device_info *)&dev_priv->info;
693 info->slice_total = hweight32(s_enable);
694
695 /*
696 * The subslice disable field is global, i.e. it applies
697 * to each of the enabled slices.
698 */
699 info->subslice_per_slice = ss_max - hweight32(ss_disable);
700 info->subslice_total = info->slice_total * info->subslice_per_slice;
701
702 /*
703 * Iterate through enabled slices and subslices to
704 * count the total enabled EU.
705 */
706 for (s = 0; s < s_max; s++) {
707 if (!(s_enable & (0x1 << s)))
708 /* skip disabled slice */
709 continue;
710
711 for (ss = 0; ss < ss_max; ss++) {
712 u32 n_disabled;
713
714 if (ss_disable & (0x1 << ss))
715 /* skip disabled subslice */
716 continue;
717
718 n_disabled = hweight8(eu_disable[s] >> (ss * eu_max));
719
720 /*
721 * Record which subslices have 7 EUs.
722 */
723 if (eu_max - n_disabled == 7)
724 info->subslice_7eu[s] |= 1 << ss;
725
726 info->eu_total += eu_max - n_disabled;
727 }
728 }
729
730 /*
731 * BDW is expected to always have a uniform distribution of EU across
732 * subslices with the exception that any one EU in any one subslice may
733 * be fused off for die recovery.
734 */
735 info->eu_per_subslice = info->subslice_total ?
736 DIV_ROUND_UP(info->eu_total, info->subslice_total) : 0;
737
738 /*
739 * BDW supports slice power gating on devices with more than
740 * one slice.
741 */
742 info->has_slice_pg = (info->slice_total > 1);
743 info->has_subslice_pg = 0;
744 info->has_eu_pg = 0;
745}
746
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000747/*
748 * Determine various intel_device_info fields at runtime.
749 *
750 * Use it when either:
751 * - it's judged too laborious to fill n static structures with the limit
752 * when a simple if statement does the job,
753 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000754 *
755 * This function needs to be called:
756 * - after the MMIO has been setup as we are reading registers,
757 * - after the PCH has been detected,
758 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000759 */
760static void intel_device_info_runtime_init(struct drm_device *dev)
761{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000762 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000763 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000764 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000765
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000766 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000767
Damien Lespiauedd43ed2015-07-16 17:08:08 +0100768 /*
769 * Skylake and Broxton currently don't expose the topmost plane as its
770 * use is exclusive with the legacy cursor and we only want to expose
771 * one of those, not both. Until we can safely expose the topmost plane
772 * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported,
773 * we don't expose the topmost plane at all to prevent ABI breakage
774 * down the line.
775 */
Damien Lespiau8fb93972015-03-17 11:39:32 +0200776 if (IS_BROXTON(dev)) {
Damien Lespiauedd43ed2015-07-16 17:08:08 +0100777 info->num_sprites[PIPE_A] = 2;
778 info->num_sprites[PIPE_B] = 2;
779 info->num_sprites[PIPE_C] = 1;
780 } else if (IS_VALLEYVIEW(dev))
Damien Lespiau055e3932014-08-18 13:49:10 +0100781 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000782 info->num_sprites[pipe] = 2;
783 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100784 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000785 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000786
Damien Lespiaua0bae572014-02-10 17:20:55 +0000787 if (i915.disable_display) {
788 DRM_INFO("Display disabled (module parameter)\n");
789 info->num_pipes = 0;
790 } else if (info->num_pipes > 0 &&
791 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
792 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000793 u32 fuse_strap = I915_READ(FUSE_STRAP);
794 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
795
796 /*
797 * SFUSE_STRAP is supposed to have a bit signalling the display
798 * is fused off. Unfortunately it seems that, at least in
799 * certain cases, fused off display means that PCH display
800 * reads don't land anywhere. In that case, we read 0s.
801 *
802 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
803 * should be set when taking over after the firmware.
804 */
805 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
806 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
807 (dev_priv->pch_type == PCH_CPT &&
808 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
809 DRM_INFO("Display fused off, disabling\n");
810 info->num_pipes = 0;
811 }
812 }
Deepak S693d11c2015-01-16 20:42:16 +0530813
Jeff McGee38732182015-02-13 10:27:54 -0600814 /* Initialize slice/subslice/EU info */
Jeff McGee9705ad82015-04-03 18:13:15 -0700815 if (IS_CHERRYVIEW(dev))
816 cherryview_sseu_info_init(dev);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +0200817 else if (IS_BROADWELL(dev))
818 broadwell_sseu_info_init(dev);
Jeff McGeedead16e2015-04-03 18:13:16 -0700819 else if (INTEL_INFO(dev)->gen >= 9)
Jeff McGee9705ad82015-04-03 18:13:15 -0700820 gen9_sseu_info_init(dev);
Deepak S693d11c2015-01-16 20:42:16 +0530821
Jeff McGee38732182015-02-13 10:27:54 -0600822 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
823 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
824 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
825 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
826 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
827 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
828 info->has_slice_pg ? "y" : "n");
829 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
830 info->has_subslice_pg ? "y" : "n");
831 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
832 info->has_eu_pg ? "y" : "n");
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000833}
834
Ville Syrjäläe27f2992015-07-08 23:45:50 +0300835static void intel_init_dpio(struct drm_i915_private *dev_priv)
836{
837 if (!IS_VALLEYVIEW(dev_priv))
838 return;
839
840 /*
841 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
842 * CHV x1 PHY (DP/HDMI D)
843 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
844 */
845 if (IS_CHERRYVIEW(dev_priv)) {
846 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
847 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
848 } else {
849 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
850 }
851}
852
Eric Anholt63ee41d2010-12-20 18:40:06 -0800853/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800854 * i915_driver_load - setup chip and create an initial config
855 * @dev: DRM device
856 * @flags: startup flags
857 *
858 * The driver load routine has to do several things:
859 * - drive output discovery via intel_modeset_init()
860 * - initialize the memory manager
861 * - allocate initial config memory
862 * - setup the DRM framebuffer with the allocated memory
863 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000864int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100865{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200866 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000867 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +0100868 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +0200869 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000870
Daniel Vetter26394d92012-03-26 21:33:18 +0200871 info = (struct intel_device_info *) flags;
872
Daniel Vetterb14c5672013-09-19 12:18:32 +0200873 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000874 if (dev_priv == NULL)
875 return -ENOMEM;
876
Damien Lespiau755f68f2014-07-10 14:52:43 +0100877 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700878 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000879
Chris Wilson87f1f462014-08-09 19:18:42 +0100880 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000881 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100882 memcpy(device_info, info, sizeof(dev_priv->info));
883 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000884
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400885 spin_lock_init(&dev_priv->irq_lock);
886 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +0200887 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +0100888 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +0200889 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +0530890 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300891 mutex_init(&dev_priv->sb_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400892 mutex_init(&dev_priv->modeset_restore_lock);
Daniel Vettereb805622015-05-04 14:58:44 +0200893 mutex_init(&dev_priv->csr_lock);
Libin Yang4a21ef72015-09-02 14:11:39 +0800894 mutex_init(&dev_priv->av_mutex);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400895
Daniel Vetterf742a552013-12-06 10:17:53 +0100896 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300897
Damien Lespiau07144422013-10-15 18:55:40 +0100898 intel_display_crc_init(dev);
899
Daniel Vetterc96ea642012-08-08 22:01:51 +0200900 i915_dump_device_info(dev_priv);
901
Paulo Zanonied1c9e22013-08-12 14:34:08 -0300902 /* Not all pre-production machines fall into this category, only the
903 * very first ones. Almost everything should work, except for maybe
904 * suspend/resume. And we don't implement workarounds that affect only
905 * pre-production machines. */
906 if (IS_HSW_EARLY_SDV(dev))
907 DRM_INFO("This is an early pre-production Haswell machine. "
908 "It may not be fully functional.\n");
909
Dave Airlieec2a4c32009-08-04 11:43:41 +1000910 if (i915_get_bridge_dev(dev)) {
911 ret = -EIO;
912 goto free_priv;
913 }
914
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -0700915 mmio_bar = IS_GEN2(dev) ? 1 : 0;
916 /* Before gen4, the registers and the GTT are behind different BARs.
917 * However, from gen4 onwards, the registers and the GTT are shared
918 * in the same BAR, so we want to restrict this ioremap from
919 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
920 * the register BAR remains the same size for all the earlier
921 * generations up to Ironlake.
922 */
923 if (info->gen < 5)
924 mmio_size = 512*1024;
925 else
926 mmio_size = 2*1024*1024;
927
928 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
929 if (!dev_priv->regs) {
930 DRM_ERROR("failed to map registers\n");
931 ret = -EIO;
932 goto put_bridge;
933 }
934
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700935 /* This must be called before any calls to HAS_PCH_* */
936 intel_detect_pch(dev);
937
938 intel_uncore_init(dev);
939
Daniel Vettereb805622015-05-04 14:58:44 +0200940 /* Load CSR Firmware for SKL */
941 intel_csr_ucode_init(dev);
942
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800943 ret = i915_gem_gtt_init(dev);
944 if (ret)
Daniel Vettereb805622015-05-04 14:58:44 +0200945 goto out_freecsr;
Daniel Vettere1887192012-06-12 11:28:17 +0200946
Daniel Vetter17fa6462015-02-23 12:03:25 +0100947 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
948 * otherwise the vga fbdev driver falls over. */
949 ret = i915_kick_out_firmware_fb(dev_priv);
950 if (ret) {
951 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
952 goto out_gtt;
953 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100954
Daniel Vetter17fa6462015-02-23 12:03:25 +0100955 ret = i915_kick_out_vgacon(dev_priv);
956 if (ret) {
957 DRM_ERROR("failed to remove conflicting VGA console\n");
958 goto out_gtt;
Daniel Vettera4de0522014-06-05 16:20:46 +0200959 }
Daniel Vettere1887192012-06-12 11:28:17 +0200960
Dave Airlie466e69b2011-12-19 11:15:29 +0000961 pci_set_master(dev->pdev);
962
Daniel Vetter9f82d232010-08-30 21:25:23 +0200963 /* overlay on gen2 is broken and can't address above 1G */
964 if (IS_GEN2(dev))
965 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
966
Jan Niehusmann6927faf2011-03-01 23:24:16 +0100967 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
968 * using 32bit addressing, overwriting memory if HWS is located
969 * above 4GB.
970 *
971 * The documentation also mentions an issue with undefined
972 * behaviour if any general state is accessed within a page above 4GB,
973 * which also needs to be handled carefully.
974 */
975 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
976 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
977
Ben Widawsky93d18792013-01-17 12:45:17 -0800978 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +0100979
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800980 dev_priv->gtt.mappable =
981 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200982 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800983 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800984 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300985 goto out_gtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800986 }
987
Ben Widawsky911bdf02013-06-27 16:30:23 -0700988 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
989 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -0800990
Chris Wilsone642abb2010-09-09 12:46:34 +0100991 /* The i915 workqueue is primarily used for batched retirement of
992 * requests (and thus managing bo) once the task has been completed
993 * by the GPU. i915_gem_retire_requests() is called directly when we
994 * need high-priority retirement, such as waiting for an explicit
995 * bo.
996 *
997 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +0800998 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +0100999 *
1000 * All tasks on the workqueue are expected to acquire the dev mutex
1001 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -07001002 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +01001003 */
Tejun Heo53621862012-08-22 16:40:57 -07001004 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001005 if (dev_priv->wq == NULL) {
1006 DRM_ERROR("Failed to create our workqueue.\n");
1007 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -07001008 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001009 }
1010
Jani Nikula5fcece82015-05-27 15:03:42 +03001011 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
1012 if (dev_priv->hotplug.dp_wq == NULL) {
Dave Airlie0e32b392014-05-02 14:02:48 +10001013 DRM_ERROR("Failed to create our dp workqueue.\n");
1014 ret = -ENOMEM;
1015 goto out_freewq;
1016 }
1017
Chris Wilson737b1502015-01-26 18:03:03 +02001018 dev_priv->gpu_error.hangcheck_wq =
1019 alloc_ordered_workqueue("i915-hangcheck", 0);
1020 if (dev_priv->gpu_error.hangcheck_wq == NULL) {
1021 DRM_ERROR("Failed to create our hangcheck workqueue.\n");
1022 ret = -ENOMEM;
1023 goto out_freedpwq;
1024 }
1025
Daniel Vetterb9632912014-09-30 10:56:44 +02001026 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -07001027 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001028
Zhenyu Wangc48044112009-12-17 14:48:43 +08001029 /* Try to make sure MCHBAR is enabled before poking at it */
1030 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001031 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +01001032 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001033
Eric Anholt673a3942008-07-30 12:06:12 -07001034 i915_gem_load(dev);
1035
Eric Anholted4cb412008-07-29 12:10:39 -07001036 /* On the 945G/GM, the chipset reports the MSI capability on the
1037 * integrated graphics even though the support isn't actually there
1038 * according to the published specs. It doesn't appear to function
1039 * correctly in testing on 945G.
1040 * This may be a side effect of MSI having been made available for PEG
1041 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -07001042 *
1043 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -08001044 * be lost or delayed, but we use them anyways to avoid
1045 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -07001046 */
Keith Packardb60678a2008-12-08 11:12:28 -08001047 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -08001048 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -07001049
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001050 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001051
Ville Syrjäläe27f2992015-07-08 23:45:50 +03001052 intel_init_dpio(dev_priv);
1053
Ben Widawskye3c74752013-04-05 13:12:39 -07001054 if (INTEL_INFO(dev)->num_pipes) {
1055 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1056 if (ret)
1057 goto out_gem_unload;
1058 }
Keith Packard52440212008-11-18 09:30:25 -08001059
Imre Deakda7e29b2014-02-18 00:02:02 +02001060 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001061
Daniel Vetter17fa6462015-02-23 12:03:25 +01001062 ret = i915_load_modeset_init(dev);
1063 if (ret < 0) {
1064 DRM_ERROR("failed to init modeset\n");
1065 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -08001066 }
1067
Yu Zhange21fd552015-02-10 19:05:51 +08001068 /*
1069 * Notify a valid surface after modesetting,
1070 * when running inside a VM.
1071 */
1072 if (intel_vgpu_active(dev))
1073 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1074
Ben Widawsky0136db52012-04-10 21:17:01 -07001075 i915_setup_sysfs(dev);
1076
Ben Widawskye3c74752013-04-05 13:12:39 -07001077 if (INTEL_INFO(dev)->num_pipes) {
1078 /* Must be done after probing outputs */
1079 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +02001080 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -07001081 }
Matthew Garrett74a365b2009-03-19 21:35:39 +00001082
Daniel Vettereb48eb02012-04-26 23:28:12 +02001083 if (IS_GEN5(dev))
1084 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -08001085
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001086 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001087
Imre Deak58fddc22015-01-08 17:54:14 +02001088 i915_audio_component_init(dev_priv);
1089
Jesse Barnes79e53942008-11-07 14:24:08 -08001090 return 0;
1091
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001092out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001093 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001094 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +00001095out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +03001096 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1097 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -07001098
Chris Wilson56e2ea32010-11-08 17:10:29 +00001099 if (dev->pdev->msi_enabled)
1100 pci_disable_msi(dev->pdev);
1101
1102 intel_teardown_gmbus(dev);
1103 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +01001104 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson737b1502015-01-26 18:03:03 +02001105 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1106out_freedpwq:
Jani Nikula5fcece82015-05-27 15:03:42 +03001107 destroy_workqueue(dev_priv->hotplug.dp_wq);
Dave Airlie0e32b392014-05-02 14:02:48 +10001108out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001109 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -07001110out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -07001111 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001112 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001113out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001114 i915_global_gtt_cleanup(dev);
Daniel Vettereb805622015-05-04 14:58:44 +02001115out_freecsr:
1116 intel_csr_ucode_fini(dev);
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001117 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +01001118 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001119put_bridge:
1120 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001121free_priv:
Julia Lawall76b1cf22015-09-13 14:15:25 +02001122 kmem_cache_destroy(dev_priv->requests);
1123 kmem_cache_destroy(dev_priv->vmas);
1124 kmem_cache_destroy(dev_priv->objects);
Eric Anholt9a298b22009-03-24 12:23:04 -07001125 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001126 return ret;
1127}
1128
1129int i915_driver_unload(struct drm_device *dev)
1130{
1131 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02001132 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001133
Imre Deak58fddc22015-01-08 17:54:14 +02001134 i915_audio_component_cleanup(dev_priv);
1135
Chris Wilsonce58c322013-12-02 11:26:07 -02001136 ret = i915_gem_suspend(dev);
1137 if (ret) {
1138 DRM_ERROR("failed to idle hardware: %d\n", ret);
1139 return ret;
1140 }
1141
Daniel Vetter41373cd2014-09-30 10:56:41 +02001142 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001143
Daniel Vettereb48eb02012-04-26 23:28:12 +02001144 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -07001145
Ben Widawsky0136db52012-04-10 21:17:01 -07001146 i915_teardown_sysfs(dev);
1147
Imre Deak4bdc7292014-05-20 19:47:20 +03001148 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1149 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01001150
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001151 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -07001152 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -08001153
Chris Wilson44834a62010-08-19 16:09:23 +01001154 acpi_video_unregister();
1155
Daniel Vetter17fa6462015-02-23 12:03:25 +01001156 intel_fbdev_fini(dev);
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -03001157
1158 drm_vblank_cleanup(dev);
1159
Daniel Vetter17fa6462015-02-23 12:03:25 +01001160 intel_modeset_cleanup(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07001161
Daniel Vetter17fa6462015-02-23 12:03:25 +01001162 /*
1163 * free the memory space allocated for the child device
1164 * config parsed from VBT
1165 */
1166 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1167 kfree(dev_priv->vbt.child_dev);
1168 dev_priv->vbt.child_dev = NULL;
1169 dev_priv->vbt.child_dev_num = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001170 }
Matt Roper9aa61142015-09-14 19:24:18 -07001171 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1172 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1173 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1174 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001175
Daniel Vetter17fa6462015-02-23 12:03:25 +01001176 vga_switcheroo_unregister_client(dev->pdev);
1177 vga_client_register(dev->pdev, NULL, NULL, NULL);
1178
Daniel Vettera8b48992010-08-20 21:25:11 +02001179 /* Free error state after interrupts are fully disabled. */
Chris Wilson737b1502015-01-26 18:03:03 +02001180 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Daniel Vettera8b48992010-08-20 21:25:11 +02001181 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001182
Eric Anholted4cb412008-07-29 12:10:39 -07001183 if (dev->pdev->msi_enabled)
1184 pci_disable_msi(dev->pdev);
1185
Chris Wilson44834a62010-08-19 16:09:23 +01001186 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001187
Daniel Vetter17fa6462015-02-23 12:03:25 +01001188 /* Flush any outstanding unpin_work. */
1189 flush_workqueue(dev_priv->wq);
Daniel Vetter67e77c52010-08-20 22:26:30 +02001190
Alex Dai33a732f2015-08-12 15:43:36 +01001191 intel_guc_ucode_fini(dev);
Daniel Stonebf248ca2015-11-03 21:42:31 +00001192 mutex_lock(&dev->struct_mutex);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001193 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001194 i915_gem_context_fini(dev);
1195 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001196 intel_fbc_cleanup_cfb(dev_priv);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001197 i915_gem_cleanup_stolen(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001198
Daniel Vettereb805622015-05-04 14:58:44 +02001199 intel_csr_ucode_fini(dev);
1200
Chris Wilsonf899fc62010-07-20 15:44:45 -07001201 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001202 intel_teardown_mchbar(dev);
1203
Jani Nikula5fcece82015-05-27 15:03:42 +03001204 destroy_workqueue(dev_priv->hotplug.dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001205 destroy_workqueue(dev_priv->wq);
Chris Wilson737b1502015-01-26 18:03:03 +02001206 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001207 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001208
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001209 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +03001210
Chris Wilsonaec347a2013-08-26 13:46:09 +01001211 intel_uncore_fini(dev);
1212 if (dev_priv->regs != NULL)
1213 pci_iounmap(dev->pdev, dev_priv->regs);
1214
Julia Lawall76b1cf22015-09-13 14:15:25 +02001215 kmem_cache_destroy(dev_priv->requests);
1216 kmem_cache_destroy(dev_priv->vmas);
1217 kmem_cache_destroy(dev_priv->objects);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001218 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +02001219 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001220
Dave Airlie22eae942005-11-10 22:16:34 +11001221 return 0;
1222}
1223
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001224int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001225{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001226 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001227
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001228 ret = i915_gem_open(dev, file);
1229 if (ret)
1230 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -07001231
Eric Anholt673a3942008-07-30 12:06:12 -07001232 return 0;
1233}
1234
Jesse Barnes79e53942008-11-07 14:24:08 -08001235/**
1236 * i915_driver_lastclose - clean up after all DRM clients have exited
1237 * @dev: DRM device
1238 *
1239 * Take care of cleaning up after all DRM clients have exited. In the
1240 * mode setting case, we want to restore the kernel's initial mode (just
1241 * in case the last client left us in a bad state).
1242 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001243 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001244 * and DMA structures, since the kernel won't be using them, and clea
1245 * up any GEM state.
1246 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001247void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
Daniel Vetter377e91b2014-11-19 20:36:49 +01001249 intel_fbdev_restore_mode(dev);
1250 vga_switcheroo_process_delayed_switch();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251}
1252
John Harrison2885f6a2014-06-26 18:23:52 +01001253void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001255 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001256 i915_gem_context_close(dev, file);
1257 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001258 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001259
Daniel Vetter17fa6462015-02-23 12:03:25 +01001260 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261}
1262
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001263void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001264{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001265 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001266
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001267 if (file_priv && file_priv->bsd_ring)
1268 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001269 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001270}
1271
Daniel Vetter4feb7652014-11-24 11:21:52 +01001272static int
1273i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1274 struct drm_file *file)
1275{
1276 return -ENODEV;
1277}
1278
Rob Clarkbaa70942013-08-02 13:27:49 -04001279const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001280 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1281 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1282 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1283 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1284 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1285 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001286 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterc668cde2015-09-30 10:46:59 +02001287 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001288 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1289 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1290 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001291 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001292 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001293 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001294 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1295 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1296 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001297 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1298 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
1299 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
1300 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1301 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1302 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1303 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
1304 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1305 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1306 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1307 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1308 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1309 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
1310 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
1311 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1312 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
1313 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
1314 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1315 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
1316 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
1317 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1318 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
1319 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
1320 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
1321 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
1322 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
1323 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
1324 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1325 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1326 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
1327 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
1328 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_RENDER_ALLOW),
1329 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
1330 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
1331 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001332};
1333
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001334int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);