blob: cf95da5679c3558d9ac35b4bd91bcd24c7a4bad9 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/io.h>
36#include <linux/delay.h>
37#include <linux/dma-mapping.h>
38#include <linux/errno.h>
39#include <linux/kernel.h>
40#include <linux/mutex.h>
41#include <linux/pci.h>
42#include <linux/slab.h>
43#include <linux/string.h>
Yuval Mintza91eb522016-06-03 14:35:32 +030044#include <linux/vmalloc.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020045#include <linux/etherdevice.h>
46#include <linux/qed/qed_chain.h>
47#include <linux/qed/qed_if.h>
48#include "qed.h"
49#include "qed_cxt.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040050#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051#include "qed_dev_api.h"
Arun Easi1e128c82017-02-15 06:28:22 -080052#include "qed_fcoe.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_hsi.h"
54#include "qed_hw.h"
55#include "qed_init_ops.h"
56#include "qed_int.h"
Yuval Mintzfc831822016-12-01 00:21:06 -080057#include "qed_iscsi.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030058#include "qed_ll2.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
Yuval Mintz1d6cff42016-12-01 00:21:07 -080060#include "qed_ooo.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020061#include "qed_reg_addr.h"
62#include "qed_sp.h"
Yuval Mintz32a47e72016-05-11 16:36:12 +030063#include "qed_sriov.h"
Yuval Mintz0b55e272016-05-11 16:36:15 +030064#include "qed_vf.h"
Ram Amrani51ff1722016-10-01 21:59:57 +030065#include "qed_roce.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020066
Wei Yongjun0caf5b22016-08-02 13:49:00 +000067static DEFINE_SPINLOCK(qm_lock);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040068
Ram Amrani51ff1722016-10-01 21:59:57 +030069#define QED_MIN_DPIS (4)
70#define QED_MIN_PWM_REGION (QED_WID_SIZE * QED_MIN_DPIS)
71
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020072/* API common to all protocols */
Ram Amranic2035ee2016-03-02 20:26:00 +020073enum BAR_ID {
74 BAR_ID_0, /* used for GRC */
75 BAR_ID_1 /* Used for doorbells */
76};
77
Yuval Mintz1a635e42016-08-15 10:42:43 +030078static u32 qed_hw_bar_size(struct qed_hwfn *p_hwfn, enum BAR_ID bar_id)
Ram Amranic2035ee2016-03-02 20:26:00 +020079{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030080 u32 bar_reg = (bar_id == BAR_ID_0 ?
81 PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
82 u32 val;
Ram Amranic2035ee2016-03-02 20:26:00 +020083
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030084 if (IS_VF(p_hwfn->cdev))
85 return 1 << 17;
86
87 val = qed_rd(p_hwfn, p_hwfn->p_main_ptt, bar_reg);
Ram Amranic2035ee2016-03-02 20:26:00 +020088 if (val)
89 return 1 << (val + 15);
90
91 /* Old MFW initialized above registered only conditionally */
92 if (p_hwfn->cdev->num_hwfns > 1) {
93 DP_INFO(p_hwfn,
94 "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
95 return BAR_ID_0 ? 256 * 1024 : 512 * 1024;
96 } else {
97 DP_INFO(p_hwfn,
98 "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
99 return 512 * 1024;
100 }
101}
102
Yuval Mintz1a635e42016-08-15 10:42:43 +0300103void qed_init_dp(struct qed_dev *cdev, u32 dp_module, u8 dp_level)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200104{
105 u32 i;
106
107 cdev->dp_level = dp_level;
108 cdev->dp_module = dp_module;
109 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
110 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
111
112 p_hwfn->dp_level = dp_level;
113 p_hwfn->dp_module = dp_module;
114 }
115}
116
117void qed_init_struct(struct qed_dev *cdev)
118{
119 u8 i;
120
121 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
122 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
123
124 p_hwfn->cdev = cdev;
125 p_hwfn->my_id = i;
126 p_hwfn->b_active = false;
127
128 mutex_init(&p_hwfn->dmae_info.mutex);
129 }
130
131 /* hwfn 0 is always active */
132 cdev->hwfns[0].b_active = true;
133
134 /* set the default cache alignment to 128 */
135 cdev->cache_shift = 7;
136}
137
138static void qed_qm_info_free(struct qed_hwfn *p_hwfn)
139{
140 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
141
142 kfree(qm_info->qm_pq_params);
143 qm_info->qm_pq_params = NULL;
144 kfree(qm_info->qm_vport_params);
145 qm_info->qm_vport_params = NULL;
146 kfree(qm_info->qm_port_params);
147 qm_info->qm_port_params = NULL;
Manish Choprabcd197c2016-04-26 10:56:08 -0400148 kfree(qm_info->wfq_data);
149 qm_info->wfq_data = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200150}
151
152void qed_resc_free(struct qed_dev *cdev)
153{
154 int i;
155
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300156 if (IS_VF(cdev))
157 return;
158
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200159 kfree(cdev->fw_data);
160 cdev->fw_data = NULL;
161
162 kfree(cdev->reset_stats);
163
164 for_each_hwfn(cdev, i) {
165 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
166
167 qed_cxt_mngr_free(p_hwfn);
168 qed_qm_info_free(p_hwfn);
169 qed_spq_free(p_hwfn);
170 qed_eq_free(p_hwfn, p_hwfn->p_eq);
171 qed_consq_free(p_hwfn, p_hwfn->p_consq);
172 qed_int_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300173#ifdef CONFIG_QED_LL2
174 qed_ll2_free(p_hwfn, p_hwfn->p_ll2_info);
175#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800176 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
177 qed_fcoe_free(p_hwfn, p_hwfn->p_fcoe_info);
178
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800179 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Yuval Mintzfc831822016-12-01 00:21:06 -0800180 qed_iscsi_free(p_hwfn, p_hwfn->p_iscsi_info);
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800181 qed_ooo_free(p_hwfn, p_hwfn->p_ooo_info);
182 }
Yuval Mintz32a47e72016-05-11 16:36:12 +0300183 qed_iov_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200184 qed_dmae_info_free(p_hwfn);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400185 qed_dcbx_info_free(p_hwfn, p_hwfn->p_dcbx_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200186 }
187}
188
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300189static int qed_init_qm_info(struct qed_hwfn *p_hwfn, bool b_sleepable)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200190{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300191 u8 num_vports, vf_offset = 0, i, vport_id, num_ports, curr_queue = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200192 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
193 struct init_qm_port_params *p_qm_port;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300194 bool init_rdma_offload_pq = false;
195 bool init_pure_ack_pq = false;
196 bool init_ooo_pq = false;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200197 u16 num_pqs, multi_cos_tcs = 1;
Yuval Mintzcc3d5eb2016-05-26 11:01:21 +0300198 u8 pf_wfq = qm_info->pf_wfq;
199 u32 pf_rl = qm_info->pf_rl;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300200 u16 num_pf_rls = 0;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300201 u16 num_vfs = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200202
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300203#ifdef CONFIG_QED_SRIOV
204 if (p_hwfn->cdev->p_iov_info)
205 num_vfs = p_hwfn->cdev->p_iov_info->total_vfs;
206#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200207 memset(qm_info, 0, sizeof(*qm_info));
208
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300209 num_pqs = multi_cos_tcs + num_vfs + 1; /* The '1' is for pure-LB */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200210 num_vports = (u8)RESC_NUM(p_hwfn, QED_VPORT);
211
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300212 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
213 num_pqs++; /* for RoCE queue */
214 init_rdma_offload_pq = true;
215 /* we subtract num_vfs because each require a rate limiter,
216 * and one default rate limiter
217 */
218 if (p_hwfn->pf_params.rdma_pf_params.enable_dcqcn)
219 num_pf_rls = RESC_NUM(p_hwfn, QED_RL) - num_vfs - 1;
220
221 num_pqs += num_pf_rls;
222 qm_info->num_pf_rls = (u8) num_pf_rls;
223 }
224
225 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
226 num_pqs += 2; /* for iSCSI pure-ACK / OOO queue */
227 init_pure_ack_pq = true;
228 init_ooo_pq = true;
229 }
230
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200231 /* Sanity checking that setup requires legal number of resources */
232 if (num_pqs > RESC_NUM(p_hwfn, QED_PQ)) {
233 DP_ERR(p_hwfn,
234 "Need too many Physical queues - 0x%04x when only %04x are available\n",
235 num_pqs, RESC_NUM(p_hwfn, QED_PQ));
236 return -EINVAL;
237 }
238
239 /* PQs will be arranged as follows: First per-TC PQ then pure-LB quete.
240 */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300241 qm_info->qm_pq_params = kcalloc(num_pqs,
242 sizeof(struct init_qm_pq_params),
243 b_sleepable ? GFP_KERNEL : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200244 if (!qm_info->qm_pq_params)
245 goto alloc_err;
246
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300247 qm_info->qm_vport_params = kcalloc(num_vports,
248 sizeof(struct init_qm_vport_params),
249 b_sleepable ? GFP_KERNEL
250 : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200251 if (!qm_info->qm_vport_params)
252 goto alloc_err;
253
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300254 qm_info->qm_port_params = kcalloc(MAX_NUM_PORTS,
255 sizeof(struct init_qm_port_params),
256 b_sleepable ? GFP_KERNEL
257 : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200258 if (!qm_info->qm_port_params)
259 goto alloc_err;
260
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300261 qm_info->wfq_data = kcalloc(num_vports, sizeof(struct qed_wfq_data),
262 b_sleepable ? GFP_KERNEL : GFP_ATOMIC);
Manish Choprabcd197c2016-04-26 10:56:08 -0400263 if (!qm_info->wfq_data)
264 goto alloc_err;
265
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200266 vport_id = (u8)RESC_START(p_hwfn, QED_VPORT);
267
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300268 /* First init rate limited queues */
269 for (curr_queue = 0; curr_queue < num_pf_rls; curr_queue++) {
270 qm_info->qm_pq_params[curr_queue].vport_id = vport_id++;
271 qm_info->qm_pq_params[curr_queue].tc_id =
272 p_hwfn->hw_info.non_offload_tc;
273 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
274 qm_info->qm_pq_params[curr_queue].rl_valid = 1;
275 }
276
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200277 /* First init per-TC PQs */
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400278 for (i = 0; i < multi_cos_tcs; i++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300279 struct init_qm_pq_params *params =
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400280 &qm_info->qm_pq_params[curr_queue++];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200281
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300282 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE ||
283 p_hwfn->hw_info.personality == QED_PCI_ETH) {
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400284 params->vport_id = vport_id;
285 params->tc_id = p_hwfn->hw_info.non_offload_tc;
286 params->wrr_group = 1;
287 } else {
288 params->vport_id = vport_id;
289 params->tc_id = p_hwfn->hw_info.offload_tc;
290 params->wrr_group = 1;
291 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200292 }
293
294 /* Then init pure-LB PQ */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300295 qm_info->pure_lb_pq = curr_queue;
296 qm_info->qm_pq_params[curr_queue].vport_id =
297 (u8) RESC_START(p_hwfn, QED_VPORT);
298 qm_info->qm_pq_params[curr_queue].tc_id = PURE_LB_TC;
299 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
300 curr_queue++;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200301
302 qm_info->offload_pq = 0;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300303 if (init_rdma_offload_pq) {
304 qm_info->offload_pq = curr_queue;
305 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
306 qm_info->qm_pq_params[curr_queue].tc_id =
307 p_hwfn->hw_info.offload_tc;
308 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
309 curr_queue++;
310 }
311
312 if (init_pure_ack_pq) {
313 qm_info->pure_ack_pq = curr_queue;
314 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
315 qm_info->qm_pq_params[curr_queue].tc_id =
316 p_hwfn->hw_info.offload_tc;
317 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
318 curr_queue++;
319 }
320
321 if (init_ooo_pq) {
322 qm_info->ooo_pq = curr_queue;
323 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
324 qm_info->qm_pq_params[curr_queue].tc_id = DCBX_ISCSI_OOO_TC;
325 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
326 curr_queue++;
327 }
328
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300329 /* Then init per-VF PQs */
330 vf_offset = curr_queue;
331 for (i = 0; i < num_vfs; i++) {
332 /* First vport is used by the PF */
333 qm_info->qm_pq_params[curr_queue].vport_id = vport_id + i + 1;
334 qm_info->qm_pq_params[curr_queue].tc_id =
335 p_hwfn->hw_info.non_offload_tc;
336 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300337 qm_info->qm_pq_params[curr_queue].rl_valid = 1;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300338 curr_queue++;
339 }
340
341 qm_info->vf_queues_offset = vf_offset;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200342 qm_info->num_pqs = num_pqs;
343 qm_info->num_vports = num_vports;
344
345 /* Initialize qm port parameters */
346 num_ports = p_hwfn->cdev->num_ports_in_engines;
347 for (i = 0; i < num_ports; i++) {
348 p_qm_port = &qm_info->qm_port_params[i];
349 p_qm_port->active = 1;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300350 if (num_ports == 4)
351 p_qm_port->active_phys_tcs = 0x7;
352 else
353 p_qm_port->active_phys_tcs = 0x9f;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200354 p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports;
355 p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports;
356 }
357
358 qm_info->max_phys_tcs_per_port = NUM_OF_PHYS_TCS;
359
360 qm_info->start_pq = (u16)RESC_START(p_hwfn, QED_PQ);
361
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300362 qm_info->num_vf_pqs = num_vfs;
363 qm_info->start_vport = (u8) RESC_START(p_hwfn, QED_VPORT);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200364
Manish Chopraa64b02d2016-04-26 10:56:10 -0400365 for (i = 0; i < qm_info->num_vports; i++)
366 qm_info->qm_vport_params[i].vport_wfq = 1;
367
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200368 qm_info->vport_rl_en = 1;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400369 qm_info->vport_wfq_en = 1;
Yuval Mintzcc3d5eb2016-05-26 11:01:21 +0300370 qm_info->pf_rl = pf_rl;
371 qm_info->pf_wfq = pf_wfq;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200372
373 return 0;
374
375alloc_err:
Manish Choprabcd197c2016-04-26 10:56:08 -0400376 qed_qm_info_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200377 return -ENOMEM;
378}
379
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400380/* This function reconfigures the QM pf on the fly.
381 * For this purpose we:
382 * 1. reconfigure the QM database
383 * 2. set new values to runtime arrat
384 * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
385 * 4. activate init tool in QM_PF stage
386 * 5. send an sdm_qm_cmd through rbc interface to release the QM
387 */
388int qed_qm_reconf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
389{
390 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
391 bool b_rc;
392 int rc;
393
394 /* qm_info is allocated in qed_init_qm_info() which is already called
395 * from qed_resc_alloc() or previous call of qed_qm_reconf().
396 * The allocated size may change each init, so we free it before next
397 * allocation.
398 */
399 qed_qm_info_free(p_hwfn);
400
401 /* initialize qed's qm data structure */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300402 rc = qed_init_qm_info(p_hwfn, false);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400403 if (rc)
404 return rc;
405
406 /* stop PF's qm queues */
407 spin_lock_bh(&qm_lock);
408 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
409 qm_info->start_pq, qm_info->num_pqs);
410 spin_unlock_bh(&qm_lock);
411 if (!b_rc)
412 return -EINVAL;
413
414 /* clear the QM_PF runtime phase leftovers from previous init */
415 qed_init_clear_rt_data(p_hwfn);
416
417 /* prepare QM portion of runtime array */
418 qed_qm_init_pf(p_hwfn);
419
420 /* activate init tool on runtime array */
421 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
422 p_hwfn->hw_info.hw_mode);
423 if (rc)
424 return rc;
425
426 /* start PF's qm queues */
427 spin_lock_bh(&qm_lock);
428 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
429 qm_info->start_pq, qm_info->num_pqs);
430 spin_unlock_bh(&qm_lock);
431 if (!b_rc)
432 return -EINVAL;
433
434 return 0;
435}
436
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200437int qed_resc_alloc(struct qed_dev *cdev)
438{
Yuval Mintzfc831822016-12-01 00:21:06 -0800439 struct qed_iscsi_info *p_iscsi_info;
Arun Easi1e128c82017-02-15 06:28:22 -0800440 struct qed_fcoe_info *p_fcoe_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800441 struct qed_ooo_info *p_ooo_info;
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300442#ifdef CONFIG_QED_LL2
443 struct qed_ll2_info *p_ll2_info;
444#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200445 struct qed_consq *p_consq;
446 struct qed_eq *p_eq;
447 int i, rc = 0;
448
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300449 if (IS_VF(cdev))
450 return rc;
451
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200452 cdev->fw_data = kzalloc(sizeof(*cdev->fw_data), GFP_KERNEL);
453 if (!cdev->fw_data)
454 return -ENOMEM;
455
456 for_each_hwfn(cdev, i) {
457 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300458 u32 n_eqes, num_cons;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200459
460 /* First allocate the context manager structure */
461 rc = qed_cxt_mngr_alloc(p_hwfn);
462 if (rc)
463 goto alloc_err;
464
465 /* Set the HW cid/tid numbers (in the contest manager)
466 * Must be done prior to any further computations.
467 */
468 rc = qed_cxt_set_pf_params(p_hwfn);
469 if (rc)
470 goto alloc_err;
471
472 /* Prepare and process QM requirements */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300473 rc = qed_init_qm_info(p_hwfn, true);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200474 if (rc)
475 goto alloc_err;
476
477 /* Compute the ILT client partition */
478 rc = qed_cxt_cfg_ilt_compute(p_hwfn);
479 if (rc)
480 goto alloc_err;
481
482 /* CID map / ILT shadow table / T2
483 * The talbes sizes are determined by the computations above
484 */
485 rc = qed_cxt_tables_alloc(p_hwfn);
486 if (rc)
487 goto alloc_err;
488
489 /* SPQ, must follow ILT because initializes SPQ context */
490 rc = qed_spq_alloc(p_hwfn);
491 if (rc)
492 goto alloc_err;
493
494 /* SP status block allocation */
495 p_hwfn->p_dpc_ptt = qed_get_reserved_ptt(p_hwfn,
496 RESERVED_PTT_DPC);
497
498 rc = qed_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
499 if (rc)
500 goto alloc_err;
501
Yuval Mintz32a47e72016-05-11 16:36:12 +0300502 rc = qed_iov_alloc(p_hwfn);
503 if (rc)
504 goto alloc_err;
505
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200506 /* EQ */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300507 n_eqes = qed_chain_get_capacity(&p_hwfn->p_spq->chain);
508 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
509 num_cons = qed_cxt_get_proto_cid_count(p_hwfn,
510 PROTOCOLID_ROCE,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300511 NULL) * 2;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300512 n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
513 } else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
514 num_cons =
515 qed_cxt_get_proto_cid_count(p_hwfn,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300516 PROTOCOLID_ISCSI,
517 NULL);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300518 n_eqes += 2 * num_cons;
519 }
520
521 if (n_eqes > 0xFFFF) {
522 DP_ERR(p_hwfn,
523 "Cannot allocate 0x%x EQ elements. The maximum of a u16 chain is 0x%x\n",
524 n_eqes, 0xFFFF);
Wei Yongjun1b4985b2016-08-02 00:55:34 +0000525 rc = -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200526 goto alloc_err;
Dan Carpenter9b15acb2015-11-05 11:41:28 +0300527 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300528
529 p_eq = qed_eq_alloc(p_hwfn, (u16) n_eqes);
530 if (!p_eq)
531 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200532 p_hwfn->p_eq = p_eq;
533
534 p_consq = qed_consq_alloc(p_hwfn);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300535 if (!p_consq)
536 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200537 p_hwfn->p_consq = p_consq;
538
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300539#ifdef CONFIG_QED_LL2
540 if (p_hwfn->using_ll2) {
541 p_ll2_info = qed_ll2_alloc(p_hwfn);
542 if (!p_ll2_info)
543 goto alloc_no_mem;
544 p_hwfn->p_ll2_info = p_ll2_info;
545 }
546#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800547
548 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
549 p_fcoe_info = qed_fcoe_alloc(p_hwfn);
550 if (!p_fcoe_info)
551 goto alloc_no_mem;
552 p_hwfn->p_fcoe_info = p_fcoe_info;
553 }
554
Yuval Mintzfc831822016-12-01 00:21:06 -0800555 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
556 p_iscsi_info = qed_iscsi_alloc(p_hwfn);
557 if (!p_iscsi_info)
558 goto alloc_no_mem;
559 p_hwfn->p_iscsi_info = p_iscsi_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800560 p_ooo_info = qed_ooo_alloc(p_hwfn);
561 if (!p_ooo_info)
562 goto alloc_no_mem;
563 p_hwfn->p_ooo_info = p_ooo_info;
Yuval Mintzfc831822016-12-01 00:21:06 -0800564 }
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300565
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200566 /* DMA info initialization */
567 rc = qed_dmae_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700568 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200569 goto alloc_err;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400570
571 /* DCBX initialization */
572 rc = qed_dcbx_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700573 if (rc)
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400574 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200575 }
576
577 cdev->reset_stats = kzalloc(sizeof(*cdev->reset_stats), GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -0700578 if (!cdev->reset_stats)
Yuval Mintz83aeb932016-08-15 10:42:44 +0300579 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200580
581 return 0;
582
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300583alloc_no_mem:
584 rc = -ENOMEM;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200585alloc_err:
586 qed_resc_free(cdev);
587 return rc;
588}
589
590void qed_resc_setup(struct qed_dev *cdev)
591{
592 int i;
593
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300594 if (IS_VF(cdev))
595 return;
596
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200597 for_each_hwfn(cdev, i) {
598 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
599
600 qed_cxt_mngr_setup(p_hwfn);
601 qed_spq_setup(p_hwfn);
602 qed_eq_setup(p_hwfn, p_hwfn->p_eq);
603 qed_consq_setup(p_hwfn, p_hwfn->p_consq);
604
605 /* Read shadow of current MFW mailbox */
606 qed_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
607 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
608 p_hwfn->mcp_info->mfw_mb_cur,
609 p_hwfn->mcp_info->mfw_mb_length);
610
611 qed_int_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz32a47e72016-05-11 16:36:12 +0300612
613 qed_iov_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300614#ifdef CONFIG_QED_LL2
615 if (p_hwfn->using_ll2)
616 qed_ll2_setup(p_hwfn, p_hwfn->p_ll2_info);
617#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800618 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
619 qed_fcoe_setup(p_hwfn, p_hwfn->p_fcoe_info);
620
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800621 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Yuval Mintzfc831822016-12-01 00:21:06 -0800622 qed_iscsi_setup(p_hwfn, p_hwfn->p_iscsi_info);
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800623 qed_ooo_setup(p_hwfn, p_hwfn->p_ooo_info);
624 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200625 }
626}
627
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200628#define FINAL_CLEANUP_POLL_CNT (100)
629#define FINAL_CLEANUP_POLL_TIME (10)
630int qed_final_cleanup(struct qed_hwfn *p_hwfn,
Yuval Mintz0b55e272016-05-11 16:36:15 +0300631 struct qed_ptt *p_ptt, u16 id, bool is_vf)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200632{
633 u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
634 int rc = -EBUSY;
635
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500636 addr = GTT_BAR0_MAP_REG_USDM_RAM +
637 USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200638
Yuval Mintz0b55e272016-05-11 16:36:15 +0300639 if (is_vf)
640 id += 0x10;
641
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500642 command |= X_FINAL_CLEANUP_AGG_INT <<
643 SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
644 command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
645 command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
646 command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200647
648 /* Make sure notification is not set before initiating final cleanup */
649 if (REG_RD(p_hwfn, addr)) {
Yuval Mintz1a635e42016-08-15 10:42:43 +0300650 DP_NOTICE(p_hwfn,
651 "Unexpected; Found final cleanup notification before initiating final cleanup\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200652 REG_WR(p_hwfn, addr, 0);
653 }
654
655 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
656 "Sending final cleanup for PFVF[%d] [Command %08x\n]",
657 id, command);
658
659 qed_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
660
661 /* Poll until completion */
662 while (!REG_RD(p_hwfn, addr) && count--)
663 msleep(FINAL_CLEANUP_POLL_TIME);
664
665 if (REG_RD(p_hwfn, addr))
666 rc = 0;
667 else
668 DP_NOTICE(p_hwfn,
669 "Failed to receive FW final cleanup notification\n");
670
671 /* Cleanup afterwards */
672 REG_WR(p_hwfn, addr, 0);
673
674 return rc;
675}
676
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200677static int qed_calc_hw_mode(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200678{
679 int hw_mode = 0;
680
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200681 if (QED_IS_BB_B0(p_hwfn->cdev)) {
682 hw_mode |= 1 << MODE_BB;
683 } else if (QED_IS_AH(p_hwfn->cdev)) {
684 hw_mode |= 1 << MODE_K2;
685 } else {
686 DP_NOTICE(p_hwfn, "Unknown chip type %#x\n",
687 p_hwfn->cdev->type);
688 return -EINVAL;
689 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200690
691 switch (p_hwfn->cdev->num_ports_in_engines) {
692 case 1:
693 hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
694 break;
695 case 2:
696 hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
697 break;
698 case 4:
699 hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
700 break;
701 default:
702 DP_NOTICE(p_hwfn, "num_ports_in_engine = %d not supported\n",
703 p_hwfn->cdev->num_ports_in_engines);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200704 return -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200705 }
706
707 switch (p_hwfn->cdev->mf_mode) {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500708 case QED_MF_DEFAULT:
709 case QED_MF_NPAR:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200710 hw_mode |= 1 << MODE_MF_SI;
711 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500712 case QED_MF_OVLAN:
713 hw_mode |= 1 << MODE_MF_SD;
714 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200715 default:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500716 DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n");
717 hw_mode |= 1 << MODE_MF_SI;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200718 }
719
720 hw_mode |= 1 << MODE_ASIC;
721
Yuval Mintz1af9dcf2016-05-26 11:01:22 +0300722 if (p_hwfn->cdev->num_hwfns > 1)
723 hw_mode |= 1 << MODE_100G;
724
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200725 p_hwfn->hw_info.hw_mode = hw_mode;
Yuval Mintz1af9dcf2016-05-26 11:01:22 +0300726
727 DP_VERBOSE(p_hwfn, (NETIF_MSG_PROBE | NETIF_MSG_IFUP),
728 "Configuring function for hw_mode: 0x%08x\n",
729 p_hwfn->hw_info.hw_mode);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200730
731 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200732}
733
734/* Init run time data for all PFs on an engine. */
735static void qed_init_cau_rt_data(struct qed_dev *cdev)
736{
737 u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
738 int i, sb_id;
739
740 for_each_hwfn(cdev, i) {
741 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
742 struct qed_igu_info *p_igu_info;
743 struct qed_igu_block *p_block;
744 struct cau_sb_entry sb_entry;
745
746 p_igu_info = p_hwfn->hw_info.p_igu_info;
747
748 for (sb_id = 0; sb_id < QED_MAPPING_MEMORY_SIZE(cdev);
749 sb_id++) {
750 p_block = &p_igu_info->igu_map.igu_blocks[sb_id];
751 if (!p_block->is_pf)
752 continue;
753
754 qed_init_cau_sb_entry(p_hwfn, &sb_entry,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300755 p_block->function_id, 0, 0);
756 STORE_RT_REG_AGG(p_hwfn, offset + sb_id * 2, sb_entry);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200757 }
758 }
759}
760
761static int qed_hw_init_common(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300762 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200763{
764 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
765 struct qed_qm_common_rt_init_params params;
766 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200767 u8 vf_id, max_num_vfs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300768 u16 num_pfs, pf_id;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300769 u32 concrete_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200770 int rc = 0;
771
772 qed_init_cau_rt_data(cdev);
773
774 /* Program GTT windows */
775 qed_gtt_init(p_hwfn);
776
777 if (p_hwfn->mcp_info) {
778 if (p_hwfn->mcp_info->func_info.bandwidth_max)
779 qm_info->pf_rl_en = 1;
780 if (p_hwfn->mcp_info->func_info.bandwidth_min)
781 qm_info->pf_wfq_en = 1;
782 }
783
784 memset(&params, 0, sizeof(params));
785 params.max_ports_per_engine = p_hwfn->cdev->num_ports_in_engines;
786 params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port;
787 params.pf_rl_en = qm_info->pf_rl_en;
788 params.pf_wfq_en = qm_info->pf_wfq_en;
789 params.vport_rl_en = qm_info->vport_rl_en;
790 params.vport_wfq_en = qm_info->vport_wfq_en;
791 params.port_params = qm_info->qm_port_params;
792
793 qed_qm_common_rt_init(p_hwfn, &params);
794
795 qed_cxt_hw_init_common(p_hwfn);
796
797 /* Close gate from NIG to BRB/Storm; By default they are open, but
798 * we close them to prevent NIG from passing data to reset blocks.
799 * Should have been done in the ENGINE phase, but init-tool lacks
800 * proper port-pretend capabilities.
801 */
802 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_BRB_OUT_EN, 0);
803 qed_wr(p_hwfn, p_ptt, NIG_REG_STORM_OUT_EN, 0);
804 qed_port_pretend(p_hwfn, p_ptt, p_hwfn->port_id ^ 1);
805 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_BRB_OUT_EN, 0);
806 qed_wr(p_hwfn, p_ptt, NIG_REG_STORM_OUT_EN, 0);
807 qed_port_unpretend(p_hwfn, p_ptt);
808
809 rc = qed_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300810 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200811 return rc;
812
813 qed_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
814 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
815
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300816 if (QED_IS_BB(p_hwfn->cdev)) {
817 num_pfs = NUM_OF_ENG_PFS(p_hwfn->cdev);
818 for (pf_id = 0; pf_id < num_pfs; pf_id++) {
819 qed_fid_pretend(p_hwfn, p_ptt, pf_id);
820 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
821 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
822 }
823 /* pretend to original PF */
824 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
825 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200826
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200827 max_num_vfs = QED_IS_AH(cdev) ? MAX_NUM_VFS_K2 : MAX_NUM_VFS_BB;
828 for (vf_id = 0; vf_id < max_num_vfs; vf_id++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300829 concrete_fid = qed_vfid_to_concrete(p_hwfn, vf_id);
830 qed_fid_pretend(p_hwfn, p_ptt, (u16) concrete_fid);
831 qed_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300832 qed_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
833 qed_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
834 qed_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300835 }
836 /* pretend to original PF */
837 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
838
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200839 return rc;
840}
841
Ram Amrani51ff1722016-10-01 21:59:57 +0300842static int
843qed_hw_init_dpi_size(struct qed_hwfn *p_hwfn,
844 struct qed_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus)
845{
846 u32 dpi_page_size_1, dpi_page_size_2, dpi_page_size;
847 u32 dpi_bit_shift, dpi_count;
848 u32 min_dpis;
849
850 /* Calculate DPI size */
851 dpi_page_size_1 = QED_WID_SIZE * n_cpus;
852 dpi_page_size_2 = max_t(u32, QED_WID_SIZE, PAGE_SIZE);
853 dpi_page_size = max_t(u32, dpi_page_size_1, dpi_page_size_2);
854 dpi_page_size = roundup_pow_of_two(dpi_page_size);
855 dpi_bit_shift = ilog2(dpi_page_size / 4096);
856
857 dpi_count = pwm_region_size / dpi_page_size;
858
859 min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis;
860 min_dpis = max_t(u32, QED_MIN_DPIS, min_dpis);
861
862 p_hwfn->dpi_size = dpi_page_size;
863 p_hwfn->dpi_count = dpi_count;
864
865 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift);
866
867 if (dpi_count < min_dpis)
868 return -EINVAL;
869
870 return 0;
871}
872
873enum QED_ROCE_EDPM_MODE {
874 QED_ROCE_EDPM_MODE_ENABLE = 0,
875 QED_ROCE_EDPM_MODE_FORCE_ON = 1,
876 QED_ROCE_EDPM_MODE_DISABLE = 2,
877};
878
879static int
880qed_hw_init_pf_doorbell_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
881{
882 u32 pwm_regsize, norm_regsize;
883 u32 non_pwm_conn, min_addr_reg1;
884 u32 db_bar_size, n_cpus;
885 u32 roce_edpm_mode;
886 u32 pf_dems_shift;
887 int rc = 0;
888 u8 cond;
889
890 db_bar_size = qed_hw_bar_size(p_hwfn, BAR_ID_1);
891 if (p_hwfn->cdev->num_hwfns > 1)
892 db_bar_size /= 2;
893
894 /* Calculate doorbell regions */
895 non_pwm_conn = qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) +
896 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE,
897 NULL) +
898 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH,
899 NULL);
900 norm_regsize = roundup(QED_PF_DEMS_SIZE * non_pwm_conn, 4096);
901 min_addr_reg1 = norm_regsize / 4096;
902 pwm_regsize = db_bar_size - norm_regsize;
903
904 /* Check that the normal and PWM sizes are valid */
905 if (db_bar_size < norm_regsize) {
906 DP_ERR(p_hwfn->cdev,
907 "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n",
908 db_bar_size, norm_regsize);
909 return -EINVAL;
910 }
911
912 if (pwm_regsize < QED_MIN_PWM_REGION) {
913 DP_ERR(p_hwfn->cdev,
914 "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n",
915 pwm_regsize,
916 QED_MIN_PWM_REGION, db_bar_size, norm_regsize);
917 return -EINVAL;
918 }
919
920 /* Calculate number of DPIs */
921 roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode;
922 if ((roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE) ||
923 ((roce_edpm_mode == QED_ROCE_EDPM_MODE_FORCE_ON))) {
924 /* Either EDPM is mandatory, or we are attempting to allocate a
925 * WID per CPU.
926 */
Ram Amranic2dedf82017-02-20 22:43:33 +0200927 n_cpus = num_present_cpus();
Ram Amrani51ff1722016-10-01 21:59:57 +0300928 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
929 }
930
931 cond = (rc && (roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE)) ||
932 (roce_edpm_mode == QED_ROCE_EDPM_MODE_DISABLE);
933 if (cond || p_hwfn->dcbx_no_edpm) {
934 /* Either EDPM is disabled from user configuration, or it is
935 * disabled via DCBx, or it is not mandatory and we failed to
936 * allocated a WID per CPU.
937 */
938 n_cpus = 1;
939 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
940
941 if (cond)
942 qed_rdma_dpm_bar(p_hwfn, p_ptt);
943 }
944
945 DP_INFO(p_hwfn,
946 "doorbell bar: normal_region_size=%d, pwm_region_size=%d, dpi_size=%d, dpi_count=%d, roce_edpm=%s\n",
947 norm_regsize,
948 pwm_regsize,
949 p_hwfn->dpi_size,
950 p_hwfn->dpi_count,
951 ((p_hwfn->dcbx_no_edpm) || (p_hwfn->db_bar_no_edpm)) ?
952 "disabled" : "enabled");
953
954 if (rc) {
955 DP_ERR(p_hwfn,
956 "Failed to allocate enough DPIs. Allocated %d but the current minimum is %d.\n",
957 p_hwfn->dpi_count,
958 p_hwfn->pf_params.rdma_pf_params.min_dpis);
959 return -EINVAL;
960 }
961
962 p_hwfn->dpi_start_offset = norm_regsize;
963
964 /* DEMS size is configured log2 of DWORDs, hence the division by 4 */
965 pf_dems_shift = ilog2(QED_PF_DEMS_SIZE / 4);
966 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift);
967 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1);
968
969 return 0;
970}
971
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200972static int qed_hw_init_port(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300973 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200974{
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300975 return qed_init_run(p_hwfn, p_ptt, PHASE_PORT,
976 p_hwfn->port_id, hw_mode);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200977}
978
979static int qed_hw_init_pf(struct qed_hwfn *p_hwfn,
980 struct qed_ptt *p_ptt,
Manish Chopra464f6642016-04-14 01:38:29 -0400981 struct qed_tunn_start_params *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200982 int hw_mode,
983 bool b_hw_start,
984 enum qed_int_mode int_mode,
985 bool allow_npar_tx_switch)
986{
987 u8 rel_pf_id = p_hwfn->rel_pf_id;
988 int rc = 0;
989
990 if (p_hwfn->mcp_info) {
991 struct qed_mcp_function_info *p_info;
992
993 p_info = &p_hwfn->mcp_info->func_info;
994 if (p_info->bandwidth_min)
995 p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
996
997 /* Update rate limit once we'll actually have a link */
Manish Chopra4b01e512016-04-26 10:56:09 -0400998 p_hwfn->qm_info.pf_rl = 100000;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200999 }
1000
1001 qed_cxt_hw_init_pf(p_hwfn);
1002
1003 qed_int_igu_init_rt(p_hwfn);
1004
1005 /* Set VLAN in NIG if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001006 if (hw_mode & BIT(MODE_MF_SD)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001007 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "Configuring LLH_FUNC_TAG\n");
1008 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
1009 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
1010 p_hwfn->hw_info.ovlan);
1011 }
1012
1013 /* Enable classification by MAC if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001014 if (hw_mode & BIT(MODE_MF_SI)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001015 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
1016 "Configuring TAGMAC_CLS_TYPE\n");
1017 STORE_RT_REG(p_hwfn,
1018 NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET, 1);
1019 }
1020
1021 /* Protocl Configuration */
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001022 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
1023 (p_hwfn->hw_info.personality == QED_PCI_ISCSI) ? 1 : 0);
Arun Easi1e128c82017-02-15 06:28:22 -08001024 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET,
1025 (p_hwfn->hw_info.personality == QED_PCI_FCOE) ? 1 : 0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001026 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
1027
1028 /* Cleanup chip from previous driver if such remains exist */
Yuval Mintz0b55e272016-05-11 16:36:15 +03001029 rc = qed_final_cleanup(p_hwfn, p_ptt, rel_pf_id, false);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001030 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001031 return rc;
1032
1033 /* PF Init sequence */
1034 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
1035 if (rc)
1036 return rc;
1037
1038 /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
1039 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
1040 if (rc)
1041 return rc;
1042
1043 /* Pure runtime initializations - directly to the HW */
1044 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
1045
Ram Amrani51ff1722016-10-01 21:59:57 +03001046 rc = qed_hw_init_pf_doorbell_bar(p_hwfn, p_ptt);
1047 if (rc)
1048 return rc;
1049
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001050 if (b_hw_start) {
1051 /* enable interrupts */
1052 qed_int_igu_enable(p_hwfn, p_ptt, int_mode);
1053
1054 /* send function start command */
Yuval Mintz831bfb0e2016-05-11 16:36:25 +03001055 rc = qed_sp_pf_start(p_hwfn, p_tunn, p_hwfn->cdev->mf_mode,
1056 allow_npar_tx_switch);
Arun Easi1e128c82017-02-15 06:28:22 -08001057 if (rc) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001058 DP_NOTICE(p_hwfn, "Function start ramrod failed\n");
Arun Easi1e128c82017-02-15 06:28:22 -08001059 return rc;
1060 }
1061 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
1062 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1, BIT(2));
1063 qed_wr(p_hwfn, p_ptt,
1064 PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST,
1065 0x100);
1066 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001067 }
1068 return rc;
1069}
1070
1071static int qed_change_pci_hwfn(struct qed_hwfn *p_hwfn,
1072 struct qed_ptt *p_ptt,
1073 u8 enable)
1074{
1075 u32 delay_idx = 0, val, set_val = enable ? 1 : 0;
1076
1077 /* Change PF in PXP */
1078 qed_wr(p_hwfn, p_ptt,
1079 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
1080
1081 /* wait until value is set - try for 1 second every 50us */
1082 for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
1083 val = qed_rd(p_hwfn, p_ptt,
1084 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1085 if (val == set_val)
1086 break;
1087
1088 usleep_range(50, 60);
1089 }
1090
1091 if (val != set_val) {
1092 DP_NOTICE(p_hwfn,
1093 "PFID_ENABLE_MASTER wasn't changed after a second\n");
1094 return -EAGAIN;
1095 }
1096
1097 return 0;
1098}
1099
1100static void qed_reset_mb_shadow(struct qed_hwfn *p_hwfn,
1101 struct qed_ptt *p_main_ptt)
1102{
1103 /* Read shadow of current MFW mailbox */
1104 qed_mcp_read_mb(p_hwfn, p_main_ptt);
1105 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001106 p_hwfn->mcp_info->mfw_mb_cur, p_hwfn->mcp_info->mfw_mb_length);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001107}
1108
1109int qed_hw_init(struct qed_dev *cdev,
Manish Chopra464f6642016-04-14 01:38:29 -04001110 struct qed_tunn_start_params *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001111 bool b_hw_start,
1112 enum qed_int_mode int_mode,
1113 bool allow_npar_tx_switch,
1114 const u8 *bin_fw_data)
1115{
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001116 u32 load_code, param, drv_mb_param;
1117 bool b_default_mtu = true;
1118 struct qed_hwfn *p_hwfn;
1119 int rc = 0, mfw_rc, i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001120
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +03001121 if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
1122 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
1123 return -EINVAL;
1124 }
1125
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001126 if (IS_PF(cdev)) {
1127 rc = qed_init_fw_data(cdev, bin_fw_data);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001128 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001129 return rc;
1130 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001131
1132 for_each_hwfn(cdev, i) {
1133 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1134
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001135 /* If management didn't provide a default, set one of our own */
1136 if (!p_hwfn->hw_info.mtu) {
1137 p_hwfn->hw_info.mtu = 1500;
1138 b_default_mtu = false;
1139 }
1140
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001141 if (IS_VF(cdev)) {
1142 p_hwfn->b_int_enabled = 1;
1143 continue;
1144 }
1145
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001146 /* Enable DMAE in PXP */
1147 rc = qed_change_pci_hwfn(p_hwfn, p_hwfn->p_main_ptt, true);
1148
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001149 rc = qed_calc_hw_mode(p_hwfn);
1150 if (rc)
1151 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001152
Yuval Mintz1a635e42016-08-15 10:42:43 +03001153 rc = qed_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt, &load_code);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001154 if (rc) {
1155 DP_NOTICE(p_hwfn, "Failed sending LOAD_REQ command\n");
1156 return rc;
1157 }
1158
1159 qed_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
1160
1161 DP_VERBOSE(p_hwfn, QED_MSG_SP,
1162 "Load request was sent. Resp:0x%x, Load code: 0x%x\n",
1163 rc, load_code);
1164
1165 p_hwfn->first_on_engine = (load_code ==
1166 FW_MSG_CODE_DRV_LOAD_ENGINE);
1167
1168 switch (load_code) {
1169 case FW_MSG_CODE_DRV_LOAD_ENGINE:
1170 rc = qed_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
1171 p_hwfn->hw_info.hw_mode);
1172 if (rc)
1173 break;
1174 /* Fall into */
1175 case FW_MSG_CODE_DRV_LOAD_PORT:
1176 rc = qed_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
1177 p_hwfn->hw_info.hw_mode);
1178 if (rc)
1179 break;
1180
1181 /* Fall into */
1182 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
1183 rc = qed_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
Manish Chopra464f6642016-04-14 01:38:29 -04001184 p_tunn, p_hwfn->hw_info.hw_mode,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001185 b_hw_start, int_mode,
1186 allow_npar_tx_switch);
1187 break;
1188 default:
1189 rc = -EINVAL;
1190 break;
1191 }
1192
1193 if (rc)
1194 DP_NOTICE(p_hwfn,
1195 "init phase failed for loadcode 0x%x (rc %d)\n",
1196 load_code, rc);
1197
1198 /* ACK mfw regardless of success or failure of initialization */
1199 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1200 DRV_MSG_CODE_LOAD_DONE,
1201 0, &load_code, &param);
1202 if (rc)
1203 return rc;
1204 if (mfw_rc) {
1205 DP_NOTICE(p_hwfn, "Failed sending LOAD_DONE command\n");
1206 return mfw_rc;
1207 }
1208
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001209 /* send DCBX attention request command */
1210 DP_VERBOSE(p_hwfn,
1211 QED_MSG_DCB,
1212 "sending phony dcbx set command to trigger DCBx attention handling\n");
1213 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1214 DRV_MSG_CODE_SET_DCBX,
1215 1 << DRV_MB_PARAM_DCBX_NOTIFY_SHIFT,
1216 &load_code, &param);
1217 if (mfw_rc) {
1218 DP_NOTICE(p_hwfn,
1219 "Failed to send DCBX attention request\n");
1220 return mfw_rc;
1221 }
1222
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001223 p_hwfn->hw_init_done = true;
1224 }
1225
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001226 if (IS_PF(cdev)) {
1227 p_hwfn = QED_LEADING_HWFN(cdev);
1228 drv_mb_param = (FW_MAJOR_VERSION << 24) |
1229 (FW_MINOR_VERSION << 16) |
1230 (FW_REVISION_VERSION << 8) |
1231 (FW_ENGINEERING_VERSION);
1232 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1233 DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER,
1234 drv_mb_param, &load_code, &param);
1235 if (rc)
1236 DP_INFO(p_hwfn, "Failed to update firmware version\n");
1237
1238 if (!b_default_mtu) {
1239 rc = qed_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt,
1240 p_hwfn->hw_info.mtu);
1241 if (rc)
1242 DP_INFO(p_hwfn,
1243 "Failed to update default mtu\n");
1244 }
1245
1246 rc = qed_mcp_ov_update_driver_state(p_hwfn,
1247 p_hwfn->p_main_ptt,
1248 QED_OV_DRIVER_STATE_DISABLED);
1249 if (rc)
1250 DP_INFO(p_hwfn, "Failed to update driver state\n");
1251
1252 rc = qed_mcp_ov_update_eswitch(p_hwfn, p_hwfn->p_main_ptt,
1253 QED_OV_ESWITCH_VEB);
1254 if (rc)
1255 DP_INFO(p_hwfn, "Failed to update eswitch mode\n");
1256 }
1257
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001258 return 0;
1259}
1260
1261#define QED_HW_STOP_RETRY_LIMIT (10)
Yuval Mintz1a635e42016-08-15 10:42:43 +03001262static void qed_hw_timers_stop(struct qed_dev *cdev,
1263 struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001264{
1265 int i;
1266
1267 /* close timers */
1268 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
1269 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
1270
1271 for (i = 0; i < QED_HW_STOP_RETRY_LIMIT; i++) {
1272 if ((!qed_rd(p_hwfn, p_ptt,
1273 TM_REG_PF_SCAN_ACTIVE_CONN)) &&
Yuval Mintz1a635e42016-08-15 10:42:43 +03001274 (!qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
Yuval Mintz8c925c42016-03-02 20:26:03 +02001275 break;
1276
1277 /* Dependent on number of connection/tasks, possibly
1278 * 1ms sleep is required between polls
1279 */
1280 usleep_range(1000, 2000);
1281 }
1282
1283 if (i < QED_HW_STOP_RETRY_LIMIT)
1284 return;
1285
1286 DP_NOTICE(p_hwfn,
1287 "Timers linear scans are not over [Connection %02x Tasks %02x]\n",
1288 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
1289 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
1290}
1291
1292void qed_hw_timers_stop_all(struct qed_dev *cdev)
1293{
1294 int j;
1295
1296 for_each_hwfn(cdev, j) {
1297 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1298 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1299
1300 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
1301 }
1302}
1303
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001304int qed_hw_stop(struct qed_dev *cdev)
1305{
Tomer Tayar12263372017-03-28 15:12:50 +03001306 struct qed_hwfn *p_hwfn;
1307 struct qed_ptt *p_ptt;
1308 int rc, rc2 = 0;
Yuval Mintz8c925c42016-03-02 20:26:03 +02001309 int j;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001310
1311 for_each_hwfn(cdev, j) {
Tomer Tayar12263372017-03-28 15:12:50 +03001312 p_hwfn = &cdev->hwfns[j];
1313 p_ptt = p_hwfn->p_main_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001314
1315 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Stopping hw/fw\n");
1316
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001317 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001318 qed_vf_pf_int_cleanup(p_hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +03001319 rc = qed_vf_pf_reset(p_hwfn);
1320 if (rc) {
1321 DP_NOTICE(p_hwfn,
1322 "qed_vf_pf_reset failed. rc = %d.\n",
1323 rc);
1324 rc2 = -EINVAL;
1325 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001326 continue;
1327 }
1328
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001329 /* mark the hw as uninitialized... */
1330 p_hwfn->hw_init_done = false;
1331
Tomer Tayar12263372017-03-28 15:12:50 +03001332 /* Send unload command to MCP */
1333 rc = qed_mcp_unload_req(p_hwfn, p_ptt);
1334 if (rc) {
Yuval Mintz8c925c42016-03-02 20:26:03 +02001335 DP_NOTICE(p_hwfn,
Tomer Tayar12263372017-03-28 15:12:50 +03001336 "Failed sending a UNLOAD_REQ command. rc = %d.\n",
1337 rc);
1338 rc2 = -EINVAL;
1339 }
1340
1341 qed_slowpath_irq_sync(p_hwfn);
1342
1343 /* After this point no MFW attentions are expected, e.g. prevent
1344 * race between pf stop and dcbx pf update.
1345 */
1346 rc = qed_sp_pf_stop(p_hwfn);
1347 if (rc) {
1348 DP_NOTICE(p_hwfn,
1349 "Failed to close PF against FW [rc = %d]. Continue to stop HW to prevent illegal host access by the device.\n",
1350 rc);
1351 rc2 = -EINVAL;
1352 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001353
1354 qed_wr(p_hwfn, p_ptt,
1355 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1356
1357 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1358 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1359 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1360 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1361 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1362
Yuval Mintz8c925c42016-03-02 20:26:03 +02001363 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001364
1365 /* Disable Attention Generation */
1366 qed_int_igu_disable_int(p_hwfn, p_ptt);
1367
1368 qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
1369 qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
1370
1371 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
1372
1373 /* Need to wait 1ms to guarantee SBs are cleared */
1374 usleep_range(1000, 2000);
Tomer Tayar12263372017-03-28 15:12:50 +03001375
1376 /* Disable PF in HW blocks */
1377 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DB_ENABLE, 0);
1378 qed_wr(p_hwfn, p_ptt, QM_REG_PF_EN, 0);
1379
1380 qed_mcp_unload_done(p_hwfn, p_ptt);
1381 if (rc) {
1382 DP_NOTICE(p_hwfn,
1383 "Failed sending a UNLOAD_DONE command. rc = %d.\n",
1384 rc);
1385 rc2 = -EINVAL;
1386 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001387 }
1388
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001389 if (IS_PF(cdev)) {
Tomer Tayar12263372017-03-28 15:12:50 +03001390 p_hwfn = QED_LEADING_HWFN(cdev);
1391 p_ptt = QED_LEADING_HWFN(cdev)->p_main_ptt;
1392
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001393 /* Disable DMAE in PXP - in CMT, this should only be done for
1394 * first hw-function, and only after all transactions have
1395 * stopped for all active hw-functions.
1396 */
Tomer Tayar12263372017-03-28 15:12:50 +03001397 rc = qed_change_pci_hwfn(p_hwfn, p_ptt, false);
1398 if (rc) {
1399 DP_NOTICE(p_hwfn,
1400 "qed_change_pci_hwfn failed. rc = %d.\n", rc);
1401 rc2 = -EINVAL;
1402 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001403 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001404
Tomer Tayar12263372017-03-28 15:12:50 +03001405 return rc2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001406}
1407
Manish Chopracee4d262015-10-26 11:02:28 +02001408void qed_hw_stop_fastpath(struct qed_dev *cdev)
1409{
Yuval Mintz8c925c42016-03-02 20:26:03 +02001410 int j;
Manish Chopracee4d262015-10-26 11:02:28 +02001411
1412 for_each_hwfn(cdev, j) {
1413 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001414 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1415
1416 if (IS_VF(cdev)) {
1417 qed_vf_pf_int_cleanup(p_hwfn);
1418 continue;
1419 }
Manish Chopracee4d262015-10-26 11:02:28 +02001420
1421 DP_VERBOSE(p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001422 NETIF_MSG_IFDOWN, "Shutting down the fastpath\n");
Manish Chopracee4d262015-10-26 11:02:28 +02001423
1424 qed_wr(p_hwfn, p_ptt,
1425 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1426
1427 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1428 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1429 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1430 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1431 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1432
Manish Chopracee4d262015-10-26 11:02:28 +02001433 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
1434
1435 /* Need to wait 1ms to guarantee SBs are cleared */
1436 usleep_range(1000, 2000);
1437 }
1438}
1439
1440void qed_hw_start_fastpath(struct qed_hwfn *p_hwfn)
1441{
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001442 if (IS_VF(p_hwfn->cdev))
1443 return;
1444
Manish Chopracee4d262015-10-26 11:02:28 +02001445 /* Re-open incoming traffic */
1446 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1447 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
1448}
1449
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001450/* Free hwfn memory and resources acquired in hw_hwfn_prepare */
1451static void qed_hw_hwfn_free(struct qed_hwfn *p_hwfn)
1452{
1453 qed_ptt_pool_free(p_hwfn);
1454 kfree(p_hwfn->hw_info.p_igu_info);
1455}
1456
1457/* Setup bar access */
Yuval Mintz12e09c62016-03-02 20:26:01 +02001458static void qed_hw_hwfn_prepare(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001459{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001460 /* clear indirect access */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001461 if (QED_IS_AH(p_hwfn->cdev)) {
1462 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1463 PGLUE_B_REG_PGL_ADDR_E8_F0_K2, 0);
1464 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1465 PGLUE_B_REG_PGL_ADDR_EC_F0_K2, 0);
1466 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1467 PGLUE_B_REG_PGL_ADDR_F0_F0_K2, 0);
1468 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1469 PGLUE_B_REG_PGL_ADDR_F4_F0_K2, 0);
1470 } else {
1471 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1472 PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0);
1473 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1474 PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0);
1475 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1476 PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0);
1477 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1478 PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0);
1479 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001480
1481 /* Clean Previous errors if such exist */
1482 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001483 PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR, 1 << p_hwfn->abs_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001484
1485 /* enable internal target-read */
1486 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1487 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001488}
1489
1490static void get_function_id(struct qed_hwfn *p_hwfn)
1491{
1492 /* ME Register */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001493 p_hwfn->hw_info.opaque_fid = (u16) REG_RD(p_hwfn,
1494 PXP_PF_ME_OPAQUE_ADDR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001495
1496 p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
1497
1498 p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
1499 p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
1500 PXP_CONCRETE_FID_PFID);
1501 p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
1502 PXP_CONCRETE_FID_PORT);
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001503
1504 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
1505 "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
1506 p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001507}
1508
Yuval Mintz25c089d2015-10-26 11:02:26 +02001509static void qed_hw_set_feat(struct qed_hwfn *p_hwfn)
1510{
1511 u32 *feat_num = p_hwfn->hw_info.feat_num;
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001512 struct qed_sb_cnt_info sb_cnt_info;
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001513 u32 non_l2_sbs = 0;
Yuval Mintz25c089d2015-10-26 11:02:26 +02001514
Yuval Mintz0189efb2016-10-13 22:57:02 +03001515 if (IS_ENABLED(CONFIG_QED_RDMA) &&
1516 p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
1517 /* Roce CNQ each requires: 1 status block + 1 CNQ. We divide
1518 * the status blocks equally between L2 / RoCE but with
1519 * consideration as to how many l2 queues / cnqs we have.
1520 */
Ram Amrani51ff1722016-10-01 21:59:57 +03001521 feat_num[QED_RDMA_CNQ] =
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001522 min_t(u32, RESC_NUM(p_hwfn, QED_SB) / 2,
Ram Amrani51ff1722016-10-01 21:59:57 +03001523 RESC_NUM(p_hwfn, QED_RDMA_CNQ_RAM));
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001524
1525 non_l2_sbs = feat_num[QED_RDMA_CNQ];
Ram Amrani51ff1722016-10-01 21:59:57 +03001526 }
Yuval Mintz0189efb2016-10-13 22:57:02 +03001527
Mintz, Yuvaldec26532017-03-23 15:50:20 +02001528 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE ||
1529 p_hwfn->hw_info.personality == QED_PCI_ETH) {
1530 /* Start by allocating VF queues, then PF's */
1531 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
1532 qed_int_get_num_sbs(p_hwfn, &sb_cnt_info);
1533 feat_num[QED_VF_L2_QUE] = min_t(u32,
1534 RESC_NUM(p_hwfn, QED_L2_QUEUE),
1535 sb_cnt_info.sb_iov_cnt);
1536 feat_num[QED_PF_L2_QUE] = min_t(u32,
1537 RESC_NUM(p_hwfn, QED_SB) -
1538 non_l2_sbs,
1539 RESC_NUM(p_hwfn,
1540 QED_L2_QUEUE) -
1541 FEAT_NUM(p_hwfn,
1542 QED_VF_L2_QUE));
1543 }
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001544
1545 DP_VERBOSE(p_hwfn,
1546 NETIF_MSG_PROBE,
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001547 "#PF_L2_QUEUES=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d #SBS=%d\n",
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001548 (int)FEAT_NUM(p_hwfn, QED_PF_L2_QUE),
1549 (int)FEAT_NUM(p_hwfn, QED_VF_L2_QUE),
1550 (int)FEAT_NUM(p_hwfn, QED_RDMA_CNQ),
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001551 RESC_NUM(p_hwfn, QED_SB));
Yuval Mintz25c089d2015-10-26 11:02:26 +02001552}
1553
Tomer Tayar2edbff82016-10-31 07:14:27 +02001554static enum resource_id_enum qed_hw_get_mfw_res_id(enum qed_resources res_id)
1555{
1556 enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
1557
1558 switch (res_id) {
1559 case QED_SB:
1560 mfw_res_id = RESOURCE_NUM_SB_E;
1561 break;
1562 case QED_L2_QUEUE:
1563 mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
1564 break;
1565 case QED_VPORT:
1566 mfw_res_id = RESOURCE_NUM_VPORT_E;
1567 break;
1568 case QED_RSS_ENG:
1569 mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
1570 break;
1571 case QED_PQ:
1572 mfw_res_id = RESOURCE_NUM_PQ_E;
1573 break;
1574 case QED_RL:
1575 mfw_res_id = RESOURCE_NUM_RL_E;
1576 break;
1577 case QED_MAC:
1578 case QED_VLAN:
1579 /* Each VFC resource can accommodate both a MAC and a VLAN */
1580 mfw_res_id = RESOURCE_VFC_FILTER_E;
1581 break;
1582 case QED_ILT:
1583 mfw_res_id = RESOURCE_ILT_E;
1584 break;
1585 case QED_LL2_QUEUE:
1586 mfw_res_id = RESOURCE_LL2_QUEUE_E;
1587 break;
1588 case QED_RDMA_CNQ_RAM:
1589 case QED_CMDQS_CQS:
1590 /* CNQ/CMDQS are the same resource */
1591 mfw_res_id = RESOURCE_CQS_E;
1592 break;
1593 case QED_RDMA_STATS_QUEUE:
1594 mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
1595 break;
1596 default:
1597 break;
1598 }
1599
1600 return mfw_res_id;
1601}
1602
1603static u32 qed_hw_get_dflt_resc_num(struct qed_hwfn *p_hwfn,
1604 enum qed_resources res_id)
1605{
1606 u8 num_funcs = p_hwfn->num_funcs_on_engine;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001607 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar2edbff82016-10-31 07:14:27 +02001608 struct qed_sb_cnt_info sb_cnt_info;
1609 u32 dflt_resc_num = 0;
1610
1611 switch (res_id) {
1612 case QED_SB:
1613 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
1614 qed_int_get_num_sbs(p_hwfn, &sb_cnt_info);
1615 dflt_resc_num = sb_cnt_info.sb_cnt;
1616 break;
1617 case QED_L2_QUEUE:
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001618 dflt_resc_num = (b_ah ? MAX_NUM_L2_QUEUES_K2
1619 : MAX_NUM_L2_QUEUES_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001620 break;
1621 case QED_VPORT:
1622 dflt_resc_num = MAX_NUM_VPORTS_BB / num_funcs;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001623 dflt_resc_num = (b_ah ? MAX_NUM_VPORTS_K2
1624 : MAX_NUM_VPORTS_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001625 break;
1626 case QED_RSS_ENG:
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001627 dflt_resc_num = (b_ah ? ETH_RSS_ENGINE_NUM_K2
1628 : ETH_RSS_ENGINE_NUM_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001629 break;
1630 case QED_PQ:
1631 /* The granularity of the PQs is 8 */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001632 dflt_resc_num = (b_ah ? MAX_QM_TX_QUEUES_K2
1633 : MAX_QM_TX_QUEUES_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001634 dflt_resc_num &= ~0x7;
1635 break;
1636 case QED_RL:
1637 dflt_resc_num = MAX_QM_GLOBAL_RLS / num_funcs;
1638 break;
1639 case QED_MAC:
1640 case QED_VLAN:
1641 /* Each VFC resource can accommodate both a MAC and a VLAN */
1642 dflt_resc_num = ETH_NUM_MAC_FILTERS / num_funcs;
1643 break;
1644 case QED_ILT:
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001645 dflt_resc_num = (b_ah ? PXP_NUM_ILT_RECORDS_K2
1646 : PXP_NUM_ILT_RECORDS_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001647 break;
1648 case QED_LL2_QUEUE:
1649 dflt_resc_num = MAX_NUM_LL2_RX_QUEUES / num_funcs;
1650 break;
1651 case QED_RDMA_CNQ_RAM:
1652 case QED_CMDQS_CQS:
1653 /* CNQ/CMDQS are the same resource */
1654 dflt_resc_num = NUM_OF_CMDQS_CQS / num_funcs;
1655 break;
1656 case QED_RDMA_STATS_QUEUE:
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001657 dflt_resc_num = (b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2
1658 : RDMA_NUM_STATISTIC_COUNTERS_BB) /
1659 num_funcs;
1660
Tomer Tayar2edbff82016-10-31 07:14:27 +02001661 break;
1662 default:
1663 break;
1664 }
1665
1666 return dflt_resc_num;
1667}
1668
1669static const char *qed_hw_get_resc_name(enum qed_resources res_id)
1670{
1671 switch (res_id) {
1672 case QED_SB:
1673 return "SB";
1674 case QED_L2_QUEUE:
1675 return "L2_QUEUE";
1676 case QED_VPORT:
1677 return "VPORT";
1678 case QED_RSS_ENG:
1679 return "RSS_ENG";
1680 case QED_PQ:
1681 return "PQ";
1682 case QED_RL:
1683 return "RL";
1684 case QED_MAC:
1685 return "MAC";
1686 case QED_VLAN:
1687 return "VLAN";
1688 case QED_RDMA_CNQ_RAM:
1689 return "RDMA_CNQ_RAM";
1690 case QED_ILT:
1691 return "ILT";
1692 case QED_LL2_QUEUE:
1693 return "LL2_QUEUE";
1694 case QED_CMDQS_CQS:
1695 return "CMDQS_CQS";
1696 case QED_RDMA_STATS_QUEUE:
1697 return "RDMA_STATS_QUEUE";
1698 default:
1699 return "UNKNOWN_RESOURCE";
1700 }
1701}
1702
1703static int qed_hw_set_resc_info(struct qed_hwfn *p_hwfn,
1704 enum qed_resources res_id)
1705{
1706 u32 dflt_resc_num = 0, dflt_resc_start = 0, mcp_resp, mcp_param;
1707 u32 *p_resc_num, *p_resc_start;
1708 struct resource_info resc_info;
1709 int rc;
1710
1711 p_resc_num = &RESC_NUM(p_hwfn, res_id);
1712 p_resc_start = &RESC_START(p_hwfn, res_id);
1713
1714 /* Default values assumes that each function received equal share */
1715 dflt_resc_num = qed_hw_get_dflt_resc_num(p_hwfn, res_id);
1716 if (!dflt_resc_num) {
1717 DP_ERR(p_hwfn,
1718 "Failed to get default amount for resource %d [%s]\n",
1719 res_id, qed_hw_get_resc_name(res_id));
1720 return -EINVAL;
1721 }
1722 dflt_resc_start = dflt_resc_num * p_hwfn->enabled_func_idx;
1723
1724 memset(&resc_info, 0, sizeof(resc_info));
1725 resc_info.res_id = qed_hw_get_mfw_res_id(res_id);
1726 if (resc_info.res_id == RESOURCE_NUM_INVALID) {
1727 DP_ERR(p_hwfn,
1728 "Failed to match resource %d [%s] with the MFW resources\n",
1729 res_id, qed_hw_get_resc_name(res_id));
1730 return -EINVAL;
1731 }
1732
1733 rc = qed_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, &resc_info,
1734 &mcp_resp, &mcp_param);
1735 if (rc) {
1736 DP_NOTICE(p_hwfn,
1737 "MFW response failure for an allocation request for resource %d [%s]\n",
1738 res_id, qed_hw_get_resc_name(res_id));
1739 return rc;
1740 }
1741
1742 /* Default driver values are applied in the following cases:
1743 * - The resource allocation MB command is not supported by the MFW
1744 * - There is an internal error in the MFW while processing the request
1745 * - The resource ID is unknown to the MFW
1746 */
1747 if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK &&
1748 mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED) {
1749 DP_NOTICE(p_hwfn,
1750 "Resource %d [%s]: No allocation info was received [mcp_resp 0x%x]. Applying default values [num %d, start %d].\n",
1751 res_id,
1752 qed_hw_get_resc_name(res_id),
1753 mcp_resp, dflt_resc_num, dflt_resc_start);
1754 *p_resc_num = dflt_resc_num;
1755 *p_resc_start = dflt_resc_start;
1756 goto out;
1757 }
1758
1759 /* Special handling for status blocks; Would be revised in future */
1760 if (res_id == QED_SB) {
1761 resc_info.size -= 1;
1762 resc_info.offset -= p_hwfn->enabled_func_idx;
1763 }
1764
1765 *p_resc_num = resc_info.size;
1766 *p_resc_start = resc_info.offset;
1767
1768out:
1769 /* PQs have to divide by 8 [that's the HW granularity].
1770 * Reduce number so it would fit.
1771 */
1772 if ((res_id == QED_PQ) && ((*p_resc_num % 8) || (*p_resc_start % 8))) {
1773 DP_INFO(p_hwfn,
1774 "PQs need to align by 8; Number %08x --> %08x, Start %08x --> %08x\n",
1775 *p_resc_num,
1776 (*p_resc_num) & ~0x7,
1777 *p_resc_start, (*p_resc_start) & ~0x7);
1778 *p_resc_num &= ~0x7;
1779 *p_resc_start &= ~0x7;
1780 }
1781
1782 return 0;
1783}
1784
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001785static int qed_hw_get_resc(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001786{
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001787 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar2edbff82016-10-31 07:14:27 +02001788 u8 res_id;
1789 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001790
Tomer Tayar2edbff82016-10-31 07:14:27 +02001791 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
1792 rc = qed_hw_set_resc_info(p_hwfn, res_id);
1793 if (rc)
1794 return rc;
1795 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001796
1797 /* Sanity for ILT */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001798 if ((b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_K2)) ||
1799 (!b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_BB))) {
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001800 DP_NOTICE(p_hwfn, "Can't assign ILT pages [%08x,...,%08x]\n",
1801 RESC_START(p_hwfn, QED_ILT),
1802 RESC_END(p_hwfn, QED_ILT) - 1);
1803 return -EINVAL;
1804 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001805
Yuval Mintz25c089d2015-10-26 11:02:26 +02001806 qed_hw_set_feat(p_hwfn);
1807
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001808 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
Tomer Tayar2edbff82016-10-31 07:14:27 +02001809 "The numbers for each resource are:\n");
1810 for (res_id = 0; res_id < QED_MAX_RESC; res_id++)
1811 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE, "%s = %d start = %d\n",
1812 qed_hw_get_resc_name(res_id),
1813 RESC_NUM(p_hwfn, res_id),
1814 RESC_START(p_hwfn, res_id));
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001815
1816 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001817}
1818
Yuval Mintz1a635e42016-08-15 10:42:43 +03001819static int qed_hw_get_nvm_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001820{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001821 u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
Arun Easi1e128c82017-02-15 06:28:22 -08001822 u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001823 struct qed_mcp_link_params *link;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001824
1825 /* Read global nvm_cfg address */
1826 nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
1827
1828 /* Verify MCP has initialized it */
1829 if (!nvm_cfg_addr) {
1830 DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
1831 return -EINVAL;
1832 }
1833
1834 /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */
1835 nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
1836
Yuval Mintzcc875c22015-10-26 11:02:31 +02001837 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1838 offsetof(struct nvm_cfg1, glob) +
1839 offsetof(struct nvm_cfg1_glob, core_cfg);
1840
1841 core_cfg = qed_rd(p_hwfn, p_ptt, addr);
1842
1843 switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
1844 NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001845 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001846 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X40G;
1847 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001848 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001849 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X50G;
1850 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001851 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001852 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X100G;
1853 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001854 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001855 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_F;
1856 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001857 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001858 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_E;
1859 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001860 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001861 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X20G;
1862 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001863 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001864 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X40G;
1865 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001866 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001867 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X25G;
1868 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001869 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G:
1870 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X10G;
1871 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001872 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001873 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X25G;
1874 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001875 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G:
1876 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X25G;
1877 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001878 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03001879 DP_NOTICE(p_hwfn, "Unknown port mode in 0x%08x\n", core_cfg);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001880 break;
1881 }
1882
Yuval Mintzcc875c22015-10-26 11:02:31 +02001883 /* Read default link configuration */
1884 link = &p_hwfn->mcp_info->link_input;
1885 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1886 offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
1887 link_temp = qed_rd(p_hwfn, p_ptt,
1888 port_cfg_addr +
1889 offsetof(struct nvm_cfg1_port, speed_cap_mask));
Yuval Mintz83aeb932016-08-15 10:42:44 +03001890 link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
1891 link->speed.advertised_speeds = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001892
Yuval Mintz83aeb932016-08-15 10:42:44 +03001893 link_temp = link->speed.advertised_speeds;
1894 p_hwfn->mcp_info->link_capabilities.speed_capabilities = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001895
1896 link_temp = qed_rd(p_hwfn, p_ptt,
1897 port_cfg_addr +
1898 offsetof(struct nvm_cfg1_port, link_settings));
1899 switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
1900 NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
1901 case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
1902 link->speed.autoneg = true;
1903 break;
1904 case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
1905 link->speed.forced_speed = 1000;
1906 break;
1907 case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
1908 link->speed.forced_speed = 10000;
1909 break;
1910 case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
1911 link->speed.forced_speed = 25000;
1912 break;
1913 case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
1914 link->speed.forced_speed = 40000;
1915 break;
1916 case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
1917 link->speed.forced_speed = 50000;
1918 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001919 case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001920 link->speed.forced_speed = 100000;
1921 break;
1922 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03001923 DP_NOTICE(p_hwfn, "Unknown Speed in 0x%08x\n", link_temp);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001924 }
1925
1926 link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
1927 link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
1928 link->pause.autoneg = !!(link_temp &
1929 NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
1930 link->pause.forced_rx = !!(link_temp &
1931 NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
1932 link->pause.forced_tx = !!(link_temp &
1933 NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
1934 link->loopback_mode = 0;
1935
1936 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1937 "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n",
1938 link->speed.forced_speed, link->speed.advertised_speeds,
1939 link->speed.autoneg, link->pause.autoneg);
1940
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001941 /* Read Multi-function information from shmem */
1942 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1943 offsetof(struct nvm_cfg1, glob) +
1944 offsetof(struct nvm_cfg1_glob, generic_cont0);
1945
1946 generic_cont0 = qed_rd(p_hwfn, p_ptt, addr);
1947
1948 mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
1949 NVM_CFG1_GLOB_MF_MODE_OFFSET;
1950
1951 switch (mf_mode) {
1952 case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001953 p_hwfn->cdev->mf_mode = QED_MF_OVLAN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001954 break;
1955 case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001956 p_hwfn->cdev->mf_mode = QED_MF_NPAR;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001957 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001958 case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
1959 p_hwfn->cdev->mf_mode = QED_MF_DEFAULT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001960 break;
1961 }
1962 DP_INFO(p_hwfn, "Multi function mode is %08x\n",
1963 p_hwfn->cdev->mf_mode);
1964
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001965 /* Read Multi-function information from shmem */
1966 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1967 offsetof(struct nvm_cfg1, glob) +
1968 offsetof(struct nvm_cfg1_glob, device_capabilities);
1969
1970 device_capabilities = qed_rd(p_hwfn, p_ptt, addr);
1971 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
1972 __set_bit(QED_DEV_CAP_ETH,
1973 &p_hwfn->hw_info.device_capabilities);
Arun Easi1e128c82017-02-15 06:28:22 -08001974 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE)
1975 __set_bit(QED_DEV_CAP_FCOE,
1976 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001977 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
1978 __set_bit(QED_DEV_CAP_ISCSI,
1979 &p_hwfn->hw_info.device_capabilities);
1980 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
1981 __set_bit(QED_DEV_CAP_ROCE,
1982 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001983
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001984 return qed_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
1985}
1986
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001987static void qed_get_num_funcs(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1988{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001989 u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
1990 u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001991 struct qed_dev *cdev = p_hwfn->cdev;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001992
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001993 num_funcs = QED_IS_AH(cdev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001994
1995 /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
1996 * in the other bits are selected.
1997 * Bits 1-15 are for functions 1-15, respectively, and their value is
1998 * '0' only for enabled functions (function 0 always exists and
1999 * enabled).
2000 * In case of CMT, only the "even" functions are enabled, and thus the
2001 * number of functions for both hwfns is learnt from the same bits.
2002 */
2003 reg_function_hide = qed_rd(p_hwfn, p_ptt, MISCS_REG_FUNCTION_HIDE);
2004
2005 if (reg_function_hide & 0x1) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002006 if (QED_IS_BB(cdev)) {
2007 if (QED_PATH_ID(p_hwfn) && cdev->num_hwfns == 1) {
2008 num_funcs = 0;
2009 eng_mask = 0xaaaa;
2010 } else {
2011 num_funcs = 1;
2012 eng_mask = 0x5554;
2013 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002014 } else {
2015 num_funcs = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002016 eng_mask = 0xfffe;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002017 }
2018
2019 /* Get the number of the enabled functions on the engine */
2020 tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
2021 while (tmp) {
2022 if (tmp & 0x1)
2023 num_funcs++;
2024 tmp >>= 0x1;
2025 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002026
2027 /* Get the PF index within the enabled functions */
2028 low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
2029 tmp = reg_function_hide & eng_mask & low_pfs_mask;
2030 while (tmp) {
2031 if (tmp & 0x1)
2032 enabled_func_idx--;
2033 tmp >>= 0x1;
2034 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002035 }
2036
2037 p_hwfn->num_funcs_on_engine = num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002038 p_hwfn->enabled_func_idx = enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002039
2040 DP_VERBOSE(p_hwfn,
2041 NETIF_MSG_PROBE,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002042 "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002043 p_hwfn->rel_pf_id,
2044 p_hwfn->abs_pf_id,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002045 p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002046}
2047
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002048static void qed_hw_info_port_num_bb(struct qed_hwfn *p_hwfn,
2049 struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002050{
2051 u32 port_mode;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002052
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002053 port_mode = qed_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB_B0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002054
2055 if (port_mode < 3) {
2056 p_hwfn->cdev->num_ports_in_engines = 1;
2057 } else if (port_mode <= 5) {
2058 p_hwfn->cdev->num_ports_in_engines = 2;
2059 } else {
2060 DP_NOTICE(p_hwfn, "PORT MODE: %d not supported\n",
2061 p_hwfn->cdev->num_ports_in_engines);
2062
2063 /* Default num_ports_in_engines to something */
2064 p_hwfn->cdev->num_ports_in_engines = 1;
2065 }
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002066}
2067
2068static void qed_hw_info_port_num_ah(struct qed_hwfn *p_hwfn,
2069 struct qed_ptt *p_ptt)
2070{
2071 u32 port;
2072 int i;
2073
2074 p_hwfn->cdev->num_ports_in_engines = 0;
2075
2076 for (i = 0; i < MAX_NUM_PORTS_K2; i++) {
2077 port = qed_rd(p_hwfn, p_ptt,
2078 CNIG_REG_NIG_PORT0_CONF_K2 + (i * 4));
2079 if (port & 1)
2080 p_hwfn->cdev->num_ports_in_engines++;
2081 }
2082
2083 if (!p_hwfn->cdev->num_ports_in_engines) {
2084 DP_NOTICE(p_hwfn, "All NIG ports are inactive\n");
2085
2086 /* Default num_ports_in_engine to something */
2087 p_hwfn->cdev->num_ports_in_engines = 1;
2088 }
2089}
2090
2091static void qed_hw_info_port_num(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2092{
2093 if (QED_IS_BB(p_hwfn->cdev))
2094 qed_hw_info_port_num_bb(p_hwfn, p_ptt);
2095 else
2096 qed_hw_info_port_num_ah(p_hwfn, p_ptt);
2097}
2098
2099static int
2100qed_get_hw_info(struct qed_hwfn *p_hwfn,
2101 struct qed_ptt *p_ptt,
2102 enum qed_pci_personality personality)
2103{
2104 int rc;
2105
2106 /* Since all information is common, only first hwfns should do this */
2107 if (IS_LEAD_HWFN(p_hwfn)) {
2108 rc = qed_iov_hw_info(p_hwfn);
2109 if (rc)
2110 return rc;
2111 }
2112
2113 qed_hw_info_port_num(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002114
2115 qed_hw_get_nvm_info(p_hwfn, p_ptt);
2116
2117 rc = qed_int_igu_read_cam(p_hwfn, p_ptt);
2118 if (rc)
2119 return rc;
2120
2121 if (qed_mcp_is_init(p_hwfn))
2122 ether_addr_copy(p_hwfn->hw_info.hw_mac_addr,
2123 p_hwfn->mcp_info->func_info.mac);
2124 else
2125 eth_random_addr(p_hwfn->hw_info.hw_mac_addr);
2126
2127 if (qed_mcp_is_init(p_hwfn)) {
2128 if (p_hwfn->mcp_info->func_info.ovlan != QED_MCP_VLAN_UNSET)
2129 p_hwfn->hw_info.ovlan =
2130 p_hwfn->mcp_info->func_info.ovlan;
2131
2132 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
2133 }
2134
2135 if (qed_mcp_is_init(p_hwfn)) {
2136 enum qed_pci_personality protocol;
2137
2138 protocol = p_hwfn->mcp_info->func_info.protocol;
2139 p_hwfn->hw_info.personality = protocol;
2140 }
2141
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002142 qed_get_num_funcs(p_hwfn, p_ptt);
2143
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002144 if (qed_mcp_is_init(p_hwfn))
2145 p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu;
2146
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002147 return qed_hw_get_resc(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002148}
2149
Yuval Mintz12e09c62016-03-02 20:26:01 +02002150static int qed_get_dev_info(struct qed_dev *cdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002151{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002152 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002153 u16 device_id_mask;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002154 u32 tmp;
2155
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002156 /* Read Vendor Id / Device Id */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002157 pci_read_config_word(cdev->pdev, PCI_VENDOR_ID, &cdev->vendor_id);
2158 pci_read_config_word(cdev->pdev, PCI_DEVICE_ID, &cdev->device_id);
2159
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002160 /* Determine type */
2161 device_id_mask = cdev->device_id & QED_DEV_ID_MASK;
2162 switch (device_id_mask) {
2163 case QED_DEV_ID_MASK_BB:
2164 cdev->type = QED_DEV_TYPE_BB;
2165 break;
2166 case QED_DEV_ID_MASK_AH:
2167 cdev->type = QED_DEV_TYPE_AH;
2168 break;
2169 default:
2170 DP_NOTICE(p_hwfn, "Unknown device id 0x%x\n", cdev->device_id);
2171 return -EBUSY;
2172 }
2173
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002174 cdev->chip_num = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002175 MISCS_REG_CHIP_NUM);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002176 cdev->chip_rev = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002177 MISCS_REG_CHIP_REV);
2178 MASK_FIELD(CHIP_REV, cdev->chip_rev);
2179
2180 /* Learn number of HW-functions */
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002181 tmp = qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002182 MISCS_REG_CMT_ENABLED_FOR_PAIR);
2183
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002184 if (tmp & (1 << p_hwfn->rel_pf_id)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002185 DP_NOTICE(cdev->hwfns, "device in CMT mode\n");
2186 cdev->num_hwfns = 2;
2187 } else {
2188 cdev->num_hwfns = 1;
2189 }
2190
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002191 cdev->chip_bond_id = qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002192 MISCS_REG_CHIP_TEST_REG) >> 4;
2193 MASK_FIELD(CHIP_BOND_ID, cdev->chip_bond_id);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002194 cdev->chip_metal = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002195 MISCS_REG_CHIP_METAL);
2196 MASK_FIELD(CHIP_METAL, cdev->chip_metal);
2197
2198 DP_INFO(cdev->hwfns,
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002199 "Chip details - %s %c%d, Num: %04x Rev: %04x Bond id: %04x Metal: %04x\n",
2200 QED_IS_BB(cdev) ? "BB" : "AH",
2201 'A' + cdev->chip_rev,
2202 (int)cdev->chip_metal,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002203 cdev->chip_num, cdev->chip_rev,
2204 cdev->chip_bond_id, cdev->chip_metal);
Yuval Mintz12e09c62016-03-02 20:26:01 +02002205
2206 if (QED_IS_BB(cdev) && CHIP_REV_IS_A0(cdev)) {
2207 DP_NOTICE(cdev->hwfns,
2208 "The chip type/rev (BB A0) is not supported!\n");
2209 return -EINVAL;
2210 }
2211
2212 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002213}
2214
2215static int qed_hw_prepare_single(struct qed_hwfn *p_hwfn,
2216 void __iomem *p_regview,
2217 void __iomem *p_doorbells,
2218 enum qed_pci_personality personality)
2219{
2220 int rc = 0;
2221
2222 /* Split PCI bars evenly between hwfns */
2223 p_hwfn->regview = p_regview;
2224 p_hwfn->doorbells = p_doorbells;
2225
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002226 if (IS_VF(p_hwfn->cdev))
2227 return qed_vf_hw_prepare(p_hwfn);
2228
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002229 /* Validate that chip access is feasible */
2230 if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
2231 DP_ERR(p_hwfn,
2232 "Reading the ME register returns all Fs; Preventing further chip access\n");
2233 return -EINVAL;
2234 }
2235
2236 get_function_id(p_hwfn);
2237
Yuval Mintz12e09c62016-03-02 20:26:01 +02002238 /* Allocate PTT pool */
2239 rc = qed_ptt_pool_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002240 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002241 goto err0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002242
Yuval Mintz12e09c62016-03-02 20:26:01 +02002243 /* Allocate the main PTT */
2244 p_hwfn->p_main_ptt = qed_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
2245
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002246 /* First hwfn learns basic information, e.g., number of hwfns */
Yuval Mintz12e09c62016-03-02 20:26:01 +02002247 if (!p_hwfn->my_id) {
2248 rc = qed_get_dev_info(p_hwfn->cdev);
Yuval Mintz1a635e42016-08-15 10:42:43 +03002249 if (rc)
Yuval Mintz12e09c62016-03-02 20:26:01 +02002250 goto err1;
2251 }
2252
2253 qed_hw_hwfn_prepare(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002254
2255 /* Initialize MCP structure */
2256 rc = qed_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
2257 if (rc) {
2258 DP_NOTICE(p_hwfn, "Failed initializing mcp command\n");
2259 goto err1;
2260 }
2261
2262 /* Read the device configuration information from the HW and SHMEM */
2263 rc = qed_get_hw_info(p_hwfn, p_hwfn->p_main_ptt, personality);
2264 if (rc) {
2265 DP_NOTICE(p_hwfn, "Failed to get HW information\n");
2266 goto err2;
2267 }
2268
2269 /* Allocate the init RT array and initialize the init-ops engine */
2270 rc = qed_init_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002271 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002272 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002273
2274 return rc;
2275err2:
Yuval Mintz32a47e72016-05-11 16:36:12 +03002276 if (IS_LEAD_HWFN(p_hwfn))
2277 qed_iov_free_hw_info(p_hwfn->cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002278 qed_mcp_free(p_hwfn);
2279err1:
2280 qed_hw_hwfn_free(p_hwfn);
2281err0:
2282 return rc;
2283}
2284
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002285int qed_hw_prepare(struct qed_dev *cdev,
2286 int personality)
2287{
Ariel Eliorc78df142015-12-07 06:25:58 -05002288 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
2289 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002290
2291 /* Store the precompiled init data ptrs */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002292 if (IS_PF(cdev))
2293 qed_init_iro_array(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002294
2295 /* Initialize the first hwfn - will learn number of hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002296 rc = qed_hw_prepare_single(p_hwfn,
2297 cdev->regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002298 cdev->doorbells, personality);
2299 if (rc)
2300 return rc;
2301
Ariel Eliorc78df142015-12-07 06:25:58 -05002302 personality = p_hwfn->hw_info.personality;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002303
2304 /* Initialize the rest of the hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002305 if (cdev->num_hwfns > 1) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002306 void __iomem *p_regview, *p_doorbell;
Ariel Eliorc78df142015-12-07 06:25:58 -05002307 u8 __iomem *addr;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002308
Ariel Eliorc78df142015-12-07 06:25:58 -05002309 /* adjust bar offset for second engine */
Ram Amranic2035ee2016-03-02 20:26:00 +02002310 addr = cdev->regview + qed_hw_bar_size(p_hwfn, BAR_ID_0) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002311 p_regview = addr;
2312
2313 /* adjust doorbell bar offset for second engine */
Ram Amranic2035ee2016-03-02 20:26:00 +02002314 addr = cdev->doorbells + qed_hw_bar_size(p_hwfn, BAR_ID_1) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002315 p_doorbell = addr;
2316
2317 /* prepare second hw function */
2318 rc = qed_hw_prepare_single(&cdev->hwfns[1], p_regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002319 p_doorbell, personality);
Ariel Eliorc78df142015-12-07 06:25:58 -05002320
2321 /* in case of error, need to free the previously
2322 * initiliazed hwfn 0.
2323 */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002324 if (rc) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002325 if (IS_PF(cdev)) {
2326 qed_init_free(p_hwfn);
2327 qed_mcp_free(p_hwfn);
2328 qed_hw_hwfn_free(p_hwfn);
2329 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002330 }
2331 }
2332
Ariel Eliorc78df142015-12-07 06:25:58 -05002333 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002334}
2335
2336void qed_hw_remove(struct qed_dev *cdev)
2337{
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002338 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002339 int i;
2340
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002341 if (IS_PF(cdev))
2342 qed_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt,
2343 QED_OV_DRIVER_STATE_NOT_LOADED);
2344
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002345 for_each_hwfn(cdev, i) {
2346 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2347
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002348 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03002349 qed_vf_pf_release(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002350 continue;
2351 }
2352
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002353 qed_init_free(p_hwfn);
2354 qed_hw_hwfn_free(p_hwfn);
2355 qed_mcp_free(p_hwfn);
2356 }
Yuval Mintz32a47e72016-05-11 16:36:12 +03002357
2358 qed_iov_free_hw_info(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002359}
2360
Yuval Mintza91eb522016-06-03 14:35:32 +03002361static void qed_chain_free_next_ptr(struct qed_dev *cdev,
2362 struct qed_chain *p_chain)
2363{
2364 void *p_virt = p_chain->p_virt_addr, *p_virt_next = NULL;
2365 dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
2366 struct qed_chain_next *p_next;
2367 u32 size, i;
2368
2369 if (!p_virt)
2370 return;
2371
2372 size = p_chain->elem_size * p_chain->usable_per_page;
2373
2374 for (i = 0; i < p_chain->page_cnt; i++) {
2375 if (!p_virt)
2376 break;
2377
2378 p_next = (struct qed_chain_next *)((u8 *)p_virt + size);
2379 p_virt_next = p_next->next_virt;
2380 p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
2381
2382 dma_free_coherent(&cdev->pdev->dev,
2383 QED_CHAIN_PAGE_SIZE, p_virt, p_phys);
2384
2385 p_virt = p_virt_next;
2386 p_phys = p_phys_next;
2387 }
2388}
2389
2390static void qed_chain_free_single(struct qed_dev *cdev,
2391 struct qed_chain *p_chain)
2392{
2393 if (!p_chain->p_virt_addr)
2394 return;
2395
2396 dma_free_coherent(&cdev->pdev->dev,
2397 QED_CHAIN_PAGE_SIZE,
2398 p_chain->p_virt_addr, p_chain->p_phys_addr);
2399}
2400
2401static void qed_chain_free_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
2402{
2403 void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
2404 u32 page_cnt = p_chain->page_cnt, i, pbl_size;
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002405 u8 *p_pbl_virt = p_chain->pbl_sp.p_virt_table;
Yuval Mintza91eb522016-06-03 14:35:32 +03002406
2407 if (!pp_virt_addr_tbl)
2408 return;
2409
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002410 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002411 goto out;
2412
2413 for (i = 0; i < page_cnt; i++) {
2414 if (!pp_virt_addr_tbl[i])
2415 break;
2416
2417 dma_free_coherent(&cdev->pdev->dev,
2418 QED_CHAIN_PAGE_SIZE,
2419 pp_virt_addr_tbl[i],
2420 *(dma_addr_t *)p_pbl_virt);
2421
2422 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
2423 }
2424
2425 pbl_size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
2426 dma_free_coherent(&cdev->pdev->dev,
2427 pbl_size,
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002428 p_chain->pbl_sp.p_virt_table,
2429 p_chain->pbl_sp.p_phys_table);
Yuval Mintza91eb522016-06-03 14:35:32 +03002430out:
2431 vfree(p_chain->pbl.pp_virt_addr_tbl);
2432}
2433
2434void qed_chain_free(struct qed_dev *cdev, struct qed_chain *p_chain)
2435{
2436 switch (p_chain->mode) {
2437 case QED_CHAIN_MODE_NEXT_PTR:
2438 qed_chain_free_next_ptr(cdev, p_chain);
2439 break;
2440 case QED_CHAIN_MODE_SINGLE:
2441 qed_chain_free_single(cdev, p_chain);
2442 break;
2443 case QED_CHAIN_MODE_PBL:
2444 qed_chain_free_pbl(cdev, p_chain);
2445 break;
2446 }
2447}
2448
2449static int
2450qed_chain_alloc_sanity_check(struct qed_dev *cdev,
2451 enum qed_chain_cnt_type cnt_type,
2452 size_t elem_size, u32 page_cnt)
2453{
2454 u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
2455
2456 /* The actual chain size can be larger than the maximal possible value
2457 * after rounding up the requested elements number to pages, and after
2458 * taking into acount the unusuable elements (next-ptr elements).
2459 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
2460 * size/capacity fields are of a u32 type.
2461 */
2462 if ((cnt_type == QED_CHAIN_CNT_TYPE_U16 &&
Tomer Tayar3ef310a2017-03-14 15:25:59 +02002463 chain_size > ((u32)U16_MAX + 1)) ||
2464 (cnt_type == QED_CHAIN_CNT_TYPE_U32 && chain_size > U32_MAX)) {
Yuval Mintza91eb522016-06-03 14:35:32 +03002465 DP_NOTICE(cdev,
2466 "The actual chain size (0x%llx) is larger than the maximal possible value\n",
2467 chain_size);
2468 return -EINVAL;
2469 }
2470
2471 return 0;
2472}
2473
2474static int
2475qed_chain_alloc_next_ptr(struct qed_dev *cdev, struct qed_chain *p_chain)
2476{
2477 void *p_virt = NULL, *p_virt_prev = NULL;
2478 dma_addr_t p_phys = 0;
2479 u32 i;
2480
2481 for (i = 0; i < p_chain->page_cnt; i++) {
2482 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
2483 QED_CHAIN_PAGE_SIZE,
2484 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07002485 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002486 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002487
2488 if (i == 0) {
2489 qed_chain_init_mem(p_chain, p_virt, p_phys);
2490 qed_chain_reset(p_chain);
2491 } else {
2492 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
2493 p_virt, p_phys);
2494 }
2495
2496 p_virt_prev = p_virt;
2497 }
2498 /* Last page's next element should point to the beginning of the
2499 * chain.
2500 */
2501 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
2502 p_chain->p_virt_addr,
2503 p_chain->p_phys_addr);
2504
2505 return 0;
2506}
2507
2508static int
2509qed_chain_alloc_single(struct qed_dev *cdev, struct qed_chain *p_chain)
2510{
2511 dma_addr_t p_phys = 0;
2512 void *p_virt = NULL;
2513
2514 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
2515 QED_CHAIN_PAGE_SIZE, &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07002516 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002517 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002518
2519 qed_chain_init_mem(p_chain, p_virt, p_phys);
2520 qed_chain_reset(p_chain);
2521
2522 return 0;
2523}
2524
2525static int qed_chain_alloc_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
2526{
2527 u32 page_cnt = p_chain->page_cnt, size, i;
2528 dma_addr_t p_phys = 0, p_pbl_phys = 0;
2529 void **pp_virt_addr_tbl = NULL;
2530 u8 *p_pbl_virt = NULL;
2531 void *p_virt = NULL;
2532
2533 size = page_cnt * sizeof(*pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07002534 pp_virt_addr_tbl = vzalloc(size);
2535 if (!pp_virt_addr_tbl)
Yuval Mintza91eb522016-06-03 14:35:32 +03002536 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002537
2538 /* The allocation of the PBL table is done with its full size, since it
2539 * is expected to be successive.
2540 * qed_chain_init_pbl_mem() is called even in a case of an allocation
2541 * failure, since pp_virt_addr_tbl was previously allocated, and it
2542 * should be saved to allow its freeing during the error flow.
2543 */
2544 size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
2545 p_pbl_virt = dma_alloc_coherent(&cdev->pdev->dev,
2546 size, &p_pbl_phys, GFP_KERNEL);
2547 qed_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
2548 pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07002549 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002550 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002551
2552 for (i = 0; i < page_cnt; i++) {
2553 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
2554 QED_CHAIN_PAGE_SIZE,
2555 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07002556 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002557 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002558
2559 if (i == 0) {
2560 qed_chain_init_mem(p_chain, p_virt, p_phys);
2561 qed_chain_reset(p_chain);
2562 }
2563
2564 /* Fill the PBL table with the physical address of the page */
2565 *(dma_addr_t *)p_pbl_virt = p_phys;
2566 /* Keep the virtual address of the page */
2567 p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
2568
2569 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
2570 }
2571
2572 return 0;
2573}
2574
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002575int qed_chain_alloc(struct qed_dev *cdev,
2576 enum qed_chain_use_mode intended_use,
2577 enum qed_chain_mode mode,
Yuval Mintza91eb522016-06-03 14:35:32 +03002578 enum qed_chain_cnt_type cnt_type,
2579 u32 num_elems, size_t elem_size, struct qed_chain *p_chain)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002580{
Yuval Mintza91eb522016-06-03 14:35:32 +03002581 u32 page_cnt;
2582 int rc = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002583
2584 if (mode == QED_CHAIN_MODE_SINGLE)
2585 page_cnt = 1;
2586 else
2587 page_cnt = QED_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
2588
Yuval Mintza91eb522016-06-03 14:35:32 +03002589 rc = qed_chain_alloc_sanity_check(cdev, cnt_type, elem_size, page_cnt);
2590 if (rc) {
2591 DP_NOTICE(cdev,
Joe Perches2591c282016-09-04 14:24:03 -07002592 "Cannot allocate a chain with the given arguments:\n");
2593 DP_NOTICE(cdev,
Yuval Mintza91eb522016-06-03 14:35:32 +03002594 "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
2595 intended_use, mode, cnt_type, num_elems, elem_size);
2596 return rc;
2597 }
2598
2599 qed_chain_init_params(p_chain, page_cnt, (u8) elem_size, intended_use,
2600 mode, cnt_type);
2601
2602 switch (mode) {
2603 case QED_CHAIN_MODE_NEXT_PTR:
2604 rc = qed_chain_alloc_next_ptr(cdev, p_chain);
2605 break;
2606 case QED_CHAIN_MODE_SINGLE:
2607 rc = qed_chain_alloc_single(cdev, p_chain);
2608 break;
2609 case QED_CHAIN_MODE_PBL:
2610 rc = qed_chain_alloc_pbl(cdev, p_chain);
2611 break;
2612 }
2613 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002614 goto nomem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002615
2616 return 0;
2617
2618nomem:
Yuval Mintza91eb522016-06-03 14:35:32 +03002619 qed_chain_free(cdev, p_chain);
2620 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002621}
2622
Yuval Mintza91eb522016-06-03 14:35:32 +03002623int qed_fw_l2_queue(struct qed_hwfn *p_hwfn, u16 src_id, u16 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002624{
2625 if (src_id >= RESC_NUM(p_hwfn, QED_L2_QUEUE)) {
2626 u16 min, max;
2627
Yuval Mintza91eb522016-06-03 14:35:32 +03002628 min = (u16) RESC_START(p_hwfn, QED_L2_QUEUE);
Manish Chopracee4d262015-10-26 11:02:28 +02002629 max = min + RESC_NUM(p_hwfn, QED_L2_QUEUE);
2630 DP_NOTICE(p_hwfn,
2631 "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
2632 src_id, min, max);
2633
2634 return -EINVAL;
2635 }
2636
2637 *dst_id = RESC_START(p_hwfn, QED_L2_QUEUE) + src_id;
2638
2639 return 0;
2640}
2641
Yuval Mintz1a635e42016-08-15 10:42:43 +03002642int qed_fw_vport(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002643{
2644 if (src_id >= RESC_NUM(p_hwfn, QED_VPORT)) {
2645 u8 min, max;
2646
2647 min = (u8)RESC_START(p_hwfn, QED_VPORT);
2648 max = min + RESC_NUM(p_hwfn, QED_VPORT);
2649 DP_NOTICE(p_hwfn,
2650 "vport id [%d] is not valid, available indices [%d - %d]\n",
2651 src_id, min, max);
2652
2653 return -EINVAL;
2654 }
2655
2656 *dst_id = RESC_START(p_hwfn, QED_VPORT) + src_id;
2657
2658 return 0;
2659}
2660
Yuval Mintz1a635e42016-08-15 10:42:43 +03002661int qed_fw_rss_eng(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002662{
2663 if (src_id >= RESC_NUM(p_hwfn, QED_RSS_ENG)) {
2664 u8 min, max;
2665
2666 min = (u8)RESC_START(p_hwfn, QED_RSS_ENG);
2667 max = min + RESC_NUM(p_hwfn, QED_RSS_ENG);
2668 DP_NOTICE(p_hwfn,
2669 "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
2670 src_id, min, max);
2671
2672 return -EINVAL;
2673 }
2674
2675 *dst_id = RESC_START(p_hwfn, QED_RSS_ENG) + src_id;
2676
2677 return 0;
2678}
Manish Choprabcd197c2016-04-26 10:56:08 -04002679
Yuval Mintz0a7fb112016-10-01 21:59:55 +03002680static void qed_llh_mac_to_filter(u32 *p_high, u32 *p_low,
2681 u8 *p_filter)
2682{
2683 *p_high = p_filter[1] | (p_filter[0] << 8);
2684 *p_low = p_filter[5] | (p_filter[4] << 8) |
2685 (p_filter[3] << 16) | (p_filter[2] << 24);
2686}
2687
2688int qed_llh_add_mac_filter(struct qed_hwfn *p_hwfn,
2689 struct qed_ptt *p_ptt, u8 *p_filter)
2690{
2691 u32 high = 0, low = 0, en;
2692 int i;
2693
2694 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2695 return 0;
2696
2697 qed_llh_mac_to_filter(&high, &low, p_filter);
2698
2699 /* Find a free entry and utilize it */
2700 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2701 en = qed_rd(p_hwfn, p_ptt,
2702 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
2703 if (en)
2704 continue;
2705 qed_wr(p_hwfn, p_ptt,
2706 NIG_REG_LLH_FUNC_FILTER_VALUE +
2707 2 * i * sizeof(u32), low);
2708 qed_wr(p_hwfn, p_ptt,
2709 NIG_REG_LLH_FUNC_FILTER_VALUE +
2710 (2 * i + 1) * sizeof(u32), high);
2711 qed_wr(p_hwfn, p_ptt,
2712 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
2713 qed_wr(p_hwfn, p_ptt,
2714 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2715 i * sizeof(u32), 0);
2716 qed_wr(p_hwfn, p_ptt,
2717 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
2718 break;
2719 }
2720 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
2721 DP_NOTICE(p_hwfn,
2722 "Failed to find an empty LLH filter to utilize\n");
2723 return -EINVAL;
2724 }
2725
2726 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2727 "mac: %pM is added at %d\n",
2728 p_filter, i);
2729
2730 return 0;
2731}
2732
2733void qed_llh_remove_mac_filter(struct qed_hwfn *p_hwfn,
2734 struct qed_ptt *p_ptt, u8 *p_filter)
2735{
2736 u32 high = 0, low = 0;
2737 int i;
2738
2739 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2740 return;
2741
2742 qed_llh_mac_to_filter(&high, &low, p_filter);
2743
2744 /* Find the entry and clean it */
2745 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2746 if (qed_rd(p_hwfn, p_ptt,
2747 NIG_REG_LLH_FUNC_FILTER_VALUE +
2748 2 * i * sizeof(u32)) != low)
2749 continue;
2750 if (qed_rd(p_hwfn, p_ptt,
2751 NIG_REG_LLH_FUNC_FILTER_VALUE +
2752 (2 * i + 1) * sizeof(u32)) != high)
2753 continue;
2754
2755 qed_wr(p_hwfn, p_ptt,
2756 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
2757 qed_wr(p_hwfn, p_ptt,
2758 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
2759 qed_wr(p_hwfn, p_ptt,
2760 NIG_REG_LLH_FUNC_FILTER_VALUE +
2761 (2 * i + 1) * sizeof(u32), 0);
2762
2763 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2764 "mac: %pM is removed from %d\n",
2765 p_filter, i);
2766 break;
2767 }
2768 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
2769 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
2770}
2771
Arun Easi1e128c82017-02-15 06:28:22 -08002772int
2773qed_llh_add_protocol_filter(struct qed_hwfn *p_hwfn,
2774 struct qed_ptt *p_ptt,
2775 u16 source_port_or_eth_type,
2776 u16 dest_port, enum qed_llh_port_filter_type_t type)
2777{
2778 u32 high = 0, low = 0, en;
2779 int i;
2780
2781 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2782 return 0;
2783
2784 switch (type) {
2785 case QED_LLH_FILTER_ETHERTYPE:
2786 high = source_port_or_eth_type;
2787 break;
2788 case QED_LLH_FILTER_TCP_SRC_PORT:
2789 case QED_LLH_FILTER_UDP_SRC_PORT:
2790 low = source_port_or_eth_type << 16;
2791 break;
2792 case QED_LLH_FILTER_TCP_DEST_PORT:
2793 case QED_LLH_FILTER_UDP_DEST_PORT:
2794 low = dest_port;
2795 break;
2796 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
2797 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
2798 low = (source_port_or_eth_type << 16) | dest_port;
2799 break;
2800 default:
2801 DP_NOTICE(p_hwfn,
2802 "Non valid LLH protocol filter type %d\n", type);
2803 return -EINVAL;
2804 }
2805 /* Find a free entry and utilize it */
2806 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2807 en = qed_rd(p_hwfn, p_ptt,
2808 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
2809 if (en)
2810 continue;
2811 qed_wr(p_hwfn, p_ptt,
2812 NIG_REG_LLH_FUNC_FILTER_VALUE +
2813 2 * i * sizeof(u32), low);
2814 qed_wr(p_hwfn, p_ptt,
2815 NIG_REG_LLH_FUNC_FILTER_VALUE +
2816 (2 * i + 1) * sizeof(u32), high);
2817 qed_wr(p_hwfn, p_ptt,
2818 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 1);
2819 qed_wr(p_hwfn, p_ptt,
2820 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2821 i * sizeof(u32), 1 << type);
2822 qed_wr(p_hwfn, p_ptt,
2823 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
2824 break;
2825 }
2826 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
2827 DP_NOTICE(p_hwfn,
2828 "Failed to find an empty LLH filter to utilize\n");
2829 return -EINVAL;
2830 }
2831 switch (type) {
2832 case QED_LLH_FILTER_ETHERTYPE:
2833 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2834 "ETH type %x is added at %d\n",
2835 source_port_or_eth_type, i);
2836 break;
2837 case QED_LLH_FILTER_TCP_SRC_PORT:
2838 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2839 "TCP src port %x is added at %d\n",
2840 source_port_or_eth_type, i);
2841 break;
2842 case QED_LLH_FILTER_UDP_SRC_PORT:
2843 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2844 "UDP src port %x is added at %d\n",
2845 source_port_or_eth_type, i);
2846 break;
2847 case QED_LLH_FILTER_TCP_DEST_PORT:
2848 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2849 "TCP dst port %x is added at %d\n", dest_port, i);
2850 break;
2851 case QED_LLH_FILTER_UDP_DEST_PORT:
2852 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2853 "UDP dst port %x is added at %d\n", dest_port, i);
2854 break;
2855 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
2856 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2857 "TCP src/dst ports %x/%x are added at %d\n",
2858 source_port_or_eth_type, dest_port, i);
2859 break;
2860 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
2861 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2862 "UDP src/dst ports %x/%x are added at %d\n",
2863 source_port_or_eth_type, dest_port, i);
2864 break;
2865 }
2866 return 0;
2867}
2868
2869void
2870qed_llh_remove_protocol_filter(struct qed_hwfn *p_hwfn,
2871 struct qed_ptt *p_ptt,
2872 u16 source_port_or_eth_type,
2873 u16 dest_port,
2874 enum qed_llh_port_filter_type_t type)
2875{
2876 u32 high = 0, low = 0;
2877 int i;
2878
2879 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2880 return;
2881
2882 switch (type) {
2883 case QED_LLH_FILTER_ETHERTYPE:
2884 high = source_port_or_eth_type;
2885 break;
2886 case QED_LLH_FILTER_TCP_SRC_PORT:
2887 case QED_LLH_FILTER_UDP_SRC_PORT:
2888 low = source_port_or_eth_type << 16;
2889 break;
2890 case QED_LLH_FILTER_TCP_DEST_PORT:
2891 case QED_LLH_FILTER_UDP_DEST_PORT:
2892 low = dest_port;
2893 break;
2894 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
2895 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
2896 low = (source_port_or_eth_type << 16) | dest_port;
2897 break;
2898 default:
2899 DP_NOTICE(p_hwfn,
2900 "Non valid LLH protocol filter type %d\n", type);
2901 return;
2902 }
2903
2904 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2905 if (!qed_rd(p_hwfn, p_ptt,
2906 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32)))
2907 continue;
2908 if (!qed_rd(p_hwfn, p_ptt,
2909 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32)))
2910 continue;
2911 if (!(qed_rd(p_hwfn, p_ptt,
2912 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2913 i * sizeof(u32)) & BIT(type)))
2914 continue;
2915 if (qed_rd(p_hwfn, p_ptt,
2916 NIG_REG_LLH_FUNC_FILTER_VALUE +
2917 2 * i * sizeof(u32)) != low)
2918 continue;
2919 if (qed_rd(p_hwfn, p_ptt,
2920 NIG_REG_LLH_FUNC_FILTER_VALUE +
2921 (2 * i + 1) * sizeof(u32)) != high)
2922 continue;
2923
2924 qed_wr(p_hwfn, p_ptt,
2925 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
2926 qed_wr(p_hwfn, p_ptt,
2927 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
2928 qed_wr(p_hwfn, p_ptt,
2929 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2930 i * sizeof(u32), 0);
2931 qed_wr(p_hwfn, p_ptt,
2932 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
2933 qed_wr(p_hwfn, p_ptt,
2934 NIG_REG_LLH_FUNC_FILTER_VALUE +
2935 (2 * i + 1) * sizeof(u32), 0);
2936 break;
2937 }
2938
2939 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
2940 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
2941}
2942
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04002943static int qed_set_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2944 u32 hw_addr, void *p_eth_qzone,
2945 size_t eth_qzone_size, u8 timeset)
2946{
2947 struct coalescing_timeset *p_coal_timeset;
2948
2949 if (p_hwfn->cdev->int_coalescing_mode != QED_COAL_MODE_ENABLE) {
2950 DP_NOTICE(p_hwfn, "Coalescing configuration not enabled\n");
2951 return -EINVAL;
2952 }
2953
2954 p_coal_timeset = p_eth_qzone;
2955 memset(p_coal_timeset, 0, eth_qzone_size);
2956 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
2957 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
2958 qed_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
2959
2960 return 0;
2961}
2962
2963int qed_set_rxq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2964 u16 coalesce, u8 qid, u16 sb_id)
2965{
2966 struct ustorm_eth_queue_zone eth_qzone;
2967 u8 timeset, timer_res;
2968 u16 fw_qid = 0;
2969 u32 address;
2970 int rc;
2971
2972 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
2973 if (coalesce <= 0x7F) {
2974 timer_res = 0;
2975 } else if (coalesce <= 0xFF) {
2976 timer_res = 1;
2977 } else if (coalesce <= 0x1FF) {
2978 timer_res = 2;
2979 } else {
2980 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
2981 return -EINVAL;
2982 }
2983 timeset = (u8)(coalesce >> timer_res);
2984
2985 rc = qed_fw_l2_queue(p_hwfn, (u16)qid, &fw_qid);
2986 if (rc)
2987 return rc;
2988
2989 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, false);
2990 if (rc)
2991 goto out;
2992
2993 address = BAR0_MAP_REG_USDM_RAM + USTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
2994
2995 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
2996 sizeof(struct ustorm_eth_queue_zone), timeset);
2997 if (rc)
2998 goto out;
2999
3000 p_hwfn->cdev->rx_coalesce_usecs = coalesce;
3001out:
3002 return rc;
3003}
3004
3005int qed_set_txq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3006 u16 coalesce, u8 qid, u16 sb_id)
3007{
3008 struct xstorm_eth_queue_zone eth_qzone;
3009 u8 timeset, timer_res;
3010 u16 fw_qid = 0;
3011 u32 address;
3012 int rc;
3013
3014 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3015 if (coalesce <= 0x7F) {
3016 timer_res = 0;
3017 } else if (coalesce <= 0xFF) {
3018 timer_res = 1;
3019 } else if (coalesce <= 0x1FF) {
3020 timer_res = 2;
3021 } else {
3022 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3023 return -EINVAL;
3024 }
3025 timeset = (u8)(coalesce >> timer_res);
3026
3027 rc = qed_fw_l2_queue(p_hwfn, (u16)qid, &fw_qid);
3028 if (rc)
3029 return rc;
3030
3031 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, true);
3032 if (rc)
3033 goto out;
3034
3035 address = BAR0_MAP_REG_XSDM_RAM + XSTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3036
3037 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3038 sizeof(struct xstorm_eth_queue_zone), timeset);
3039 if (rc)
3040 goto out;
3041
3042 p_hwfn->cdev->tx_coalesce_usecs = coalesce;
3043out:
3044 return rc;
3045}
3046
Manish Choprabcd197c2016-04-26 10:56:08 -04003047/* Calculate final WFQ values for all vports and configure them.
3048 * After this configuration each vport will have
3049 * approx min rate = min_pf_rate * (vport_wfq / QED_WFQ_UNIT)
3050 */
3051static void qed_configure_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3052 struct qed_ptt *p_ptt,
3053 u32 min_pf_rate)
3054{
3055 struct init_qm_vport_params *vport_params;
3056 int i;
3057
3058 vport_params = p_hwfn->qm_info.qm_vport_params;
3059
3060 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3061 u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3062
3063 vport_params[i].vport_wfq = (wfq_speed * QED_WFQ_UNIT) /
3064 min_pf_rate;
3065 qed_init_vport_wfq(p_hwfn, p_ptt,
3066 vport_params[i].first_tx_pq_id,
3067 vport_params[i].vport_wfq);
3068 }
3069}
3070
3071static void qed_init_wfq_default_param(struct qed_hwfn *p_hwfn,
3072 u32 min_pf_rate)
3073
3074{
3075 int i;
3076
3077 for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
3078 p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1;
3079}
3080
3081static void qed_disable_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3082 struct qed_ptt *p_ptt,
3083 u32 min_pf_rate)
3084{
3085 struct init_qm_vport_params *vport_params;
3086 int i;
3087
3088 vport_params = p_hwfn->qm_info.qm_vport_params;
3089
3090 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3091 qed_init_wfq_default_param(p_hwfn, min_pf_rate);
3092 qed_init_vport_wfq(p_hwfn, p_ptt,
3093 vport_params[i].first_tx_pq_id,
3094 vport_params[i].vport_wfq);
3095 }
3096}
3097
3098/* This function performs several validations for WFQ
3099 * configuration and required min rate for a given vport
3100 * 1. req_rate must be greater than one percent of min_pf_rate.
3101 * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
3102 * rates to get less than one percent of min_pf_rate.
3103 * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
3104 */
3105static int qed_init_wfq_param(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03003106 u16 vport_id, u32 req_rate, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003107{
3108 u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
3109 int non_requested_count = 0, req_count = 0, i, num_vports;
3110
3111 num_vports = p_hwfn->qm_info.num_vports;
3112
3113 /* Accounting for the vports which are configured for WFQ explicitly */
3114 for (i = 0; i < num_vports; i++) {
3115 u32 tmp_speed;
3116
3117 if ((i != vport_id) &&
3118 p_hwfn->qm_info.wfq_data[i].configured) {
3119 req_count++;
3120 tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3121 total_req_min_rate += tmp_speed;
3122 }
3123 }
3124
3125 /* Include current vport data as well */
3126 req_count++;
3127 total_req_min_rate += req_rate;
3128 non_requested_count = num_vports - req_count;
3129
3130 if (req_rate < min_pf_rate / QED_WFQ_UNIT) {
3131 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3132 "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3133 vport_id, req_rate, min_pf_rate);
3134 return -EINVAL;
3135 }
3136
3137 if (num_vports > QED_WFQ_UNIT) {
3138 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3139 "Number of vports is greater than %d\n",
3140 QED_WFQ_UNIT);
3141 return -EINVAL;
3142 }
3143
3144 if (total_req_min_rate > min_pf_rate) {
3145 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3146 "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
3147 total_req_min_rate, min_pf_rate);
3148 return -EINVAL;
3149 }
3150
3151 total_left_rate = min_pf_rate - total_req_min_rate;
3152
3153 left_rate_per_vp = total_left_rate / non_requested_count;
3154 if (left_rate_per_vp < min_pf_rate / QED_WFQ_UNIT) {
3155 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3156 "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3157 left_rate_per_vp, min_pf_rate);
3158 return -EINVAL;
3159 }
3160
3161 p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
3162 p_hwfn->qm_info.wfq_data[vport_id].configured = true;
3163
3164 for (i = 0; i < num_vports; i++) {
3165 if (p_hwfn->qm_info.wfq_data[i].configured)
3166 continue;
3167
3168 p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
3169 }
3170
3171 return 0;
3172}
3173
Yuval Mintz733def62016-05-11 16:36:22 +03003174static int __qed_configure_vport_wfq(struct qed_hwfn *p_hwfn,
3175 struct qed_ptt *p_ptt, u16 vp_id, u32 rate)
3176{
3177 struct qed_mcp_link_state *p_link;
3178 int rc = 0;
3179
3180 p_link = &p_hwfn->cdev->hwfns[0].mcp_info->link_output;
3181
3182 if (!p_link->min_pf_rate) {
3183 p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
3184 p_hwfn->qm_info.wfq_data[vp_id].configured = true;
3185 return rc;
3186 }
3187
3188 rc = qed_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
3189
Yuval Mintz1a635e42016-08-15 10:42:43 +03003190 if (!rc)
Yuval Mintz733def62016-05-11 16:36:22 +03003191 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt,
3192 p_link->min_pf_rate);
3193 else
3194 DP_NOTICE(p_hwfn,
3195 "Validation failed while configuring min rate\n");
3196
3197 return rc;
3198}
3199
Manish Choprabcd197c2016-04-26 10:56:08 -04003200static int __qed_configure_vp_wfq_on_link_change(struct qed_hwfn *p_hwfn,
3201 struct qed_ptt *p_ptt,
3202 u32 min_pf_rate)
3203{
3204 bool use_wfq = false;
3205 int rc = 0;
3206 u16 i;
3207
3208 /* Validate all pre configured vports for wfq */
3209 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3210 u32 rate;
3211
3212 if (!p_hwfn->qm_info.wfq_data[i].configured)
3213 continue;
3214
3215 rate = p_hwfn->qm_info.wfq_data[i].min_speed;
3216 use_wfq = true;
3217
3218 rc = qed_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
3219 if (rc) {
3220 DP_NOTICE(p_hwfn,
3221 "WFQ validation failed while configuring min rate\n");
3222 break;
3223 }
3224 }
3225
3226 if (!rc && use_wfq)
3227 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3228 else
3229 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3230
3231 return rc;
3232}
3233
Yuval Mintz733def62016-05-11 16:36:22 +03003234/* Main API for qed clients to configure vport min rate.
3235 * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
3236 * rate - Speed in Mbps needs to be assigned to a given vport.
3237 */
3238int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate)
3239{
3240 int i, rc = -EINVAL;
3241
3242 /* Currently not supported; Might change in future */
3243 if (cdev->num_hwfns > 1) {
3244 DP_NOTICE(cdev,
3245 "WFQ configuration is not supported for this device\n");
3246 return rc;
3247 }
3248
3249 for_each_hwfn(cdev, i) {
3250 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3251 struct qed_ptt *p_ptt;
3252
3253 p_ptt = qed_ptt_acquire(p_hwfn);
3254 if (!p_ptt)
3255 return -EBUSY;
3256
3257 rc = __qed_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
3258
Yuval Mintzd572c432016-07-27 14:45:23 +03003259 if (rc) {
Yuval Mintz733def62016-05-11 16:36:22 +03003260 qed_ptt_release(p_hwfn, p_ptt);
3261 return rc;
3262 }
3263
3264 qed_ptt_release(p_hwfn, p_ptt);
3265 }
3266
3267 return rc;
3268}
3269
Manish Choprabcd197c2016-04-26 10:56:08 -04003270/* API to configure WFQ from mcp link change */
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003271void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
3272 struct qed_ptt *p_ptt, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003273{
3274 int i;
3275
Yuval Mintz3e7cfce2016-05-26 11:01:24 +03003276 if (cdev->num_hwfns > 1) {
3277 DP_VERBOSE(cdev,
3278 NETIF_MSG_LINK,
3279 "WFQ configuration is not supported for this device\n");
3280 return;
3281 }
3282
Manish Choprabcd197c2016-04-26 10:56:08 -04003283 for_each_hwfn(cdev, i) {
3284 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3285
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003286 __qed_configure_vp_wfq_on_link_change(p_hwfn, p_ptt,
Manish Choprabcd197c2016-04-26 10:56:08 -04003287 min_pf_rate);
3288 }
3289}
Manish Chopra4b01e512016-04-26 10:56:09 -04003290
3291int __qed_configure_pf_max_bandwidth(struct qed_hwfn *p_hwfn,
3292 struct qed_ptt *p_ptt,
3293 struct qed_mcp_link_state *p_link,
3294 u8 max_bw)
3295{
3296 int rc = 0;
3297
3298 p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
3299
3300 if (!p_link->line_speed && (max_bw != 100))
3301 return rc;
3302
3303 p_link->speed = (p_link->line_speed * max_bw) / 100;
3304 p_hwfn->qm_info.pf_rl = p_link->speed;
3305
3306 /* Since the limiter also affects Tx-switched traffic, we don't want it
3307 * to limit such traffic in case there's no actual limit.
3308 * In that case, set limit to imaginary high boundary.
3309 */
3310 if (max_bw == 100)
3311 p_hwfn->qm_info.pf_rl = 100000;
3312
3313 rc = qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
3314 p_hwfn->qm_info.pf_rl);
3315
3316 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3317 "Configured MAX bandwidth to be %08x Mb/sec\n",
3318 p_link->speed);
3319
3320 return rc;
3321}
3322
3323/* Main API to configure PF max bandwidth where bw range is [1 - 100] */
3324int qed_configure_pf_max_bandwidth(struct qed_dev *cdev, u8 max_bw)
3325{
3326 int i, rc = -EINVAL;
3327
3328 if (max_bw < 1 || max_bw > 100) {
3329 DP_NOTICE(cdev, "PF max bw valid range is [1-100]\n");
3330 return rc;
3331 }
3332
3333 for_each_hwfn(cdev, i) {
3334 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3335 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3336 struct qed_mcp_link_state *p_link;
3337 struct qed_ptt *p_ptt;
3338
3339 p_link = &p_lead->mcp_info->link_output;
3340
3341 p_ptt = qed_ptt_acquire(p_hwfn);
3342 if (!p_ptt)
3343 return -EBUSY;
3344
3345 rc = __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt,
3346 p_link, max_bw);
3347
3348 qed_ptt_release(p_hwfn, p_ptt);
3349
3350 if (rc)
3351 break;
3352 }
3353
3354 return rc;
3355}
Manish Chopraa64b02d2016-04-26 10:56:10 -04003356
3357int __qed_configure_pf_min_bandwidth(struct qed_hwfn *p_hwfn,
3358 struct qed_ptt *p_ptt,
3359 struct qed_mcp_link_state *p_link,
3360 u8 min_bw)
3361{
3362 int rc = 0;
3363
3364 p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
3365 p_hwfn->qm_info.pf_wfq = min_bw;
3366
3367 if (!p_link->line_speed)
3368 return rc;
3369
3370 p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
3371
3372 rc = qed_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
3373
3374 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3375 "Configured MIN bandwidth to be %d Mb/sec\n",
3376 p_link->min_pf_rate);
3377
3378 return rc;
3379}
3380
3381/* Main API to configure PF min bandwidth where bw range is [1-100] */
3382int qed_configure_pf_min_bandwidth(struct qed_dev *cdev, u8 min_bw)
3383{
3384 int i, rc = -EINVAL;
3385
3386 if (min_bw < 1 || min_bw > 100) {
3387 DP_NOTICE(cdev, "PF min bw valid range is [1-100]\n");
3388 return rc;
3389 }
3390
3391 for_each_hwfn(cdev, i) {
3392 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3393 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3394 struct qed_mcp_link_state *p_link;
3395 struct qed_ptt *p_ptt;
3396
3397 p_link = &p_lead->mcp_info->link_output;
3398
3399 p_ptt = qed_ptt_acquire(p_hwfn);
3400 if (!p_ptt)
3401 return -EBUSY;
3402
3403 rc = __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt,
3404 p_link, min_bw);
3405 if (rc) {
3406 qed_ptt_release(p_hwfn, p_ptt);
3407 return rc;
3408 }
3409
3410 if (p_link->min_pf_rate) {
3411 u32 min_rate = p_link->min_pf_rate;
3412
3413 rc = __qed_configure_vp_wfq_on_link_change(p_hwfn,
3414 p_ptt,
3415 min_rate);
3416 }
3417
3418 qed_ptt_release(p_hwfn, p_ptt);
3419 }
3420
3421 return rc;
3422}
Yuval Mintz733def62016-05-11 16:36:22 +03003423
3424void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3425{
3426 struct qed_mcp_link_state *p_link;
3427
3428 p_link = &p_hwfn->mcp_info->link_output;
3429
3430 if (p_link->min_pf_rate)
3431 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt,
3432 p_link->min_pf_rate);
3433
3434 memset(p_hwfn->qm_info.wfq_data, 0,
3435 sizeof(*p_hwfn->qm_info.wfq_data) * p_hwfn->qm_info.num_vports);
3436}
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02003437
3438int qed_device_num_engines(struct qed_dev *cdev)
3439{
3440 return QED_IS_BB(cdev) ? 2 : 1;
3441}