blob: a2977a8df64552cc9ce18863552b6bd4ceda56d9 [file] [log] [blame]
Jan Ceuleers0977f812012-06-05 03:42:12 +00001/* drivers/net/ethernet/freescale/gianfar.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Gianfar Ethernet Driver
Andy Fleming7f7f5312005-11-11 12:38:59 -06004 * This driver is designed for the non-CPM ethernet controllers
5 * on the 85xx and 83xx family of integrated processors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
Kumar Gala4c8d3d92005-11-13 16:06:30 -08009 * Maintainer: Kumar Gala
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000010 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Claudiu Manoil20862782014-02-17 12:53:14 +020012 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000013 * Copyright 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
Kumar Gala0bbaf062005-06-20 10:54:21 -050027 *
Andy Flemingb31a1d82008-12-16 15:29:15 -080028 * The driver is initialized through of_device. Configuration information
29 * is therefore conveyed through an OF-style device tree.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 * The Gianfar Ethernet Controller uses a ring of buffer
32 * descriptors. The beginning is indicated by a register
Kumar Gala0bbaf062005-06-20 10:54:21 -050033 * pointing to the physical address of the start of the ring.
34 * The end is determined by a "wrap" bit being set in the
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * last descriptor of the ring.
36 *
37 * When a packet is received, the RXF bit in the
Kumar Gala0bbaf062005-06-20 10:54:21 -050038 * IEVENT register is set, triggering an interrupt when the
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * corresponding bit in the IMASK register is also set (if
40 * interrupt coalescing is active, then the interrupt may not
41 * happen immediately, but will wait until either a set number
Andy Flemingbb40dcb2005-09-23 22:54:21 -040042 * of frames or amount of time have passed). In NAPI, the
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * interrupt handler will signal there is work to be done, and
Francois Romieu0aa15382008-07-11 00:33:52 +020044 * exit. This method will start at the last known empty
Kumar Gala0bbaf062005-06-20 10:54:21 -050045 * descriptor, and process every subsequent descriptor until there
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * are none left with data (NAPI will stop after a set number of
47 * packets to give time to other tasks, but will eventually
48 * process all the packets). The data arrives inside a
49 * pre-allocated skb, and so after the skb is passed up to the
50 * stack, a new skb must be allocated, and the address field in
51 * the buffer descriptor must be updated to indicate this new
52 * skb.
53 *
54 * When the kernel requests that a packet be transmitted, the
55 * driver starts where it left off last time, and points the
56 * descriptor at the buffer which was passed in. The driver
57 * then informs the DMA engine that there are packets ready to
58 * be transmitted. Once the controller is finished transmitting
59 * the packet, an interrupt may be triggered (under the same
60 * conditions as for reception, but depending on the TXF bit).
61 * The driver then cleans up the buffer.
62 */
63
Joe Perches59deab22011-06-14 08:57:47 +000064#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65#define DEBUG
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/string.h>
69#include <linux/errno.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040070#include <linux/unistd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/slab.h>
72#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/delay.h>
74#include <linux/netdevice.h>
75#include <linux/etherdevice.h>
76#include <linux/skbuff.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050077#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#include <linux/spinlock.h>
79#include <linux/mm.h>
Rob Herring5af50732013-09-17 14:28:33 -050080#include <linux/of_address.h>
81#include <linux/of_irq.h>
Grant Likelyfe192a42009-04-25 12:53:12 +000082#include <linux/of_mdio.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -080083#include <linux/of_platform.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050084#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
Kumar Gala9c07b8842006-01-11 11:26:25 -080087#include <linux/in.h>
Manfred Rudigiercc772ab2010-04-08 23:10:03 +000088#include <linux/net_tstamp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#include <asm/io.h>
Anton Vorontsov7d350972010-06-30 06:39:12 +000091#include <asm/reg.h>
Claudiu Manoil2969b1f2013-10-09 20:20:41 +030092#include <asm/mpc85xx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093#include <asm/irq.h>
94#include <asm/uaccess.h>
95#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#include <linux/dma-mapping.h>
97#include <linux/crc32.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040098#include <linux/mii.h>
99#include <linux/phy.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -0800100#include <linux/phy_fixed.h>
101#include <linux/of.h>
David Daney4b6ba8a2010-10-26 15:07:13 -0700102#include <linux/of_net.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104#include "gianfar.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106#define TX_TIMEOUT (1*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Andy Fleming7f7f5312005-11-11 12:38:59 -0600108const char gfar_driver_version[] = "1.3";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110static int gfar_enet_open(struct net_device *dev);
111static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
Sebastian Siewiorab939902008-08-19 21:12:45 +0200112static void gfar_reset_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113static void gfar_timeout(struct net_device *dev);
114static int gfar_close(struct net_device *dev);
Andy Fleming815b97c2008-04-22 17:18:29 -0500115struct sk_buff *gfar_new_skb(struct net_device *dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000116static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000117 struct sk_buff *skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118static int gfar_set_mac_address(struct net_device *dev);
119static int gfar_change_mtu(struct net_device *dev, int new_mtu);
David Howells7d12e782006-10-05 14:55:46 +0100120static irqreturn_t gfar_error(int irq, void *dev_id);
121static irqreturn_t gfar_transmit(int irq, void *dev_id);
122static irqreturn_t gfar_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123static void adjust_link(struct net_device *dev);
124static void init_registers(struct net_device *dev);
125static int init_phy(struct net_device *dev);
Grant Likely74888762011-02-22 21:05:51 -0700126static int gfar_probe(struct platform_device *ofdev);
Grant Likely2dc11582010-08-06 09:25:50 -0600127static int gfar_remove(struct platform_device *ofdev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400128static void free_skb_resources(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129static void gfar_set_multi(struct net_device *dev);
130static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
Kapil Junejad3c12872007-05-11 18:25:11 -0500131static void gfar_configure_serdes(struct net_device *dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700132static int gfar_poll(struct napi_struct *napi, int budget);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +0300133static int gfar_poll_sq(struct napi_struct *napi, int budget);
Vitaly Woolf2d71c22006-11-07 13:27:02 +0300134#ifdef CONFIG_NET_POLL_CONTROLLER
135static void gfar_netpoll(struct net_device *dev);
136#endif
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000137int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
Claudiu Manoilc233cf402013-03-19 07:40:02 +0000138static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
Claudiu Manoil61db26c2013-02-14 05:00:05 +0000139static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
140 int amount_pull, struct napi_struct *napi);
Claudiu Manoilc10650b2014-02-17 12:53:18 +0200141static void gfar_halt_nodisable(struct gfar_private *priv);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600142static void gfar_clear_exact_match(struct net_device *dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -0800143static void gfar_set_mac_for_addr(struct net_device *dev, int num,
144 const u8 *addr);
Andy Fleming26ccfc32009-03-10 12:58:28 +0000145static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147MODULE_AUTHOR("Freescale Semiconductor, Inc");
148MODULE_DESCRIPTION("Gianfar Ethernet Driver");
149MODULE_LICENSE("GPL");
150
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000151static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000152 dma_addr_t buf)
153{
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000154 u32 lstatus;
155
156 bdp->bufPtr = buf;
157
158 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000159 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000160 lstatus |= BD_LFLAG(RXBD_WRAP);
161
162 eieio();
163
164 bdp->lstatus = lstatus;
165}
166
Anton Vorontsov87283272009-10-12 06:00:39 +0000167static int gfar_init_bds(struct net_device *ndev)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000168{
Anton Vorontsov87283272009-10-12 06:00:39 +0000169 struct gfar_private *priv = netdev_priv(ndev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000170 struct gfar_priv_tx_q *tx_queue = NULL;
171 struct gfar_priv_rx_q *rx_queue = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000172 struct txbd8 *txbdp;
173 struct rxbd8 *rxbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000174 int i, j;
Anton Vorontsov87283272009-10-12 06:00:39 +0000175
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000176 for (i = 0; i < priv->num_tx_queues; i++) {
177 tx_queue = priv->tx_queue[i];
178 /* Initialize some variables in our dev structure */
179 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
180 tx_queue->dirty_tx = tx_queue->tx_bd_base;
181 tx_queue->cur_tx = tx_queue->tx_bd_base;
182 tx_queue->skb_curtx = 0;
183 tx_queue->skb_dirtytx = 0;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000184
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000185 /* Initialize Transmit Descriptor Ring */
186 txbdp = tx_queue->tx_bd_base;
187 for (j = 0; j < tx_queue->tx_ring_size; j++) {
188 txbdp->lstatus = 0;
189 txbdp->bufPtr = 0;
190 txbdp++;
Anton Vorontsov87283272009-10-12 06:00:39 +0000191 }
192
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000193 /* Set the last descriptor in the ring to indicate wrap */
194 txbdp--;
195 txbdp->status |= TXBD_WRAP;
196 }
197
198 for (i = 0; i < priv->num_rx_queues; i++) {
199 rx_queue = priv->rx_queue[i];
200 rx_queue->cur_rx = rx_queue->rx_bd_base;
201 rx_queue->skb_currx = 0;
202 rxbdp = rx_queue->rx_bd_base;
203
204 for (j = 0; j < rx_queue->rx_ring_size; j++) {
205 struct sk_buff *skb = rx_queue->rx_skbuff[j];
206
207 if (skb) {
208 gfar_init_rxbdp(rx_queue, rxbdp,
209 rxbdp->bufPtr);
210 } else {
211 skb = gfar_new_skb(ndev);
212 if (!skb) {
Joe Perches59deab22011-06-14 08:57:47 +0000213 netdev_err(ndev, "Can't allocate RX buffers\n");
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +0000214 return -ENOMEM;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000215 }
216 rx_queue->rx_skbuff[j] = skb;
217
218 gfar_new_rxbdp(rx_queue, rxbdp, skb);
219 }
220
221 rxbdp++;
222 }
223
Anton Vorontsov87283272009-10-12 06:00:39 +0000224 }
225
226 return 0;
227}
228
229static int gfar_alloc_skb_resources(struct net_device *ndev)
230{
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000231 void *vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000232 dma_addr_t addr;
233 int i, j, k;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000234 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil369ec162013-02-14 05:00:02 +0000235 struct device *dev = priv->dev;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000236 struct gfar_priv_tx_q *tx_queue = NULL;
237 struct gfar_priv_rx_q *rx_queue = NULL;
238
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000239 priv->total_tx_ring_size = 0;
240 for (i = 0; i < priv->num_tx_queues; i++)
241 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
242
243 priv->total_rx_ring_size = 0;
244 for (i = 0; i < priv->num_rx_queues; i++)
245 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000246
247 /* Allocate memory for the buffer descriptors */
Anton Vorontsov87283272009-10-12 06:00:39 +0000248 vaddr = dma_alloc_coherent(dev,
Joe Perchesd0320f72013-03-14 13:07:21 +0000249 (priv->total_tx_ring_size *
250 sizeof(struct txbd8)) +
251 (priv->total_rx_ring_size *
252 sizeof(struct rxbd8)),
253 &addr, GFP_KERNEL);
254 if (!vaddr)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000255 return -ENOMEM;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000256
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000257 for (i = 0; i < priv->num_tx_queues; i++) {
258 tx_queue = priv->tx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000259 tx_queue->tx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000260 tx_queue->tx_bd_dma_base = addr;
261 tx_queue->dev = ndev;
262 /* enet DMA only understands physical addresses */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000263 addr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
264 vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000265 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000266
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000267 /* Start the rx descriptor ring where the tx ring leaves off */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000268 for (i = 0; i < priv->num_rx_queues; i++) {
269 rx_queue = priv->rx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000270 rx_queue->rx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000271 rx_queue->rx_bd_dma_base = addr;
272 rx_queue->dev = ndev;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000273 addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
274 vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000275 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000276
277 /* Setup the skbuff rings */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000278 for (i = 0; i < priv->num_tx_queues; i++) {
279 tx_queue = priv->tx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000280 tx_queue->tx_skbuff =
281 kmalloc_array(tx_queue->tx_ring_size,
282 sizeof(*tx_queue->tx_skbuff),
283 GFP_KERNEL);
284 if (!tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000285 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000286
287 for (k = 0; k < tx_queue->tx_ring_size; k++)
288 tx_queue->tx_skbuff[k] = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000289 }
290
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000291 for (i = 0; i < priv->num_rx_queues; i++) {
292 rx_queue = priv->rx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000293 rx_queue->rx_skbuff =
294 kmalloc_array(rx_queue->rx_ring_size,
295 sizeof(*rx_queue->rx_skbuff),
296 GFP_KERNEL);
297 if (!rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000298 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000299
300 for (j = 0; j < rx_queue->rx_ring_size; j++)
301 rx_queue->rx_skbuff[j] = NULL;
302 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000303
Anton Vorontsov87283272009-10-12 06:00:39 +0000304 if (gfar_init_bds(ndev))
305 goto cleanup;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000306
307 return 0;
308
309cleanup:
310 free_skb_resources(priv);
311 return -ENOMEM;
312}
313
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000314static void gfar_init_tx_rx_base(struct gfar_private *priv)
315{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000316 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000317 u32 __iomem *baddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000318 int i;
319
320 baddr = &regs->tbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000321 for (i = 0; i < priv->num_tx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000322 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000323 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000324 }
325
326 baddr = &regs->rbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000327 for (i = 0; i < priv->num_rx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000328 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000329 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000330 }
331}
332
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000333static void gfar_init_mac(struct net_device *ndev)
334{
335 struct gfar_private *priv = netdev_priv(ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000336 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000337 u32 rctrl = 0;
338 u32 tctrl = 0;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000339
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000340 /* write the tx/rx base registers */
341 gfar_init_tx_rx_base(priv);
Anton Vorontsov32c513b2009-10-12 06:00:36 +0000342
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000343 /* Configure the coalescing support */
Claudiu Manoil800c6442013-03-19 07:40:05 +0000344 gfar_configure_coalescing_all(priv);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000345
Claudiu Manoilba779712013-02-14 05:00:07 +0000346 /* set this when rx hw offload (TOE) functions are being used */
347 priv->uses_rxfcb = 0;
348
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000349 if (priv->rx_filer_enable) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000350 rctrl |= RCTRL_FILREN;
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000351 /* Program the RIR0 reg with the required distribution */
352 gfar_write(&regs->rir0, DEFAULT_RIR0);
353 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000354
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000355 /* Restore PROMISC mode */
356 if (ndev->flags & IFF_PROMISC)
357 rctrl |= RCTRL_PROM;
358
Claudiu Manoilba779712013-02-14 05:00:07 +0000359 if (ndev->features & NETIF_F_RXCSUM) {
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000360 rctrl |= RCTRL_CHECKSUMMING;
Claudiu Manoilba779712013-02-14 05:00:07 +0000361 priv->uses_rxfcb = 1;
362 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000363
364 if (priv->extended_hash) {
365 rctrl |= RCTRL_EXTHASH;
366
367 gfar_clear_exact_match(ndev);
368 rctrl |= RCTRL_EMEN;
369 }
370
371 if (priv->padding) {
372 rctrl &= ~RCTRL_PAL_MASK;
373 rctrl |= RCTRL_PADDING(priv->padding);
374 }
375
Manfred Rudigier97553f72010-06-11 01:49:05 +0000376 /* Enable HW time stamping if requested from user space */
Claudiu Manoilba779712013-02-14 05:00:07 +0000377 if (priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000378 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
Claudiu Manoilba779712013-02-14 05:00:07 +0000379 priv->uses_rxfcb = 1;
380 }
Manfred Rudigier97553f72010-06-11 01:49:05 +0000381
Patrick McHardyf6469682013-04-19 02:04:27 +0000382 if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX) {
Sebastian Pöhnb852b722011-07-26 00:03:13 +0000383 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +0000384 priv->uses_rxfcb = 1;
385 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000386
387 /* Init rctrl based on our settings */
388 gfar_write(&regs->rctrl, rctrl);
389
390 if (ndev->features & NETIF_F_IP_CSUM)
391 tctrl |= TCTRL_INIT_CSUM;
392
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +0000393 if (priv->prio_sched_en)
394 tctrl |= TCTRL_TXSCHED_PRIO;
395 else {
396 tctrl |= TCTRL_TXSCHED_WRRS;
397 gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
398 gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
399 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000400
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000401 gfar_write(&regs->tctrl, tctrl);
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000402}
403
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000404static struct net_device_stats *gfar_get_stats(struct net_device *dev)
405{
406 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000407 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
408 unsigned long tx_packets = 0, tx_bytes = 0;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000409 int i;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000410
411 for (i = 0; i < priv->num_rx_queues; i++) {
412 rx_packets += priv->rx_queue[i]->stats.rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000413 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000414 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
415 }
416
417 dev->stats.rx_packets = rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000418 dev->stats.rx_bytes = rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000419 dev->stats.rx_dropped = rx_dropped;
420
421 for (i = 0; i < priv->num_tx_queues; i++) {
Eric Dumazet1ac9ad12011-01-12 12:13:14 +0000422 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
423 tx_packets += priv->tx_queue[i]->stats.tx_packets;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000424 }
425
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000426 dev->stats.tx_bytes = tx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000427 dev->stats.tx_packets = tx_packets;
428
429 return &dev->stats;
430}
431
Andy Fleming26ccfc32009-03-10 12:58:28 +0000432static const struct net_device_ops gfar_netdev_ops = {
433 .ndo_open = gfar_enet_open,
434 .ndo_start_xmit = gfar_start_xmit,
435 .ndo_stop = gfar_close,
436 .ndo_change_mtu = gfar_change_mtu,
Michał Mirosław8b3afe92011-04-15 04:50:50 +0000437 .ndo_set_features = gfar_set_features,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000438 .ndo_set_rx_mode = gfar_set_multi,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000439 .ndo_tx_timeout = gfar_timeout,
440 .ndo_do_ioctl = gfar_ioctl,
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000441 .ndo_get_stats = gfar_get_stats,
Ben Hutchings240c1022009-07-09 17:54:35 +0000442 .ndo_set_mac_address = eth_mac_addr,
443 .ndo_validate_addr = eth_validate_addr,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000444#ifdef CONFIG_NET_POLL_CONTROLLER
445 .ndo_poll_controller = gfar_netpoll,
446#endif
447};
448
Claudiu Manoilefeddce2014-02-17 12:53:17 +0200449static void gfar_ints_disable(struct gfar_private *priv)
450{
451 int i;
452 for (i = 0; i < priv->num_grps; i++) {
453 struct gfar __iomem *regs = priv->gfargrp[i].regs;
454 /* Clear IEVENT */
455 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
456
457 /* Initialize IMASK */
458 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
459 }
460}
461
462static void gfar_ints_enable(struct gfar_private *priv)
463{
464 int i;
465 for (i = 0; i < priv->num_grps; i++) {
466 struct gfar __iomem *regs = priv->gfargrp[i].regs;
467 /* Unmask the interrupts we look for */
468 gfar_write(&regs->imask, IMASK_DEFAULT);
469 }
470}
471
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000472void lock_rx_qs(struct gfar_private *priv)
473{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000474 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000475
476 for (i = 0; i < priv->num_rx_queues; i++)
477 spin_lock(&priv->rx_queue[i]->rxlock);
478}
479
480void lock_tx_qs(struct gfar_private *priv)
481{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000482 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000483
484 for (i = 0; i < priv->num_tx_queues; i++)
485 spin_lock(&priv->tx_queue[i]->txlock);
486}
487
488void unlock_rx_qs(struct gfar_private *priv)
489{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000490 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000491
492 for (i = 0; i < priv->num_rx_queues; i++)
493 spin_unlock(&priv->rx_queue[i]->rxlock);
494}
495
496void unlock_tx_qs(struct gfar_private *priv)
497{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000498 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000499
500 for (i = 0; i < priv->num_tx_queues; i++)
501 spin_unlock(&priv->tx_queue[i]->txlock);
502}
503
Claudiu Manoil20862782014-02-17 12:53:14 +0200504static int gfar_alloc_tx_queues(struct gfar_private *priv)
505{
506 int i;
507
508 for (i = 0; i < priv->num_tx_queues; i++) {
509 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
510 GFP_KERNEL);
511 if (!priv->tx_queue[i])
512 return -ENOMEM;
513
514 priv->tx_queue[i]->tx_skbuff = NULL;
515 priv->tx_queue[i]->qindex = i;
516 priv->tx_queue[i]->dev = priv->ndev;
517 spin_lock_init(&(priv->tx_queue[i]->txlock));
518 }
519 return 0;
520}
521
522static int gfar_alloc_rx_queues(struct gfar_private *priv)
523{
524 int i;
525
526 for (i = 0; i < priv->num_rx_queues; i++) {
527 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
528 GFP_KERNEL);
529 if (!priv->rx_queue[i])
530 return -ENOMEM;
531
532 priv->rx_queue[i]->rx_skbuff = NULL;
533 priv->rx_queue[i]->qindex = i;
534 priv->rx_queue[i]->dev = priv->ndev;
535 spin_lock_init(&(priv->rx_queue[i]->rxlock));
536 }
537 return 0;
538}
539
540static void gfar_free_tx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000541{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000542 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000543
544 for (i = 0; i < priv->num_tx_queues; i++)
545 kfree(priv->tx_queue[i]);
546}
547
Claudiu Manoil20862782014-02-17 12:53:14 +0200548static void gfar_free_rx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000549{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000550 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000551
552 for (i = 0; i < priv->num_rx_queues; i++)
553 kfree(priv->rx_queue[i]);
554}
555
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000556static void unmap_group_regs(struct gfar_private *priv)
557{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000558 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000559
560 for (i = 0; i < MAXGROUPS; i++)
561 if (priv->gfargrp[i].regs)
562 iounmap(priv->gfargrp[i].regs);
563}
564
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000565static void free_gfar_dev(struct gfar_private *priv)
566{
567 int i, j;
568
569 for (i = 0; i < priv->num_grps; i++)
570 for (j = 0; j < GFAR_NUM_IRQS; j++) {
571 kfree(priv->gfargrp[i].irqinfo[j]);
572 priv->gfargrp[i].irqinfo[j] = NULL;
573 }
574
575 free_netdev(priv->ndev);
576}
577
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000578static void disable_napi(struct gfar_private *priv)
579{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000580 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000581
582 for (i = 0; i < priv->num_grps; i++)
583 napi_disable(&priv->gfargrp[i].napi);
584}
585
586static void enable_napi(struct gfar_private *priv)
587{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000588 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000589
590 for (i = 0; i < priv->num_grps; i++)
591 napi_enable(&priv->gfargrp[i].napi);
592}
593
594static int gfar_parse_group(struct device_node *np,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000595 struct gfar_private *priv, const char *model)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000596{
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000597 struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000598 u32 *queue_mask;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000599 int i;
600
Paul Gortmaker7c1e7e92013-02-04 09:49:42 +0000601 for (i = 0; i < GFAR_NUM_IRQS; i++) {
602 grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
603 GFP_KERNEL);
604 if (!grp->irqinfo[i])
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000605 return -ENOMEM;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000606 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000607
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000608 grp->regs = of_iomap(np, 0);
609 if (!grp->regs)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000610 return -ENOMEM;
611
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000612 gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000613
614 /* If we aren't the FEC we have multiple interrupts */
615 if (model && strcasecmp(model, "FEC")) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000616 gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
617 gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
618 if (gfar_irq(grp, TX)->irq == NO_IRQ ||
619 gfar_irq(grp, RX)->irq == NO_IRQ ||
620 gfar_irq(grp, ER)->irq == NO_IRQ)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000621 return -EINVAL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000622 }
623
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000624 grp->priv = priv;
625 spin_lock_init(&grp->grplock);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000626 if (priv->mode == MQ_MG_MODE) {
627 queue_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000628 grp->rx_bit_map = queue_mask ?
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000629 *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
630 queue_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000631 grp->tx_bit_map = queue_mask ?
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000632 *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000633 } else {
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000634 grp->rx_bit_map = 0xFF;
635 grp->tx_bit_map = 0xFF;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000636 }
Claudiu Manoil20862782014-02-17 12:53:14 +0200637
638 /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
639 * right to left, so we need to revert the 8 bits to get the q index
640 */
641 grp->rx_bit_map = bitrev8(grp->rx_bit_map);
642 grp->tx_bit_map = bitrev8(grp->tx_bit_map);
643
644 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
645 * also assign queues to groups
646 */
647 for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
648 grp->num_rx_queues++;
649 grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
650 priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
651 priv->rx_queue[i]->grp = grp;
652 }
653
654 for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
655 grp->num_tx_queues++;
656 grp->tstat |= (TSTAT_CLEAR_THALT >> i);
657 priv->tqueue |= (TQUEUE_EN0 >> i);
658 priv->tx_queue[i]->grp = grp;
659 }
660
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000661 priv->num_grps++;
662
663 return 0;
664}
665
Grant Likely2dc11582010-08-06 09:25:50 -0600666static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800667{
Andy Flemingb31a1d82008-12-16 15:29:15 -0800668 const char *model;
669 const char *ctype;
670 const void *mac_addr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000671 int err = 0, i;
672 struct net_device *dev = NULL;
673 struct gfar_private *priv = NULL;
Grant Likely61c7a082010-04-13 16:12:29 -0700674 struct device_node *np = ofdev->dev.of_node;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000675 struct device_node *child = NULL;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800676 const u32 *stash;
677 const u32 *stash_len;
678 const u32 *stash_idx;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000679 unsigned int num_tx_qs, num_rx_qs;
680 u32 *tx_queues, *rx_queues;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800681
682 if (!np || !of_device_is_available(np))
683 return -ENODEV;
684
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000685 /* parse the num of tx and rx queues */
686 tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
687 num_tx_qs = tx_queues ? *tx_queues : 1;
688
689 if (num_tx_qs > MAX_TX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000690 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
691 num_tx_qs, MAX_TX_QS);
692 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000693 return -EINVAL;
694 }
695
696 rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
697 num_rx_qs = rx_queues ? *rx_queues : 1;
698
699 if (num_rx_qs > MAX_RX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000700 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
701 num_rx_qs, MAX_RX_QS);
702 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000703 return -EINVAL;
704 }
705
706 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
707 dev = *pdev;
708 if (NULL == dev)
709 return -ENOMEM;
710
711 priv = netdev_priv(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000712 priv->ndev = dev;
713
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000714 priv->num_tx_queues = num_tx_qs;
Ben Hutchingsfe069122010-09-27 08:27:37 +0000715 netif_set_real_num_rx_queues(dev, num_rx_qs);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000716 priv->num_rx_queues = num_rx_qs;
Claudiu Manoil20862782014-02-17 12:53:14 +0200717
718 err = gfar_alloc_tx_queues(priv);
719 if (err)
720 goto tx_alloc_failed;
721
722 err = gfar_alloc_rx_queues(priv);
723 if (err)
724 goto rx_alloc_failed;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800725
Jan Ceuleers0977f812012-06-05 03:42:12 +0000726 /* Init Rx queue filer rule set linked list */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -0700727 INIT_LIST_HEAD(&priv->rx_list.list);
728 priv->rx_list.count = 0;
729 mutex_init(&priv->rx_queue_access);
730
Andy Flemingb31a1d82008-12-16 15:29:15 -0800731 model = of_get_property(np, "model", NULL);
732
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000733 for (i = 0; i < MAXGROUPS; i++)
734 priv->gfargrp[i].regs = NULL;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800735
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000736 /* Parse and initialize group specific information */
737 if (of_device_is_compatible(np, "fsl,etsec2")) {
738 priv->mode = MQ_MG_MODE;
739 for_each_child_of_node(np, child) {
740 err = gfar_parse_group(child, priv, model);
741 if (err)
742 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800743 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000744 } else {
745 priv->mode = SQ_SG_MODE;
746 err = gfar_parse_group(np, priv, model);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000747 if (err)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000748 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800749 }
750
Andy Fleming4d7902f2009-02-04 16:43:44 -0800751 stash = of_get_property(np, "bd-stash", NULL);
752
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000753 if (stash) {
Andy Fleming4d7902f2009-02-04 16:43:44 -0800754 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
755 priv->bd_stash_en = 1;
756 }
757
758 stash_len = of_get_property(np, "rx-stash-len", NULL);
759
760 if (stash_len)
761 priv->rx_stash_size = *stash_len;
762
763 stash_idx = of_get_property(np, "rx-stash-idx", NULL);
764
765 if (stash_idx)
766 priv->rx_stash_index = *stash_idx;
767
768 if (stash_len || stash_idx)
769 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
770
Andy Flemingb31a1d82008-12-16 15:29:15 -0800771 mac_addr = of_get_mac_address(np);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000772
Andy Flemingb31a1d82008-12-16 15:29:15 -0800773 if (mac_addr)
Joe Perches6a3c910c2011-11-16 09:38:02 +0000774 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800775
776 if (model && !strcasecmp(model, "TSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200777 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000778 FSL_GIANFAR_DEV_HAS_COALESCE |
779 FSL_GIANFAR_DEV_HAS_RMON |
780 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
781
Andy Flemingb31a1d82008-12-16 15:29:15 -0800782 if (model && !strcasecmp(model, "eTSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200783 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000784 FSL_GIANFAR_DEV_HAS_COALESCE |
785 FSL_GIANFAR_DEV_HAS_RMON |
786 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000787 FSL_GIANFAR_DEV_HAS_CSUM |
788 FSL_GIANFAR_DEV_HAS_VLAN |
789 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
790 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
791 FSL_GIANFAR_DEV_HAS_TIMER;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800792
793 ctype = of_get_property(np, "phy-connection-type", NULL);
794
795 /* We only care about rgmii-id. The rest are autodetected */
796 if (ctype && !strcmp(ctype, "rgmii-id"))
797 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
798 else
799 priv->interface = PHY_INTERFACE_MODE_MII;
800
801 if (of_get_property(np, "fsl,magic-packet", NULL))
802 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
803
Grant Likelyfe192a42009-04-25 12:53:12 +0000804 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800805
806 /* Find the TBI PHY. If it's not there, we don't support SGMII */
Grant Likelyfe192a42009-04-25 12:53:12 +0000807 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800808
809 return 0;
810
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000811err_grp_init:
812 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +0200813rx_alloc_failed:
814 gfar_free_rx_queues(priv);
815tx_alloc_failed:
816 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000817 free_gfar_dev(priv);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800818 return err;
819}
820
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000821static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000822{
823 struct hwtstamp_config config;
824 struct gfar_private *priv = netdev_priv(netdev);
825
826 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
827 return -EFAULT;
828
829 /* reserved for future extensions */
830 if (config.flags)
831 return -EINVAL;
832
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000833 switch (config.tx_type) {
834 case HWTSTAMP_TX_OFF:
835 priv->hwts_tx_en = 0;
836 break;
837 case HWTSTAMP_TX_ON:
838 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
839 return -ERANGE;
840 priv->hwts_tx_en = 1;
841 break;
842 default:
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000843 return -ERANGE;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000844 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000845
846 switch (config.rx_filter) {
847 case HWTSTAMP_FILTER_NONE:
Manfred Rudigier97553f72010-06-11 01:49:05 +0000848 if (priv->hwts_rx_en) {
849 stop_gfar(netdev);
850 priv->hwts_rx_en = 0;
851 startup_gfar(netdev);
852 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000853 break;
854 default:
855 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
856 return -ERANGE;
Manfred Rudigier97553f72010-06-11 01:49:05 +0000857 if (!priv->hwts_rx_en) {
858 stop_gfar(netdev);
859 priv->hwts_rx_en = 1;
860 startup_gfar(netdev);
861 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000862 config.rx_filter = HWTSTAMP_FILTER_ALL;
863 break;
864 }
865
866 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
867 -EFAULT : 0;
868}
869
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000870static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
871{
872 struct hwtstamp_config config;
873 struct gfar_private *priv = netdev_priv(netdev);
874
875 config.flags = 0;
876 config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
877 config.rx_filter = (priv->hwts_rx_en ?
878 HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
879
880 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
881 -EFAULT : 0;
882}
883
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000884static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
885{
886 struct gfar_private *priv = netdev_priv(dev);
887
888 if (!netif_running(dev))
889 return -EINVAL;
890
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000891 if (cmd == SIOCSHWTSTAMP)
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000892 return gfar_hwtstamp_set(dev, rq);
893 if (cmd == SIOCGHWTSTAMP)
894 return gfar_hwtstamp_get(dev, rq);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000895
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000896 if (!priv->phydev)
897 return -ENODEV;
898
Richard Cochran28b04112010-07-17 08:48:55 +0000899 return phy_mii_ioctl(priv->phydev, rq, cmd);
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000900}
901
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000902static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
903 u32 class)
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000904{
905 u32 rqfpr = FPR_FILER_MASK;
906 u32 rqfcr = 0x0;
907
908 rqfar--;
909 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000910 priv->ftp_rqfpr[rqfar] = rqfpr;
911 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000912 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
913
914 rqfar--;
915 rqfcr = RQFCR_CMP_NOMATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000916 priv->ftp_rqfpr[rqfar] = rqfpr;
917 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000918 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
919
920 rqfar--;
921 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
922 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000923 priv->ftp_rqfcr[rqfar] = rqfcr;
924 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000925 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
926
927 rqfar--;
928 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
929 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000930 priv->ftp_rqfcr[rqfar] = rqfcr;
931 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000932 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
933
934 return rqfar;
935}
936
937static void gfar_init_filer_table(struct gfar_private *priv)
938{
939 int i = 0x0;
940 u32 rqfar = MAX_FILER_IDX;
941 u32 rqfcr = 0x0;
942 u32 rqfpr = FPR_FILER_MASK;
943
944 /* Default rule */
945 rqfcr = RQFCR_CMP_MATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000946 priv->ftp_rqfcr[rqfar] = rqfcr;
947 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000948 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
949
950 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
951 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
952 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
953 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
954 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
955 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
956
Uwe Kleine-König85dd08e2010-06-11 12:16:55 +0200957 /* cur_filer_idx indicated the first non-masked rule */
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000958 priv->cur_filer_idx = rqfar;
959
960 /* Rest are masked rules */
961 rqfcr = RQFCR_CMP_NOMATCH;
962 for (i = 0; i < rqfar; i++) {
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000963 priv->ftp_rqfcr[i] = rqfcr;
964 priv->ftp_rqfpr[i] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000965 gfar_write_filer(priv, i, rqfcr, rqfpr);
966 }
967}
968
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300969static void __gfar_detect_errata_83xx(struct gfar_private *priv)
Anton Vorontsov7d350972010-06-30 06:39:12 +0000970{
Anton Vorontsov7d350972010-06-30 06:39:12 +0000971 unsigned int pvr = mfspr(SPRN_PVR);
972 unsigned int svr = mfspr(SPRN_SVR);
973 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
974 unsigned int rev = svr & 0xffff;
975
976 /* MPC8313 Rev 2.0 and higher; All MPC837x */
977 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000978 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsov7d350972010-06-30 06:39:12 +0000979 priv->errata |= GFAR_ERRATA_74;
980
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +0000981 /* MPC8313 and MPC837x all rev */
982 if ((pvr == 0x80850010 && mod == 0x80b0) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000983 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +0000984 priv->errata |= GFAR_ERRATA_76;
985
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300986 /* MPC8313 Rev < 2.0 */
987 if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
Alex Dubov4363c2fdd2011-03-16 17:57:13 +0000988 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300989}
990
991static void __gfar_detect_errata_85xx(struct gfar_private *priv)
992{
993 unsigned int svr = mfspr(SPRN_SVR);
994
995 if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
996 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil53fad772013-10-09 20:20:42 +0300997 if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
998 ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
999 priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001000}
1001
1002static void gfar_detect_errata(struct gfar_private *priv)
1003{
1004 struct device *dev = &priv->ofdev->dev;
1005
1006 /* no plans to fix */
1007 priv->errata |= GFAR_ERRATA_A002;
1008
1009 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
1010 __gfar_detect_errata_85xx(priv);
1011 else /* non-mpc85xx parts, i.e. e300 core based */
1012 __gfar_detect_errata_83xx(priv);
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001013
Anton Vorontsov7d350972010-06-30 06:39:12 +00001014 if (priv->errata)
1015 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1016 priv->errata);
1017}
1018
Claudiu Manoil20862782014-02-17 12:53:14 +02001019static void gfar_hw_init(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020{
Claudiu Manoil20862782014-02-17 12:53:14 +02001021 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Claudiu Manoil34018fd2014-02-17 12:53:15 +02001022 u32 tempval, attrs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023
1024 /* Reset MAC layer */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001025 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
Andy Flemingb98ac702009-02-04 16:38:05 -08001027 /* We need to delay at least 3 TX clocks */
1028 udelay(2);
1029
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001030 /* the soft reset bit is not self-resetting, so we need to
1031 * clear it before resuming normal operation
1032 */
Claudiu Manoil20862782014-02-17 12:53:14 +02001033 gfar_write(&regs->maccfg1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
1035 /* Initialize MACCFG2. */
Anton Vorontsov7d350972010-06-30 06:39:12 +00001036 tempval = MACCFG2_INIT_SETTINGS;
1037 if (gfar_has_errata(priv, GFAR_ERRATA_74))
1038 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1039 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
1041 /* Initialize ECNTRL */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001042 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
Claudiu Manoil34018fd2014-02-17 12:53:15 +02001044 /* Set the extraction length and index */
1045 attrs = ATTRELI_EL(priv->rx_stash_size) |
1046 ATTRELI_EI(priv->rx_stash_index);
1047
1048 gfar_write(&regs->attreli, attrs);
1049
1050 /* Start with defaults, and add stashing
1051 * depending on driver parameters
1052 */
1053 attrs = ATTR_INIT_SETTINGS;
1054
1055 if (priv->bd_stash_en)
1056 attrs |= ATTR_BDSTASH;
1057
1058 if (priv->rx_stash_size != 0)
1059 attrs |= ATTR_BUFSTASH;
1060
1061 gfar_write(&regs->attr, attrs);
1062
1063 /* FIFO configs */
1064 gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
1065 gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
1066 gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
1067
Claudiu Manoil20862782014-02-17 12:53:14 +02001068 /* Program the interrupt steering regs, only for MG devices */
1069 if (priv->num_grps > 1)
1070 gfar_write_isrg(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001071}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
Claudiu Manoil20862782014-02-17 12:53:14 +02001073static void __init gfar_init_addr_hash_table(struct gfar_private *priv)
1074{
1075 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001076
Andy Flemingb31a1d82008-12-16 15:29:15 -08001077 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001078 priv->extended_hash = 1;
1079 priv->hash_width = 9;
1080
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001081 priv->hash_regs[0] = &regs->igaddr0;
1082 priv->hash_regs[1] = &regs->igaddr1;
1083 priv->hash_regs[2] = &regs->igaddr2;
1084 priv->hash_regs[3] = &regs->igaddr3;
1085 priv->hash_regs[4] = &regs->igaddr4;
1086 priv->hash_regs[5] = &regs->igaddr5;
1087 priv->hash_regs[6] = &regs->igaddr6;
1088 priv->hash_regs[7] = &regs->igaddr7;
1089 priv->hash_regs[8] = &regs->gaddr0;
1090 priv->hash_regs[9] = &regs->gaddr1;
1091 priv->hash_regs[10] = &regs->gaddr2;
1092 priv->hash_regs[11] = &regs->gaddr3;
1093 priv->hash_regs[12] = &regs->gaddr4;
1094 priv->hash_regs[13] = &regs->gaddr5;
1095 priv->hash_regs[14] = &regs->gaddr6;
1096 priv->hash_regs[15] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001097
1098 } else {
1099 priv->extended_hash = 0;
1100 priv->hash_width = 8;
1101
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001102 priv->hash_regs[0] = &regs->gaddr0;
1103 priv->hash_regs[1] = &regs->gaddr1;
1104 priv->hash_regs[2] = &regs->gaddr2;
1105 priv->hash_regs[3] = &regs->gaddr3;
1106 priv->hash_regs[4] = &regs->gaddr4;
1107 priv->hash_regs[5] = &regs->gaddr5;
1108 priv->hash_regs[6] = &regs->gaddr6;
1109 priv->hash_regs[7] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001110 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001111}
1112
1113/* Set up the ethernet device structure, private data,
1114 * and anything else we need before we start
1115 */
1116static int gfar_probe(struct platform_device *ofdev)
1117{
1118 struct net_device *dev = NULL;
1119 struct gfar_private *priv = NULL;
1120 int err = 0, i;
1121
1122 err = gfar_of_init(ofdev, &dev);
1123
1124 if (err)
1125 return err;
1126
1127 priv = netdev_priv(dev);
1128 priv->ndev = dev;
1129 priv->ofdev = ofdev;
1130 priv->dev = &ofdev->dev;
1131 SET_NETDEV_DEV(dev, &ofdev->dev);
1132
1133 spin_lock_init(&priv->bflock);
1134 INIT_WORK(&priv->reset_task, gfar_reset_task);
1135
1136 platform_set_drvdata(ofdev, priv);
1137
1138 gfar_detect_errata(priv);
1139
1140 /* Stop the DMA engine now, in case it was running before
1141 * (The firmware could have used it, and left it running).
1142 */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001143 gfar_halt(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001144
1145 gfar_hw_init(priv);
1146
1147 /* Set the dev->base_addr to the gfar reg region */
1148 dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
1149
1150 /* Fill in the dev structure */
1151 dev->watchdog_timeo = TX_TIMEOUT;
1152 dev->mtu = 1500;
1153 dev->netdev_ops = &gfar_netdev_ops;
1154 dev->ethtool_ops = &gfar_ethtool_ops;
1155
1156 /* Register for napi ...We are registering NAPI for each grp */
1157 if (priv->mode == SQ_SG_MODE)
1158 netif_napi_add(dev, &priv->gfargrp[0].napi, gfar_poll_sq,
1159 GFAR_DEV_WEIGHT);
1160 else
1161 for (i = 0; i < priv->num_grps; i++)
1162 netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll,
1163 GFAR_DEV_WEIGHT);
1164
1165 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1166 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1167 NETIF_F_RXCSUM;
1168 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1169 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1170 }
1171
1172 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1173 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
1174 NETIF_F_HW_VLAN_CTAG_RX;
1175 dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
1176 }
1177
1178 gfar_init_addr_hash_table(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001179
Claudiu Manoil532c37b2014-02-17 12:53:16 +02001180 /* Insert receive time stamps into padding alignment bytes */
1181 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1182 priv->padding = 8;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001183
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001184 if (dev->features & NETIF_F_IP_CSUM ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001185 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
Wu Jiajun-B06378bee9e582012-05-21 23:00:48 +00001186 dev->needed_headroom = GMAC_FCB_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
1188 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001190 /* Initializing some of the rx/tx queue level parameters */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001191 for (i = 0; i < priv->num_tx_queues; i++) {
1192 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1193 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1194 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1195 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1196 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001197
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001198 for (i = 0; i < priv->num_rx_queues; i++) {
1199 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1200 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1201 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1202 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Jan Ceuleers0977f812012-06-05 03:42:12 +00001204 /* always enable rx filer */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -07001205 priv->rx_filer_enable = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001206 /* Enable most messages by default */
1207 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +00001208 /* use pritority h/w tx queue scheduling for single queue devices */
1209 if (priv->num_tx_queues == 1)
1210 priv->prio_sched_en = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001211
Trent Piephod3eab822008-10-02 11:12:24 +00001212 /* Carrier starts down, phylib will bring it up */
1213 netif_carrier_off(dev);
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 err = register_netdev(dev);
1216
1217 if (err) {
Joe Perches59deab22011-06-14 08:57:47 +00001218 pr_err("%s: Cannot register net device, aborting\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 goto register_fail;
1220 }
1221
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001222 device_init_wakeup(&dev->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001223 priv->device_flags &
1224 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001225
Dai Harukic50a5d92008-12-17 16:51:32 -08001226 /* fill out IRQ number and name fields */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001227 for (i = 0; i < priv->num_grps; i++) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001228 struct gfar_priv_grp *grp = &priv->gfargrp[i];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001229 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001230 sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001231 dev->name, "_g", '0' + i, "_tx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001232 sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001233 dev->name, "_g", '0' + i, "_rx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001234 sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001235 dev->name, "_g", '0' + i, "_er");
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001236 } else
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001237 strcpy(gfar_irq(grp, TX)->name, dev->name);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001238 }
Dai Harukic50a5d92008-12-17 16:51:32 -08001239
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001240 /* Initialize the filer table */
1241 gfar_init_filer_table(priv);
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 /* Print out the device info */
Joe Perches59deab22011-06-14 08:57:47 +00001244 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Jan Ceuleers0977f812012-06-05 03:42:12 +00001246 /* Even more device info helps when determining which kernel
1247 * provided which set of benchmarks.
1248 */
Joe Perches59deab22011-06-14 08:57:47 +00001249 netdev_info(dev, "Running with NAPI enabled\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001250 for (i = 0; i < priv->num_rx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001251 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1252 i, priv->rx_queue[i]->rx_ring_size);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001253 for (i = 0; i < priv->num_tx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001254 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1255 i, priv->tx_queue[i]->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
1257 return 0;
1258
1259register_fail:
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001260 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001261 gfar_free_rx_queues(priv);
1262 gfar_free_tx_queues(priv);
Grant Likelyfe192a42009-04-25 12:53:12 +00001263 if (priv->phy_node)
1264 of_node_put(priv->phy_node);
1265 if (priv->tbi_node)
1266 of_node_put(priv->tbi_node);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001267 free_gfar_dev(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001268 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269}
1270
Grant Likely2dc11582010-08-06 09:25:50 -06001271static int gfar_remove(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001273 struct gfar_private *priv = platform_get_drvdata(ofdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Grant Likelyfe192a42009-04-25 12:53:12 +00001275 if (priv->phy_node)
1276 of_node_put(priv->phy_node);
1277 if (priv->tbi_node)
1278 of_node_put(priv->tbi_node);
1279
David S. Millerd9d8e042009-09-06 01:41:02 -07001280 unregister_netdev(priv->ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001281 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001282 gfar_free_rx_queues(priv);
1283 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001284 free_gfar_dev(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285
1286 return 0;
1287}
1288
Scott Woodd87eb122008-07-11 18:04:45 -05001289#ifdef CONFIG_PM
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001290
1291static int gfar_suspend(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001292{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001293 struct gfar_private *priv = dev_get_drvdata(dev);
1294 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001295 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001296 unsigned long flags;
1297 u32 tempval;
1298
1299 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001300 (priv->device_flags &
1301 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001302
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001303 netif_device_detach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001304
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001305 if (netif_running(ndev)) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001306
1307 local_irq_save(flags);
1308 lock_tx_qs(priv);
1309 lock_rx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001310
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001311 gfar_halt_nodisable(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001312
1313 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001314 tempval = gfar_read(&regs->maccfg1);
Scott Woodd87eb122008-07-11 18:04:45 -05001315
1316 tempval &= ~MACCFG1_TX_EN;
1317
1318 if (!magic_packet)
1319 tempval &= ~MACCFG1_RX_EN;
1320
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001321 gfar_write(&regs->maccfg1, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001322
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001323 unlock_rx_qs(priv);
1324 unlock_tx_qs(priv);
1325 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001326
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001327 disable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001328
1329 if (magic_packet) {
1330 /* Enable interrupt on Magic Packet */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001331 gfar_write(&regs->imask, IMASK_MAG);
Scott Woodd87eb122008-07-11 18:04:45 -05001332
1333 /* Enable Magic Packet mode */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001334 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001335 tempval |= MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001336 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001337 } else {
1338 phy_stop(priv->phydev);
1339 }
1340 }
1341
1342 return 0;
1343}
1344
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001345static int gfar_resume(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001346{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001347 struct gfar_private *priv = dev_get_drvdata(dev);
1348 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001349 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001350 unsigned long flags;
1351 u32 tempval;
1352 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001353 (priv->device_flags &
1354 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001355
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001356 if (!netif_running(ndev)) {
1357 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001358 return 0;
1359 }
1360
1361 if (!magic_packet && priv->phydev)
1362 phy_start(priv->phydev);
1363
1364 /* Disable Magic Packet mode, in case something
1365 * else woke us up.
1366 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001367 local_irq_save(flags);
1368 lock_tx_qs(priv);
1369 lock_rx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001370
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001371 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001372 tempval &= ~MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001373 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001374
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001375 gfar_start(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001376
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001377 unlock_rx_qs(priv);
1378 unlock_tx_qs(priv);
1379 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001380
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001381 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001382
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001383 enable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001384
1385 return 0;
1386}
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001387
1388static int gfar_restore(struct device *dev)
1389{
1390 struct gfar_private *priv = dev_get_drvdata(dev);
1391 struct net_device *ndev = priv->ndev;
1392
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001393 if (!netif_running(ndev)) {
1394 netif_device_attach(ndev);
1395
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001396 return 0;
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001397 }
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001398
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001399 if (gfar_init_bds(ndev)) {
1400 free_skb_resources(priv);
1401 return -ENOMEM;
1402 }
1403
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001404 init_registers(ndev);
1405 gfar_set_mac_address(ndev);
1406 gfar_init_mac(ndev);
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001407 gfar_start(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001408
1409 priv->oldlink = 0;
1410 priv->oldspeed = 0;
1411 priv->oldduplex = -1;
1412
1413 if (priv->phydev)
1414 phy_start(priv->phydev);
1415
1416 netif_device_attach(ndev);
Anton Vorontsov5ea681d2009-11-10 14:11:05 +00001417 enable_napi(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001418
1419 return 0;
1420}
1421
1422static struct dev_pm_ops gfar_pm_ops = {
1423 .suspend = gfar_suspend,
1424 .resume = gfar_resume,
1425 .freeze = gfar_suspend,
1426 .thaw = gfar_resume,
1427 .restore = gfar_restore,
1428};
1429
1430#define GFAR_PM_OPS (&gfar_pm_ops)
1431
Scott Woodd87eb122008-07-11 18:04:45 -05001432#else
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001433
1434#define GFAR_PM_OPS NULL
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001435
Scott Woodd87eb122008-07-11 18:04:45 -05001436#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001438/* Reads the controller's registers to determine what interface
1439 * connects it to the PHY.
1440 */
1441static phy_interface_t gfar_get_interface(struct net_device *dev)
1442{
1443 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001444 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001445 u32 ecntrl;
1446
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001447 ecntrl = gfar_read(&regs->ecntrl);
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001448
1449 if (ecntrl & ECNTRL_SGMII_MODE)
1450 return PHY_INTERFACE_MODE_SGMII;
1451
1452 if (ecntrl & ECNTRL_TBI_MODE) {
1453 if (ecntrl & ECNTRL_REDUCED_MODE)
1454 return PHY_INTERFACE_MODE_RTBI;
1455 else
1456 return PHY_INTERFACE_MODE_TBI;
1457 }
1458
1459 if (ecntrl & ECNTRL_REDUCED_MODE) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001460 if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001461 return PHY_INTERFACE_MODE_RMII;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001462 }
Andy Fleming7132ab72007-07-11 11:43:07 -05001463 else {
Andy Flemingb31a1d82008-12-16 15:29:15 -08001464 phy_interface_t interface = priv->interface;
Andy Fleming7132ab72007-07-11 11:43:07 -05001465
Jan Ceuleers0977f812012-06-05 03:42:12 +00001466 /* This isn't autodetected right now, so it must
Andy Fleming7132ab72007-07-11 11:43:07 -05001467 * be set by the device tree or platform code.
1468 */
1469 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1470 return PHY_INTERFACE_MODE_RGMII_ID;
1471
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001472 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming7132ab72007-07-11 11:43:07 -05001473 }
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001474 }
1475
Andy Flemingb31a1d82008-12-16 15:29:15 -08001476 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001477 return PHY_INTERFACE_MODE_GMII;
1478
1479 return PHY_INTERFACE_MODE_MII;
1480}
1481
1482
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001483/* Initializes driver's PHY state, and attaches to the PHY.
1484 * Returns 0 on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 */
1486static int init_phy(struct net_device *dev)
1487{
1488 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001489 uint gigabit_support =
Andy Flemingb31a1d82008-12-16 15:29:15 -08001490 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001491 GFAR_SUPPORTED_GBIT : 0;
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001492 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
1494 priv->oldlink = 0;
1495 priv->oldspeed = 0;
1496 priv->oldduplex = -1;
1497
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001498 interface = gfar_get_interface(dev);
1499
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001500 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1501 interface);
1502 if (!priv->phydev)
1503 priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1504 interface);
1505 if (!priv->phydev) {
1506 dev_err(&dev->dev, "could not attach to PHY\n");
1507 return -ENODEV;
Grant Likelyfe192a42009-04-25 12:53:12 +00001508 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
Kapil Junejad3c12872007-05-11 18:25:11 -05001510 if (interface == PHY_INTERFACE_MODE_SGMII)
1511 gfar_configure_serdes(dev);
1512
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001513 /* Remove any features not supported by the controller */
Grant Likelyfe192a42009-04-25 12:53:12 +00001514 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1515 priv->phydev->advertising = priv->phydev->supported;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
1517 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518}
1519
Jan Ceuleers0977f812012-06-05 03:42:12 +00001520/* Initialize TBI PHY interface for communicating with the
Paul Gortmakerd0313582008-04-17 00:08:10 -04001521 * SERDES lynx PHY on the chip. We communicate with this PHY
1522 * through the MDIO bus on each controller, treating it as a
1523 * "normal" PHY at the address found in the TBIPA register. We assume
1524 * that the TBIPA register is valid. Either the MDIO bus code will set
1525 * it to a value that doesn't conflict with other PHYs on the bus, or the
1526 * value doesn't matter, as there are no other PHYs on the bus.
1527 */
Kapil Junejad3c12872007-05-11 18:25:11 -05001528static void gfar_configure_serdes(struct net_device *dev)
1529{
1530 struct gfar_private *priv = netdev_priv(dev);
Grant Likelyfe192a42009-04-25 12:53:12 +00001531 struct phy_device *tbiphy;
Trent Piephoc1324192008-10-30 18:17:06 -07001532
Grant Likelyfe192a42009-04-25 12:53:12 +00001533 if (!priv->tbi_node) {
1534 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1535 "device tree specify a tbi-handle\n");
1536 return;
1537 }
1538
1539 tbiphy = of_phy_find_device(priv->tbi_node);
1540 if (!tbiphy) {
1541 dev_err(&dev->dev, "error: Could not get TBI device\n");
Andy Flemingb31a1d82008-12-16 15:29:15 -08001542 return;
1543 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001544
Jan Ceuleers0977f812012-06-05 03:42:12 +00001545 /* If the link is already up, we must already be ok, and don't need to
Trent Piephobdb59f92008-10-30 18:17:07 -07001546 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1547 * everything for us? Resetting it takes the link down and requires
1548 * several seconds for it to come back.
1549 */
Grant Likelyfe192a42009-04-25 12:53:12 +00001550 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
Andy Flemingb31a1d82008-12-16 15:29:15 -08001551 return;
Kapil Junejad3c12872007-05-11 18:25:11 -05001552
Paul Gortmakerd0313582008-04-17 00:08:10 -04001553 /* Single clk mode, mii mode off(for serdes communication) */
Grant Likelyfe192a42009-04-25 12:53:12 +00001554 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
Kapil Junejad3c12872007-05-11 18:25:11 -05001555
Grant Likelyfe192a42009-04-25 12:53:12 +00001556 phy_write(tbiphy, MII_ADVERTISE,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001557 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1558 ADVERTISE_1000XPSE_ASYM);
Kapil Junejad3c12872007-05-11 18:25:11 -05001559
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001560 phy_write(tbiphy, MII_BMCR,
1561 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1562 BMCR_SPEED1000);
Kapil Junejad3c12872007-05-11 18:25:11 -05001563}
1564
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565static void init_registers(struct net_device *dev)
1566{
1567 struct gfar_private *priv = netdev_priv(dev);
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001568 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001570 gfar_ints_disable(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 /* Init hash registers to zero */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001573 gfar_write(&regs->igaddr0, 0);
1574 gfar_write(&regs->igaddr1, 0);
1575 gfar_write(&regs->igaddr2, 0);
1576 gfar_write(&regs->igaddr3, 0);
1577 gfar_write(&regs->igaddr4, 0);
1578 gfar_write(&regs->igaddr5, 0);
1579 gfar_write(&regs->igaddr6, 0);
1580 gfar_write(&regs->igaddr7, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001582 gfar_write(&regs->gaddr0, 0);
1583 gfar_write(&regs->gaddr1, 0);
1584 gfar_write(&regs->gaddr2, 0);
1585 gfar_write(&regs->gaddr3, 0);
1586 gfar_write(&regs->gaddr4, 0);
1587 gfar_write(&regs->gaddr5, 0);
1588 gfar_write(&regs->gaddr6, 0);
1589 gfar_write(&regs->gaddr7, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 /* Zero out the rmon mib registers if it has them */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001592 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001593 memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
1595 /* Mask off the CAM interrupts */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001596 gfar_write(&regs->rmon.cam1, 0xffffffff);
1597 gfar_write(&regs->rmon.cam2, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 }
1599
1600 /* Initialize the max receive buffer length */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001601 gfar_write(&regs->mrblr, priv->rx_buffer_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 /* Initialize the Minimum Frame Length Register */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001604 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605}
1606
Anton Vorontsov511d9342010-06-30 06:39:15 +00001607static int __gfar_is_rx_idle(struct gfar_private *priv)
1608{
1609 u32 res;
1610
Jan Ceuleers0977f812012-06-05 03:42:12 +00001611 /* Normaly TSEC should not hang on GRS commands, so we should
Anton Vorontsov511d9342010-06-30 06:39:15 +00001612 * actually wait for IEVENT_GRSC flag.
1613 */
Claudiu Manoilad3660c2013-10-09 20:20:40 +03001614 if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
Anton Vorontsov511d9342010-06-30 06:39:15 +00001615 return 0;
1616
Jan Ceuleers0977f812012-06-05 03:42:12 +00001617 /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
Anton Vorontsov511d9342010-06-30 06:39:15 +00001618 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1619 * and the Rx can be safely reset.
1620 */
1621 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1622 res &= 0x7f807f80;
1623 if ((res & 0xffff) == (res >> 16))
1624 return 1;
1625
1626 return 0;
1627}
Kumar Gala0bbaf062005-06-20 10:54:21 -05001628
1629/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001630static void gfar_halt_nodisable(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631{
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001632 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 u32 tempval;
1634
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001635 gfar_ints_disable(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 /* Stop the DMA, and wait for it to stop */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001638 tempval = gfar_read(&regs->dmactrl);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001639 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS)) !=
1640 (DMACTRL_GRS | DMACTRL_GTS)) {
Anton Vorontsov511d9342010-06-30 06:39:15 +00001641 int ret;
1642
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001644 gfar_write(&regs->dmactrl, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
Anton Vorontsov511d9342010-06-30 06:39:15 +00001646 do {
1647 ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1648 (IEVENT_GRSC | IEVENT_GTSC)) ==
1649 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1650 if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1651 ret = __gfar_is_rx_idle(priv);
1652 } while (!ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 }
Scott Woodd87eb122008-07-11 18:04:45 -05001654}
Scott Woodd87eb122008-07-11 18:04:45 -05001655
1656/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001657void gfar_halt(struct gfar_private *priv)
Scott Woodd87eb122008-07-11 18:04:45 -05001658{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001659 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001660 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001662 /* Dissable the Rx/Tx hw queues */
1663 gfar_write(&regs->rqueue, 0);
1664 gfar_write(&regs->tqueue, 0);
Scott Wood2a54adc2008-08-12 15:10:46 -05001665
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001666 mdelay(10);
1667
1668 gfar_halt_nodisable(priv);
1669
1670 /* Disable Rx/Tx DMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 tempval = gfar_read(&regs->maccfg1);
1672 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1673 gfar_write(&regs->maccfg1, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001674}
1675
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001676static void free_grp_irqs(struct gfar_priv_grp *grp)
1677{
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001678 free_irq(gfar_irq(grp, TX)->irq, grp);
1679 free_irq(gfar_irq(grp, RX)->irq, grp);
1680 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001681}
1682
Kumar Gala0bbaf062005-06-20 10:54:21 -05001683void stop_gfar(struct net_device *dev)
1684{
1685 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001686 unsigned long flags;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001687 int i;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001688
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001689 phy_stop(priv->phydev);
1690
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001691
Kumar Gala0bbaf062005-06-20 10:54:21 -05001692 /* Lock it down */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001693 local_irq_save(flags);
1694 lock_tx_qs(priv);
1695 lock_rx_qs(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001696
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001697 gfar_halt(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001699 unlock_rx_qs(priv);
1700 unlock_tx_qs(priv);
1701 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
1703 /* Free the IRQs */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001704 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001705 for (i = 0; i < priv->num_grps; i++)
1706 free_grp_irqs(&priv->gfargrp[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001708 for (i = 0; i < priv->num_grps; i++)
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001709 free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001710 &priv->gfargrp[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 }
1712
1713 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714}
1715
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001716static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 struct txbd8 *txbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001719 struct gfar_private *priv = netdev_priv(tx_queue->dev);
Dai Haruki4669bc92008-12-17 16:51:04 -08001720 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001722 txbdp = tx_queue->tx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001724 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1725 if (!tx_queue->tx_skbuff[i])
Dai Haruki4669bc92008-12-17 16:51:04 -08001726 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
Claudiu Manoil369ec162013-02-14 05:00:02 +00001728 dma_unmap_single(priv->dev, txbdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001729 txbdp->length, DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08001730 txbdp->lstatus = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001731 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001732 j++) {
Dai Haruki4669bc92008-12-17 16:51:04 -08001733 txbdp++;
Claudiu Manoil369ec162013-02-14 05:00:02 +00001734 dma_unmap_page(priv->dev, txbdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001735 txbdp->length, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 }
Andy Flemingad5da7a2008-05-07 13:20:55 -05001737 txbdp++;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001738 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1739 tx_queue->tx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001741 kfree(tx_queue->tx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001742 tx_queue->tx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001743}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001745static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1746{
1747 struct rxbd8 *rxbdp;
1748 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1749 int i;
1750
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001751 rxbdp = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001753 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1754 if (rx_queue->rx_skbuff[i]) {
Claudiu Manoil369ec162013-02-14 05:00:02 +00001755 dma_unmap_single(priv->dev, rxbdp->bufPtr,
1756 priv->rx_buffer_size,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001757 DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001758 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1759 rx_queue->rx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 }
Anton Vorontsove69edd22009-10-12 06:00:30 +00001761 rxbdp->lstatus = 0;
1762 rxbdp->bufPtr = 0;
1763 rxbdp++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001765 kfree(rx_queue->rx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001766 rx_queue->rx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001767}
Anton Vorontsove69edd22009-10-12 06:00:30 +00001768
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001769/* If there are any tx skbs or rx skbs still around, free them.
Jan Ceuleers0977f812012-06-05 03:42:12 +00001770 * Then free tx_skbuff and rx_skbuff
1771 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001772static void free_skb_resources(struct gfar_private *priv)
1773{
1774 struct gfar_priv_tx_q *tx_queue = NULL;
1775 struct gfar_priv_rx_q *rx_queue = NULL;
1776 int i;
1777
1778 /* Go through all the buffer descriptors and free their data buffers */
1779 for (i = 0; i < priv->num_tx_queues; i++) {
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001780 struct netdev_queue *txq;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001781
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001782 tx_queue = priv->tx_queue[i];
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001783 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001784 if (tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001785 free_skb_tx_queue(tx_queue);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001786 netdev_tx_reset_queue(txq);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001787 }
1788
1789 for (i = 0; i < priv->num_rx_queues; i++) {
1790 rx_queue = priv->rx_queue[i];
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001791 if (rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001792 free_skb_rx_queue(rx_queue);
1793 }
1794
Claudiu Manoil369ec162013-02-14 05:00:02 +00001795 dma_free_coherent(priv->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001796 sizeof(struct txbd8) * priv->total_tx_ring_size +
1797 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1798 priv->tx_queue[0]->tx_bd_base,
1799 priv->tx_queue[0]->tx_bd_dma_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800}
1801
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001802void gfar_start(struct gfar_private *priv)
Kumar Gala0bbaf062005-06-20 10:54:21 -05001803{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001804 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001805 u32 tempval;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001806 int i = 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001807
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001808 /* Enable Rx/Tx hw queues */
1809 gfar_write(&regs->rqueue, priv->rqueue);
1810 gfar_write(&regs->tqueue, priv->tqueue);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001811
1812 /* Initialize DMACTRL to have WWR and WOP */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001813 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001814 tempval |= DMACTRL_INIT_SETTINGS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001815 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001816
Kumar Gala0bbaf062005-06-20 10:54:21 -05001817 /* Make sure we aren't stopped */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001818 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001819 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001820 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001821
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001822 for (i = 0; i < priv->num_grps; i++) {
1823 regs = priv->gfargrp[i].regs;
1824 /* Clear THLT/RHLT, so that the DMA starts polling now */
1825 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1826 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001827 }
Dai Haruki12dea572008-12-16 15:30:20 -08001828
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001829 /* Enable Rx/Tx DMA */
1830 tempval = gfar_read(&regs->maccfg1);
1831 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1832 gfar_write(&regs->maccfg1, tempval);
1833
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001834 gfar_ints_enable(priv);
1835
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001836 priv->ndev->trans_start = jiffies; /* prevent tx timeout */
Kumar Gala0bbaf062005-06-20 10:54:21 -05001837}
1838
Claudiu Manoil800c6442013-03-19 07:40:05 +00001839static void gfar_configure_coalescing(struct gfar_private *priv,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001840 unsigned long tx_mask, unsigned long rx_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001842 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001843 u32 __iomem *baddr;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001844
1845 if (priv->mode == MQ_MG_MODE) {
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001846 int i = 0;
Claudiu Manoilc6e11602013-03-21 03:12:14 +00001847
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001848 baddr = &regs->txic0;
Akinobu Mita984b3f52010-03-05 13:41:37 -08001849 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
Claudiu Manoil9740e002012-06-28 04:40:53 +00001850 gfar_write(baddr + i, 0);
1851 if (likely(priv->tx_queue[i]->txcoalescing))
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001852 gfar_write(baddr + i, priv->tx_queue[i]->txic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001853 }
1854
1855 baddr = &regs->rxic0;
Akinobu Mita984b3f52010-03-05 13:41:37 -08001856 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
Claudiu Manoil9740e002012-06-28 04:40:53 +00001857 gfar_write(baddr + i, 0);
1858 if (likely(priv->rx_queue[i]->rxcoalescing))
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001859 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001860 }
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001861 } else {
Claudiu Manoilc6e11602013-03-21 03:12:14 +00001862 /* Backward compatible case -- even if we enable
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001863 * multiple queues, there's only single reg to program
1864 */
1865 gfar_write(&regs->txic, 0);
1866 if (likely(priv->tx_queue[0]->txcoalescing))
1867 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
1868
1869 gfar_write(&regs->rxic, 0);
1870 if (unlikely(priv->rx_queue[0]->rxcoalescing))
1871 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001872 }
1873}
1874
Claudiu Manoil800c6442013-03-19 07:40:05 +00001875void gfar_configure_coalescing_all(struct gfar_private *priv)
1876{
1877 gfar_configure_coalescing(priv, 0xFF, 0xFF);
1878}
1879
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001880static int register_grp_irqs(struct gfar_priv_grp *grp)
1881{
1882 struct gfar_private *priv = grp->priv;
1883 struct net_device *dev = priv->ndev;
Anton Vorontsovccc05c62009-10-12 06:00:26 +00001884 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 /* If the device has multiple interrupts, register for
Jan Ceuleers0977f812012-06-05 03:42:12 +00001887 * them. Otherwise, only register for the one
1888 */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001889 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001890 /* Install our interrupt handlers for Error,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001891 * Transmit, and Receive
1892 */
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001893 err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
1894 gfar_irq(grp, ER)->name, grp);
1895 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001896 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001897 gfar_irq(grp, ER)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001898
Julia Lawall2145f1a2010-08-05 10:26:20 +00001899 goto err_irq_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001901 err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
1902 gfar_irq(grp, TX)->name, grp);
1903 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001904 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001905 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 goto tx_irq_fail;
1907 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001908 err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
1909 gfar_irq(grp, RX)->name, grp);
1910 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001911 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001912 gfar_irq(grp, RX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 goto rx_irq_fail;
1914 }
1915 } else {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001916 err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
1917 gfar_irq(grp, TX)->name, grp);
1918 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001919 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001920 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 goto err_irq_fail;
1922 }
1923 }
1924
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001925 return 0;
1926
1927rx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001928 free_irq(gfar_irq(grp, TX)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001929tx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001930 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001931err_irq_fail:
1932 return err;
1933
1934}
1935
1936/* Bring the controller up and running */
1937int startup_gfar(struct net_device *ndev)
1938{
1939 struct gfar_private *priv = netdev_priv(ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001940 int err, i, j;
1941
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001942 gfar_ints_disable(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001943
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001944 err = gfar_alloc_skb_resources(ndev);
1945 if (err)
1946 return err;
1947
1948 gfar_init_mac(ndev);
1949
1950 for (i = 0; i < priv->num_grps; i++) {
1951 err = register_grp_irqs(&priv->gfargrp[i]);
1952 if (err) {
1953 for (j = 0; j < i; j++)
1954 free_grp_irqs(&priv->gfargrp[j]);
Anton Vorontsovff760152011-01-18 02:36:02 +00001955 goto irq_fail;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001956 }
1957 }
1958
Andy Fleming7f7f5312005-11-11 12:38:59 -06001959 /* Start the controller */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001960 gfar_start(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
Anton Vorontsov826aa4a2009-10-12 06:00:34 +00001962 phy_start(priv->phydev);
1963
Claudiu Manoil800c6442013-03-19 07:40:05 +00001964 gfar_configure_coalescing_all(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001965
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 return 0;
1967
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001968irq_fail:
Anton Vorontsove69edd22009-10-12 06:00:30 +00001969 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 return err;
1971}
1972
Jan Ceuleers0977f812012-06-05 03:42:12 +00001973/* Called when something needs to use the ethernet device
1974 * Returns 0 for success.
1975 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976static int gfar_enet_open(struct net_device *dev)
1977{
Li Yang94e8cc32007-10-12 21:53:51 +08001978 struct gfar_private *priv = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 int err;
1980
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001981 enable_napi(priv);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001982
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 /* Initialize a bunch of registers */
1984 init_registers(dev);
1985
1986 gfar_set_mac_address(dev);
1987
1988 err = init_phy(dev);
1989
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001990 if (err) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001991 disable_napi(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 return err;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001993 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
1995 err = startup_gfar(dev);
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04001996 if (err) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001997 disable_napi(priv);
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04001998 return err;
1999 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002001 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08002003 device_set_wakeup_enable(&dev->dev, priv->wol_en);
2004
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 return err;
2006}
2007
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002008static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002009{
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002010 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
Kumar Gala6c31d552009-04-28 08:04:10 -07002011
2012 memset(fcb, 0, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002013
Kumar Gala0bbaf062005-06-20 10:54:21 -05002014 return fcb;
2015}
2016
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002017static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002018 int fcb_length)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002019{
Kumar Gala0bbaf062005-06-20 10:54:21 -05002020 /* If we're here, it's a IP packet with a TCP or UDP
2021 * payload. We set it to checksum, using a pseudo-header
2022 * we provide
2023 */
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002024 u8 flags = TXFCB_DEFAULT;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002025
Jan Ceuleers0977f812012-06-05 03:42:12 +00002026 /* Tell the controller what the protocol is
2027 * And provide the already calculated phcs
2028 */
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002029 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06002030 flags |= TXFCB_UDP;
Arnaldo Carvalho de Melo4bedb452007-03-13 14:28:48 -03002031 fcb->phcs = udp_hdr(skb)->check;
Andy Fleming7f7f5312005-11-11 12:38:59 -06002032 } else
Kumar Gala8da32de2007-06-29 00:12:04 -05002033 fcb->phcs = tcp_hdr(skb)->check;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002034
2035 /* l3os is the distance between the start of the
2036 * frame (skb->data) and the start of the IP hdr.
2037 * l4os is the distance between the start of the
Jan Ceuleers0977f812012-06-05 03:42:12 +00002038 * l3 hdr and the l4 hdr
2039 */
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002040 fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
Arnaldo Carvalho de Melocfe1fc72007-03-16 17:26:39 -03002041 fcb->l4os = skb_network_header_len(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002042
Andy Fleming7f7f5312005-11-11 12:38:59 -06002043 fcb->flags = flags;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002044}
2045
Andy Fleming7f7f5312005-11-11 12:38:59 -06002046void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002047{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002048 fcb->flags |= TXFCB_VLN;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002049 fcb->vlctl = vlan_tx_tag_get(skb);
2050}
2051
Dai Haruki4669bc92008-12-17 16:51:04 -08002052static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002053 struct txbd8 *base, int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002054{
2055 struct txbd8 *new_bd = bdp + stride;
2056
2057 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2058}
2059
2060static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002061 int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002062{
2063 return skip_txbd(bdp, 1, base, ring_size);
2064}
2065
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002066/* eTSEC12: csum generation not supported for some fcb offsets */
2067static inline bool gfar_csum_errata_12(struct gfar_private *priv,
2068 unsigned long fcb_addr)
2069{
2070 return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
2071 (fcb_addr % 0x20) > 0x18);
2072}
2073
2074/* eTSEC76: csum generation for frames larger than 2500 may
2075 * cause excess delays before start of transmission
2076 */
2077static inline bool gfar_csum_errata_76(struct gfar_private *priv,
2078 unsigned int len)
2079{
2080 return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
2081 (len > 2500));
2082}
2083
Jan Ceuleers0977f812012-06-05 03:42:12 +00002084/* This is called by the kernel when a frame is ready for transmission.
2085 * It is pointed to by the dev->hard_start_xmit function pointer
2086 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2088{
2089 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002090 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002091 struct netdev_queue *txq;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002092 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002093 struct txfcb *fcb = NULL;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002094 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
Dai Haruki5a5efed2008-12-16 15:34:50 -08002095 u32 lstatus;
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002096 int i, rq = 0;
2097 int do_tstamp, do_csum, do_vlan;
Dai Haruki4669bc92008-12-17 16:51:04 -08002098 u32 bufaddr;
Andy Flemingfef61082006-04-20 16:44:29 -05002099 unsigned long flags;
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002100 unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002101
2102 rq = skb->queue_mapping;
2103 tx_queue = priv->tx_queue[rq];
2104 txq = netdev_get_tx_queue(dev, rq);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002105 base = tx_queue->tx_bd_base;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002106 regs = tx_queue->grp->regs;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002107
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002108 do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2109 do_vlan = vlan_tx_tag_present(skb);
2110 do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2111 priv->hwts_tx_en;
2112
2113 if (do_csum || do_vlan)
2114 fcb_len = GMAC_FCB_LEN;
2115
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002116 /* check if time stamp should be generated */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002117 if (unlikely(do_tstamp))
2118 fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Dai Haruki4669bc92008-12-17 16:51:04 -08002119
Li Yang5b28bea2009-03-27 15:54:30 -07002120 /* make space for additional header when fcb is needed */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002121 if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002122 struct sk_buff *skb_new;
2123
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002124 skb_new = skb_realloc_headroom(skb, fcb_len);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002125 if (!skb_new) {
2126 dev->stats.tx_errors++;
David S. Millerbd14ba82009-03-27 01:10:58 -07002127 kfree_skb(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002128 return NETDEV_TX_OK;
2129 }
Manfred Rudigierdb83d132012-01-09 23:26:50 +00002130
Eric Dumazet313b0372012-07-05 11:45:13 +00002131 if (skb->sk)
2132 skb_set_owner_w(skb_new, skb->sk);
2133 consume_skb(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002134 skb = skb_new;
2135 }
2136
Dai Haruki4669bc92008-12-17 16:51:04 -08002137 /* total number of fragments in the SKB */
2138 nr_frags = skb_shinfo(skb)->nr_frags;
2139
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002140 /* calculate the required number of TxBDs for this skb */
2141 if (unlikely(do_tstamp))
2142 nr_txbds = nr_frags + 2;
2143 else
2144 nr_txbds = nr_frags + 1;
2145
Dai Haruki4669bc92008-12-17 16:51:04 -08002146 /* check if there is space to queue this packet */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002147 if (nr_txbds > tx_queue->num_txbdfree) {
Dai Haruki4669bc92008-12-17 16:51:04 -08002148 /* no space, stop the queue */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002149 netif_tx_stop_queue(txq);
Dai Haruki4669bc92008-12-17 16:51:04 -08002150 dev->stats.tx_fifo_errors++;
Dai Haruki4669bc92008-12-17 16:51:04 -08002151 return NETDEV_TX_BUSY;
2152 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
2154 /* Update transmit stats */
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002155 bytes_sent = skb->len;
2156 tx_queue->stats.tx_bytes += bytes_sent;
2157 /* keep Tx bytes on wire for BQL accounting */
2158 GFAR_CB(skb)->bytes_sent = bytes_sent;
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00002159 tx_queue->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002161 txbdp = txbdp_start = tx_queue->cur_tx;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002162 lstatus = txbdp->lstatus;
2163
2164 /* Time stamp insertion requires one additional TxBD */
2165 if (unlikely(do_tstamp))
2166 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002167 tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
Dai Haruki4669bc92008-12-17 16:51:04 -08002169 if (nr_frags == 0) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002170 if (unlikely(do_tstamp))
2171 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002172 TXBD_INTERRUPT);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002173 else
2174 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
Dai Haruki4669bc92008-12-17 16:51:04 -08002175 } else {
2176 /* Place the fragment addresses and lengths into the TxBDs */
2177 for (i = 0; i < nr_frags; i++) {
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002178 unsigned int frag_len;
Dai Haruki4669bc92008-12-17 16:51:04 -08002179 /* Point at the next BD, wrapping as needed */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002180 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002182 frag_len = skb_shinfo(skb)->frags[i].size;
Dai Haruki4669bc92008-12-17 16:51:04 -08002183
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002184 lstatus = txbdp->lstatus | frag_len |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002185 BD_LFLAG(TXBD_READY);
Dai Haruki4669bc92008-12-17 16:51:04 -08002186
2187 /* Handle the last BD specially */
2188 if (i == nr_frags - 1)
2189 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2190
Claudiu Manoil369ec162013-02-14 05:00:02 +00002191 bufaddr = skb_frag_dma_map(priv->dev,
Ian Campbell2234a722011-08-29 23:18:29 +00002192 &skb_shinfo(skb)->frags[i],
2193 0,
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002194 frag_len,
Ian Campbell2234a722011-08-29 23:18:29 +00002195 DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08002196
2197 /* set the TxBD length and buffer pointer */
2198 txbdp->bufPtr = bufaddr;
2199 txbdp->lstatus = lstatus;
2200 }
2201
2202 lstatus = txbdp_start->lstatus;
2203 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002205 /* Add TxPAL between FCB and frame if required */
2206 if (unlikely(do_tstamp)) {
2207 skb_push(skb, GMAC_TXPAL_LEN);
2208 memset(skb->data, 0, GMAC_TXPAL_LEN);
2209 }
2210
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002211 /* Add TxFCB if required */
2212 if (fcb_len) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002213 fcb = gfar_add_fcb(skb);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002214 lstatus |= BD_LFLAG(TXBD_TOE);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002215 }
2216
2217 /* Set up checksumming */
2218 if (do_csum) {
2219 gfar_tx_checksum(skb, fcb, fcb_len);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002220
2221 if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
2222 unlikely(gfar_csum_errata_76(priv, skb->len))) {
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002223 __skb_pull(skb, GMAC_FCB_LEN);
2224 skb_checksum_help(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002225 if (do_vlan || do_tstamp) {
2226 /* put back a new fcb for vlan/tstamp TOE */
2227 fcb = gfar_add_fcb(skb);
2228 } else {
2229 /* Tx TOE not used */
2230 lstatus &= ~(BD_LFLAG(TXBD_TOE));
2231 fcb = NULL;
2232 }
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002233 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002234 }
2235
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002236 if (do_vlan)
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002237 gfar_tx_vlan(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002238
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002239 /* Setup tx hardware time stamping if requested */
2240 if (unlikely(do_tstamp)) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002241 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002242 fcb->ptp = 1;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002243 }
2244
Claudiu Manoil369ec162013-02-14 05:00:02 +00002245 txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002246 skb_headlen(skb), DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247
Jan Ceuleers0977f812012-06-05 03:42:12 +00002248 /* If time stamping is requested one additional TxBD must be set up. The
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002249 * first TxBD points to the FCB and must have a data length of
2250 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2251 * the full frame length.
2252 */
2253 if (unlikely(do_tstamp)) {
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002254 txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002255 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002256 (skb_headlen(skb) - fcb_len);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002257 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2258 } else {
2259 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2260 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002262 netdev_tx_sent_queue(txq, bytes_sent);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002263
Jan Ceuleers0977f812012-06-05 03:42:12 +00002264 /* We can work in parallel with gfar_clean_tx_ring(), except
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002265 * when modifying num_txbdfree. Note that we didn't grab the lock
2266 * when we were reading the num_txbdfree and checking for available
2267 * space, that's because outside of this function it can only grow,
2268 * and once we've got needed space, it cannot suddenly disappear.
2269 *
2270 * The lock also protects us from gfar_error(), which can modify
2271 * regs->tstat and thus retrigger the transfers, which is why we
2272 * also must grab the lock before setting ready bit for the first
2273 * to be transmitted BD.
2274 */
2275 spin_lock_irqsave(&tx_queue->txlock, flags);
2276
Jan Ceuleers0977f812012-06-05 03:42:12 +00002277 /* The powerpc-specific eieio() is used, as wmb() has too strong
Scott Wood3b6330c2007-05-16 15:06:59 -05002278 * semantics (it requires synchronization between cacheable and
2279 * uncacheable mappings, which eieio doesn't provide and which we
2280 * don't need), thus requiring a more expensive sync instruction. At
2281 * some point, the set of architecture-independent barrier functions
2282 * should be expanded to include weaker barriers.
2283 */
Scott Wood3b6330c2007-05-16 15:06:59 -05002284 eieio();
Andy Fleming7f7f5312005-11-11 12:38:59 -06002285
Dai Haruki4669bc92008-12-17 16:51:04 -08002286 txbdp_start->lstatus = lstatus;
2287
Anton Vorontsov0eddba52010-03-03 08:18:58 +00002288 eieio(); /* force lstatus write before tx_skbuff */
2289
2290 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2291
Dai Haruki4669bc92008-12-17 16:51:04 -08002292 /* Update the current skb pointer to the next entry we will use
Jan Ceuleers0977f812012-06-05 03:42:12 +00002293 * (wrapping if necessary)
2294 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002295 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002296 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002297
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002298 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002299
2300 /* reduce TxBD free count */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002301 tx_queue->num_txbdfree -= (nr_txbds);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
2303 /* If the next BD still needs to be cleaned up, then the bds
Jan Ceuleers0977f812012-06-05 03:42:12 +00002304 * are full. We need to tell the kernel to stop sending us stuff.
2305 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002306 if (!tx_queue->num_txbdfree) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002307 netif_tx_stop_queue(txq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002309 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 }
2311
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 /* Tell the DMA to go go go */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002313 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314
2315 /* Unlock priv */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002316 spin_unlock_irqrestore(&tx_queue->txlock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002318 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319}
2320
2321/* Stops the kernel queue, and halts the controller */
2322static int gfar_close(struct net_device *dev)
2323{
2324 struct gfar_private *priv = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002325
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002326 disable_napi(priv);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002327
Sebastian Siewiorab939902008-08-19 21:12:45 +02002328 cancel_work_sync(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329 stop_gfar(dev);
2330
Andy Flemingbb40dcb2005-09-23 22:54:21 -04002331 /* Disconnect from the PHY */
2332 phy_disconnect(priv->phydev);
2333 priv->phydev = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002335 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336
2337 return 0;
2338}
2339
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340/* Changes the mac address if the controller is not running. */
Andy Flemingf162b9d2008-05-02 13:00:30 -05002341static int gfar_set_mac_address(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002343 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
2345 return 0;
2346}
2347
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002348/* Check if rx parser should be activated */
2349void gfar_check_rx_parser_mode(struct gfar_private *priv)
2350{
2351 struct gfar __iomem *regs;
2352 u32 tempval;
2353
2354 regs = priv->gfargrp[0].regs;
2355
2356 tempval = gfar_read(&regs->rctrl);
2357 /* If parse is no longer required, then disable parser */
Claudiu Manoilba779712013-02-14 05:00:07 +00002358 if (tempval & RCTRL_REQ_PARSER) {
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002359 tempval |= RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +00002360 priv->uses_rxfcb = 1;
2361 } else {
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002362 tempval &= ~RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +00002363 priv->uses_rxfcb = 0;
2364 }
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002365 gfar_write(&regs->rctrl, tempval);
2366}
2367
Kumar Gala0bbaf062005-06-20 10:54:21 -05002368/* Enables and disables VLAN insertion/extraction */
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002369void gfar_vlan_mode(struct net_device *dev, netdev_features_t features)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002370{
2371 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002372 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002373 unsigned long flags;
2374 u32 tempval;
2375
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002376 regs = priv->gfargrp[0].regs;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002377 local_irq_save(flags);
2378 lock_rx_qs(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002379
Patrick McHardyf6469682013-04-19 02:04:27 +00002380 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002381 /* Enable VLAN tag insertion */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002382 tempval = gfar_read(&regs->tctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002383 tempval |= TCTRL_VLINS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002384 gfar_write(&regs->tctrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002385 } else {
2386 /* Disable VLAN tag insertion */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002387 tempval = gfar_read(&regs->tctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002388 tempval &= ~TCTRL_VLINS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002389 gfar_write(&regs->tctrl, tempval);
Jiri Pirko87c288c2011-07-20 04:54:19 +00002390 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002391
Patrick McHardyf6469682013-04-19 02:04:27 +00002392 if (features & NETIF_F_HW_VLAN_CTAG_RX) {
Jiri Pirko87c288c2011-07-20 04:54:19 +00002393 /* Enable VLAN tag extraction */
2394 tempval = gfar_read(&regs->rctrl);
2395 tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
2396 gfar_write(&regs->rctrl, tempval);
Claudiu Manoilba779712013-02-14 05:00:07 +00002397 priv->uses_rxfcb = 1;
Jiri Pirko87c288c2011-07-20 04:54:19 +00002398 } else {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002399 /* Disable VLAN tag extraction */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002400 tempval = gfar_read(&regs->rctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002401 tempval &= ~RCTRL_VLEX;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002402 gfar_write(&regs->rctrl, tempval);
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002403
2404 gfar_check_rx_parser_mode(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002405 }
2406
Dai Haruki77ecaf22008-12-16 15:30:48 -08002407 gfar_change_mtu(dev, dev->mtu);
2408
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002409 unlock_rx_qs(priv);
2410 local_irq_restore(flags);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002411}
2412
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2414{
2415 int tempsize, tempval;
2416 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002417 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 int oldsize = priv->rx_buffer_size;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002419 int frame_size = new_mtu + ETH_HLEN;
2420
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
Joe Perches59deab22011-06-14 08:57:47 +00002422 netif_err(priv, drv, dev, "Invalid MTU setting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 return -EINVAL;
2424 }
2425
Claudiu Manoilba779712013-02-14 05:00:07 +00002426 if (priv->uses_rxfcb)
Dai Haruki77ecaf22008-12-16 15:30:48 -08002427 frame_size += GMAC_FCB_LEN;
2428
2429 frame_size += priv->padding;
2430
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002431 tempsize = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
2432 INCREMENTAL_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
2434 /* Only stop and start the controller if it isn't already
Jan Ceuleers0977f812012-06-05 03:42:12 +00002435 * stopped, and we changed something
2436 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2438 stop_gfar(dev);
2439
2440 priv->rx_buffer_size = tempsize;
2441
2442 dev->mtu = new_mtu;
2443
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002444 gfar_write(&regs->mrblr, priv->rx_buffer_size);
2445 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446
2447 /* If the mtu is larger than the max size for standard
2448 * ethernet frames (ie, a jumbo frame), then set maccfg2
Jan Ceuleers0977f812012-06-05 03:42:12 +00002449 * to allow huge frames, and to check the length
2450 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002451 tempval = gfar_read(&regs->maccfg2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452
Anton Vorontsov7d350972010-06-30 06:39:12 +00002453 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002454 gfar_has_errata(priv, GFAR_ERRATA_74))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2456 else
2457 tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2458
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002459 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460
2461 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2462 startup_gfar(dev);
2463
2464 return 0;
2465}
2466
Sebastian Siewiorab939902008-08-19 21:12:45 +02002467/* gfar_reset_task gets scheduled when a packet has not been
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468 * transmitted after a set amount of time.
2469 * For now, assume that clearing out all the structures, and
Sebastian Siewiorab939902008-08-19 21:12:45 +02002470 * starting over will fix the problem.
2471 */
2472static void gfar_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473{
Sebastian Siewiorab939902008-08-19 21:12:45 +02002474 struct gfar_private *priv = container_of(work, struct gfar_private,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002475 reset_task);
Kumar Gala48268572009-03-18 23:28:22 -07002476 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477
2478 if (dev->flags & IFF_UP) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002479 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 stop_gfar(dev);
2481 startup_gfar(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002482 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 }
2484
David S. Miller263ba322008-07-15 03:47:41 -07002485 netif_tx_schedule_all(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486}
2487
Sebastian Siewiorab939902008-08-19 21:12:45 +02002488static void gfar_timeout(struct net_device *dev)
2489{
2490 struct gfar_private *priv = netdev_priv(dev);
2491
2492 dev->stats.tx_errors++;
2493 schedule_work(&priv->reset_task);
2494}
2495
Eran Libertyacbc0f02010-07-07 15:54:54 -07002496static void gfar_align_skb(struct sk_buff *skb)
2497{
2498 /* We need the data buffer to be aligned properly. We will reserve
2499 * as many bytes as needed to align the data properly
2500 */
2501 skb_reserve(skb, RXBUF_ALIGNMENT -
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002502 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
Eran Libertyacbc0f02010-07-07 15:54:54 -07002503}
2504
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505/* Interrupt Handler for Transmit complete */
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002506static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002508 struct net_device *dev = tx_queue->dev;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002509 struct netdev_queue *txq;
Dai Harukid080cd62008-04-09 19:37:51 -05002510 struct gfar_private *priv = netdev_priv(dev);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002511 struct txbd8 *bdp, *next = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002512 struct txbd8 *lbdp = NULL;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002513 struct txbd8 *base = tx_queue->tx_bd_base;
Dai Haruki4669bc92008-12-17 16:51:04 -08002514 struct sk_buff *skb;
2515 int skb_dirtytx;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002516 int tx_ring_size = tx_queue->tx_ring_size;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002517 int frags = 0, nr_txbds = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002518 int i;
Dai Harukid080cd62008-04-09 19:37:51 -05002519 int howmany = 0;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002520 int tqi = tx_queue->qindex;
2521 unsigned int bytes_sent = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002522 u32 lstatus;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002523 size_t buflen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002525 txq = netdev_get_tx_queue(dev, tqi);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002526 bdp = tx_queue->dirty_tx;
2527 skb_dirtytx = tx_queue->skb_dirtytx;
Dai Haruki4669bc92008-12-17 16:51:04 -08002528
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002529 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002530 unsigned long flags;
2531
Dai Haruki4669bc92008-12-17 16:51:04 -08002532 frags = skb_shinfo(skb)->nr_frags;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002533
Jan Ceuleers0977f812012-06-05 03:42:12 +00002534 /* When time stamping, one additional TxBD must be freed.
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002535 * Also, we need to dma_unmap_single() the TxPAL.
2536 */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002537 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002538 nr_txbds = frags + 2;
2539 else
2540 nr_txbds = frags + 1;
2541
2542 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002543
2544 lstatus = lbdp->lstatus;
2545
2546 /* Only clean completed frames */
2547 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002548 (lstatus & BD_LENGTH_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 break;
2550
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002551 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002552 next = next_txbd(bdp, base, tx_ring_size);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002553 buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002554 } else
2555 buflen = bdp->length;
2556
Claudiu Manoil369ec162013-02-14 05:00:02 +00002557 dma_unmap_single(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002558 buflen, DMA_TO_DEVICE);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002559
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002560 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002561 struct skb_shared_hwtstamps shhwtstamps;
2562 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002563
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002564 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2565 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002566 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002567 skb_tstamp_tx(skb, &shhwtstamps);
2568 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2569 bdp = next;
2570 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002571
2572 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2573 bdp = next_txbd(bdp, base, tx_ring_size);
2574
2575 for (i = 0; i < frags; i++) {
Claudiu Manoil369ec162013-02-14 05:00:02 +00002576 dma_unmap_page(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002577 bdp->length, DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08002578 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2579 bdp = next_txbd(bdp, base, tx_ring_size);
2580 }
2581
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002582 bytes_sent += GFAR_CB(skb)->bytes_sent;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002583
Eric Dumazetacb600d2012-10-05 06:23:55 +00002584 dev_kfree_skb_any(skb);
Andy Fleming0fd56bb2009-02-04 16:43:16 -08002585
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002586 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002587
2588 skb_dirtytx = (skb_dirtytx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002589 TX_RING_MOD_MASK(tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002590
Dai Harukid080cd62008-04-09 19:37:51 -05002591 howmany++;
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002592 spin_lock_irqsave(&tx_queue->txlock, flags);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002593 tx_queue->num_txbdfree += nr_txbds;
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002594 spin_unlock_irqrestore(&tx_queue->txlock, flags);
Dai Haruki4669bc92008-12-17 16:51:04 -08002595 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596
Dai Haruki4669bc92008-12-17 16:51:04 -08002597 /* If we freed a buffer, we can restart transmission, if necessary */
Paul Gortmaker5407b14c2012-03-18 17:11:22 -04002598 if (netif_tx_queue_stopped(txq) && tx_queue->num_txbdfree)
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002599 netif_wake_subqueue(dev, tqi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600
Dai Haruki4669bc92008-12-17 16:51:04 -08002601 /* Update dirty indicators */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002602 tx_queue->skb_dirtytx = skb_dirtytx;
2603 tx_queue->dirty_tx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002605 netdev_tx_completed_queue(txq, howmany, bytes_sent);
Dai Harukid080cd62008-04-09 19:37:51 -05002606}
2607
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002608static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp)
Dai Haruki8c7396a2008-12-17 16:52:00 -08002609{
Anton Vorontsova6d0b912009-01-12 21:57:34 -08002610 unsigned long flags;
2611
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002612 spin_lock_irqsave(&gfargrp->grplock, flags);
2613 if (napi_schedule_prep(&gfargrp->napi)) {
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002614 gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002615 __napi_schedule(&gfargrp->napi);
Jarek Poplawski8707bdd2009-02-09 14:59:30 -08002616 } else {
Jan Ceuleers0977f812012-06-05 03:42:12 +00002617 /* Clear IEVENT, so interrupts aren't called again
Jarek Poplawski8707bdd2009-02-09 14:59:30 -08002618 * because of the packets that have already arrived.
2619 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002620 gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08002621 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002622 spin_unlock_irqrestore(&gfargrp->grplock, flags);
Anton Vorontsova6d0b912009-01-12 21:57:34 -08002623
Dai Haruki8c7396a2008-12-17 16:52:00 -08002624}
2625
Dai Harukid080cd62008-04-09 19:37:51 -05002626/* Interrupt Handler for Transmit complete */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002627static irqreturn_t gfar_transmit(int irq, void *grp_id)
Dai Harukid080cd62008-04-09 19:37:51 -05002628{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002629 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630 return IRQ_HANDLED;
2631}
2632
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002633static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002634 struct sk_buff *skb)
Andy Fleming815b97c2008-04-22 17:18:29 -05002635{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002636 struct net_device *dev = rx_queue->dev;
Andy Fleming815b97c2008-04-22 17:18:29 -05002637 struct gfar_private *priv = netdev_priv(dev);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +00002638 dma_addr_t buf;
Andy Fleming815b97c2008-04-22 17:18:29 -05002639
Claudiu Manoil369ec162013-02-14 05:00:02 +00002640 buf = dma_map_single(priv->dev, skb->data,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +00002641 priv->rx_buffer_size, DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002642 gfar_init_rxbdp(rx_queue, bdp, buf);
Andy Fleming815b97c2008-04-22 17:18:29 -05002643}
2644
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002645static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
Eran Libertyacbc0f02010-07-07 15:54:54 -07002646{
2647 struct gfar_private *priv = netdev_priv(dev);
Eric Dumazetacb600d2012-10-05 06:23:55 +00002648 struct sk_buff *skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002649
2650 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2651 if (!skb)
2652 return NULL;
2653
2654 gfar_align_skb(skb);
2655
2656 return skb;
2657}
Andy Fleming815b97c2008-04-22 17:18:29 -05002658
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002659struct sk_buff *gfar_new_skb(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660{
Eric Dumazetacb600d2012-10-05 06:23:55 +00002661 return gfar_alloc_skb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662}
2663
Li Yang298e1a92007-10-16 14:18:13 +08002664static inline void count_errors(unsigned short status, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665{
Li Yang298e1a92007-10-16 14:18:13 +08002666 struct gfar_private *priv = netdev_priv(dev);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002667 struct net_device_stats *stats = &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 struct gfar_extra_stats *estats = &priv->extra_stats;
2669
Jan Ceuleers0977f812012-06-05 03:42:12 +00002670 /* If the packet was truncated, none of the other errors matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671 if (status & RXBD_TRUNCATED) {
2672 stats->rx_length_errors++;
2673
Paul Gortmaker212079d2013-02-12 15:38:19 -05002674 atomic64_inc(&estats->rx_trunc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675
2676 return;
2677 }
2678 /* Count the errors, if there were any */
2679 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2680 stats->rx_length_errors++;
2681
2682 if (status & RXBD_LARGE)
Paul Gortmaker212079d2013-02-12 15:38:19 -05002683 atomic64_inc(&estats->rx_large);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684 else
Paul Gortmaker212079d2013-02-12 15:38:19 -05002685 atomic64_inc(&estats->rx_short);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 }
2687 if (status & RXBD_NONOCTET) {
2688 stats->rx_frame_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002689 atomic64_inc(&estats->rx_nonoctet);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690 }
2691 if (status & RXBD_CRCERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002692 atomic64_inc(&estats->rx_crcerr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 stats->rx_crc_errors++;
2694 }
2695 if (status & RXBD_OVERRUN) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002696 atomic64_inc(&estats->rx_overrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697 stats->rx_crc_errors++;
2698 }
2699}
2700
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002701irqreturn_t gfar_receive(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002703 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704 return IRQ_HANDLED;
2705}
2706
Kumar Gala0bbaf062005-06-20 10:54:21 -05002707static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2708{
2709 /* If valid headers were found, and valid sums
2710 * were verified, then we tell the kernel that no
Jan Ceuleers0977f812012-06-05 03:42:12 +00002711 * checksumming is necessary. Otherwise, it is [FIXME]
2712 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06002713 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
Kumar Gala0bbaf062005-06-20 10:54:21 -05002714 skb->ip_summed = CHECKSUM_UNNECESSARY;
2715 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002716 skb_checksum_none_assert(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002717}
2718
2719
Jan Ceuleers0977f812012-06-05 03:42:12 +00002720/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
Claudiu Manoil61db26c2013-02-14 05:00:05 +00002721static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2722 int amount_pull, struct napi_struct *napi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002723{
2724 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002725 struct rxfcb *fcb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726
Dai Haruki2c2db482008-12-16 15:31:15 -08002727 /* fcb is at the beginning if exists */
2728 fcb = (struct rxfcb *)skb->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729
Jan Ceuleers0977f812012-06-05 03:42:12 +00002730 /* Remove the FCB from the skb
2731 * Remove the padded bytes, if there are any
2732 */
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002733 if (amount_pull) {
2734 skb_record_rx_queue(skb, fcb->rq);
Dai Haruki2c2db482008-12-16 15:31:15 -08002735 skb_pull(skb, amount_pull);
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002736 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002737
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002738 /* Get receive timestamp from the skb */
2739 if (priv->hwts_rx_en) {
2740 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2741 u64 *ns = (u64 *) skb->data;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002742
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002743 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2744 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2745 }
2746
2747 if (priv->padding)
2748 skb_pull(skb, priv->padding);
2749
Michał Mirosław8b3afe92011-04-15 04:50:50 +00002750 if (dev->features & NETIF_F_RXCSUM)
Dai Haruki2c2db482008-12-16 15:31:15 -08002751 gfar_rx_checksum(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002752
Dai Haruki2c2db482008-12-16 15:31:15 -08002753 /* Tell the skb what kind of packet this is */
2754 skb->protocol = eth_type_trans(skb, dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002755
Patrick McHardyf6469682013-04-19 02:04:27 +00002756 /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
David S. Miller823dcd22011-08-20 10:39:12 -07002757 * Even if vlan rx accel is disabled, on some chips
2758 * RXFCB_VLN is pseudo randomly set.
2759 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002760 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
David S. Miller823dcd22011-08-20 10:39:12 -07002761 fcb->flags & RXFCB_VLN)
David S. Millere5905c82013-04-22 19:24:19 -04002762 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
Jiri Pirko87c288c2011-07-20 04:54:19 +00002763
Dai Haruki2c2db482008-12-16 15:31:15 -08002764 /* Send the packet up the stack */
Claudiu Manoil953d2762013-03-21 03:12:15 +00002765 napi_gro_receive(napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767}
2768
2769/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002770 * until the budget/quota has been reached. Returns the number
2771 * of frames handled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002773int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002775 struct net_device *dev = rx_queue->dev;
Andy Fleming31de1982008-12-16 15:33:40 -08002776 struct rxbd8 *bdp, *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777 struct sk_buff *skb;
Dai Haruki2c2db482008-12-16 15:31:15 -08002778 int pkt_len;
2779 int amount_pull;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780 int howmany = 0;
2781 struct gfar_private *priv = netdev_priv(dev);
2782
2783 /* Get the first full descriptor */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002784 bdp = rx_queue->cur_rx;
2785 base = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786
Claudiu Manoilba779712013-02-14 05:00:07 +00002787 amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
Dai Haruki2c2db482008-12-16 15:31:15 -08002788
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002790 struct sk_buff *newskb;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002791
Scott Wood3b6330c2007-05-16 15:06:59 -05002792 rmb();
Andy Fleming815b97c2008-04-22 17:18:29 -05002793
2794 /* Add another skb for the future */
2795 newskb = gfar_new_skb(dev);
2796
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002797 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798
Claudiu Manoil369ec162013-02-14 05:00:02 +00002799 dma_unmap_single(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002800 priv->rx_buffer_size, DMA_FROM_DEVICE);
Andy Fleming81183052008-11-12 10:07:11 -06002801
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002802 if (unlikely(!(bdp->status & RXBD_ERR) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002803 bdp->length > priv->rx_buffer_size))
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002804 bdp->status = RXBD_LARGE;
2805
Andy Fleming815b97c2008-04-22 17:18:29 -05002806 /* We drop the frame if we failed to allocate a new buffer */
2807 if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002808 bdp->status & RXBD_ERR)) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002809 count_errors(bdp->status, dev);
2810
2811 if (unlikely(!newskb))
2812 newskb = skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002813 else if (skb)
Eric Dumazetacb600d2012-10-05 06:23:55 +00002814 dev_kfree_skb(skb);
Andy Fleming815b97c2008-04-22 17:18:29 -05002815 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816 /* Increment the number of packets */
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002817 rx_queue->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818 howmany++;
2819
Dai Haruki2c2db482008-12-16 15:31:15 -08002820 if (likely(skb)) {
2821 pkt_len = bdp->length - ETH_FCS_LEN;
2822 /* Remove the FCS from the packet length */
2823 skb_put(skb, pkt_len);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002824 rx_queue->stats.rx_bytes += pkt_len;
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002825 skb_record_rx_queue(skb, rx_queue->qindex);
Wu Jiajun-B06378cd754a52012-04-19 22:54:35 +00002826 gfar_process_frame(dev, skb, amount_pull,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002827 &rx_queue->grp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828
Dai Haruki2c2db482008-12-16 15:31:15 -08002829 } else {
Joe Perches59deab22011-06-14 08:57:47 +00002830 netif_warn(priv, rx_err, dev, "Missing skb!\n");
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002831 rx_queue->stats.rx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002832 atomic64_inc(&priv->extra_stats.rx_skbmissing);
Dai Haruki2c2db482008-12-16 15:31:15 -08002833 }
2834
Linus Torvalds1da177e2005-04-16 15:20:36 -07002835 }
2836
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002837 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838
Andy Fleming815b97c2008-04-22 17:18:29 -05002839 /* Setup the new bdp */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002840 gfar_new_rxbdp(rx_queue, bdp, newskb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841
2842 /* Update to the next pointer */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002843 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844
2845 /* update to point at the next skb */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002846 rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2847 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848 }
2849
2850 /* Update the current rxbd pointer to be the next one */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002851 rx_queue->cur_rx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 return howmany;
2854}
2855
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002856static int gfar_poll_sq(struct napi_struct *napi, int budget)
2857{
2858 struct gfar_priv_grp *gfargrp =
2859 container_of(napi, struct gfar_priv_grp, napi);
2860 struct gfar __iomem *regs = gfargrp->regs;
2861 struct gfar_priv_tx_q *tx_queue = gfargrp->priv->tx_queue[0];
2862 struct gfar_priv_rx_q *rx_queue = gfargrp->priv->rx_queue[0];
2863 int work_done = 0;
2864
2865 /* Clear IEVENT, so interrupts aren't called again
2866 * because of the packets that have already arrived
2867 */
2868 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
2869
2870 /* run Tx cleanup to completion */
2871 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2872 gfar_clean_tx_ring(tx_queue);
2873
2874 work_done = gfar_clean_rx_ring(rx_queue, budget);
2875
2876 if (work_done < budget) {
2877 napi_complete(napi);
2878 /* Clear the halt bit in RSTAT */
2879 gfar_write(&regs->rstat, gfargrp->rstat);
2880
2881 gfar_write(&regs->imask, IMASK_DEFAULT);
2882
2883 /* If we are coalescing interrupts, update the timer
2884 * Otherwise, clear it
2885 */
2886 gfar_write(&regs->txic, 0);
2887 if (likely(tx_queue->txcoalescing))
2888 gfar_write(&regs->txic, tx_queue->txic);
2889
2890 gfar_write(&regs->rxic, 0);
2891 if (unlikely(rx_queue->rxcoalescing))
2892 gfar_write(&regs->rxic, rx_queue->rxic);
2893 }
2894
2895 return work_done;
2896}
2897
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002898static int gfar_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899{
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002900 struct gfar_priv_grp *gfargrp =
2901 container_of(napi, struct gfar_priv_grp, napi);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002902 struct gfar_private *priv = gfargrp->priv;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002903 struct gfar __iomem *regs = gfargrp->regs;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002904 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002905 struct gfar_priv_rx_q *rx_queue = NULL;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002906 int work_done = 0, work_done_per_q = 0;
Claudiu Manoil39c0a0d2013-03-21 03:12:13 +00002907 int i, budget_per_q = 0;
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002908 int has_tx_work = 0;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002909 unsigned long rstat_rxf;
2910 int num_act_queues;
Dai Harukid080cd62008-04-09 19:37:51 -05002911
Dai Haruki8c7396a2008-12-17 16:52:00 -08002912 /* Clear IEVENT, so interrupts aren't called again
Jan Ceuleers0977f812012-06-05 03:42:12 +00002913 * because of the packets that have already arrived
2914 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002915 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08002916
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002917 rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
2918
2919 num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
2920 if (num_act_queues)
2921 budget_per_q = budget/num_act_queues;
2922
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002923 for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
2924 tx_queue = priv->tx_queue[i];
2925 /* run Tx cleanup to completion */
2926 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
2927 gfar_clean_tx_ring(tx_queue);
2928 has_tx_work = 1;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002929 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002930 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002931
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002932 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
2933 /* skip queue if not active */
2934 if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
2935 continue;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002936
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002937 rx_queue = priv->rx_queue[i];
2938 work_done_per_q =
2939 gfar_clean_rx_ring(rx_queue, budget_per_q);
2940 work_done += work_done_per_q;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002941
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002942 /* finished processing this queue */
2943 if (work_done_per_q < budget_per_q) {
2944 /* clear active queue hw indication */
2945 gfar_write(&regs->rstat,
2946 RSTAT_CLEAR_RXF0 >> i);
2947 num_act_queues--;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002948
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002949 if (!num_act_queues)
2950 break;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002951 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002952 }
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002953
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002954 if (!num_act_queues && !has_tx_work) {
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002955
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002956 napi_complete(napi);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002957
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002958 /* Clear the halt bit in RSTAT */
2959 gfar_write(&regs->rstat, gfargrp->rstat);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002960
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002961 gfar_write(&regs->imask, IMASK_DEFAULT);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002962
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002963 /* If we are coalescing interrupts, update the timer
2964 * Otherwise, clear it
2965 */
2966 gfar_configure_coalescing(priv, gfargrp->rx_bit_map,
2967 gfargrp->tx_bit_map);
Dai Harukid080cd62008-04-09 19:37:51 -05002968 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002970 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972
Vitaly Woolf2d71c22006-11-07 13:27:02 +03002973#ifdef CONFIG_NET_POLL_CONTROLLER
Jan Ceuleers0977f812012-06-05 03:42:12 +00002974/* Polling 'interrupt' - used by things like netconsole to send skbs
Vitaly Woolf2d71c22006-11-07 13:27:02 +03002975 * without having to re-enable interrupts. It's not called while
2976 * the interrupt routine is executing.
2977 */
2978static void gfar_netpoll(struct net_device *dev)
2979{
2980 struct gfar_private *priv = netdev_priv(dev);
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002981 int i;
Vitaly Woolf2d71c22006-11-07 13:27:02 +03002982
2983 /* If the device has multiple interrupts, run tx/rx */
Andy Flemingb31a1d82008-12-16 15:29:15 -08002984 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002985 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00002986 struct gfar_priv_grp *grp = &priv->gfargrp[i];
2987
2988 disable_irq(gfar_irq(grp, TX)->irq);
2989 disable_irq(gfar_irq(grp, RX)->irq);
2990 disable_irq(gfar_irq(grp, ER)->irq);
2991 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
2992 enable_irq(gfar_irq(grp, ER)->irq);
2993 enable_irq(gfar_irq(grp, RX)->irq);
2994 enable_irq(gfar_irq(grp, TX)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002995 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03002996 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002997 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00002998 struct gfar_priv_grp *grp = &priv->gfargrp[i];
2999
3000 disable_irq(gfar_irq(grp, TX)->irq);
3001 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3002 enable_irq(gfar_irq(grp, TX)->irq);
Anton Vorontsov43de0042009-12-09 02:52:19 -08003003 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003004 }
3005}
3006#endif
3007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008/* The interrupt handler for devices with one interrupt */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003009static irqreturn_t gfar_interrupt(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003011 struct gfar_priv_grp *gfargrp = grp_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003012
3013 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003014 u32 events = gfar_read(&gfargrp->regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 /* Check for reception */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003017 if (events & IEVENT_RX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003018 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019
3020 /* Check for transmit completion */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003021 if (events & IEVENT_TX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003022 gfar_transmit(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003024 /* Check for errors */
3025 if (events & IEVENT_ERR_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003026 gfar_error(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027
3028 return IRQ_HANDLED;
3029}
3030
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003031static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
3032{
3033 struct phy_device *phydev = priv->phydev;
3034 u32 val = 0;
3035
3036 if (!phydev->duplex)
3037 return val;
3038
3039 if (!priv->pause_aneg_en) {
3040 if (priv->tx_pause_en)
3041 val |= MACCFG1_TX_FLOW;
3042 if (priv->rx_pause_en)
3043 val |= MACCFG1_RX_FLOW;
3044 } else {
3045 u16 lcl_adv, rmt_adv;
3046 u8 flowctrl;
3047 /* get link partner capabilities */
3048 rmt_adv = 0;
3049 if (phydev->pause)
3050 rmt_adv = LPA_PAUSE_CAP;
3051 if (phydev->asym_pause)
3052 rmt_adv |= LPA_PAUSE_ASYM;
3053
3054 lcl_adv = mii_advertise_flowctrl(phydev->advertising);
3055
3056 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
3057 if (flowctrl & FLOW_CTRL_TX)
3058 val |= MACCFG1_TX_FLOW;
3059 if (flowctrl & FLOW_CTRL_RX)
3060 val |= MACCFG1_RX_FLOW;
3061 }
3062
3063 return val;
3064}
3065
Linus Torvalds1da177e2005-04-16 15:20:36 -07003066/* Called every time the controller might need to be made
3067 * aware of new link state. The PHY code conveys this
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003068 * information through variables in the phydev structure, and this
Linus Torvalds1da177e2005-04-16 15:20:36 -07003069 * function converts those variables into the appropriate
3070 * register values, and can bring down the device if needed.
3071 */
3072static void adjust_link(struct net_device *dev)
3073{
3074 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003075 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003076 unsigned long flags;
3077 struct phy_device *phydev = priv->phydev;
3078 int new_state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003079
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003080 local_irq_save(flags);
3081 lock_tx_qs(priv);
3082
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003083 if (phydev->link) {
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003084 u32 tempval1 = gfar_read(&regs->maccfg1);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003085 u32 tempval = gfar_read(&regs->maccfg2);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003086 u32 ecntrl = gfar_read(&regs->ecntrl);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003087
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088 /* Now we make sure that we can be in full duplex mode.
Jan Ceuleers0977f812012-06-05 03:42:12 +00003089 * If not, we operate in half-duplex mode.
3090 */
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003091 if (phydev->duplex != priv->oldduplex) {
3092 new_state = 1;
3093 if (!(phydev->duplex))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094 tempval &= ~(MACCFG2_FULL_DUPLEX);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003095 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096 tempval |= MACCFG2_FULL_DUPLEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003098 priv->oldduplex = phydev->duplex;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003099 }
3100
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003101 if (phydev->speed != priv->oldspeed) {
3102 new_state = 1;
3103 switch (phydev->speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003104 case 1000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105 tempval =
3106 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
Li Yangf430e492009-01-06 14:08:10 -08003107
3108 ecntrl &= ~(ECNTRL_R100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109 break;
3110 case 100:
3111 case 10:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 tempval =
3113 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003114
3115 /* Reduced mode distinguishes
Jan Ceuleers0977f812012-06-05 03:42:12 +00003116 * between 10 and 100
3117 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003118 if (phydev->speed == SPEED_100)
3119 ecntrl |= ECNTRL_R100;
3120 else
3121 ecntrl &= ~(ECNTRL_R100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 break;
3123 default:
Joe Perches59deab22011-06-14 08:57:47 +00003124 netif_warn(priv, link, dev,
3125 "Ack! Speed (%d) is not 10/100/1000!\n",
3126 phydev->speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127 break;
3128 }
3129
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003130 priv->oldspeed = phydev->speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 }
3132
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003133 tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
3134 tempval1 |= gfar_get_flowctrl_cfg(priv);
3135
3136 gfar_write(&regs->maccfg1, tempval1);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003137 gfar_write(&regs->maccfg2, tempval);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003138 gfar_write(&regs->ecntrl, ecntrl);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003139
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140 if (!priv->oldlink) {
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003141 new_state = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142 priv->oldlink = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143 }
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003144 } else if (priv->oldlink) {
3145 new_state = 1;
3146 priv->oldlink = 0;
3147 priv->oldspeed = 0;
3148 priv->oldduplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003149 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003151 if (new_state && netif_msg_link(priv))
3152 phy_print_status(phydev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003153 unlock_tx_qs(priv);
3154 local_irq_restore(flags);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003155}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156
3157/* Update the hash table based on the current list of multicast
3158 * addresses we subscribe to. Also, change the promiscuity of
3159 * the device based on the flags (this function is called
Jan Ceuleers0977f812012-06-05 03:42:12 +00003160 * whenever dev->flags is changed
3161 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162static void gfar_set_multi(struct net_device *dev)
3163{
Jiri Pirko22bedad32010-04-01 21:22:57 +00003164 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003166 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167 u32 tempval;
3168
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003169 if (dev->flags & IFF_PROMISC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170 /* Set RCTRL to PROM */
3171 tempval = gfar_read(&regs->rctrl);
3172 tempval |= RCTRL_PROM;
3173 gfar_write(&regs->rctrl, tempval);
3174 } else {
3175 /* Set RCTRL to not PROM */
3176 tempval = gfar_read(&regs->rctrl);
3177 tempval &= ~(RCTRL_PROM);
3178 gfar_write(&regs->rctrl, tempval);
3179 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003180
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003181 if (dev->flags & IFF_ALLMULTI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003182 /* Set the hash to rx all multicast frames */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003183 gfar_write(&regs->igaddr0, 0xffffffff);
3184 gfar_write(&regs->igaddr1, 0xffffffff);
3185 gfar_write(&regs->igaddr2, 0xffffffff);
3186 gfar_write(&regs->igaddr3, 0xffffffff);
3187 gfar_write(&regs->igaddr4, 0xffffffff);
3188 gfar_write(&regs->igaddr5, 0xffffffff);
3189 gfar_write(&regs->igaddr6, 0xffffffff);
3190 gfar_write(&regs->igaddr7, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003191 gfar_write(&regs->gaddr0, 0xffffffff);
3192 gfar_write(&regs->gaddr1, 0xffffffff);
3193 gfar_write(&regs->gaddr2, 0xffffffff);
3194 gfar_write(&regs->gaddr3, 0xffffffff);
3195 gfar_write(&regs->gaddr4, 0xffffffff);
3196 gfar_write(&regs->gaddr5, 0xffffffff);
3197 gfar_write(&regs->gaddr6, 0xffffffff);
3198 gfar_write(&regs->gaddr7, 0xffffffff);
3199 } else {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003200 int em_num;
3201 int idx;
3202
Linus Torvalds1da177e2005-04-16 15:20:36 -07003203 /* zero out the hash */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003204 gfar_write(&regs->igaddr0, 0x0);
3205 gfar_write(&regs->igaddr1, 0x0);
3206 gfar_write(&regs->igaddr2, 0x0);
3207 gfar_write(&regs->igaddr3, 0x0);
3208 gfar_write(&regs->igaddr4, 0x0);
3209 gfar_write(&regs->igaddr5, 0x0);
3210 gfar_write(&regs->igaddr6, 0x0);
3211 gfar_write(&regs->igaddr7, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003212 gfar_write(&regs->gaddr0, 0x0);
3213 gfar_write(&regs->gaddr1, 0x0);
3214 gfar_write(&regs->gaddr2, 0x0);
3215 gfar_write(&regs->gaddr3, 0x0);
3216 gfar_write(&regs->gaddr4, 0x0);
3217 gfar_write(&regs->gaddr5, 0x0);
3218 gfar_write(&regs->gaddr6, 0x0);
3219 gfar_write(&regs->gaddr7, 0x0);
3220
Andy Fleming7f7f5312005-11-11 12:38:59 -06003221 /* If we have extended hash tables, we need to
3222 * clear the exact match registers to prepare for
Jan Ceuleers0977f812012-06-05 03:42:12 +00003223 * setting them
3224 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003225 if (priv->extended_hash) {
3226 em_num = GFAR_EM_NUM + 1;
3227 gfar_clear_exact_match(dev);
3228 idx = 1;
3229 } else {
3230 idx = 0;
3231 em_num = 0;
3232 }
3233
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003234 if (netdev_mc_empty(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235 return;
3236
3237 /* Parse the list, and set the appropriate bits */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003238 netdev_for_each_mc_addr(ha, dev) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003239 if (idx < em_num) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003240 gfar_set_mac_for_addr(dev, idx, ha->addr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003241 idx++;
3242 } else
Jiri Pirko22bedad32010-04-01 21:22:57 +00003243 gfar_set_hash_for_addr(dev, ha->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003244 }
3245 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003246}
3247
Andy Fleming7f7f5312005-11-11 12:38:59 -06003248
3249/* Clears each of the exact match registers to zero, so they
Jan Ceuleers0977f812012-06-05 03:42:12 +00003250 * don't interfere with normal reception
3251 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003252static void gfar_clear_exact_match(struct net_device *dev)
3253{
3254 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003255 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
Andy Fleming7f7f5312005-11-11 12:38:59 -06003256
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003257 for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
Joe Perchesb6bc7652010-12-21 02:16:08 -08003258 gfar_set_mac_for_addr(dev, idx, zero_arr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003259}
3260
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261/* Set the appropriate hash bit for the given addr */
3262/* The algorithm works like so:
3263 * 1) Take the Destination Address (ie the multicast address), and
3264 * do a CRC on it (little endian), and reverse the bits of the
3265 * result.
3266 * 2) Use the 8 most significant bits as a hash into a 256-entry
3267 * table. The table is controlled through 8 32-bit registers:
3268 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3269 * gaddr7. This means that the 3 most significant bits in the
3270 * hash index which gaddr register to use, and the 5 other bits
3271 * indicate which bit (assuming an IBM numbering scheme, which
3272 * for PowerPC (tm) is usually the case) in the register holds
Jan Ceuleers0977f812012-06-05 03:42:12 +00003273 * the entry.
3274 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003275static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3276{
3277 u32 tempval;
3278 struct gfar_private *priv = netdev_priv(dev);
Joe Perches6a3c910c2011-11-16 09:38:02 +00003279 u32 result = ether_crc(ETH_ALEN, addr);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003280 int width = priv->hash_width;
3281 u8 whichbit = (result >> (32 - width)) & 0x1f;
3282 u8 whichreg = result >> (32 - width + 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283 u32 value = (1 << (31-whichbit));
3284
Kumar Gala0bbaf062005-06-20 10:54:21 -05003285 tempval = gfar_read(priv->hash_regs[whichreg]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003286 tempval |= value;
Kumar Gala0bbaf062005-06-20 10:54:21 -05003287 gfar_write(priv->hash_regs[whichreg], tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288}
3289
Andy Fleming7f7f5312005-11-11 12:38:59 -06003290
3291/* There are multiple MAC Address register pairs on some controllers
3292 * This function sets the numth pair to a given address
3293 */
Joe Perchesb6bc7652010-12-21 02:16:08 -08003294static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3295 const u8 *addr)
Andy Fleming7f7f5312005-11-11 12:38:59 -06003296{
3297 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003298 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003299 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003300 char tmpbuf[ETH_ALEN];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003301 u32 tempval;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003302 u32 __iomem *macptr = &regs->macstnaddr1;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003303
3304 macptr += num*2;
3305
Jan Ceuleers0977f812012-06-05 03:42:12 +00003306 /* Now copy it into the mac registers backwards, cuz
3307 * little endian is silly
3308 */
Joe Perches6a3c910c2011-11-16 09:38:02 +00003309 for (idx = 0; idx < ETH_ALEN; idx++)
3310 tmpbuf[ETH_ALEN - 1 - idx] = addr[idx];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003311
3312 gfar_write(macptr, *((u32 *) (tmpbuf)));
3313
3314 tempval = *((u32 *) (tmpbuf + 4));
3315
3316 gfar_write(macptr+1, tempval);
3317}
3318
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319/* GFAR error interrupt handler */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003320static irqreturn_t gfar_error(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003322 struct gfar_priv_grp *gfargrp = grp_id;
3323 struct gfar __iomem *regs = gfargrp->regs;
3324 struct gfar_private *priv= gfargrp->priv;
3325 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326
3327 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003328 u32 events = gfar_read(&regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003329
3330 /* Clear IEVENT */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003331 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
Scott Woodd87eb122008-07-11 18:04:45 -05003332
3333 /* Magic Packet is not an error. */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003334 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
Scott Woodd87eb122008-07-11 18:04:45 -05003335 (events & IEVENT_MAG))
3336 events &= ~IEVENT_MAG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003337
3338 /* Hmm... */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003339 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003340 netdev_dbg(dev,
3341 "error interrupt (ievent=0x%08x imask=0x%08x)\n",
Joe Perches59deab22011-06-14 08:57:47 +00003342 events, gfar_read(&regs->imask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003343
3344 /* Update the error counters */
3345 if (events & IEVENT_TXE) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003346 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003347
3348 if (events & IEVENT_LC)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003349 dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350 if (events & IEVENT_CRL)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003351 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 if (events & IEVENT_XFUN) {
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003353 unsigned long flags;
3354
Joe Perches59deab22011-06-14 08:57:47 +00003355 netif_dbg(priv, tx_err, dev,
3356 "TX FIFO underrun, packet dropped\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003357 dev->stats.tx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003358 atomic64_inc(&priv->extra_stats.tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003359
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003360 local_irq_save(flags);
3361 lock_tx_qs(priv);
3362
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363 /* Reactivate the Tx Queues */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003364 gfar_write(&regs->tstat, gfargrp->tstat);
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003365
3366 unlock_tx_qs(priv);
3367 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368 }
Joe Perches59deab22011-06-14 08:57:47 +00003369 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370 }
3371 if (events & IEVENT_BSY) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003372 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003373 atomic64_inc(&priv->extra_stats.rx_bsy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003374
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003375 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003376
Joe Perches59deab22011-06-14 08:57:47 +00003377 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3378 gfar_read(&regs->rstat));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 }
3380 if (events & IEVENT_BABR) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003381 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003382 atomic64_inc(&priv->extra_stats.rx_babr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383
Joe Perches59deab22011-06-14 08:57:47 +00003384 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003385 }
3386 if (events & IEVENT_EBERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003387 atomic64_inc(&priv->extra_stats.eberr);
Joe Perches59deab22011-06-14 08:57:47 +00003388 netif_dbg(priv, rx_err, dev, "bus error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003389 }
Joe Perches59deab22011-06-14 08:57:47 +00003390 if (events & IEVENT_RXC)
3391 netif_dbg(priv, rx_status, dev, "control frame\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003392
3393 if (events & IEVENT_BABT) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003394 atomic64_inc(&priv->extra_stats.tx_babt);
Joe Perches59deab22011-06-14 08:57:47 +00003395 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003396 }
3397 return IRQ_HANDLED;
3398}
3399
Andy Flemingb31a1d82008-12-16 15:29:15 -08003400static struct of_device_id gfar_match[] =
3401{
3402 {
3403 .type = "network",
3404 .compatible = "gianfar",
3405 },
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003406 {
3407 .compatible = "fsl,etsec2",
3408 },
Andy Flemingb31a1d82008-12-16 15:29:15 -08003409 {},
3410};
Anton Vorontsove72701a2009-10-14 14:54:52 -07003411MODULE_DEVICE_TABLE(of, gfar_match);
Andy Flemingb31a1d82008-12-16 15:29:15 -08003412
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413/* Structure for a device driver */
Grant Likely74888762011-02-22 21:05:51 -07003414static struct platform_driver gfar_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003415 .driver = {
3416 .name = "fsl-gianfar",
3417 .owner = THIS_MODULE,
3418 .pm = GFAR_PM_OPS,
3419 .of_match_table = gfar_match,
3420 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003421 .probe = gfar_probe,
3422 .remove = gfar_remove,
3423};
3424
Axel Lindb62f682011-11-27 16:44:17 +00003425module_platform_driver(gfar_driver);