blob: 1f1bbb5b46794af1efc19fb73897c1b3e000bdd2 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002#ifndef LINUX_MSI_H
3#define LINUX_MSI_H
4
Neil Hormanb50cac52011-10-06 14:08:18 -04005#include <linux/kobject.h>
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10006#include <linux/list.h>
7
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07008struct msi_msg {
9 u32 address_lo; /* low 32 bits of msi message address */
10 u32 address_hi; /* high 32 bits of msi message address */
11 u32 data; /* 16 bits of msi message data */
12};
13
Yijing Wang38737d82014-10-27 10:44:36 +080014extern int pci_msi_ignore_mask;
Satoru Takeuchic54c1872007-01-18 13:50:05 +090015/* Helper functions */
Thomas Gleixner1c9db522010-09-28 16:46:51 +020016struct irq_data;
Thomas Gleixner39431ac2010-09-28 19:09:51 +020017struct msi_desc;
Jiang Liu25a98bd2015-07-09 16:00:45 +080018struct pci_dev;
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010019struct platform_msi_priv_data;
Bjorn Helgaas2366d062013-04-18 10:55:46 -060020void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Arnd Bergmann2f44e292017-02-14 22:53:12 +010021#ifdef CONFIG_GENERIC_MSI_IRQ
Bjorn Helgaas2366d062013-04-18 10:55:46 -060022void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg);
Arnd Bergmann2f44e292017-02-14 22:53:12 +010023#else
24static inline void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
25{
26}
27#endif
Jiang Liu891d4a42014-11-09 23:10:33 +080028
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010029typedef void (*irq_write_msi_msg_t)(struct msi_desc *desc,
30 struct msi_msg *msg);
31
32/**
33 * platform_msi_desc - Platform device specific msi descriptor data
34 * @msi_priv_data: Pointer to platform private data
35 * @msi_index: The index of the MSI descriptor for multi MSI
36 */
37struct platform_msi_desc {
38 struct platform_msi_priv_data *msi_priv_data;
39 u16 msi_index;
40};
41
Jiang Liufc884192015-07-09 16:00:46 +080042/**
J. German Rivera550308e2016-01-06 16:03:20 -060043 * fsl_mc_msi_desc - FSL-MC device specific msi descriptor data
44 * @msi_index: The index of the MSI descriptor
45 */
46struct fsl_mc_msi_desc {
47 u16 msi_index;
48};
49
50/**
Jiang Liufc884192015-07-09 16:00:46 +080051 * struct msi_desc - Descriptor structure for MSI based interrupts
52 * @list: List head for management
53 * @irq: The base interrupt number
54 * @nvec_used: The number of vectors used
55 * @dev: Pointer to the device which uses this descriptor
56 * @msg: The last set MSI message cached for reuse
Thomas Gleixner0972fa52016-07-04 17:39:26 +090057 * @affinity: Optional pointer to a cpu affinity mask for this descriptor
Jiang Liufc884192015-07-09 16:00:46 +080058 *
59 * @masked: [PCI MSI/X] Mask bits
60 * @is_msix: [PCI MSI/X] True if MSI-X
61 * @multiple: [PCI MSI/X] log2 num of messages allocated
62 * @multi_cap: [PCI MSI/X] log2 num of messages supported
63 * @maskbit: [PCI MSI/X] Mask-Pending bit supported?
64 * @is_64: [PCI MSI/X] Address size: 0=32bit 1=64bit
65 * @entry_nr: [PCI MSI/X] Entry which is described by this descriptor
66 * @default_irq:[PCI MSI/X] The default pre-assigned non-MSI irq
67 * @mask_pos: [PCI MSI] Mask register position
68 * @mask_base: [PCI MSI-X] Mask register base address
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010069 * @platform: [platform] Platform device specific msi descriptor data
Laurentiu Tudor87840fb2017-07-19 14:42:25 +030070 * @fsl_mc: [fsl-mc] FSL MC device specific msi descriptor data
Jiang Liufc884192015-07-09 16:00:46 +080071 */
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070072struct msi_desc {
Jiang Liufc884192015-07-09 16:00:46 +080073 /* Shared device/bus type independent data */
74 struct list_head list;
75 unsigned int irq;
76 unsigned int nvec_used;
77 struct device *dev;
78 struct msi_msg msg;
Thomas Gleixner28f4b042016-09-14 16:18:47 +020079 struct cpumask *affinity;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070080
Matthew Wilcox264d9ca2009-03-17 08:54:08 -040081 union {
Jiang Liufc884192015-07-09 16:00:46 +080082 /* PCI MSI/X specific data */
83 struct {
84 u32 masked;
85 struct {
86 __u8 is_msix : 1;
87 __u8 multiple : 3;
88 __u8 multi_cap : 3;
89 __u8 maskbit : 1;
90 __u8 is_64 : 1;
91 __u16 entry_nr;
92 unsigned default_irq;
93 } msi_attrib;
94 union {
95 u8 mask_pos;
96 void __iomem *mask_base;
97 };
98 };
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070099
Jiang Liufc884192015-07-09 16:00:46 +0800100 /*
101 * Non PCI variants add their data structure here. New
102 * entries need to use a named structure. We want
103 * proper name spaces for this. The PCI part is
104 * anonymous for now as it would require an immediate
105 * tree wide cleanup.
106 */
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +0100107 struct platform_msi_desc platform;
J. German Rivera550308e2016-01-06 16:03:20 -0600108 struct fsl_mc_msi_desc fsl_mc;
Jiang Liufc884192015-07-09 16:00:46 +0800109 };
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700110};
111
Jiang Liud31eb342014-11-15 22:24:03 +0800112/* Helpers to hide struct msi_desc implementation details */
Jiang Liu25a98bd2015-07-09 16:00:45 +0800113#define msi_desc_to_dev(desc) ((desc)->dev)
Jiang Liu4a7cc832015-07-09 16:00:44 +0800114#define dev_to_msi_list(dev) (&(dev)->msi_list)
Jiang Liud31eb342014-11-15 22:24:03 +0800115#define first_msi_entry(dev) \
116 list_first_entry(dev_to_msi_list((dev)), struct msi_desc, list)
117#define for_each_msi_entry(desc, dev) \
118 list_for_each_entry((desc), dev_to_msi_list((dev)), list)
119
120#ifdef CONFIG_PCI_MSI
121#define first_pci_msi_entry(pdev) first_msi_entry(&(pdev)->dev)
122#define for_each_pci_msi_entry(desc, pdev) \
123 for_each_msi_entry((desc), &(pdev)->dev)
124
Jiang Liu25a98bd2015-07-09 16:00:45 +0800125struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc);
Jiang Liuc179c9b2015-07-09 16:00:36 +0800126void *msi_desc_to_pci_sysdata(struct msi_desc *desc);
Arnd Bergmann2f44e292017-02-14 22:53:12 +0100127void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg);
Jiang Liuc179c9b2015-07-09 16:00:36 +0800128#else /* CONFIG_PCI_MSI */
129static inline void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
130{
131 return NULL;
132}
Arnd Bergmann2f44e292017-02-14 22:53:12 +0100133static inline void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
134{
135}
Jiang Liud31eb342014-11-15 22:24:03 +0800136#endif /* CONFIG_PCI_MSI */
137
Thomas Gleixner28f4b042016-09-14 16:18:47 +0200138struct msi_desc *alloc_msi_entry(struct device *dev, int nvec,
139 const struct cpumask *affinity);
Jiang Liuaa48b6f2015-07-09 16:00:47 +0800140void free_msi_entry(struct msi_desc *entry);
Jiang Liu891d4a42014-11-09 23:10:33 +0800141void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Jiang Liu83a18912014-11-09 23:10:34 +0800142void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Jiang Liu83a18912014-11-09 23:10:34 +0800143
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100144u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag);
145u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag);
146void pci_msi_mask_irq(struct irq_data *data);
147void pci_msi_unmask_irq(struct irq_data *data);
148
Jiang Liu83a18912014-11-09 23:10:34 +0800149/* Conversion helpers. Should be removed after merging */
150static inline void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
151{
152 __pci_write_msi_msg(entry, msg);
153}
154static inline void write_msi_msg(int irq, struct msi_msg *msg)
155{
156 pci_write_msi_msg(irq, msg);
157}
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100158static inline void mask_msi_irq(struct irq_data *data)
159{
160 pci_msi_mask_irq(data);
161}
162static inline void unmask_msi_irq(struct irq_data *data)
163{
164 pci_msi_unmask_irq(data);
165}
Jiang Liu891d4a42014-11-09 23:10:33 +0800166
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700167/*
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200168 * The arch hooks to setup up msi irqs. Those functions are
169 * implemented as weak symbols so that they /can/ be overriden by
170 * architecture specific code if needed.
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700171 */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700172int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700173void arch_teardown_msi_irq(unsigned int irq);
Bjorn Helgaas2366d062013-04-18 10:55:46 -0600174int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type);
175void arch_teardown_msi_irqs(struct pci_dev *dev);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800176void arch_restore_msi_irqs(struct pci_dev *dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200177
178void default_teardown_msi_irqs(struct pci_dev *dev);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800179void default_restore_msi_irqs(struct pci_dev *dev);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700180
Yijing Wangc2791b82014-11-11 17:45:45 -0700181struct msi_controller {
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200182 struct module *owner;
183 struct device *dev;
Thomas Petazzoni0d5a6db2013-08-09 22:27:09 +0200184 struct device_node *of_node;
185 struct list_head list;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200186
Yijing Wangc2791b82014-11-11 17:45:45 -0700187 int (*setup_irq)(struct msi_controller *chip, struct pci_dev *dev,
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200188 struct msi_desc *desc);
Lucas Stach339e5b42015-09-18 13:58:34 -0500189 int (*setup_irqs)(struct msi_controller *chip, struct pci_dev *dev,
190 int nvec, int type);
Yijing Wangc2791b82014-11-11 17:45:45 -0700191 void (*teardown_irq)(struct msi_controller *chip, unsigned int irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200192};
193
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100194#ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
Jiang Liud9109692014-11-15 22:24:04 +0800195
Jiang Liuaeeb5962014-11-15 22:24:05 +0800196#include <linux/irqhandler.h>
Jiang Liud9109692014-11-15 22:24:04 +0800197#include <asm/msi.h>
198
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100199struct irq_domain;
Marc Zyngier552c4942015-11-23 08:26:07 +0000200struct irq_domain_ops;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100201struct irq_chip;
202struct device_node;
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100203struct fwnode_handle;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100204struct msi_domain_info;
205
206/**
207 * struct msi_domain_ops - MSI interrupt domain callbacks
208 * @get_hwirq: Retrieve the resulting hw irq number
209 * @msi_init: Domain specific init function for MSI interrupts
210 * @msi_free: Domain specific function to free a MSI interrupts
Jiang Liud9109692014-11-15 22:24:04 +0800211 * @msi_check: Callback for verification of the domain/info/dev data
212 * @msi_prepare: Prepare the allocation of the interrupts in the domain
Thomas Petazzoni1d1e8cd2015-12-21 14:13:08 +0100213 * @msi_finish: Optional callback to finalize the allocation
Jiang Liud9109692014-11-15 22:24:04 +0800214 * @set_desc: Set the msi descriptor for an interrupt
215 * @handle_error: Optional error handler if the allocation fails
216 *
217 * @get_hwirq, @msi_init and @msi_free are callbacks used by
218 * msi_create_irq_domain() and related interfaces
219 *
220 * @msi_check, @msi_prepare, @msi_finish, @set_desc and @handle_error
Thomas Petazzoni1d1e8cd2015-12-21 14:13:08 +0100221 * are callbacks used by msi_domain_alloc_irqs() and related
Jiang Liud9109692014-11-15 22:24:04 +0800222 * interfaces which are based on msi_desc.
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100223 */
224struct msi_domain_ops {
Jiang Liuaeeb5962014-11-15 22:24:05 +0800225 irq_hw_number_t (*get_hwirq)(struct msi_domain_info *info,
226 msi_alloc_info_t *arg);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100227 int (*msi_init)(struct irq_domain *domain,
228 struct msi_domain_info *info,
229 unsigned int virq, irq_hw_number_t hwirq,
Jiang Liuaeeb5962014-11-15 22:24:05 +0800230 msi_alloc_info_t *arg);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100231 void (*msi_free)(struct irq_domain *domain,
232 struct msi_domain_info *info,
233 unsigned int virq);
Jiang Liud9109692014-11-15 22:24:04 +0800234 int (*msi_check)(struct irq_domain *domain,
235 struct msi_domain_info *info,
236 struct device *dev);
237 int (*msi_prepare)(struct irq_domain *domain,
238 struct device *dev, int nvec,
239 msi_alloc_info_t *arg);
240 void (*msi_finish)(msi_alloc_info_t *arg, int retval);
241 void (*set_desc)(msi_alloc_info_t *arg,
242 struct msi_desc *desc);
243 int (*handle_error)(struct irq_domain *domain,
244 struct msi_desc *desc, int error);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100245};
246
247/**
248 * struct msi_domain_info - MSI interrupt domain data
Jiang Liuaeeb5962014-11-15 22:24:05 +0800249 * @flags: Flags to decribe features and capabilities
250 * @ops: The callback data structure
251 * @chip: Optional: associated interrupt chip
252 * @chip_data: Optional: associated interrupt chip data
253 * @handler: Optional: associated interrupt flow handler
254 * @handler_data: Optional: associated interrupt flow handler data
255 * @handler_name: Optional: associated interrupt flow handler name
256 * @data: Optional: domain specific data
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100257 */
258struct msi_domain_info {
Jiang Liuaeeb5962014-11-15 22:24:05 +0800259 u32 flags;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100260 struct msi_domain_ops *ops;
261 struct irq_chip *chip;
Jiang Liuaeeb5962014-11-15 22:24:05 +0800262 void *chip_data;
263 irq_flow_handler_t handler;
264 void *handler_data;
265 const char *handler_name;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100266 void *data;
267};
268
Jiang Liuaeeb5962014-11-15 22:24:05 +0800269/* Flags for msi_domain_info */
270enum {
271 /*
272 * Init non implemented ops callbacks with default MSI domain
273 * callbacks.
274 */
275 MSI_FLAG_USE_DEF_DOM_OPS = (1 << 0),
276 /*
277 * Init non implemented chip callbacks with default MSI chip
278 * callbacks.
279 */
280 MSI_FLAG_USE_DEF_CHIP_OPS = (1 << 1),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800281 /* Support multiple PCI MSI interrupts */
Thomas Gleixnerb6140912016-07-04 17:39:22 +0900282 MSI_FLAG_MULTI_PCI_MSI = (1 << 2),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800283 /* Support PCI MSIX interrupts */
Thomas Gleixnerb6140912016-07-04 17:39:22 +0900284 MSI_FLAG_PCI_MSIX = (1 << 3),
Marc Zyngierf3b09462016-07-13 17:18:33 +0100285 /* Needs early activate, required for PCI */
286 MSI_FLAG_ACTIVATE_EARLY = (1 << 4),
Thomas Gleixner22d0b122017-09-13 23:29:13 +0200287 /*
288 * Must reactivate when irq is started even when
289 * MSI_FLAG_ACTIVATE_EARLY has been set.
290 */
291 MSI_FLAG_MUST_REACTIVATE = (1 << 5),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800292};
293
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100294int msi_domain_set_affinity(struct irq_data *data, const struct cpumask *mask,
295 bool force);
296
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100297struct irq_domain *msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100298 struct msi_domain_info *info,
299 struct irq_domain *parent);
Jiang Liud9109692014-11-15 22:24:04 +0800300int msi_domain_alloc_irqs(struct irq_domain *domain, struct device *dev,
301 int nvec);
302void msi_domain_free_irqs(struct irq_domain *domain, struct device *dev);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100303struct msi_domain_info *msi_get_domain_info(struct irq_domain *domain);
304
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100305struct irq_domain *platform_msi_create_irq_domain(struct fwnode_handle *fwnode,
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +0100306 struct msi_domain_info *info,
307 struct irq_domain *parent);
308int platform_msi_domain_alloc_irqs(struct device *dev, unsigned int nvec,
309 irq_write_msi_msg_t write_msi_msg);
310void platform_msi_domain_free_irqs(struct device *dev);
Marc Zyngierb2eba392015-11-23 08:26:05 +0000311
312/* When an MSI domain is used as an intermediate domain */
313int msi_domain_prepare_irqs(struct irq_domain *domain, struct device *dev,
314 int nvec, msi_alloc_info_t *args);
Marc Zyngier2145ac92015-11-23 08:26:06 +0000315int msi_domain_populate_irqs(struct irq_domain *domain, struct device *dev,
316 int virq, int nvec, msi_alloc_info_t *args);
Marc Zyngier552c4942015-11-23 08:26:07 +0000317struct irq_domain *
318platform_msi_create_device_domain(struct device *dev,
319 unsigned int nvec,
320 irq_write_msi_msg_t write_msi_msg,
321 const struct irq_domain_ops *ops,
322 void *host_data);
323int platform_msi_domain_alloc(struct irq_domain *domain, unsigned int virq,
324 unsigned int nr_irqs);
325void platform_msi_domain_free(struct irq_domain *domain, unsigned int virq,
326 unsigned int nvec);
327void *platform_msi_get_host_data(struct irq_domain *domain);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100328#endif /* CONFIG_GENERIC_MSI_IRQ_DOMAIN */
329
Jiang Liu3878eae2014-11-11 21:02:18 +0800330#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
331void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg);
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100332struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu3878eae2014-11-11 21:02:18 +0800333 struct msi_domain_info *info,
334 struct irq_domain *parent);
Jiang Liu3878eae2014-11-11 21:02:18 +0800335irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
336 struct msi_desc *desc);
337int pci_msi_domain_check_cap(struct irq_domain *domain,
338 struct msi_domain_info *info, struct device *dev);
David Daneyb6eec9b2015-10-08 15:10:49 -0700339u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev);
Marc Zyngier54fa97e2015-10-02 14:43:06 +0100340struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev);
341#else
342static inline struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
343{
344 return NULL;
345}
Jiang Liu3878eae2014-11-11 21:02:18 +0800346#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */
347
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700348#endif /* LINUX_MSI_H */