blob: f7f6fe618620c070d3265c05c14c3a53366460fa [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/module.h>
34#include <rdma/ib_umem.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020035#include <rdma/ib_cache.h>
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020036#include <rdma/ib_user_verbs.h>
Yishai Hadasc2e53b22017-06-08 16:15:08 +030037#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030038#include "mlx5_ib.h"
Eli Cohene126ba92013-07-07 17:25:49 +030039
40/* not supported currently */
41static int wq_signature;
42
43enum {
44 MLX5_IB_ACK_REQ_FREQ = 8,
45};
46
47enum {
48 MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
49 MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
50 MLX5_IB_LINK_TYPE_IB = 0,
51 MLX5_IB_LINK_TYPE_ETH = 1
52};
53
54enum {
55 MLX5_IB_SQ_STRIDE = 6,
Eli Cohene126ba92013-07-07 17:25:49 +030056};
57
58static const u32 mlx5_ib_opcode[] = {
59 [IB_WR_SEND] = MLX5_OPCODE_SEND,
Erez Shitritf0313962016-02-21 16:27:17 +020060 [IB_WR_LSO] = MLX5_OPCODE_LSO,
Eli Cohene126ba92013-07-07 17:25:49 +030061 [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
62 [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
63 [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
64 [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
65 [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
66 [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
67 [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
68 [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +030069 [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
Eli Cohene126ba92013-07-07 17:25:49 +030070 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
71 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
72 [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
73};
74
Erez Shitritf0313962016-02-21 16:27:17 +020075struct mlx5_wqe_eth_pad {
76 u8 rsvd0[16];
77};
Eli Cohene126ba92013-07-07 17:25:49 +030078
Alex Veskereb49ab02016-08-28 12:25:53 +030079enum raw_qp_set_mask_map {
80 MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
Bodong Wang7d29f342016-12-01 13:43:16 +020081 MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
Alex Veskereb49ab02016-08-28 12:25:53 +030082};
83
Alex Vesker0680efa2016-08-28 12:25:52 +030084struct mlx5_modify_raw_qp_param {
85 u16 operation;
Alex Veskereb49ab02016-08-28 12:25:53 +030086
87 u32 set_mask; /* raw_qp_set_mask_map */
Bodong Wang7d29f342016-12-01 13:43:16 +020088 u32 rate_limit;
Alex Veskereb49ab02016-08-28 12:25:53 +030089 u8 rq_q_ctr_id;
Alex Vesker0680efa2016-08-28 12:25:52 +030090};
91
Maor Gottlieb89ea94a72016-06-17 15:01:38 +030092static void get_cqs(enum ib_qp_type qp_type,
93 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
94 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
95
Eli Cohene126ba92013-07-07 17:25:49 +030096static int is_qp0(enum ib_qp_type qp_type)
97{
98 return qp_type == IB_QPT_SMI;
99}
100
Eli Cohene126ba92013-07-07 17:25:49 +0300101static int is_sqp(enum ib_qp_type qp_type)
102{
103 return is_qp0(qp_type) || is_qp1(qp_type);
104}
105
106static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
107{
108 return mlx5_buf_offset(&qp->buf, offset);
109}
110
111static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
112{
113 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
114}
115
116void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
117{
118 return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
119}
120
Haggai Eranc1395a22014-12-11 17:04:14 +0200121/**
122 * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
123 *
124 * @qp: QP to copy from.
125 * @send: copy from the send queue when non-zero, use the receive queue
126 * otherwise.
127 * @wqe_index: index to start copying from. For send work queues, the
128 * wqe_index is in units of MLX5_SEND_WQE_BB.
129 * For receive work queue, it is the number of work queue
130 * element in the queue.
131 * @buffer: destination buffer.
132 * @length: maximum number of bytes to copy.
133 *
134 * Copies at least a single WQE, but may copy more data.
135 *
136 * Return: the number of bytes copied, or an error code.
137 */
138int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200139 void *buffer, u32 length,
140 struct mlx5_ib_qp_base *base)
Haggai Eranc1395a22014-12-11 17:04:14 +0200141{
142 struct ib_device *ibdev = qp->ibqp.device;
143 struct mlx5_ib_dev *dev = to_mdev(ibdev);
144 struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
145 size_t offset;
146 size_t wq_end;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200147 struct ib_umem *umem = base->ubuffer.umem;
Haggai Eranc1395a22014-12-11 17:04:14 +0200148 u32 first_copy_length;
149 int wqe_length;
150 int ret;
151
152 if (wq->wqe_cnt == 0) {
153 mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
154 qp->ibqp.qp_type);
155 return -EINVAL;
156 }
157
158 offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
159 wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
160
161 if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
162 return -EINVAL;
163
164 if (offset > umem->length ||
165 (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
166 return -EINVAL;
167
168 first_copy_length = min_t(u32, offset + length, wq_end) - offset;
169 ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
170 if (ret)
171 return ret;
172
173 if (send) {
174 struct mlx5_wqe_ctrl_seg *ctrl = buffer;
175 int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
176
177 wqe_length = ds * MLX5_WQE_DS_UNITS;
178 } else {
179 wqe_length = 1 << wq->wqe_shift;
180 }
181
182 if (wqe_length <= first_copy_length)
183 return first_copy_length;
184
185 ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
186 wqe_length - first_copy_length);
187 if (ret)
188 return ret;
189
190 return wqe_length;
191}
192
Eli Cohene126ba92013-07-07 17:25:49 +0300193static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
194{
195 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
196 struct ib_event event;
197
majd@mellanox.com19098df2016-01-14 19:13:03 +0200198 if (type == MLX5_EVENT_TYPE_PATH_MIG) {
199 /* This event is only valid for trans_qps */
200 to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
201 }
Eli Cohene126ba92013-07-07 17:25:49 +0300202
203 if (ibqp->event_handler) {
204 event.device = ibqp->device;
205 event.element.qp = ibqp;
206 switch (type) {
207 case MLX5_EVENT_TYPE_PATH_MIG:
208 event.event = IB_EVENT_PATH_MIG;
209 break;
210 case MLX5_EVENT_TYPE_COMM_EST:
211 event.event = IB_EVENT_COMM_EST;
212 break;
213 case MLX5_EVENT_TYPE_SQ_DRAINED:
214 event.event = IB_EVENT_SQ_DRAINED;
215 break;
216 case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
217 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
218 break;
219 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
220 event.event = IB_EVENT_QP_FATAL;
221 break;
222 case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
223 event.event = IB_EVENT_PATH_MIG_ERR;
224 break;
225 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
226 event.event = IB_EVENT_QP_REQ_ERR;
227 break;
228 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
229 event.event = IB_EVENT_QP_ACCESS_ERR;
230 break;
231 default:
232 pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
233 return;
234 }
235
236 ibqp->event_handler(&event, ibqp->qp_context);
237 }
238}
239
240static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
241 int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
242{
243 int wqe_size;
244 int wq_size;
245
246 /* Sanity check RQ size before proceeding */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300247 if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
Eli Cohene126ba92013-07-07 17:25:49 +0300248 return -EINVAL;
249
250 if (!has_rq) {
251 qp->rq.max_gs = 0;
252 qp->rq.wqe_cnt = 0;
253 qp->rq.wqe_shift = 0;
Noa Osherovich0540d812016-06-04 15:15:32 +0300254 cap->max_recv_wr = 0;
255 cap->max_recv_sge = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300256 } else {
257 if (ucmd) {
258 qp->rq.wqe_cnt = ucmd->rq_wqe_count;
259 qp->rq.wqe_shift = ucmd->rq_wqe_shift;
260 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
261 qp->rq.max_post = qp->rq.wqe_cnt;
262 } else {
263 wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
264 wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
265 wqe_size = roundup_pow_of_two(wqe_size);
266 wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
267 wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
268 qp->rq.wqe_cnt = wq_size / wqe_size;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300269 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300270 mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
271 wqe_size,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300272 MLX5_CAP_GEN(dev->mdev,
273 max_wqe_sz_rq));
Eli Cohene126ba92013-07-07 17:25:49 +0300274 return -EINVAL;
275 }
276 qp->rq.wqe_shift = ilog2(wqe_size);
277 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
278 qp->rq.max_post = qp->rq.wqe_cnt;
279 }
280 }
281
282 return 0;
283}
284
Erez Shitritf0313962016-02-21 16:27:17 +0200285static int sq_overhead(struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300286{
Andi Shyti618af382013-07-16 15:35:01 +0200287 int size = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300288
Erez Shitritf0313962016-02-21 16:27:17 +0200289 switch (attr->qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +0300290 case IB_QPT_XRC_INI:
Eli Cohenb125a542013-09-11 16:35:22 +0300291 size += sizeof(struct mlx5_wqe_xrc_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300292 /* fall through */
293 case IB_QPT_RC:
294 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200295 max(sizeof(struct mlx5_wqe_atomic_seg) +
296 sizeof(struct mlx5_wqe_raddr_seg),
297 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
298 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300299 break;
300
Eli Cohenb125a542013-09-11 16:35:22 +0300301 case IB_QPT_XRC_TGT:
302 return 0;
303
Eli Cohene126ba92013-07-07 17:25:49 +0300304 case IB_QPT_UC:
Eli Cohenb125a542013-09-11 16:35:22 +0300305 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200306 max(sizeof(struct mlx5_wqe_raddr_seg),
307 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
308 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300309 break;
310
311 case IB_QPT_UD:
Erez Shitritf0313962016-02-21 16:27:17 +0200312 if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
313 size += sizeof(struct mlx5_wqe_eth_pad) +
314 sizeof(struct mlx5_wqe_eth_seg);
315 /* fall through */
Eli Cohene126ba92013-07-07 17:25:49 +0300316 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +0200317 case MLX5_IB_QPT_HW_GSI:
Eli Cohenb125a542013-09-11 16:35:22 +0300318 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300319 sizeof(struct mlx5_wqe_datagram_seg);
320 break;
321
322 case MLX5_IB_QPT_REG_UMR:
Eli Cohenb125a542013-09-11 16:35:22 +0300323 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300324 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
325 sizeof(struct mlx5_mkey_seg);
326 break;
327
328 default:
329 return -EINVAL;
330 }
331
332 return size;
333}
334
335static int calc_send_wqe(struct ib_qp_init_attr *attr)
336{
337 int inl_size = 0;
338 int size;
339
Erez Shitritf0313962016-02-21 16:27:17 +0200340 size = sq_overhead(attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300341 if (size < 0)
342 return size;
343
344 if (attr->cap.max_inline_data) {
345 inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
346 attr->cap.max_inline_data;
347 }
348
349 size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200350 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
351 ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
352 return MLX5_SIG_WQE_SIZE;
353 else
354 return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
Eli Cohene126ba92013-07-07 17:25:49 +0300355}
356
Eli Cohen288c01b2016-10-27 16:36:45 +0300357static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
358{
359 int max_sge;
360
361 if (attr->qp_type == IB_QPT_RC)
362 max_sge = (min_t(int, wqe_size, 512) -
363 sizeof(struct mlx5_wqe_ctrl_seg) -
364 sizeof(struct mlx5_wqe_raddr_seg)) /
365 sizeof(struct mlx5_wqe_data_seg);
366 else if (attr->qp_type == IB_QPT_XRC_INI)
367 max_sge = (min_t(int, wqe_size, 512) -
368 sizeof(struct mlx5_wqe_ctrl_seg) -
369 sizeof(struct mlx5_wqe_xrc_seg) -
370 sizeof(struct mlx5_wqe_raddr_seg)) /
371 sizeof(struct mlx5_wqe_data_seg);
372 else
373 max_sge = (wqe_size - sq_overhead(attr)) /
374 sizeof(struct mlx5_wqe_data_seg);
375
376 return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
377 sizeof(struct mlx5_wqe_data_seg));
378}
379
Eli Cohene126ba92013-07-07 17:25:49 +0300380static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
381 struct mlx5_ib_qp *qp)
382{
383 int wqe_size;
384 int wq_size;
385
386 if (!attr->cap.max_send_wr)
387 return 0;
388
389 wqe_size = calc_send_wqe(attr);
390 mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
391 if (wqe_size < 0)
392 return wqe_size;
393
Saeed Mahameed938fe832015-05-28 22:28:41 +0300394 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohenb125a542013-09-11 16:35:22 +0300395 mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300396 wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300397 return -EINVAL;
398 }
399
Erez Shitritf0313962016-02-21 16:27:17 +0200400 qp->max_inline_data = wqe_size - sq_overhead(attr) -
401 sizeof(struct mlx5_wqe_inline_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300402 attr->cap.max_inline_data = qp->max_inline_data;
403
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200404 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
405 qp->signature_en = true;
406
Eli Cohene126ba92013-07-07 17:25:49 +0300407 wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
408 qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300409 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Bart Van Assche1974ab92016-12-05 17:19:52 -0800410 mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
411 attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300412 qp->sq.wqe_cnt,
413 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohenb125a542013-09-11 16:35:22 +0300414 return -ENOMEM;
415 }
Eli Cohene126ba92013-07-07 17:25:49 +0300416 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
Eli Cohen288c01b2016-10-27 16:36:45 +0300417 qp->sq.max_gs = get_send_sge(attr, wqe_size);
418 if (qp->sq.max_gs < attr->cap.max_send_sge)
419 return -ENOMEM;
420
421 attr->cap.max_send_sge = qp->sq.max_gs;
Eli Cohenb125a542013-09-11 16:35:22 +0300422 qp->sq.max_post = wq_size / wqe_size;
423 attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +0300424
425 return wq_size;
426}
427
428static int set_user_buf_size(struct mlx5_ib_dev *dev,
429 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200430 struct mlx5_ib_create_qp *ucmd,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200431 struct mlx5_ib_qp_base *base,
432 struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300433{
434 int desc_sz = 1 << qp->sq.wqe_shift;
435
Saeed Mahameed938fe832015-05-28 22:28:41 +0300436 if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300437 mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300438 desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300439 return -EINVAL;
440 }
441
442 if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
443 mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
444 ucmd->sq_wqe_count, ucmd->sq_wqe_count);
445 return -EINVAL;
446 }
447
448 qp->sq.wqe_cnt = ucmd->sq_wqe_count;
449
Saeed Mahameed938fe832015-05-28 22:28:41 +0300450 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohene126ba92013-07-07 17:25:49 +0300451 mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300452 qp->sq.wqe_cnt,
453 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohene126ba92013-07-07 17:25:49 +0300454 return -EINVAL;
455 }
456
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300457 if (attr->qp_type == IB_QPT_RAW_PACKET ||
458 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200459 base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
460 qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
461 } else {
462 base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
463 (qp->sq.wqe_cnt << 6);
464 }
Eli Cohene126ba92013-07-07 17:25:49 +0300465
466 return 0;
467}
468
469static int qp_has_rq(struct ib_qp_init_attr *attr)
470{
471 if (attr->qp_type == IB_QPT_XRC_INI ||
472 attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
473 attr->qp_type == MLX5_IB_QPT_REG_UMR ||
474 !attr->cap.max_recv_wr)
475 return 0;
476
477 return 1;
478}
479
Eli Cohen2f5ff262017-01-03 23:55:21 +0200480static int first_med_bfreg(void)
Eli Cohenc1be5232014-01-14 17:45:12 +0200481{
482 return 1;
483}
484
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200485enum {
486 /* this is the first blue flame register in the array of bfregs assigned
487 * to a processes. Since we do not use it for blue flame but rather
488 * regular 64 bit doorbells, we do not need a lock for maintaiing
489 * "odd/even" order
490 */
491 NUM_NON_BLUE_FLAME_BFREGS = 1,
492};
493
Eli Cohenb037c292017-01-03 23:55:26 +0200494static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
495{
Yishai Hadas31a78a52017-12-24 16:31:34 +0200496 return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
Eli Cohenb037c292017-01-03 23:55:26 +0200497}
498
499static int num_med_bfreg(struct mlx5_ib_dev *dev,
500 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200501{
502 int n;
503
Eli Cohenb037c292017-01-03 23:55:26 +0200504 n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
505 NUM_NON_BLUE_FLAME_BFREGS;
Eli Cohenc1be5232014-01-14 17:45:12 +0200506
507 return n >= 0 ? n : 0;
508}
509
Eli Cohenb037c292017-01-03 23:55:26 +0200510static int first_hi_bfreg(struct mlx5_ib_dev *dev,
511 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200512{
513 int med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200514
Eli Cohenb037c292017-01-03 23:55:26 +0200515 med = num_med_bfreg(dev, bfregi);
516 return ++med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200517}
518
Eli Cohenb037c292017-01-03 23:55:26 +0200519static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
520 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300521{
Eli Cohene126ba92013-07-07 17:25:49 +0300522 int i;
523
Eli Cohenb037c292017-01-03 23:55:26 +0200524 for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
525 if (!bfregi->count[i]) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200526 bfregi->count[i]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300527 return i;
528 }
529 }
530
531 return -ENOMEM;
532}
533
Eli Cohenb037c292017-01-03 23:55:26 +0200534static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
535 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300536{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200537 int minidx = first_med_bfreg();
Eli Cohene126ba92013-07-07 17:25:49 +0300538 int i;
539
Eli Cohenb037c292017-01-03 23:55:26 +0200540 for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200541 if (bfregi->count[i] < bfregi->count[minidx])
Eli Cohene126ba92013-07-07 17:25:49 +0300542 minidx = i;
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200543 if (!bfregi->count[minidx])
544 break;
Eli Cohene126ba92013-07-07 17:25:49 +0300545 }
546
Eli Cohen2f5ff262017-01-03 23:55:21 +0200547 bfregi->count[minidx]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300548 return minidx;
549}
550
Eli Cohenb037c292017-01-03 23:55:26 +0200551static int alloc_bfreg(struct mlx5_ib_dev *dev,
552 struct mlx5_bfreg_info *bfregi,
Eli Cohen2f5ff262017-01-03 23:55:21 +0200553 enum mlx5_ib_latency_class lat)
Eli Cohene126ba92013-07-07 17:25:49 +0300554{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200555 int bfregn = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300556
Eli Cohen2f5ff262017-01-03 23:55:21 +0200557 mutex_lock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300558 switch (lat) {
559 case MLX5_IB_LATENCY_CLASS_LOW:
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200560 BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200561 bfregn = 0;
562 bfregi->count[bfregn]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300563 break;
564
565 case MLX5_IB_LATENCY_CLASS_MEDIUM:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200566 if (bfregi->ver < 2)
567 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200568 else
Eli Cohenb037c292017-01-03 23:55:26 +0200569 bfregn = alloc_med_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300570 break;
571
572 case MLX5_IB_LATENCY_CLASS_HIGH:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200573 if (bfregi->ver < 2)
574 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200575 else
Eli Cohenb037c292017-01-03 23:55:26 +0200576 bfregn = alloc_high_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300577 break;
578 }
Eli Cohen2f5ff262017-01-03 23:55:21 +0200579 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300580
Eli Cohen2f5ff262017-01-03 23:55:21 +0200581 return bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300582}
583
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200584void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
Eli Cohene126ba92013-07-07 17:25:49 +0300585{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200586 mutex_lock(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +0200587 bfregi->count[bfregn]--;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200588 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300589}
590
591static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
592{
593 switch (state) {
594 case IB_QPS_RESET: return MLX5_QP_STATE_RST;
595 case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
596 case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
597 case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
598 case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
599 case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
600 case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
601 default: return -1;
602 }
603}
604
605static int to_mlx5_st(enum ib_qp_type type)
606{
607 switch (type) {
608 case IB_QPT_RC: return MLX5_QP_ST_RC;
609 case IB_QPT_UC: return MLX5_QP_ST_UC;
610 case IB_QPT_UD: return MLX5_QP_ST_UD;
611 case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
612 case IB_QPT_XRC_INI:
613 case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
614 case IB_QPT_SMI: return MLX5_QP_ST_QP0;
Haggai Erand16e91d2016-02-29 15:45:05 +0200615 case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
Eli Cohene126ba92013-07-07 17:25:49 +0300616 case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
Eli Cohene126ba92013-07-07 17:25:49 +0300617 case IB_QPT_RAW_PACKET:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200618 case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
Eli Cohene126ba92013-07-07 17:25:49 +0300619 case IB_QPT_MAX:
620 default: return -EINVAL;
621 }
622}
623
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300624static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
625 struct mlx5_ib_cq *recv_cq);
626static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
627 struct mlx5_ib_cq *recv_cq);
628
Eli Cohenb037c292017-01-03 23:55:26 +0200629static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200630 struct mlx5_bfreg_info *bfregi, int bfregn,
631 bool dyn_bfreg)
Eli Cohene126ba92013-07-07 17:25:49 +0300632{
Eli Cohenb037c292017-01-03 23:55:26 +0200633 int bfregs_per_sys_page;
634 int index_of_sys_page;
635 int offset;
636
637 bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
638 MLX5_NON_FP_BFREGS_PER_UAR;
639 index_of_sys_page = bfregn / bfregs_per_sys_page;
640
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200641 if (dyn_bfreg) {
642 index_of_sys_page += bfregi->num_static_sys_pages;
643 if (bfregn > bfregi->num_dyn_bfregs ||
644 bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
645 mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
646 return -EINVAL;
647 }
648 }
Eli Cohenb037c292017-01-03 23:55:26 +0200649
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200650 offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
Eli Cohenb037c292017-01-03 23:55:26 +0200651 return bfregi->sys_pages[index_of_sys_page] + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300652}
653
majd@mellanox.com19098df2016-01-14 19:13:03 +0200654static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
655 struct ib_pd *pd,
656 unsigned long addr, size_t size,
657 struct ib_umem **umem,
658 int *npages, int *page_shift, int *ncont,
659 u32 *offset)
660{
661 int err;
662
663 *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
664 if (IS_ERR(*umem)) {
665 mlx5_ib_dbg(dev, "umem_get failed\n");
666 return PTR_ERR(*umem);
667 }
668
Majd Dibbiny762f8992016-10-27 16:36:47 +0300669 mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200670
671 err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
672 if (err) {
673 mlx5_ib_warn(dev, "bad offset\n");
674 goto err_umem;
675 }
676
677 mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
678 addr, size, *npages, *page_shift, *ncont, *offset);
679
680 return 0;
681
682err_umem:
683 ib_umem_release(*umem);
684 *umem = NULL;
685
686 return err;
687}
688
Maor Gottliebfe248c32017-05-30 10:29:14 +0300689static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
690 struct mlx5_ib_rwq *rwq)
Yishai Hadas79b20a62016-05-23 15:20:50 +0300691{
692 struct mlx5_ib_ucontext *context;
693
Maor Gottliebfe248c32017-05-30 10:29:14 +0300694 if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
695 atomic_dec(&dev->delay_drop.rqs_cnt);
696
Yishai Hadas79b20a62016-05-23 15:20:50 +0300697 context = to_mucontext(pd->uobject->context);
698 mlx5_ib_db_unmap_user(context, &rwq->db);
699 if (rwq->umem)
700 ib_umem_release(rwq->umem);
701}
702
703static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
704 struct mlx5_ib_rwq *rwq,
705 struct mlx5_ib_create_wq *ucmd)
706{
707 struct mlx5_ib_ucontext *context;
708 int page_shift = 0;
709 int npages;
710 u32 offset = 0;
711 int ncont = 0;
712 int err;
713
714 if (!ucmd->buf_addr)
715 return -EINVAL;
716
717 context = to_mucontext(pd->uobject->context);
718 rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
719 rwq->buf_size, 0, 0);
720 if (IS_ERR(rwq->umem)) {
721 mlx5_ib_dbg(dev, "umem_get failed\n");
722 err = PTR_ERR(rwq->umem);
723 return err;
724 }
725
Majd Dibbiny762f8992016-10-27 16:36:47 +0300726 mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
Yishai Hadas79b20a62016-05-23 15:20:50 +0300727 &ncont, NULL);
728 err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
729 &rwq->rq_page_offset);
730 if (err) {
731 mlx5_ib_warn(dev, "bad offset\n");
732 goto err_umem;
733 }
734
735 rwq->rq_num_pas = ncont;
736 rwq->page_shift = page_shift;
737 rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
738 rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
739
740 mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
741 (unsigned long long)ucmd->buf_addr, rwq->buf_size,
742 npages, page_shift, ncont, offset);
743
744 err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
745 if (err) {
746 mlx5_ib_dbg(dev, "map failed\n");
747 goto err_umem;
748 }
749
750 rwq->create_type = MLX5_WQ_USER;
751 return 0;
752
753err_umem:
754 ib_umem_release(rwq->umem);
755 return err;
756}
757
Eli Cohenb037c292017-01-03 23:55:26 +0200758static int adjust_bfregn(struct mlx5_ib_dev *dev,
759 struct mlx5_bfreg_info *bfregi, int bfregn)
760{
761 return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
762 bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
763}
764
Eli Cohene126ba92013-07-07 17:25:49 +0300765static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
766 struct mlx5_ib_qp *qp, struct ib_udata *udata,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200767 struct ib_qp_init_attr *attr,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300768 u32 **in,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200769 struct mlx5_ib_create_qp_resp *resp, int *inlen,
770 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300771{
772 struct mlx5_ib_ucontext *context;
773 struct mlx5_ib_create_qp ucmd;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200774 struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200775 int page_shift = 0;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200776 int uar_index = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300777 int npages;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200778 u32 offset = 0;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200779 int bfregn;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200780 int ncont = 0;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300781 __be64 *pas;
782 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300783 int err;
784
785 err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
786 if (err) {
787 mlx5_ib_dbg(dev, "copy failed\n");
788 return err;
789 }
790
791 context = to_mucontext(pd->uobject->context);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200792 if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
793 uar_index = bfregn_to_uar_index(dev, &context->bfregi,
794 ucmd.bfreg_index, true);
795 if (uar_index < 0)
796 return uar_index;
797
798 bfregn = MLX5_IB_INVALID_BFREG;
799 } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
800 /*
801 * TBD: should come from the verbs when we have the API
802 */
Leon Romanovsky051f2632015-12-20 12:16:11 +0200803 /* In CROSS_CHANNEL CQ and QP must use the same UAR */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200804 bfregn = MLX5_CROSS_CHANNEL_BFREG;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200805 }
Leon Romanovsky051f2632015-12-20 12:16:11 +0200806 else {
Eli Cohenb037c292017-01-03 23:55:26 +0200807 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200808 if (bfregn < 0) {
809 mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200810 mlx5_ib_dbg(dev, "reverting to medium latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200811 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200812 if (bfregn < 0) {
813 mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200814 mlx5_ib_dbg(dev, "reverting to high latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200815 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200816 if (bfregn < 0) {
817 mlx5_ib_warn(dev, "bfreg allocation failed\n");
818 return bfregn;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200819 }
Eli Cohenc1be5232014-01-14 17:45:12 +0200820 }
Eli Cohene126ba92013-07-07 17:25:49 +0300821 }
822 }
823
Eli Cohen2f5ff262017-01-03 23:55:21 +0200824 mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200825 if (bfregn != MLX5_IB_INVALID_BFREG)
826 uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
827 false);
Eli Cohene126ba92013-07-07 17:25:49 +0300828
Haggai Eran48fea832014-05-22 14:50:11 +0300829 qp->rq.offset = 0;
830 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
831 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
832
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200833 err = set_user_buf_size(dev, qp, &ucmd, base, attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300834 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200835 goto err_bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300836
majd@mellanox.com19098df2016-01-14 19:13:03 +0200837 if (ucmd.buf_addr && ubuffer->buf_size) {
838 ubuffer->buf_addr = ucmd.buf_addr;
839 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
840 ubuffer->buf_size,
841 &ubuffer->umem, &npages, &page_shift,
842 &ncont, &offset);
843 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200844 goto err_bfreg;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200845 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200846 ubuffer->umem = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300847 }
Eli Cohene126ba92013-07-07 17:25:49 +0300848
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300849 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
850 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300851 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300852 if (!*in) {
853 err = -ENOMEM;
854 goto err_umem;
855 }
Eli Cohene126ba92013-07-07 17:25:49 +0300856
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300857 pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
858 if (ubuffer->umem)
859 mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
860
861 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
862
863 MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
864 MLX5_SET(qpc, qpc, page_offset, offset);
865
866 MLX5_SET(qpc, qpc, uar_page, uar_index);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200867 if (bfregn != MLX5_IB_INVALID_BFREG)
868 resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
869 else
870 resp->bfreg_index = MLX5_IB_INVALID_BFREG;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200871 qp->bfregn = bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300872
873 err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
874 if (err) {
875 mlx5_ib_dbg(dev, "map failed\n");
876 goto err_free;
877 }
878
879 err = ib_copy_to_udata(udata, resp, sizeof(*resp));
880 if (err) {
881 mlx5_ib_dbg(dev, "copy failed\n");
882 goto err_unmap;
883 }
884 qp->create_type = MLX5_QP_USER;
885
886 return 0;
887
888err_unmap:
889 mlx5_ib_db_unmap_user(context, &qp->db);
890
891err_free:
Al Viro479163f2014-11-20 08:13:57 +0000892 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300893
894err_umem:
majd@mellanox.com19098df2016-01-14 19:13:03 +0200895 if (ubuffer->umem)
896 ib_umem_release(ubuffer->umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300897
Eli Cohen2f5ff262017-01-03 23:55:21 +0200898err_bfreg:
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200899 if (bfregn != MLX5_IB_INVALID_BFREG)
900 mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300901 return err;
902}
903
Eli Cohenb037c292017-01-03 23:55:26 +0200904static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
905 struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300906{
907 struct mlx5_ib_ucontext *context;
908
909 context = to_mucontext(pd->uobject->context);
910 mlx5_ib_db_unmap_user(context, &qp->db);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200911 if (base->ubuffer.umem)
912 ib_umem_release(base->ubuffer.umem);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200913
914 /*
915 * Free only the BFREGs which are handled by the kernel.
916 * BFREGs of UARs allocated dynamically are handled by user.
917 */
918 if (qp->bfregn != MLX5_IB_INVALID_BFREG)
919 mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300920}
921
922static int create_kernel_qp(struct mlx5_ib_dev *dev,
923 struct ib_qp_init_attr *init_attr,
924 struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300925 u32 **in, int *inlen,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200926 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300927{
Eli Cohene126ba92013-07-07 17:25:49 +0300928 int uar_index;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300929 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300930 int err;
931
Erez Shitritf0313962016-02-21 16:27:17 +0200932 if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
933 IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200934 IB_QP_CREATE_IPOIB_UD_LSO |
Erez Shitrit93d576a2017-04-13 06:37:06 +0300935 IB_QP_CREATE_NETIF_QP |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200936 mlx5_ib_create_qp_sqpn_qp1()))
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200937 return -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300938
939 if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200940 qp->bf.bfreg = &dev->fp_bfreg;
941 else
942 qp->bf.bfreg = &dev->bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300943
Eli Cohend8030b02017-02-09 19:31:47 +0200944 /* We need to divide by two since each register is comprised of
945 * two buffers of identical size, namely odd and even
946 */
947 qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200948 uar_index = qp->bf.bfreg->index;
Eli Cohene126ba92013-07-07 17:25:49 +0300949
950 err = calc_sq_size(dev, init_attr, qp);
951 if (err < 0) {
952 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200953 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300954 }
955
956 qp->rq.offset = 0;
957 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200958 base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
Eli Cohene126ba92013-07-07 17:25:49 +0300959
majd@mellanox.com19098df2016-01-14 19:13:03 +0200960 err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300961 if (err) {
962 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200963 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300964 }
965
966 qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300967 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
968 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300969 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300970 if (!*in) {
971 err = -ENOMEM;
972 goto err_buf;
973 }
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300974
975 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
976 MLX5_SET(qpc, qpc, uar_page, uar_index);
977 MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
978
Eli Cohene126ba92013-07-07 17:25:49 +0300979 /* Set "fast registration enabled" for all kernel QPs */
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300980 MLX5_SET(qpc, qpc, fre, 1);
981 MLX5_SET(qpc, qpc, rlky, 1);
Eli Cohene126ba92013-07-07 17:25:49 +0300982
Haggai Eranb11a4f92016-02-29 15:45:03 +0200983 if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300984 MLX5_SET(qpc, qpc, deth_sqpn, 1);
Haggai Eranb11a4f92016-02-29 15:45:03 +0200985 qp->flags |= MLX5_IB_QP_SQPN_QP1;
986 }
987
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300988 mlx5_fill_page_array(&qp->buf,
989 (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
Eli Cohene126ba92013-07-07 17:25:49 +0300990
Jack Morgenstein9603b612014-07-28 23:30:22 +0300991 err = mlx5_db_alloc(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300992 if (err) {
993 mlx5_ib_dbg(dev, "err %d\n", err);
994 goto err_free;
995 }
996
Li Dongyangb5883002017-08-16 23:31:22 +1000997 qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
998 sizeof(*qp->sq.wrid), GFP_KERNEL);
999 qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
1000 sizeof(*qp->sq.wr_data), GFP_KERNEL);
1001 qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
1002 sizeof(*qp->rq.wrid), GFP_KERNEL);
1003 qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
1004 sizeof(*qp->sq.w_list), GFP_KERNEL);
1005 qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
1006 sizeof(*qp->sq.wqe_head), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001007
1008 if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
1009 !qp->sq.w_list || !qp->sq.wqe_head) {
1010 err = -ENOMEM;
1011 goto err_wrid;
1012 }
1013 qp->create_type = MLX5_QP_KERNEL;
1014
1015 return 0;
1016
1017err_wrid:
Li Dongyangb5883002017-08-16 23:31:22 +10001018 kvfree(qp->sq.wqe_head);
1019 kvfree(qp->sq.w_list);
1020 kvfree(qp->sq.wrid);
1021 kvfree(qp->sq.wr_data);
1022 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +02001023 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +03001024
1025err_free:
Al Viro479163f2014-11-20 08:13:57 +00001026 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +03001027
1028err_buf:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001029 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001030 return err;
1031}
1032
1033static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1034{
Li Dongyangb5883002017-08-16 23:31:22 +10001035 kvfree(qp->sq.wqe_head);
1036 kvfree(qp->sq.w_list);
1037 kvfree(qp->sq.wrid);
1038 kvfree(qp->sq.wr_data);
1039 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +02001040 mlx5_db_free(dev->mdev, &qp->db);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001041 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001042}
1043
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001044static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +03001045{
1046 if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
1047 (attr->qp_type == IB_QPT_XRC_INI))
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001048 return MLX5_SRQ_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001049 else if (!qp->has_rq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001050 return MLX5_ZERO_LEN_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001051 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001052 return MLX5_NON_ZERO_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001053}
1054
1055static int is_connected(enum ib_qp_type qp_type)
1056{
1057 if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
1058 return 1;
1059
1060 return 0;
1061}
1062
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001063static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001064 struct mlx5_ib_qp *qp,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001065 struct mlx5_ib_sq *sq, u32 tdn)
1066{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +03001067 u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001068 void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
1069
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001070 MLX5_SET(tisc, tisc, transport_domain, tdn);
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001071 if (qp->flags & MLX5_IB_QP_UNDERLAY)
1072 MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
1073
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001074 return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
1075}
1076
1077static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1078 struct mlx5_ib_sq *sq)
1079{
1080 mlx5_core_destroy_tis(dev->mdev, sq->tisn);
1081}
1082
1083static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1084 struct mlx5_ib_sq *sq, void *qpin,
1085 struct ib_pd *pd)
1086{
1087 struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
1088 __be64 *pas;
1089 void *in;
1090 void *sqc;
1091 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1092 void *wq;
1093 int inlen;
1094 int err;
1095 int page_shift = 0;
1096 int npages;
1097 int ncont = 0;
1098 u32 offset = 0;
1099
1100 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
1101 &sq->ubuffer.umem, &npages, &page_shift,
1102 &ncont, &offset);
1103 if (err)
1104 return err;
1105
1106 inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001107 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001108 if (!in) {
1109 err = -ENOMEM;
1110 goto err_umem;
1111 }
1112
1113 sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
1114 MLX5_SET(sqc, sqc, flush_in_error_en, 1);
Bodong Wang795b6092017-08-17 15:52:34 +03001115 if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
1116 MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001117 MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
1118 MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
1119 MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
1120 MLX5_SET(sqc, sqc, tis_lst_sz, 1);
1121 MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
Noa Osherovich96dc3fc2017-08-17 15:52:28 +03001122 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1123 MLX5_CAP_ETH(dev->mdev, swp))
1124 MLX5_SET(sqc, sqc, allow_swp, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001125
1126 wq = MLX5_ADDR_OF(sqc, sqc, wq);
1127 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1128 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1129 MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
1130 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1131 MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1132 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
1133 MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
1134 MLX5_SET(wq, wq, page_offset, offset);
1135
1136 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1137 mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
1138
1139 err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
1140
1141 kvfree(in);
1142
1143 if (err)
1144 goto err_umem;
1145
1146 return 0;
1147
1148err_umem:
1149 ib_umem_release(sq->ubuffer.umem);
1150 sq->ubuffer.umem = NULL;
1151
1152 return err;
1153}
1154
1155static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1156 struct mlx5_ib_sq *sq)
1157{
1158 mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
1159 ib_umem_release(sq->ubuffer.umem);
1160}
1161
1162static int get_rq_pas_size(void *qpc)
1163{
1164 u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
1165 u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
1166 u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
1167 u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
1168 u32 po_quanta = 1 << (log_page_size - 6);
1169 u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
1170 u32 page_size = 1 << log_page_size;
1171 u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
1172 u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
1173
1174 return rq_num_pas * sizeof(u64);
1175}
1176
1177static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1178 struct mlx5_ib_rq *rq, void *qpin)
1179{
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001180 struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001181 __be64 *pas;
1182 __be64 *qp_pas;
1183 void *in;
1184 void *rqc;
1185 void *wq;
1186 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1187 int inlen;
1188 int err;
1189 u32 rq_pas_size = get_rq_pas_size(qpc);
1190
1191 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001192 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001193 if (!in)
1194 return -ENOMEM;
1195
1196 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001197 if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
1198 MLX5_SET(rqc, rqc, vsd, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001199 MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
1200 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
1201 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
1202 MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
1203 MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
1204
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001205 if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
1206 MLX5_SET(rqc, rqc, scatter_fcs, 1);
1207
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001208 wq = MLX5_ADDR_OF(rqc, rqc, wq);
1209 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001210 if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
1211 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001212 MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
1213 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1214 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1215 MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
1216 MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
1217 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
1218
1219 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1220 qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
1221 memcpy(pas, qp_pas, rq_pas_size);
1222
1223 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
1224
1225 kvfree(in);
1226
1227 return err;
1228}
1229
1230static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1231 struct mlx5_ib_rq *rq)
1232{
1233 mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
1234}
1235
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001236static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
1237{
1238 return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
1239 MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
1240 MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
1241}
1242
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001243static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001244 struct mlx5_ib_rq *rq, u32 tdn,
1245 bool tunnel_offload_en)
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001246{
1247 u32 *in;
1248 void *tirc;
1249 int inlen;
1250 int err;
1251
1252 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001253 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001254 if (!in)
1255 return -ENOMEM;
1256
1257 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1258 MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
1259 MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
1260 MLX5_SET(tirc, tirc, transport_domain, tdn);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001261 if (tunnel_offload_en)
1262 MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001263
1264 err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
1265
1266 kvfree(in);
1267
1268 return err;
1269}
1270
1271static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1272 struct mlx5_ib_rq *rq)
1273{
1274 mlx5_core_destroy_tir(dev->mdev, rq->tirn);
1275}
1276
1277static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001278 u32 *in,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001279 struct ib_pd *pd)
1280{
1281 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1282 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1283 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1284 struct ib_uobject *uobj = pd->uobject;
1285 struct ib_ucontext *ucontext = uobj->context;
1286 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1287 int err;
1288 u32 tdn = mucontext->tdn;
1289
1290 if (qp->sq.wqe_cnt) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001291 err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001292 if (err)
1293 return err;
1294
1295 err = create_raw_packet_qp_sq(dev, sq, in, pd);
1296 if (err)
1297 goto err_destroy_tis;
1298
1299 sq->base.container_mibqp = qp;
Majd Dibbiny1d31e9c2017-08-23 08:35:41 +03001300 sq->base.mqp.event = mlx5_ib_qp_event;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001301 }
1302
1303 if (qp->rq.wqe_cnt) {
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001304 rq->base.container_mibqp = qp;
1305
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001306 if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
1307 rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001308 if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
1309 rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001310 err = create_raw_packet_qp_rq(dev, rq, in);
1311 if (err)
1312 goto err_destroy_sq;
1313
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001314
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001315 err = create_raw_packet_qp_tir(dev, rq, tdn,
1316 qp->tunnel_offload_en);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001317 if (err)
1318 goto err_destroy_rq;
1319 }
1320
1321 qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
1322 rq->base.mqp.qpn;
1323
1324 return 0;
1325
1326err_destroy_rq:
1327 destroy_raw_packet_qp_rq(dev, rq);
1328err_destroy_sq:
1329 if (!qp->sq.wqe_cnt)
1330 return err;
1331 destroy_raw_packet_qp_sq(dev, sq);
1332err_destroy_tis:
1333 destroy_raw_packet_qp_tis(dev, sq);
1334
1335 return err;
1336}
1337
1338static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
1339 struct mlx5_ib_qp *qp)
1340{
1341 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1342 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1343 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1344
1345 if (qp->rq.wqe_cnt) {
1346 destroy_raw_packet_qp_tir(dev, rq);
1347 destroy_raw_packet_qp_rq(dev, rq);
1348 }
1349
1350 if (qp->sq.wqe_cnt) {
1351 destroy_raw_packet_qp_sq(dev, sq);
1352 destroy_raw_packet_qp_tis(dev, sq);
1353 }
1354}
1355
1356static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
1357 struct mlx5_ib_raw_packet_qp *raw_packet_qp)
1358{
1359 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1360 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1361
1362 sq->sq = &qp->sq;
1363 rq->rq = &qp->rq;
1364 sq->doorbell = &qp->db;
1365 rq->doorbell = &qp->db;
1366}
1367
Yishai Hadas28d61372016-05-23 15:20:56 +03001368static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1369{
1370 mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
1371}
1372
1373static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
1374 struct ib_pd *pd,
1375 struct ib_qp_init_attr *init_attr,
1376 struct ib_udata *udata)
1377{
1378 struct ib_uobject *uobj = pd->uobject;
1379 struct ib_ucontext *ucontext = uobj->context;
1380 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1381 struct mlx5_ib_create_qp_resp resp = {};
1382 int inlen;
1383 int err;
1384 u32 *in;
1385 void *tirc;
1386 void *hfso;
1387 u32 selected_fields = 0;
1388 size_t min_resp_len;
1389 u32 tdn = mucontext->tdn;
1390 struct mlx5_ib_create_qp_rss ucmd = {};
1391 size_t required_cmd_sz;
1392
1393 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1394 return -EOPNOTSUPP;
1395
1396 if (init_attr->create_flags || init_attr->send_cq)
1397 return -EINVAL;
1398
Eli Cohen2f5ff262017-01-03 23:55:21 +02001399 min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
Yishai Hadas28d61372016-05-23 15:20:56 +03001400 if (udata->outlen < min_resp_len)
1401 return -EINVAL;
1402
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001403 required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
Yishai Hadas28d61372016-05-23 15:20:56 +03001404 if (udata->inlen < required_cmd_sz) {
1405 mlx5_ib_dbg(dev, "invalid inlen\n");
1406 return -EINVAL;
1407 }
1408
1409 if (udata->inlen > sizeof(ucmd) &&
1410 !ib_is_udata_cleared(udata, sizeof(ucmd),
1411 udata->inlen - sizeof(ucmd))) {
1412 mlx5_ib_dbg(dev, "inlen is not supported\n");
1413 return -EOPNOTSUPP;
1414 }
1415
1416 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
1417 mlx5_ib_dbg(dev, "copy failed\n");
1418 return -EFAULT;
1419 }
1420
1421 if (ucmd.comp_mask) {
1422 mlx5_ib_dbg(dev, "invalid comp mask\n");
1423 return -EOPNOTSUPP;
1424 }
1425
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001426 if (ucmd.flags & ~MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
1427 mlx5_ib_dbg(dev, "invalid flags\n");
1428 return -EOPNOTSUPP;
1429 }
1430
1431 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
1432 !tunnel_offload_supported(dev->mdev)) {
1433 mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
Yishai Hadas28d61372016-05-23 15:20:56 +03001434 return -EOPNOTSUPP;
1435 }
1436
Maor Gottlieb309fa342017-10-19 08:25:56 +03001437 if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
1438 !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
1439 mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
1440 return -EOPNOTSUPP;
1441 }
1442
Yishai Hadas28d61372016-05-23 15:20:56 +03001443 err = ib_copy_to_udata(udata, &resp, min_resp_len);
1444 if (err) {
1445 mlx5_ib_dbg(dev, "copy failed\n");
1446 return -EINVAL;
1447 }
1448
1449 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001450 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas28d61372016-05-23 15:20:56 +03001451 if (!in)
1452 return -ENOMEM;
1453
1454 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1455 MLX5_SET(tirc, tirc, disp_type,
1456 MLX5_TIRC_DISP_TYPE_INDIRECT);
1457 MLX5_SET(tirc, tirc, indirect_table,
1458 init_attr->rwq_ind_tbl->ind_tbl_num);
1459 MLX5_SET(tirc, tirc, transport_domain, tdn);
1460
1461 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001462
1463 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
1464 MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
1465
Maor Gottlieb309fa342017-10-19 08:25:56 +03001466 if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
1467 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
1468 else
1469 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1470
Yishai Hadas28d61372016-05-23 15:20:56 +03001471 switch (ucmd.rx_hash_function) {
1472 case MLX5_RX_HASH_FUNC_TOEPLITZ:
1473 {
1474 void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
1475 size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
1476
1477 if (len != ucmd.rx_key_len) {
1478 err = -EINVAL;
1479 goto err;
1480 }
1481
1482 MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1483 MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
1484 memcpy(rss_key, ucmd.rx_hash_key, len);
1485 break;
1486 }
1487 default:
1488 err = -EOPNOTSUPP;
1489 goto err;
1490 }
1491
1492 if (!ucmd.rx_hash_fields_mask) {
1493 /* special case when this TIR serves as steering entry without hashing */
1494 if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
1495 goto create_tir;
1496 err = -EINVAL;
1497 goto err;
1498 }
1499
1500 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1501 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
1502 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1503 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
1504 err = -EINVAL;
1505 goto err;
1506 }
1507
1508 /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
1509 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1510 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
1511 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1512 MLX5_L3_PROT_TYPE_IPV4);
1513 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1514 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1515 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1516 MLX5_L3_PROT_TYPE_IPV6);
1517
1518 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1519 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
1520 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1521 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
1522 err = -EINVAL;
1523 goto err;
1524 }
1525
1526 /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
1527 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1528 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
1529 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1530 MLX5_L4_PROT_TYPE_TCP);
1531 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1532 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1533 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1534 MLX5_L4_PROT_TYPE_UDP);
1535
1536 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1537 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
1538 selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
1539
1540 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
1541 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1542 selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
1543
1544 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1545 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
1546 selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
1547
1548 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
1549 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1550 selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
1551
1552 MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
1553
1554create_tir:
1555 err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
1556
1557 if (err)
1558 goto err;
1559
1560 kvfree(in);
1561 /* qpn is reserved for that QP */
1562 qp->trans_qp.base.mqp.qpn = 0;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03001563 qp->flags |= MLX5_IB_QP_RSS;
Yishai Hadas28d61372016-05-23 15:20:56 +03001564 return 0;
1565
1566err:
1567 kvfree(in);
1568 return err;
1569}
1570
Eli Cohene126ba92013-07-07 17:25:49 +03001571static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
1572 struct ib_qp_init_attr *init_attr,
1573 struct ib_udata *udata, struct mlx5_ib_qp *qp)
1574{
1575 struct mlx5_ib_resources *devr = &dev->devr;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001576 int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001577 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001578 struct mlx5_ib_create_qp_resp resp;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001579 struct mlx5_ib_cq *send_cq;
1580 struct mlx5_ib_cq *recv_cq;
1581 unsigned long flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001582 u32 uidx = MLX5_IB_DEFAULT_UIDX;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001583 struct mlx5_ib_create_qp ucmd;
1584 struct mlx5_ib_qp_base *base;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001585 void *qpc;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001586 u32 *in;
1587 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001588
1589 mutex_init(&qp->mutex);
1590 spin_lock_init(&qp->sq.lock);
1591 spin_lock_init(&qp->rq.lock);
1592
Yishai Hadas28d61372016-05-23 15:20:56 +03001593 if (init_attr->rwq_ind_tbl) {
1594 if (!udata)
1595 return -ENOSYS;
1596
1597 err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
1598 return err;
1599 }
1600
Eli Cohenf360d882014-04-02 00:10:16 +03001601 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001602 if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
Eli Cohenf360d882014-04-02 00:10:16 +03001603 mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
1604 return -EINVAL;
1605 } else {
1606 qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1607 }
1608 }
1609
Leon Romanovsky051f2632015-12-20 12:16:11 +02001610 if (init_attr->create_flags &
1611 (IB_QP_CREATE_CROSS_CHANNEL |
1612 IB_QP_CREATE_MANAGED_SEND |
1613 IB_QP_CREATE_MANAGED_RECV)) {
1614 if (!MLX5_CAP_GEN(mdev, cd)) {
1615 mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
1616 return -EINVAL;
1617 }
1618 if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
1619 qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
1620 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
1621 qp->flags |= MLX5_IB_QP_MANAGED_SEND;
1622 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
1623 qp->flags |= MLX5_IB_QP_MANAGED_RECV;
1624 }
Erez Shitritf0313962016-02-21 16:27:17 +02001625
1626 if (init_attr->qp_type == IB_QPT_UD &&
1627 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
1628 if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
1629 mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
1630 return -EOPNOTSUPP;
1631 }
1632
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001633 if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
1634 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1635 mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
1636 return -EOPNOTSUPP;
1637 }
1638 if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
1639 !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
1640 mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
1641 return -EOPNOTSUPP;
1642 }
1643 qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
1644 }
1645
Eli Cohene126ba92013-07-07 17:25:49 +03001646 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1647 qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
1648
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001649 if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
1650 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1651 MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
1652 (init_attr->qp_type != IB_QPT_RAW_PACKET))
1653 return -EOPNOTSUPP;
1654 qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
1655 }
1656
Eli Cohene126ba92013-07-07 17:25:49 +03001657 if (pd && pd->uobject) {
1658 if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
1659 mlx5_ib_dbg(dev, "copy failed\n");
1660 return -EFAULT;
1661 }
1662
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001663 err = get_qp_user_index(to_mucontext(pd->uobject->context),
1664 &ucmd, udata->inlen, &uidx);
1665 if (err)
1666 return err;
1667
Eli Cohene126ba92013-07-07 17:25:49 +03001668 qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
1669 qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001670 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
1671 if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
1672 !tunnel_offload_supported(mdev)) {
1673 mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
1674 return -EOPNOTSUPP;
1675 }
1676 qp->tunnel_offload_en = true;
1677 }
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001678
1679 if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
1680 if (init_attr->qp_type != IB_QPT_UD ||
1681 (MLX5_CAP_GEN(dev->mdev, port_type) !=
1682 MLX5_CAP_PORT_TYPE_IB) ||
1683 !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
1684 mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
1685 return -EOPNOTSUPP;
1686 }
1687
1688 qp->flags |= MLX5_IB_QP_UNDERLAY;
1689 qp->underlay_qpn = init_attr->source_qpn;
1690 }
Eli Cohene126ba92013-07-07 17:25:49 +03001691 } else {
1692 qp->wq_sig = !!wq_signature;
1693 }
1694
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001695 base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1696 qp->flags & MLX5_IB_QP_UNDERLAY) ?
1697 &qp->raw_packet_qp.rq.base :
1698 &qp->trans_qp.base;
1699
Eli Cohene126ba92013-07-07 17:25:49 +03001700 qp->has_rq = qp_has_rq(init_attr);
1701 err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
1702 qp, (pd && pd->uobject) ? &ucmd : NULL);
1703 if (err) {
1704 mlx5_ib_dbg(dev, "err %d\n", err);
1705 return err;
1706 }
1707
1708 if (pd) {
1709 if (pd->uobject) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001710 __u32 max_wqes =
1711 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Eli Cohene126ba92013-07-07 17:25:49 +03001712 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
1713 if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
1714 ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
1715 mlx5_ib_dbg(dev, "invalid rq params\n");
1716 return -EINVAL;
1717 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001718 if (ucmd.sq_wqe_count > max_wqes) {
Eli Cohene126ba92013-07-07 17:25:49 +03001719 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03001720 ucmd.sq_wqe_count, max_wqes);
Eli Cohene126ba92013-07-07 17:25:49 +03001721 return -EINVAL;
1722 }
Haggai Eranb11a4f92016-02-29 15:45:03 +02001723 if (init_attr->create_flags &
1724 mlx5_ib_create_qp_sqpn_qp1()) {
1725 mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
1726 return -EINVAL;
1727 }
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001728 err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
1729 &resp, &inlen, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001730 if (err)
1731 mlx5_ib_dbg(dev, "err %d\n", err);
1732 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001733 err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
1734 base);
Eli Cohene126ba92013-07-07 17:25:49 +03001735 if (err)
1736 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +03001737 }
1738
1739 if (err)
1740 return err;
1741 } else {
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001742 in = kvzalloc(inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001743 if (!in)
1744 return -ENOMEM;
1745
1746 qp->create_type = MLX5_QP_EMPTY;
1747 }
1748
1749 if (is_sqp(init_attr->qp_type))
1750 qp->port = init_attr->port_num;
1751
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001752 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
1753
1754 MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
1755 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
Eli Cohene126ba92013-07-07 17:25:49 +03001756
1757 if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001758 MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001759 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001760 MLX5_SET(qpc, qpc, latency_sensitive, 1);
1761
Eli Cohene126ba92013-07-07 17:25:49 +03001762
1763 if (qp->wq_sig)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001764 MLX5_SET(qpc, qpc, wq_signature, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001765
Eli Cohenf360d882014-04-02 00:10:16 +03001766 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001767 MLX5_SET(qpc, qpc, block_lb_mc, 1);
Eli Cohenf360d882014-04-02 00:10:16 +03001768
Leon Romanovsky051f2632015-12-20 12:16:11 +02001769 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001770 MLX5_SET(qpc, qpc, cd_master, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001771 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001772 MLX5_SET(qpc, qpc, cd_slave_send, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001773 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001774 MLX5_SET(qpc, qpc, cd_slave_receive, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001775
Eli Cohene126ba92013-07-07 17:25:49 +03001776 if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
1777 int rcqe_sz;
1778 int scqe_sz;
1779
1780 rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
1781 scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
1782
1783 if (rcqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001784 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001785 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001786 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001787
1788 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
1789 if (scqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001790 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001791 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001792 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001793 }
1794 }
1795
1796 if (qp->rq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001797 MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
1798 MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001799 }
1800
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001801 MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03001802
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001803 if (qp->sq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001804 MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001805 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001806 MLX5_SET(qpc, qpc, no_sq, 1);
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001807 if (init_attr->srq &&
1808 init_attr->srq->srq_type == IB_SRQT_TM)
1809 MLX5_SET(qpc, qpc, offload_type,
1810 MLX5_QPC_OFFLOAD_TYPE_RNDV);
1811 }
Eli Cohene126ba92013-07-07 17:25:49 +03001812
1813 /* Set default resources */
1814 switch (init_attr->qp_type) {
1815 case IB_QPT_XRC_TGT:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001816 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1817 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
1818 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
1819 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001820 break;
1821 case IB_QPT_XRC_INI:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001822 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1823 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1824 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001825 break;
1826 default:
1827 if (init_attr->srq) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001828 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
1829 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001830 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001831 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1832 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001833 }
1834 }
1835
1836 if (init_attr->send_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001837 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001838
1839 if (init_attr->recv_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001840 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001841
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001842 MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
Eli Cohene126ba92013-07-07 17:25:49 +03001843
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001844 /* 0xffffff means we ask to work with cqe version 0 */
1845 if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001846 MLX5_SET(qpc, qpc, user_index, uidx);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001847
Erez Shitritf0313962016-02-21 16:27:17 +02001848 /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
1849 if (init_attr->qp_type == IB_QPT_UD &&
1850 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
Erez Shitritf0313962016-02-21 16:27:17 +02001851 MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
1852 qp->flags |= MLX5_IB_QP_LSO;
1853 }
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001854
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001855 if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
1856 if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
1857 mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
1858 err = -EOPNOTSUPP;
1859 goto err;
1860 } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1861 MLX5_SET(qpc, qpc, end_padding_mode,
1862 MLX5_WQ_END_PAD_MODE_ALIGN);
1863 } else {
1864 qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
1865 }
1866 }
1867
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001868 if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1869 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001870 qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
1871 raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
1872 err = create_raw_packet_qp(dev, qp, in, pd);
1873 } else {
1874 err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
1875 }
1876
Eli Cohene126ba92013-07-07 17:25:49 +03001877 if (err) {
1878 mlx5_ib_dbg(dev, "create qp failed\n");
1879 goto err_create;
1880 }
1881
Al Viro479163f2014-11-20 08:13:57 +00001882 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001883
majd@mellanox.com19098df2016-01-14 19:13:03 +02001884 base->container_mibqp = qp;
1885 base->mqp.event = mlx5_ib_qp_event;
Eli Cohene126ba92013-07-07 17:25:49 +03001886
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001887 get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
1888 &send_cq, &recv_cq);
1889 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1890 mlx5_ib_lock_cqs(send_cq, recv_cq);
1891 /* Maintain device to QPs access, needed for further handling via reset
1892 * flow
1893 */
1894 list_add_tail(&qp->qps_list, &dev->qp_list);
1895 /* Maintain CQ to QPs access, needed for further handling via reset flow
1896 */
1897 if (send_cq)
1898 list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
1899 if (recv_cq)
1900 list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
1901 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1902 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1903
Eli Cohene126ba92013-07-07 17:25:49 +03001904 return 0;
1905
1906err_create:
1907 if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02001908 destroy_qp_user(dev, pd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001909 else if (qp->create_type == MLX5_QP_KERNEL)
1910 destroy_qp_kernel(dev, qp);
1911
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001912err:
Al Viro479163f2014-11-20 08:13:57 +00001913 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001914 return err;
1915}
1916
1917static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1918 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1919{
1920 if (send_cq) {
1921 if (recv_cq) {
1922 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001923 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001924 spin_lock_nested(&recv_cq->lock,
1925 SINGLE_DEPTH_NESTING);
1926 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001927 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001928 __acquire(&recv_cq->lock);
1929 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001930 spin_lock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001931 spin_lock_nested(&send_cq->lock,
1932 SINGLE_DEPTH_NESTING);
1933 }
1934 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001935 spin_lock(&send_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001936 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001937 }
1938 } else if (recv_cq) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001939 spin_lock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001940 __acquire(&send_cq->lock);
1941 } else {
1942 __acquire(&send_cq->lock);
1943 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001944 }
1945}
1946
1947static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1948 __releases(&send_cq->lock) __releases(&recv_cq->lock)
1949{
1950 if (send_cq) {
1951 if (recv_cq) {
1952 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1953 spin_unlock(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001954 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001955 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1956 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001957 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001958 } else {
1959 spin_unlock(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001960 spin_unlock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001961 }
1962 } else {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001963 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001964 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001965 }
1966 } else if (recv_cq) {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001967 __release(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001968 spin_unlock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001969 } else {
1970 __release(&recv_cq->lock);
1971 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001972 }
1973}
1974
1975static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
1976{
1977 return to_mpd(qp->ibqp.pd);
1978}
1979
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001980static void get_cqs(enum ib_qp_type qp_type,
1981 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
Eli Cohene126ba92013-07-07 17:25:49 +03001982 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
1983{
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001984 switch (qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +03001985 case IB_QPT_XRC_TGT:
1986 *send_cq = NULL;
1987 *recv_cq = NULL;
1988 break;
1989 case MLX5_IB_QPT_REG_UMR:
1990 case IB_QPT_XRC_INI:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001991 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001992 *recv_cq = NULL;
1993 break;
1994
1995 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02001996 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03001997 case IB_QPT_RC:
1998 case IB_QPT_UC:
1999 case IB_QPT_UD:
2000 case IB_QPT_RAW_IPV6:
2001 case IB_QPT_RAW_ETHERTYPE:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002002 case IB_QPT_RAW_PACKET:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002003 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
2004 *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002005 break;
2006
Eli Cohene126ba92013-07-07 17:25:49 +03002007 case IB_QPT_MAX:
2008 default:
2009 *send_cq = NULL;
2010 *recv_cq = NULL;
2011 break;
2012 }
2013}
2014
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002015static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002016 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2017 u8 lag_tx_affinity);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002018
Eli Cohene126ba92013-07-07 17:25:49 +03002019static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
2020{
2021 struct mlx5_ib_cq *send_cq, *recv_cq;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002022 struct mlx5_ib_qp_base *base;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002023 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03002024 int err;
2025
Yishai Hadas28d61372016-05-23 15:20:56 +03002026 if (qp->ibqp.rwq_ind_tbl) {
2027 destroy_rss_raw_qp_tir(dev, qp);
2028 return;
2029 }
2030
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002031 base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
2032 qp->flags & MLX5_IB_QP_UNDERLAY) ?
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002033 &qp->raw_packet_qp.rq.base :
2034 &qp->trans_qp.base;
2035
Haggai Eran6aec21f2014-12-11 17:04:23 +02002036 if (qp->state != IB_QPS_RESET) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002037 if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
2038 !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002039 err = mlx5_core_qp_modify(dev->mdev,
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002040 MLX5_CMD_OP_2RST_QP, 0,
2041 NULL, &base->mqp);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002042 } else {
Alex Vesker0680efa2016-08-28 12:25:52 +03002043 struct mlx5_modify_raw_qp_param raw_qp_param = {
2044 .operation = MLX5_CMD_OP_2RST_QP
2045 };
2046
Aviv Heller13eab212016-09-18 20:48:04 +03002047 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002048 }
2049 if (err)
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002050 mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002051 base->mqp.qpn);
Haggai Eran6aec21f2014-12-11 17:04:23 +02002052 }
Eli Cohene126ba92013-07-07 17:25:49 +03002053
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002054 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
2055 &send_cq, &recv_cq);
2056
2057 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
2058 mlx5_ib_lock_cqs(send_cq, recv_cq);
2059 /* del from lists under both locks above to protect reset flow paths */
2060 list_del(&qp->qps_list);
2061 if (send_cq)
2062 list_del(&qp->cq_send_list);
2063
2064 if (recv_cq)
2065 list_del(&qp->cq_recv_list);
Eli Cohene126ba92013-07-07 17:25:49 +03002066
2067 if (qp->create_type == MLX5_QP_KERNEL) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02002068 __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03002069 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
2070 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002071 __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
2072 NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002073 }
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002074 mlx5_ib_unlock_cqs(send_cq, recv_cq);
2075 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +03002076
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002077 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
2078 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002079 destroy_raw_packet_qp(dev, qp);
2080 } else {
2081 err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
2082 if (err)
2083 mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
2084 base->mqp.qpn);
2085 }
Eli Cohene126ba92013-07-07 17:25:49 +03002086
Eli Cohene126ba92013-07-07 17:25:49 +03002087 if (qp->create_type == MLX5_QP_KERNEL)
2088 destroy_qp_kernel(dev, qp);
2089 else if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02002090 destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03002091}
2092
2093static const char *ib_qp_type_str(enum ib_qp_type type)
2094{
2095 switch (type) {
2096 case IB_QPT_SMI:
2097 return "IB_QPT_SMI";
2098 case IB_QPT_GSI:
2099 return "IB_QPT_GSI";
2100 case IB_QPT_RC:
2101 return "IB_QPT_RC";
2102 case IB_QPT_UC:
2103 return "IB_QPT_UC";
2104 case IB_QPT_UD:
2105 return "IB_QPT_UD";
2106 case IB_QPT_RAW_IPV6:
2107 return "IB_QPT_RAW_IPV6";
2108 case IB_QPT_RAW_ETHERTYPE:
2109 return "IB_QPT_RAW_ETHERTYPE";
2110 case IB_QPT_XRC_INI:
2111 return "IB_QPT_XRC_INI";
2112 case IB_QPT_XRC_TGT:
2113 return "IB_QPT_XRC_TGT";
2114 case IB_QPT_RAW_PACKET:
2115 return "IB_QPT_RAW_PACKET";
2116 case MLX5_IB_QPT_REG_UMR:
2117 return "MLX5_IB_QPT_REG_UMR";
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002118 case IB_QPT_DRIVER:
2119 return "IB_QPT_DRIVER";
Eli Cohene126ba92013-07-07 17:25:49 +03002120 case IB_QPT_MAX:
2121 default:
2122 return "Invalid QP type";
2123 }
2124}
2125
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002126static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
2127 struct ib_qp_init_attr *attr,
2128 struct mlx5_ib_create_qp *ucmd)
2129{
2130 struct mlx5_ib_dev *dev;
2131 struct mlx5_ib_qp *qp;
2132 int err = 0;
2133 u32 uidx = MLX5_IB_DEFAULT_UIDX;
2134 void *dctc;
2135
2136 if (!attr->srq || !attr->recv_cq)
2137 return ERR_PTR(-EINVAL);
2138
2139 dev = to_mdev(pd->device);
2140
2141 err = get_qp_user_index(to_mucontext(pd->uobject->context),
2142 ucmd, sizeof(*ucmd), &uidx);
2143 if (err)
2144 return ERR_PTR(err);
2145
2146 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2147 if (!qp)
2148 return ERR_PTR(-ENOMEM);
2149
2150 qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
2151 if (!qp->dct.in) {
2152 err = -ENOMEM;
2153 goto err_free;
2154 }
2155
2156 dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
2157 qp->driver_qp_type = MLX5_IB_QPT_DCT;
2158 MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
2159 MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
2160 MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
2161 MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
2162 MLX5_SET(dctc, dctc, user_index, uidx);
2163
2164 qp->state = IB_QPS_RESET;
2165
2166 return &qp->ibqp;
2167err_free:
2168 kfree(qp);
2169 return ERR_PTR(err);
2170}
2171
2172static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
2173 struct ib_qp_init_attr *init_attr,
2174 struct mlx5_ib_create_qp *ucmd,
2175 struct ib_udata *udata)
2176{
2177 enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
2178 int err;
2179
2180 if (!udata)
2181 return -EINVAL;
2182
2183 if (udata->inlen < sizeof(*ucmd)) {
2184 mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
2185 return -EINVAL;
2186 }
2187 err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
2188 if (err)
2189 return err;
2190
2191 if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
2192 init_attr->qp_type = MLX5_IB_QPT_DCI;
2193 } else {
2194 if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
2195 init_attr->qp_type = MLX5_IB_QPT_DCT;
2196 } else {
2197 mlx5_ib_dbg(dev, "Invalid QP flags\n");
2198 return -EINVAL;
2199 }
2200 }
2201
2202 if (!MLX5_CAP_GEN(dev->mdev, dct)) {
2203 mlx5_ib_dbg(dev, "DC transport is not supported\n");
2204 return -EOPNOTSUPP;
2205 }
2206
2207 return 0;
2208}
2209
Eli Cohene126ba92013-07-07 17:25:49 +03002210struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002211 struct ib_qp_init_attr *verbs_init_attr,
Eli Cohene126ba92013-07-07 17:25:49 +03002212 struct ib_udata *udata)
2213{
2214 struct mlx5_ib_dev *dev;
2215 struct mlx5_ib_qp *qp;
2216 u16 xrcdn = 0;
2217 int err;
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002218 struct ib_qp_init_attr mlx_init_attr;
2219 struct ib_qp_init_attr *init_attr = verbs_init_attr;
Eli Cohene126ba92013-07-07 17:25:49 +03002220
2221 if (pd) {
2222 dev = to_mdev(pd->device);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002223
2224 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
2225 if (!pd->uobject) {
2226 mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
2227 return ERR_PTR(-EINVAL);
2228 } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
2229 mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
2230 return ERR_PTR(-EINVAL);
2231 }
2232 }
Majd Dibbiny09f16cf2016-01-28 17:51:48 +02002233 } else {
2234 /* being cautious here */
2235 if (init_attr->qp_type != IB_QPT_XRC_TGT &&
2236 init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
2237 pr_warn("%s: no PD for transport %s\n", __func__,
2238 ib_qp_type_str(init_attr->qp_type));
2239 return ERR_PTR(-EINVAL);
2240 }
2241 dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
Eli Cohene126ba92013-07-07 17:25:49 +03002242 }
2243
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002244 if (init_attr->qp_type == IB_QPT_DRIVER) {
2245 struct mlx5_ib_create_qp ucmd;
2246
2247 init_attr = &mlx_init_attr;
2248 memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
2249 err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
2250 if (err)
2251 return ERR_PTR(err);
2252 }
2253
Eli Cohene126ba92013-07-07 17:25:49 +03002254 switch (init_attr->qp_type) {
2255 case IB_QPT_XRC_TGT:
2256 case IB_QPT_XRC_INI:
Saeed Mahameed938fe832015-05-28 22:28:41 +03002257 if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002258 mlx5_ib_dbg(dev, "XRC not supported\n");
2259 return ERR_PTR(-ENOSYS);
2260 }
2261 init_attr->recv_cq = NULL;
2262 if (init_attr->qp_type == IB_QPT_XRC_TGT) {
2263 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
2264 init_attr->send_cq = NULL;
2265 }
2266
2267 /* fall through */
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002268 case IB_QPT_RAW_PACKET:
Eli Cohene126ba92013-07-07 17:25:49 +03002269 case IB_QPT_RC:
2270 case IB_QPT_UC:
2271 case IB_QPT_UD:
2272 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002273 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002274 case MLX5_IB_QPT_REG_UMR:
2275 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2276 if (!qp)
2277 return ERR_PTR(-ENOMEM);
2278
2279 err = create_qp_common(dev, pd, init_attr, udata, qp);
2280 if (err) {
2281 mlx5_ib_dbg(dev, "create_qp_common failed\n");
2282 kfree(qp);
2283 return ERR_PTR(err);
2284 }
2285
2286 if (is_qp0(init_attr->qp_type))
2287 qp->ibqp.qp_num = 0;
2288 else if (is_qp1(init_attr->qp_type))
2289 qp->ibqp.qp_num = 1;
2290 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002291 qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
Eli Cohene126ba92013-07-07 17:25:49 +03002292
2293 mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002294 qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
Eli Cohena1ab8402016-10-27 16:36:46 +03002295 init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
2296 init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
Eli Cohene126ba92013-07-07 17:25:49 +03002297
majd@mellanox.com19098df2016-01-14 19:13:03 +02002298 qp->trans_qp.xrcdn = xrcdn;
Eli Cohene126ba92013-07-07 17:25:49 +03002299
2300 break;
2301
Haggai Erand16e91d2016-02-29 15:45:05 +02002302 case IB_QPT_GSI:
2303 return mlx5_ib_gsi_create_qp(pd, init_attr);
2304
Eli Cohene126ba92013-07-07 17:25:49 +03002305 case IB_QPT_RAW_IPV6:
2306 case IB_QPT_RAW_ETHERTYPE:
Eli Cohene126ba92013-07-07 17:25:49 +03002307 case IB_QPT_MAX:
2308 default:
2309 mlx5_ib_dbg(dev, "unsupported qp type %d\n",
2310 init_attr->qp_type);
2311 /* Don't support raw QPs */
2312 return ERR_PTR(-EINVAL);
2313 }
2314
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002315 if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
2316 qp->qp_sub_type = init_attr->qp_type;
2317
Eli Cohene126ba92013-07-07 17:25:49 +03002318 return &qp->ibqp;
2319}
2320
2321int mlx5_ib_destroy_qp(struct ib_qp *qp)
2322{
2323 struct mlx5_ib_dev *dev = to_mdev(qp->device);
2324 struct mlx5_ib_qp *mqp = to_mqp(qp);
2325
Haggai Erand16e91d2016-02-29 15:45:05 +02002326 if (unlikely(qp->qp_type == IB_QPT_GSI))
2327 return mlx5_ib_gsi_destroy_qp(qp);
2328
Eli Cohene126ba92013-07-07 17:25:49 +03002329 destroy_qp_common(dev, mqp);
2330
2331 kfree(mqp);
2332
2333 return 0;
2334}
2335
2336static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
2337 int attr_mask)
2338{
2339 u32 hw_access_flags = 0;
2340 u8 dest_rd_atomic;
2341 u32 access_flags;
2342
2343 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2344 dest_rd_atomic = attr->max_dest_rd_atomic;
2345 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002346 dest_rd_atomic = qp->trans_qp.resp_depth;
Eli Cohene126ba92013-07-07 17:25:49 +03002347
2348 if (attr_mask & IB_QP_ACCESS_FLAGS)
2349 access_flags = attr->qp_access_flags;
2350 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002351 access_flags = qp->trans_qp.atomic_rd_en;
Eli Cohene126ba92013-07-07 17:25:49 +03002352
2353 if (!dest_rd_atomic)
2354 access_flags &= IB_ACCESS_REMOTE_WRITE;
2355
2356 if (access_flags & IB_ACCESS_REMOTE_READ)
2357 hw_access_flags |= MLX5_QP_BIT_RRE;
2358 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
2359 hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
2360 if (access_flags & IB_ACCESS_REMOTE_WRITE)
2361 hw_access_flags |= MLX5_QP_BIT_RWE;
2362
2363 return cpu_to_be32(hw_access_flags);
2364}
2365
2366enum {
2367 MLX5_PATH_FLAG_FL = 1 << 0,
2368 MLX5_PATH_FLAG_FREE_AR = 1 << 1,
2369 MLX5_PATH_FLAG_COUNTER = 1 << 2,
2370};
2371
2372static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
2373{
2374 if (rate == IB_RATE_PORT_CURRENT) {
2375 return 0;
2376 } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
2377 return -EINVAL;
2378 } else {
2379 while (rate != IB_RATE_2_5_GBPS &&
2380 !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
Saeed Mahameed938fe832015-05-28 22:28:41 +03002381 MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
Eli Cohene126ba92013-07-07 17:25:49 +03002382 --rate;
2383 }
2384
2385 return rate + MLX5_STAT_RATE_OFFSET;
2386}
2387
majd@mellanox.com75850d02016-01-14 19:13:06 +02002388static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
2389 struct mlx5_ib_sq *sq, u8 sl)
2390{
2391 void *in;
2392 void *tisc;
2393 int inlen;
2394 int err;
2395
2396 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002397 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002398 if (!in)
2399 return -ENOMEM;
2400
2401 MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
2402
2403 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2404 MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
2405
2406 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2407
2408 kvfree(in);
2409
2410 return err;
2411}
2412
Aviv Heller13eab212016-09-18 20:48:04 +03002413static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
2414 struct mlx5_ib_sq *sq, u8 tx_affinity)
2415{
2416 void *in;
2417 void *tisc;
2418 int inlen;
2419 int err;
2420
2421 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002422 in = kvzalloc(inlen, GFP_KERNEL);
Aviv Heller13eab212016-09-18 20:48:04 +03002423 if (!in)
2424 return -ENOMEM;
2425
2426 MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
2427
2428 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2429 MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
2430
2431 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2432
2433 kvfree(in);
2434
2435 return err;
2436}
2437
majd@mellanox.com75850d02016-01-14 19:13:06 +02002438static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04002439 const struct rdma_ah_attr *ah,
Eli Cohene126ba92013-07-07 17:25:49 +03002440 struct mlx5_qp_path *path, u8 port, int attr_mask,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002441 u32 path_flags, const struct ib_qp_attr *attr,
2442 bool alt)
Eli Cohene126ba92013-07-07 17:25:49 +03002443{
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002444 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002445 int err;
Majd Dibbinyed884512017-01-18 14:10:35 +02002446 enum ib_gid_type gid_type;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002447 u8 ah_flags = rdma_ah_get_ah_flags(ah);
2448 u8 sl = rdma_ah_get_sl(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002449
Eli Cohene126ba92013-07-07 17:25:49 +03002450 if (attr_mask & IB_QP_PKEY_INDEX)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002451 path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
2452 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002453
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002454 if (ah_flags & IB_AH_GRH) {
2455 if (grh->sgid_index >=
Saeed Mahameed938fe832015-05-28 22:28:41 +03002456 dev->mdev->port_caps[port - 1].gid_table_len) {
Joe Perchesf4f01b52015-05-08 15:58:07 -07002457 pr_err("sgid_index (%u) too large. max is %d\n",
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002458 grh->sgid_index,
Saeed Mahameed938fe832015-05-28 22:28:41 +03002459 dev->mdev->port_caps[port - 1].gid_table_len);
Eli Cohenf83b4262014-09-14 16:47:54 +03002460 return -EINVAL;
2461 }
Achiad Shochat2811ba52015-12-23 18:47:24 +02002462 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002463
2464 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002465 if (!(ah_flags & IB_AH_GRH))
Achiad Shochat2811ba52015-12-23 18:47:24 +02002466 return -EINVAL;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002467 err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
Majd Dibbinyed884512017-01-18 14:10:35 +02002468 &gid_type);
2469 if (err)
2470 return err;
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002471 memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
Majd Dibbiny2b621852017-10-30 14:23:14 +02002472 if (qp->ibqp.qp_type == IB_QPT_RC ||
2473 qp->ibqp.qp_type == IB_QPT_UC ||
2474 qp->ibqp.qp_type == IB_QPT_XRC_INI ||
2475 qp->ibqp.qp_type == IB_QPT_XRC_TGT)
2476 path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
2477 grh->sgid_index);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002478 path->dci_cfi_prio_sl = (sl & 0x7) << 4;
Majd Dibbinyed884512017-01-18 14:10:35 +02002479 if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002480 path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002481 } else {
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002482 path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
2483 path->fl_free_ar |=
2484 (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002485 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
2486 path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
2487 if (ah_flags & IB_AH_GRH)
Achiad Shochat2811ba52015-12-23 18:47:24 +02002488 path->grh_mlid |= 1 << 7;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002489 path->dci_cfi_prio_sl = sl & 0xf;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002490 }
2491
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002492 if (ah_flags & IB_AH_GRH) {
2493 path->mgid_index = grh->sgid_index;
2494 path->hop_limit = grh->hop_limit;
Eli Cohene126ba92013-07-07 17:25:49 +03002495 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002496 cpu_to_be32((grh->traffic_class << 20) |
2497 (grh->flow_label));
2498 memcpy(path->rgid, grh->dgid.raw, 16);
Eli Cohene126ba92013-07-07 17:25:49 +03002499 }
2500
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002501 err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
Eli Cohene126ba92013-07-07 17:25:49 +03002502 if (err < 0)
2503 return err;
2504 path->static_rate = err;
2505 path->port = port;
2506
Eli Cohene126ba92013-07-07 17:25:49 +03002507 if (attr_mask & IB_QP_TIMEOUT)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002508 path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
Eli Cohene126ba92013-07-07 17:25:49 +03002509
majd@mellanox.com75850d02016-01-14 19:13:06 +02002510 if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
2511 return modify_raw_packet_eth_prio(dev->mdev,
2512 &qp->raw_packet_qp.sq,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002513 sl & 0xf);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002514
Eli Cohene126ba92013-07-07 17:25:49 +03002515 return 0;
2516}
2517
2518static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
2519 [MLX5_QP_STATE_INIT] = {
2520 [MLX5_QP_STATE_INIT] = {
2521 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2522 MLX5_QP_OPTPAR_RAE |
2523 MLX5_QP_OPTPAR_RWE |
2524 MLX5_QP_OPTPAR_PKEY_INDEX |
2525 MLX5_QP_OPTPAR_PRI_PORT,
2526 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
2527 MLX5_QP_OPTPAR_PKEY_INDEX |
2528 MLX5_QP_OPTPAR_PRI_PORT,
2529 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2530 MLX5_QP_OPTPAR_Q_KEY |
2531 MLX5_QP_OPTPAR_PRI_PORT,
2532 },
2533 [MLX5_QP_STATE_RTR] = {
2534 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2535 MLX5_QP_OPTPAR_RRE |
2536 MLX5_QP_OPTPAR_RAE |
2537 MLX5_QP_OPTPAR_RWE |
2538 MLX5_QP_OPTPAR_PKEY_INDEX,
2539 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2540 MLX5_QP_OPTPAR_RWE |
2541 MLX5_QP_OPTPAR_PKEY_INDEX,
2542 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2543 MLX5_QP_OPTPAR_Q_KEY,
2544 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
2545 MLX5_QP_OPTPAR_Q_KEY,
Eli Cohena4774e92013-09-11 16:35:32 +03002546 [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2547 MLX5_QP_OPTPAR_RRE |
2548 MLX5_QP_OPTPAR_RAE |
2549 MLX5_QP_OPTPAR_RWE |
2550 MLX5_QP_OPTPAR_PKEY_INDEX,
Eli Cohene126ba92013-07-07 17:25:49 +03002551 },
2552 },
2553 [MLX5_QP_STATE_RTR] = {
2554 [MLX5_QP_STATE_RTS] = {
2555 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2556 MLX5_QP_OPTPAR_RRE |
2557 MLX5_QP_OPTPAR_RAE |
2558 MLX5_QP_OPTPAR_RWE |
2559 MLX5_QP_OPTPAR_PM_STATE |
2560 MLX5_QP_OPTPAR_RNR_TIMEOUT,
2561 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2562 MLX5_QP_OPTPAR_RWE |
2563 MLX5_QP_OPTPAR_PM_STATE,
2564 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2565 },
2566 },
2567 [MLX5_QP_STATE_RTS] = {
2568 [MLX5_QP_STATE_RTS] = {
2569 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2570 MLX5_QP_OPTPAR_RAE |
2571 MLX5_QP_OPTPAR_RWE |
2572 MLX5_QP_OPTPAR_RNR_TIMEOUT |
Eli Cohenc2a34312013-10-24 12:01:02 +03002573 MLX5_QP_OPTPAR_PM_STATE |
2574 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002575 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
Eli Cohenc2a34312013-10-24 12:01:02 +03002576 MLX5_QP_OPTPAR_PM_STATE |
2577 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002578 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
2579 MLX5_QP_OPTPAR_SRQN |
2580 MLX5_QP_OPTPAR_CQN_RCV,
2581 },
2582 },
2583 [MLX5_QP_STATE_SQER] = {
2584 [MLX5_QP_STATE_RTS] = {
2585 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2586 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
Eli Cohen75959f52013-09-11 16:35:31 +03002587 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
Eli Cohena4774e92013-09-11 16:35:32 +03002588 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
2589 MLX5_QP_OPTPAR_RWE |
2590 MLX5_QP_OPTPAR_RAE |
2591 MLX5_QP_OPTPAR_RRE,
Eli Cohene126ba92013-07-07 17:25:49 +03002592 },
2593 },
2594};
2595
2596static int ib_nr_to_mlx5_nr(int ib_mask)
2597{
2598 switch (ib_mask) {
2599 case IB_QP_STATE:
2600 return 0;
2601 case IB_QP_CUR_STATE:
2602 return 0;
2603 case IB_QP_EN_SQD_ASYNC_NOTIFY:
2604 return 0;
2605 case IB_QP_ACCESS_FLAGS:
2606 return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
2607 MLX5_QP_OPTPAR_RAE;
2608 case IB_QP_PKEY_INDEX:
2609 return MLX5_QP_OPTPAR_PKEY_INDEX;
2610 case IB_QP_PORT:
2611 return MLX5_QP_OPTPAR_PRI_PORT;
2612 case IB_QP_QKEY:
2613 return MLX5_QP_OPTPAR_Q_KEY;
2614 case IB_QP_AV:
2615 return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
2616 MLX5_QP_OPTPAR_PRI_PORT;
2617 case IB_QP_PATH_MTU:
2618 return 0;
2619 case IB_QP_TIMEOUT:
2620 return MLX5_QP_OPTPAR_ACK_TIMEOUT;
2621 case IB_QP_RETRY_CNT:
2622 return MLX5_QP_OPTPAR_RETRY_COUNT;
2623 case IB_QP_RNR_RETRY:
2624 return MLX5_QP_OPTPAR_RNR_RETRY;
2625 case IB_QP_RQ_PSN:
2626 return 0;
2627 case IB_QP_MAX_QP_RD_ATOMIC:
2628 return MLX5_QP_OPTPAR_SRA_MAX;
2629 case IB_QP_ALT_PATH:
2630 return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
2631 case IB_QP_MIN_RNR_TIMER:
2632 return MLX5_QP_OPTPAR_RNR_TIMEOUT;
2633 case IB_QP_SQ_PSN:
2634 return 0;
2635 case IB_QP_MAX_DEST_RD_ATOMIC:
2636 return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
2637 MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
2638 case IB_QP_PATH_MIG_STATE:
2639 return MLX5_QP_OPTPAR_PM_STATE;
2640 case IB_QP_CAP:
2641 return 0;
2642 case IB_QP_DEST_QPN:
2643 return 0;
2644 }
2645 return 0;
2646}
2647
2648static int ib_mask_to_mlx5_opt(int ib_mask)
2649{
2650 int result = 0;
2651 int i;
2652
2653 for (i = 0; i < 8 * sizeof(int); i++) {
2654 if ((1 << i) & ib_mask)
2655 result |= ib_nr_to_mlx5_nr(1 << i);
2656 }
2657
2658 return result;
2659}
2660
Alex Veskereb49ab02016-08-28 12:25:53 +03002661static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
2662 struct mlx5_ib_rq *rq, int new_state,
2663 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002664{
2665 void *in;
2666 void *rqc;
2667 int inlen;
2668 int err;
2669
2670 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002671 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002672 if (!in)
2673 return -ENOMEM;
2674
2675 MLX5_SET(modify_rq_in, in, rq_state, rq->state);
2676
2677 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
2678 MLX5_SET(rqc, rqc, state, new_state);
2679
Alex Veskereb49ab02016-08-28 12:25:53 +03002680 if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
2681 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
2682 MLX5_SET64(modify_rq_in, in, modify_bitmask,
Majd Dibbiny23a69642017-01-18 15:25:10 +02002683 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Alex Veskereb49ab02016-08-28 12:25:53 +03002684 MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
2685 } else
2686 pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
2687 dev->ib_dev.name);
2688 }
2689
2690 err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002691 if (err)
2692 goto out;
2693
2694 rq->state = new_state;
2695
2696out:
2697 kvfree(in);
2698 return err;
2699}
2700
2701static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
Bodong Wang7d29f342016-12-01 13:43:16 +02002702 struct mlx5_ib_sq *sq,
2703 int new_state,
2704 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002705{
Bodong Wang7d29f342016-12-01 13:43:16 +02002706 struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
2707 u32 old_rate = ibqp->rate_limit;
2708 u32 new_rate = old_rate;
2709 u16 rl_index = 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002710 void *in;
2711 void *sqc;
2712 int inlen;
2713 int err;
2714
2715 inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002716 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002717 if (!in)
2718 return -ENOMEM;
2719
2720 MLX5_SET(modify_sq_in, in, sq_state, sq->state);
2721
2722 sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
2723 MLX5_SET(sqc, sqc, state, new_state);
2724
Bodong Wang7d29f342016-12-01 13:43:16 +02002725 if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
2726 if (new_state != MLX5_SQC_STATE_RDY)
2727 pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
2728 __func__);
2729 else
2730 new_rate = raw_qp_param->rate_limit;
2731 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002732
Bodong Wang7d29f342016-12-01 13:43:16 +02002733 if (old_rate != new_rate) {
2734 if (new_rate) {
2735 err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
2736 if (err) {
2737 pr_err("Failed configuring rate %u: %d\n",
2738 new_rate, err);
2739 goto out;
2740 }
2741 }
2742
2743 MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
2744 MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
2745 }
2746
2747 err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
2748 if (err) {
2749 /* Remove new rate from table if failed */
2750 if (new_rate &&
2751 old_rate != new_rate)
2752 mlx5_rl_remove_rate(dev, new_rate);
2753 goto out;
2754 }
2755
2756 /* Only remove the old rate after new rate was set */
2757 if ((old_rate &&
2758 (old_rate != new_rate)) ||
2759 (new_state != MLX5_SQC_STATE_RDY))
2760 mlx5_rl_remove_rate(dev, old_rate);
2761
2762 ibqp->rate_limit = new_rate;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002763 sq->state = new_state;
2764
2765out:
2766 kvfree(in);
2767 return err;
2768}
2769
2770static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002771 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2772 u8 tx_affinity)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002773{
2774 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
2775 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
2776 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
Bodong Wang7d29f342016-12-01 13:43:16 +02002777 int modify_rq = !!qp->rq.wqe_cnt;
2778 int modify_sq = !!qp->sq.wqe_cnt;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002779 int rq_state;
2780 int sq_state;
2781 int err;
2782
Alex Vesker0680efa2016-08-28 12:25:52 +03002783 switch (raw_qp_param->operation) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002784 case MLX5_CMD_OP_RST2INIT_QP:
2785 rq_state = MLX5_RQC_STATE_RDY;
2786 sq_state = MLX5_SQC_STATE_RDY;
2787 break;
2788 case MLX5_CMD_OP_2ERR_QP:
2789 rq_state = MLX5_RQC_STATE_ERR;
2790 sq_state = MLX5_SQC_STATE_ERR;
2791 break;
2792 case MLX5_CMD_OP_2RST_QP:
2793 rq_state = MLX5_RQC_STATE_RST;
2794 sq_state = MLX5_SQC_STATE_RST;
2795 break;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002796 case MLX5_CMD_OP_RTR2RTS_QP:
2797 case MLX5_CMD_OP_RTS2RTS_QP:
Bodong Wang7d29f342016-12-01 13:43:16 +02002798 if (raw_qp_param->set_mask ==
2799 MLX5_RAW_QP_RATE_LIMIT) {
2800 modify_rq = 0;
2801 sq_state = sq->state;
2802 } else {
2803 return raw_qp_param->set_mask ? -EINVAL : 0;
2804 }
2805 break;
2806 case MLX5_CMD_OP_INIT2INIT_QP:
2807 case MLX5_CMD_OP_INIT2RTR_QP:
Alex Veskereb49ab02016-08-28 12:25:53 +03002808 if (raw_qp_param->set_mask)
2809 return -EINVAL;
2810 else
2811 return 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002812 default:
2813 WARN_ON(1);
2814 return -EINVAL;
2815 }
2816
Bodong Wang7d29f342016-12-01 13:43:16 +02002817 if (modify_rq) {
2818 err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002819 if (err)
2820 return err;
2821 }
2822
Bodong Wang7d29f342016-12-01 13:43:16 +02002823 if (modify_sq) {
Aviv Heller13eab212016-09-18 20:48:04 +03002824 if (tx_affinity) {
2825 err = modify_raw_packet_tx_affinity(dev->mdev, sq,
2826 tx_affinity);
2827 if (err)
2828 return err;
2829 }
2830
Bodong Wang7d29f342016-12-01 13:43:16 +02002831 return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
Aviv Heller13eab212016-09-18 20:48:04 +03002832 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002833
2834 return 0;
2835}
2836
Eli Cohene126ba92013-07-07 17:25:49 +03002837static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
2838 const struct ib_qp_attr *attr, int attr_mask,
2839 enum ib_qp_state cur_state, enum ib_qp_state new_state)
2840{
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002841 static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
2842 [MLX5_QP_STATE_RST] = {
2843 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2844 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2845 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
2846 },
2847 [MLX5_QP_STATE_INIT] = {
2848 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2849 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2850 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
2851 [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
2852 },
2853 [MLX5_QP_STATE_RTR] = {
2854 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2855 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2856 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
2857 },
2858 [MLX5_QP_STATE_RTS] = {
2859 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2860 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2861 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
2862 },
2863 [MLX5_QP_STATE_SQD] = {
2864 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2865 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2866 },
2867 [MLX5_QP_STATE_SQER] = {
2868 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2869 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2870 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
2871 },
2872 [MLX5_QP_STATE_ERR] = {
2873 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2874 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2875 }
2876 };
2877
Eli Cohene126ba92013-07-07 17:25:49 +03002878 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2879 struct mlx5_ib_qp *qp = to_mqp(ibqp);
majd@mellanox.com19098df2016-01-14 19:13:03 +02002880 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03002881 struct mlx5_ib_cq *send_cq, *recv_cq;
2882 struct mlx5_qp_context *context;
Eli Cohene126ba92013-07-07 17:25:49 +03002883 struct mlx5_ib_pd *pd;
Alex Veskereb49ab02016-08-28 12:25:53 +03002884 struct mlx5_ib_port *mibport = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002885 enum mlx5_qp_state mlx5_cur, mlx5_new;
2886 enum mlx5_qp_optpar optpar;
Eli Cohene126ba92013-07-07 17:25:49 +03002887 int mlx5_st;
2888 int err;
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002889 u16 op;
Aviv Heller13eab212016-09-18 20:48:04 +03002890 u8 tx_affinity = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03002891
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002892 context = kzalloc(sizeof(*context), GFP_KERNEL);
2893 if (!context)
Eli Cohene126ba92013-07-07 17:25:49 +03002894 return -ENOMEM;
2895
Eli Cohene126ba92013-07-07 17:25:49 +03002896 err = to_mlx5_st(ibqp->qp_type);
Haggai Eran158abf82016-02-29 15:45:04 +02002897 if (err < 0) {
2898 mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
Eli Cohene126ba92013-07-07 17:25:49 +03002899 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002900 }
Eli Cohene126ba92013-07-07 17:25:49 +03002901
2902 context->flags = cpu_to_be32(err << 16);
2903
2904 if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
2905 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2906 } else {
2907 switch (attr->path_mig_state) {
2908 case IB_MIG_MIGRATED:
2909 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2910 break;
2911 case IB_MIG_REARM:
2912 context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
2913 break;
2914 case IB_MIG_ARMED:
2915 context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
2916 break;
2917 }
2918 }
2919
Aviv Heller13eab212016-09-18 20:48:04 +03002920 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2921 if ((ibqp->qp_type == IB_QPT_RC) ||
2922 (ibqp->qp_type == IB_QPT_UD &&
2923 !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
2924 (ibqp->qp_type == IB_QPT_UC) ||
2925 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2926 (ibqp->qp_type == IB_QPT_XRC_INI) ||
2927 (ibqp->qp_type == IB_QPT_XRC_TGT)) {
2928 if (mlx5_lag_is_active(dev->mdev)) {
2929 tx_affinity = (unsigned int)atomic_add_return(1,
2930 &dev->roce.next_port) %
2931 MLX5_MAX_PORTS + 1;
2932 context->flags |= cpu_to_be32(tx_affinity << 24);
2933 }
2934 }
2935 }
2936
Haggai Erand16e91d2016-02-29 15:45:05 +02002937 if (is_sqp(ibqp->qp_type)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002938 context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002939 } else if ((ibqp->qp_type == IB_QPT_UD &&
2940 !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
Eli Cohene126ba92013-07-07 17:25:49 +03002941 ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
2942 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
2943 } else if (attr_mask & IB_QP_PATH_MTU) {
2944 if (attr->path_mtu < IB_MTU_256 ||
2945 attr->path_mtu > IB_MTU_4096) {
2946 mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
2947 err = -EINVAL;
2948 goto out;
2949 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002950 context->mtu_msgmax = (attr->path_mtu << 5) |
2951 (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
Eli Cohene126ba92013-07-07 17:25:49 +03002952 }
2953
2954 if (attr_mask & IB_QP_DEST_QPN)
2955 context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
2956
2957 if (attr_mask & IB_QP_PKEY_INDEX)
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002958 context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002959
2960 /* todo implement counter_index functionality */
2961
2962 if (is_sqp(ibqp->qp_type))
2963 context->pri_path.port = qp->port;
2964
2965 if (attr_mask & IB_QP_PORT)
2966 context->pri_path.port = attr->port_num;
2967
2968 if (attr_mask & IB_QP_AV) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002969 err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
Eli Cohene126ba92013-07-07 17:25:49 +03002970 attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002971 attr_mask, 0, attr, false);
Eli Cohene126ba92013-07-07 17:25:49 +03002972 if (err)
2973 goto out;
2974 }
2975
2976 if (attr_mask & IB_QP_TIMEOUT)
2977 context->pri_path.ackto_lt |= attr->timeout << 3;
2978
2979 if (attr_mask & IB_QP_ALT_PATH) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002980 err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
2981 &context->alt_path,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002982 attr->alt_port_num,
2983 attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
2984 0, attr, true);
Eli Cohene126ba92013-07-07 17:25:49 +03002985 if (err)
2986 goto out;
2987 }
2988
2989 pd = get_pd(qp);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002990 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
2991 &send_cq, &recv_cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002992
2993 context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
2994 context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
2995 context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
2996 context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
2997
2998 if (attr_mask & IB_QP_RNR_RETRY)
2999 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
3000
3001 if (attr_mask & IB_QP_RETRY_CNT)
3002 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
3003
3004 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
3005 if (attr->max_rd_atomic)
3006 context->params1 |=
3007 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
3008 }
3009
3010 if (attr_mask & IB_QP_SQ_PSN)
3011 context->next_send_psn = cpu_to_be32(attr->sq_psn);
3012
3013 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
3014 if (attr->max_dest_rd_atomic)
3015 context->params2 |=
3016 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
3017 }
3018
3019 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
3020 context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
3021
3022 if (attr_mask & IB_QP_MIN_RNR_TIMER)
3023 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
3024
3025 if (attr_mask & IB_QP_RQ_PSN)
3026 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
3027
3028 if (attr_mask & IB_QP_QKEY)
3029 context->qkey = cpu_to_be32(attr->qkey);
3030
3031 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
3032 context->db_rec_addr = cpu_to_be64(qp->db.dma);
3033
Mark Bloch0837e862016-06-17 15:10:55 +03003034 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
3035 u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
3036 qp->port) - 1;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003037
3038 /* Underlay port should be used - index 0 function per port */
3039 if (qp->flags & MLX5_IB_QP_UNDERLAY)
3040 port_num = 0;
3041
Alex Veskereb49ab02016-08-28 12:25:53 +03003042 mibport = &dev->port[port_num];
Mark Bloch0837e862016-06-17 15:10:55 +03003043 context->qp_counter_set_usr_page |=
Parav Pandite1f24a72017-04-16 07:29:29 +03003044 cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
Mark Bloch0837e862016-06-17 15:10:55 +03003045 }
3046
Eli Cohene126ba92013-07-07 17:25:49 +03003047 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
3048 context->sq_crq_size |= cpu_to_be16(1 << 4);
3049
Haggai Eranb11a4f92016-02-29 15:45:03 +02003050 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
3051 context->deth_sqpn = cpu_to_be32(1);
Eli Cohene126ba92013-07-07 17:25:49 +03003052
3053 mlx5_cur = to_mlx5_state(cur_state);
3054 mlx5_new = to_mlx5_state(new_state);
3055 mlx5_st = to_mlx5_st(ibqp->qp_type);
Eli Cohen07c91132013-10-24 12:01:01 +03003056 if (mlx5_st < 0)
Eli Cohene126ba92013-07-07 17:25:49 +03003057 goto out;
3058
majd@mellanox.com427c1e72016-01-14 19:13:07 +02003059 if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
3060 !optab[mlx5_cur][mlx5_new])
3061 goto out;
3062
3063 op = optab[mlx5_cur][mlx5_new];
Eli Cohene126ba92013-07-07 17:25:49 +03003064 optpar = ib_mask_to_mlx5_opt(attr_mask);
3065 optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02003066
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003067 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
3068 qp->flags & MLX5_IB_QP_UNDERLAY) {
Alex Vesker0680efa2016-08-28 12:25:52 +03003069 struct mlx5_modify_raw_qp_param raw_qp_param = {};
3070
3071 raw_qp_param.operation = op;
Alex Veskereb49ab02016-08-28 12:25:53 +03003072 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Parav Pandite1f24a72017-04-16 07:29:29 +03003073 raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
Alex Veskereb49ab02016-08-28 12:25:53 +03003074 raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
3075 }
Bodong Wang7d29f342016-12-01 13:43:16 +02003076
3077 if (attr_mask & IB_QP_RATE_LIMIT) {
3078 raw_qp_param.rate_limit = attr->rate_limit;
3079 raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
3080 }
3081
Aviv Heller13eab212016-09-18 20:48:04 +03003082 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
Alex Vesker0680efa2016-08-28 12:25:52 +03003083 } else {
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03003084 err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02003085 &base->mqp);
Alex Vesker0680efa2016-08-28 12:25:52 +03003086 }
3087
Eli Cohene126ba92013-07-07 17:25:49 +03003088 if (err)
3089 goto out;
3090
3091 qp->state = new_state;
3092
3093 if (attr_mask & IB_QP_ACCESS_FLAGS)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003094 qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
Eli Cohene126ba92013-07-07 17:25:49 +03003095 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003096 qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
Eli Cohene126ba92013-07-07 17:25:49 +03003097 if (attr_mask & IB_QP_PORT)
3098 qp->port = attr->port_num;
3099 if (attr_mask & IB_QP_ALT_PATH)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003100 qp->trans_qp.alt_port = attr->alt_port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03003101
3102 /*
3103 * If we moved a kernel QP to RESET, clean up all old CQ
3104 * entries and reinitialize the QP.
3105 */
3106 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02003107 mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03003108 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
3109 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003110 mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003111
3112 qp->rq.head = 0;
3113 qp->rq.tail = 0;
3114 qp->sq.head = 0;
3115 qp->sq.tail = 0;
3116 qp->sq.cur_post = 0;
3117 qp->sq.last_poll = 0;
3118 qp->db.db[MLX5_RCV_DBR] = 0;
3119 qp->db.db[MLX5_SND_DBR] = 0;
3120 }
3121
3122out:
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03003123 kfree(context);
Eli Cohene126ba92013-07-07 17:25:49 +03003124 return err;
3125}
3126
3127int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
3128 int attr_mask, struct ib_udata *udata)
3129{
3130 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3131 struct mlx5_ib_qp *qp = to_mqp(ibqp);
Haggai Erand16e91d2016-02-29 15:45:05 +02003132 enum ib_qp_type qp_type;
Eli Cohene126ba92013-07-07 17:25:49 +03003133 enum ib_qp_state cur_state, new_state;
3134 int err = -EINVAL;
3135 int port;
Achiad Shochat2811ba52015-12-23 18:47:24 +02003136 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Eli Cohene126ba92013-07-07 17:25:49 +03003137
Yishai Hadas28d61372016-05-23 15:20:56 +03003138 if (ibqp->rwq_ind_tbl)
3139 return -ENOSYS;
3140
Haggai Erand16e91d2016-02-29 15:45:05 +02003141 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
3142 return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
3143
3144 qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
3145 IB_QPT_GSI : ibqp->qp_type;
3146
Eli Cohene126ba92013-07-07 17:25:49 +03003147 mutex_lock(&qp->mutex);
3148
3149 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
3150 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
3151
Achiad Shochat2811ba52015-12-23 18:47:24 +02003152 if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
3153 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
3154 ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
3155 }
3156
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003157 if (qp->flags & MLX5_IB_QP_UNDERLAY) {
3158 if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
3159 mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
3160 attr_mask);
3161 goto out;
3162 }
3163 } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
Haggai Erand16e91d2016-02-29 15:45:05 +02003164 !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
Haggai Eran158abf82016-02-29 15:45:04 +02003165 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
3166 cur_state, new_state, ibqp->qp_type, attr_mask);
Eli Cohene126ba92013-07-07 17:25:49 +03003167 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003168 }
Eli Cohene126ba92013-07-07 17:25:49 +03003169
3170 if ((attr_mask & IB_QP_PORT) &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003171 (attr->port_num == 0 ||
Haggai Eran158abf82016-02-29 15:45:04 +02003172 attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
3173 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
3174 attr->port_num, dev->num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003175 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003176 }
Eli Cohene126ba92013-07-07 17:25:49 +03003177
3178 if (attr_mask & IB_QP_PKEY_INDEX) {
3179 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003180 if (attr->pkey_index >=
Haggai Eran158abf82016-02-29 15:45:04 +02003181 dev->mdev->port_caps[port - 1].pkey_table_len) {
3182 mlx5_ib_dbg(dev, "invalid pkey index %d\n",
3183 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03003184 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003185 }
Eli Cohene126ba92013-07-07 17:25:49 +03003186 }
3187
3188 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003189 attr->max_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02003190 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
3191 mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
3192 attr->max_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003193 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003194 }
Eli Cohene126ba92013-07-07 17:25:49 +03003195
3196 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003197 attr->max_dest_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02003198 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
3199 mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
3200 attr->max_dest_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003201 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003202 }
Eli Cohene126ba92013-07-07 17:25:49 +03003203
3204 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
3205 err = 0;
3206 goto out;
3207 }
3208
3209 err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
3210
3211out:
3212 mutex_unlock(&qp->mutex);
3213 return err;
3214}
3215
3216static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
3217{
3218 struct mlx5_ib_cq *cq;
3219 unsigned cur;
3220
3221 cur = wq->head - wq->tail;
3222 if (likely(cur + nreq < wq->max_post))
3223 return 0;
3224
3225 cq = to_mcq(ib_cq);
3226 spin_lock(&cq->lock);
3227 cur = wq->head - wq->tail;
3228 spin_unlock(&cq->lock);
3229
3230 return cur + nreq >= wq->max_post;
3231}
3232
3233static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
3234 u64 remote_addr, u32 rkey)
3235{
3236 rseg->raddr = cpu_to_be64(remote_addr);
3237 rseg->rkey = cpu_to_be32(rkey);
3238 rseg->reserved = 0;
3239}
3240
Erez Shitritf0313962016-02-21 16:27:17 +02003241static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
3242 struct ib_send_wr *wr, void *qend,
3243 struct mlx5_ib_qp *qp, int *size)
3244{
3245 void *seg = eseg;
3246
3247 memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
3248
3249 if (wr->send_flags & IB_SEND_IP_CSUM)
3250 eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
3251 MLX5_ETH_WQE_L4_CSUM;
3252
3253 seg += sizeof(struct mlx5_wqe_eth_seg);
3254 *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
3255
3256 if (wr->opcode == IB_WR_LSO) {
3257 struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003258 int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
Erez Shitritf0313962016-02-21 16:27:17 +02003259 u64 left, leftlen, copysz;
3260 void *pdata = ud_wr->header;
3261
3262 left = ud_wr->hlen;
3263 eseg->mss = cpu_to_be16(ud_wr->mss);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003264 eseg->inline_hdr.sz = cpu_to_be16(left);
Erez Shitritf0313962016-02-21 16:27:17 +02003265
3266 /*
3267 * check if there is space till the end of queue, if yes,
3268 * copy all in one shot, otherwise copy till the end of queue,
3269 * rollback and than the copy the left
3270 */
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003271 leftlen = qend - (void *)eseg->inline_hdr.start;
Erez Shitritf0313962016-02-21 16:27:17 +02003272 copysz = min_t(u64, leftlen, left);
3273
3274 memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
3275
3276 if (likely(copysz > size_of_inl_hdr_start)) {
3277 seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
3278 *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
3279 }
3280
3281 if (unlikely(copysz < left)) { /* the last wqe in the queue */
3282 seg = mlx5_get_send_wqe(qp, 0);
3283 left -= copysz;
3284 pdata += copysz;
3285 memcpy(seg, pdata, left);
3286 seg += ALIGN(left, 16);
3287 *size += ALIGN(left, 16) / 16;
3288 }
3289 }
3290
3291 return seg;
3292}
3293
Eli Cohene126ba92013-07-07 17:25:49 +03003294static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
3295 struct ib_send_wr *wr)
3296{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003297 memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
3298 dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
3299 dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
Eli Cohene126ba92013-07-07 17:25:49 +03003300}
3301
3302static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
3303{
3304 dseg->byte_count = cpu_to_be32(sg->length);
3305 dseg->lkey = cpu_to_be32(sg->lkey);
3306 dseg->addr = cpu_to_be64(sg->addr);
3307}
3308
Artemy Kovalyov31616252017-01-02 11:37:42 +02003309static u64 get_xlt_octo(u64 bytes)
Eli Cohene126ba92013-07-07 17:25:49 +03003310{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003311 return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
3312 MLX5_IB_UMR_OCTOWORD;
Eli Cohene126ba92013-07-07 17:25:49 +03003313}
3314
3315static __be64 frwr_mkey_mask(void)
3316{
3317 u64 result;
3318
3319 result = MLX5_MKEY_MASK_LEN |
3320 MLX5_MKEY_MASK_PAGE_SIZE |
3321 MLX5_MKEY_MASK_START_ADDR |
3322 MLX5_MKEY_MASK_EN_RINVAL |
3323 MLX5_MKEY_MASK_KEY |
3324 MLX5_MKEY_MASK_LR |
3325 MLX5_MKEY_MASK_LW |
3326 MLX5_MKEY_MASK_RR |
3327 MLX5_MKEY_MASK_RW |
3328 MLX5_MKEY_MASK_A |
3329 MLX5_MKEY_MASK_SMALL_FENCE |
3330 MLX5_MKEY_MASK_FREE;
3331
3332 return cpu_to_be64(result);
3333}
3334
Sagi Grimberge6631812014-02-23 14:19:11 +02003335static __be64 sig_mkey_mask(void)
3336{
3337 u64 result;
3338
3339 result = MLX5_MKEY_MASK_LEN |
3340 MLX5_MKEY_MASK_PAGE_SIZE |
3341 MLX5_MKEY_MASK_START_ADDR |
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003342 MLX5_MKEY_MASK_EN_SIGERR |
Sagi Grimberge6631812014-02-23 14:19:11 +02003343 MLX5_MKEY_MASK_EN_RINVAL |
3344 MLX5_MKEY_MASK_KEY |
3345 MLX5_MKEY_MASK_LR |
3346 MLX5_MKEY_MASK_LW |
3347 MLX5_MKEY_MASK_RR |
3348 MLX5_MKEY_MASK_RW |
3349 MLX5_MKEY_MASK_SMALL_FENCE |
3350 MLX5_MKEY_MASK_FREE |
3351 MLX5_MKEY_MASK_BSF_EN;
3352
3353 return cpu_to_be64(result);
3354}
3355
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003356static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003357 struct mlx5_ib_mr *mr)
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003358{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003359 int size = mr->ndescs * mr->desc_size;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003360
3361 memset(umr, 0, sizeof(*umr));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003362
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003363 umr->flags = MLX5_UMR_CHECK_NOT_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003364 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003365 umr->mkey_mask = frwr_mkey_mask();
3366}
3367
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003368static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
Eli Cohene126ba92013-07-07 17:25:49 +03003369{
3370 memset(umr, 0, sizeof(*umr));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003371 umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
Max Gurtovoy2d221582016-10-27 16:36:36 +03003372 umr->flags = MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003373}
3374
Artemy Kovalyov31616252017-01-02 11:37:42 +02003375static __be64 get_umr_enable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003376{
3377 u64 result;
3378
Artemy Kovalyov31616252017-01-02 11:37:42 +02003379 result = MLX5_MKEY_MASK_KEY |
Haggai Eran968e78d2014-12-11 17:04:11 +02003380 MLX5_MKEY_MASK_FREE;
3381
3382 return cpu_to_be64(result);
3383}
3384
Artemy Kovalyov31616252017-01-02 11:37:42 +02003385static __be64 get_umr_disable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003386{
3387 u64 result;
3388
3389 result = MLX5_MKEY_MASK_FREE;
3390
3391 return cpu_to_be64(result);
3392}
3393
Noa Osherovich56e11d62016-02-29 16:46:51 +02003394static __be64 get_umr_update_translation_mask(void)
3395{
3396 u64 result;
3397
3398 result = MLX5_MKEY_MASK_LEN |
3399 MLX5_MKEY_MASK_PAGE_SIZE |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003400 MLX5_MKEY_MASK_START_ADDR;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003401
3402 return cpu_to_be64(result);
3403}
3404
Artemy Kovalyov31616252017-01-02 11:37:42 +02003405static __be64 get_umr_update_access_mask(int atomic)
Noa Osherovich56e11d62016-02-29 16:46:51 +02003406{
3407 u64 result;
3408
Artemy Kovalyov31616252017-01-02 11:37:42 +02003409 result = MLX5_MKEY_MASK_LR |
3410 MLX5_MKEY_MASK_LW |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003411 MLX5_MKEY_MASK_RR |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003412 MLX5_MKEY_MASK_RW;
3413
3414 if (atomic)
3415 result |= MLX5_MKEY_MASK_A;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003416
3417 return cpu_to_be64(result);
3418}
3419
3420static __be64 get_umr_update_pd_mask(void)
3421{
3422 u64 result;
3423
Artemy Kovalyov31616252017-01-02 11:37:42 +02003424 result = MLX5_MKEY_MASK_PD;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003425
3426 return cpu_to_be64(result);
3427}
3428
Eli Cohene126ba92013-07-07 17:25:49 +03003429static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Maor Gottlieb578e7262016-10-27 16:36:37 +03003430 struct ib_send_wr *wr, int atomic)
Eli Cohene126ba92013-07-07 17:25:49 +03003431{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003432 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Eli Cohene126ba92013-07-07 17:25:49 +03003433
3434 memset(umr, 0, sizeof(*umr));
3435
Haggai Eran968e78d2014-12-11 17:04:11 +02003436 if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
3437 umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
3438 else
3439 umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
3440
Artemy Kovalyov31616252017-01-02 11:37:42 +02003441 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
3442 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
3443 u64 offset = get_xlt_octo(umrwr->offset);
3444
3445 umr->xlt_offset = cpu_to_be16(offset & 0xffff);
3446 umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
3447 umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003448 }
Artemy Kovalyov31616252017-01-02 11:37:42 +02003449 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
3450 umr->mkey_mask |= get_umr_update_translation_mask();
3451 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
3452 umr->mkey_mask |= get_umr_update_access_mask(atomic);
3453 umr->mkey_mask |= get_umr_update_pd_mask();
3454 }
3455 if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
3456 umr->mkey_mask |= get_umr_enable_mr_mask();
3457 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
3458 umr->mkey_mask |= get_umr_disable_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03003459
3460 if (!wr->num_sge)
Haggai Eran968e78d2014-12-11 17:04:11 +02003461 umr->flags |= MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003462}
3463
3464static u8 get_umr_flags(int acc)
3465{
3466 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
3467 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
3468 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
3469 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
Sagi Grimberg2ac45932014-02-23 14:19:09 +02003470 MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003471}
3472
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003473static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
3474 struct mlx5_ib_mr *mr,
3475 u32 key, int access)
3476{
3477 int ndescs = ALIGN(mr->ndescs, 8) >> 1;
3478
3479 memset(seg, 0, sizeof(*seg));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003480
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003481 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003482 seg->log2_page_size = ilog2(mr->ibmr.page_size);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003483 else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003484 /* KLMs take twice the size of MTTs */
3485 ndescs *= 2;
3486
3487 seg->flags = get_umr_flags(access) | mr->access_mode;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003488 seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
3489 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
3490 seg->start_addr = cpu_to_be64(mr->ibmr.iova);
3491 seg->len = cpu_to_be64(mr->ibmr.length);
3492 seg->xlt_oct_size = cpu_to_be32(ndescs);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003493}
3494
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003495static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
Eli Cohene126ba92013-07-07 17:25:49 +03003496{
3497 memset(seg, 0, sizeof(*seg));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003498 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003499}
3500
3501static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
3502{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003503 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003504
Eli Cohene126ba92013-07-07 17:25:49 +03003505 memset(seg, 0, sizeof(*seg));
Artemy Kovalyov31616252017-01-02 11:37:42 +02003506 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
Haggai Eran968e78d2014-12-11 17:04:11 +02003507 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003508
Haggai Eran968e78d2014-12-11 17:04:11 +02003509 seg->flags = convert_access(umrwr->access_flags);
Artemy Kovalyov31616252017-01-02 11:37:42 +02003510 if (umrwr->pd)
3511 seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
3512 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
3513 !umrwr->length)
3514 seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
3515
3516 seg->start_addr = cpu_to_be64(umrwr->virt_addr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003517 seg->len = cpu_to_be64(umrwr->length);
3518 seg->log2_page_size = umrwr->page_shift;
Eli Cohen746b5582013-10-23 09:53:14 +03003519 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
Haggai Eran968e78d2014-12-11 17:04:11 +02003520 mlx5_mkey_variant(umrwr->mkey));
Eli Cohene126ba92013-07-07 17:25:49 +03003521}
3522
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003523static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
3524 struct mlx5_ib_mr *mr,
3525 struct mlx5_ib_pd *pd)
3526{
3527 int bcount = mr->desc_size * mr->ndescs;
3528
3529 dseg->addr = cpu_to_be64(mr->desc_map);
3530 dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
3531 dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
3532}
3533
Eli Cohene126ba92013-07-07 17:25:49 +03003534static __be32 send_ieth(struct ib_send_wr *wr)
3535{
3536 switch (wr->opcode) {
3537 case IB_WR_SEND_WITH_IMM:
3538 case IB_WR_RDMA_WRITE_WITH_IMM:
3539 return wr->ex.imm_data;
3540
3541 case IB_WR_SEND_WITH_INV:
3542 return cpu_to_be32(wr->ex.invalidate_rkey);
3543
3544 default:
3545 return 0;
3546 }
3547}
3548
3549static u8 calc_sig(void *wqe, int size)
3550{
3551 u8 *p = wqe;
3552 u8 res = 0;
3553 int i;
3554
3555 for (i = 0; i < size; i++)
3556 res ^= p[i];
3557
3558 return ~res;
3559}
3560
3561static u8 wq_sig(void *wqe)
3562{
3563 return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
3564}
3565
3566static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
3567 void *wqe, int *sz)
3568{
3569 struct mlx5_wqe_inline_seg *seg;
3570 void *qend = qp->sq.qend;
3571 void *addr;
3572 int inl = 0;
3573 int copy;
3574 int len;
3575 int i;
3576
3577 seg = wqe;
3578 wqe += sizeof(*seg);
3579 for (i = 0; i < wr->num_sge; i++) {
3580 addr = (void *)(unsigned long)(wr->sg_list[i].addr);
3581 len = wr->sg_list[i].length;
3582 inl += len;
3583
3584 if (unlikely(inl > qp->max_inline_data))
3585 return -ENOMEM;
3586
3587 if (unlikely(wqe + len > qend)) {
3588 copy = qend - wqe;
3589 memcpy(wqe, addr, copy);
3590 addr += copy;
3591 len -= copy;
3592 wqe = mlx5_get_send_wqe(qp, 0);
3593 }
3594 memcpy(wqe, addr, len);
3595 wqe += len;
3596 }
3597
3598 seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
3599
3600 *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
3601
3602 return 0;
3603}
3604
Sagi Grimberge6631812014-02-23 14:19:11 +02003605static u16 prot_field_size(enum ib_signature_type type)
3606{
3607 switch (type) {
3608 case IB_SIG_TYPE_T10_DIF:
3609 return MLX5_DIF_SIZE;
3610 default:
3611 return 0;
3612 }
3613}
3614
3615static u8 bs_selector(int block_size)
3616{
3617 switch (block_size) {
3618 case 512: return 0x1;
3619 case 520: return 0x2;
3620 case 4096: return 0x3;
3621 case 4160: return 0x4;
3622 case 1073741824: return 0x5;
3623 default: return 0;
3624 }
3625}
3626
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003627static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
3628 struct mlx5_bsf_inl *inl)
Sagi Grimberge6631812014-02-23 14:19:11 +02003629{
Sagi Grimberg142537f2014-08-13 19:54:32 +03003630 /* Valid inline section and allow BSF refresh */
3631 inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
3632 MLX5_BSF_REFRESH_DIF);
3633 inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
3634 inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003635 /* repeating block */
3636 inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
3637 inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
3638 MLX5_DIF_CRC : MLX5_DIF_IPCS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003639
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003640 if (domain->sig.dif.ref_remap)
3641 inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
Sagi Grimberge6631812014-02-23 14:19:11 +02003642
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003643 if (domain->sig.dif.app_escape) {
3644 if (domain->sig.dif.ref_escape)
3645 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
3646 else
3647 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
Sagi Grimberge6631812014-02-23 14:19:11 +02003648 }
3649
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003650 inl->dif_app_bitmask_check =
3651 cpu_to_be16(domain->sig.dif.apptag_check_mask);
Sagi Grimberge6631812014-02-23 14:19:11 +02003652}
3653
3654static int mlx5_set_bsf(struct ib_mr *sig_mr,
3655 struct ib_sig_attrs *sig_attrs,
3656 struct mlx5_bsf *bsf, u32 data_size)
3657{
3658 struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
3659 struct mlx5_bsf_basic *basic = &bsf->basic;
3660 struct ib_sig_domain *mem = &sig_attrs->mem;
3661 struct ib_sig_domain *wire = &sig_attrs->wire;
Sagi Grimberge6631812014-02-23 14:19:11 +02003662
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003663 memset(bsf, 0, sizeof(*bsf));
Sagi Grimberge6631812014-02-23 14:19:11 +02003664
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003665 /* Basic + Extended + Inline */
3666 basic->bsf_size_sbs = 1 << 7;
3667 /* Input domain check byte mask */
3668 basic->check_byte_mask = sig_attrs->check_mask;
3669 basic->raw_data_size = cpu_to_be32(data_size);
3670
3671 /* Memory domain */
3672 switch (sig_attrs->mem.sig_type) {
3673 case IB_SIG_TYPE_NONE:
3674 break;
3675 case IB_SIG_TYPE_T10_DIF:
3676 basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
3677 basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
3678 mlx5_fill_inl_bsf(mem, &bsf->m_inl);
3679 break;
3680 default:
3681 return -EINVAL;
3682 }
3683
3684 /* Wire domain */
3685 switch (sig_attrs->wire.sig_type) {
3686 case IB_SIG_TYPE_NONE:
3687 break;
3688 case IB_SIG_TYPE_T10_DIF:
Sagi Grimberge6631812014-02-23 14:19:11 +02003689 if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003690 mem->sig_type == wire->sig_type) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003691 /* Same block structure */
Sagi Grimberg142537f2014-08-13 19:54:32 +03003692 basic->bsf_size_sbs |= 1 << 4;
Sagi Grimberge6631812014-02-23 14:19:11 +02003693 if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003694 basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003695 if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003696 basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003697 if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003698 basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
Sagi Grimberge6631812014-02-23 14:19:11 +02003699 } else
3700 basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
3701
Sagi Grimberg142537f2014-08-13 19:54:32 +03003702 basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003703 mlx5_fill_inl_bsf(wire, &bsf->w_inl);
Sagi Grimberge6631812014-02-23 14:19:11 +02003704 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003705 default:
3706 return -EINVAL;
3707 }
3708
3709 return 0;
3710}
3711
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003712static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
3713 struct mlx5_ib_qp *qp, void **seg, int *size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003714{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003715 struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
3716 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003717 struct mlx5_bsf *bsf;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003718 u32 data_len = wr->wr.sg_list->length;
3719 u32 data_key = wr->wr.sg_list->lkey;
3720 u64 data_va = wr->wr.sg_list->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003721 int ret;
3722 int wqe_size;
3723
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003724 if (!wr->prot ||
3725 (data_key == wr->prot->lkey &&
3726 data_va == wr->prot->addr &&
3727 data_len == wr->prot->length)) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003728 /**
3729 * Source domain doesn't contain signature information
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003730 * or data and protection are interleaved in memory.
Sagi Grimberge6631812014-02-23 14:19:11 +02003731 * So need construct:
3732 * ------------------
3733 * | data_klm |
3734 * ------------------
3735 * | BSF |
3736 * ------------------
3737 **/
3738 struct mlx5_klm *data_klm = *seg;
3739
3740 data_klm->bcount = cpu_to_be32(data_len);
3741 data_klm->key = cpu_to_be32(data_key);
3742 data_klm->va = cpu_to_be64(data_va);
3743 wqe_size = ALIGN(sizeof(*data_klm), 64);
3744 } else {
3745 /**
3746 * Source domain contains signature information
3747 * So need construct a strided block format:
3748 * ---------------------------
3749 * | stride_block_ctrl |
3750 * ---------------------------
3751 * | data_klm |
3752 * ---------------------------
3753 * | prot_klm |
3754 * ---------------------------
3755 * | BSF |
3756 * ---------------------------
3757 **/
3758 struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
3759 struct mlx5_stride_block_entry *data_sentry;
3760 struct mlx5_stride_block_entry *prot_sentry;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003761 u32 prot_key = wr->prot->lkey;
3762 u64 prot_va = wr->prot->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003763 u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
3764 int prot_size;
3765
3766 sblock_ctrl = *seg;
3767 data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
3768 prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
3769
3770 prot_size = prot_field_size(sig_attrs->mem.sig_type);
3771 if (!prot_size) {
3772 pr_err("Bad block size given: %u\n", block_size);
3773 return -EINVAL;
3774 }
3775 sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
3776 prot_size);
3777 sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
3778 sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
3779 sblock_ctrl->num_entries = cpu_to_be16(2);
3780
3781 data_sentry->bcount = cpu_to_be16(block_size);
3782 data_sentry->key = cpu_to_be32(data_key);
3783 data_sentry->va = cpu_to_be64(data_va);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003784 data_sentry->stride = cpu_to_be16(block_size);
3785
Sagi Grimberge6631812014-02-23 14:19:11 +02003786 prot_sentry->bcount = cpu_to_be16(prot_size);
3787 prot_sentry->key = cpu_to_be32(prot_key);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003788 prot_sentry->va = cpu_to_be64(prot_va);
3789 prot_sentry->stride = cpu_to_be16(prot_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003790
Sagi Grimberge6631812014-02-23 14:19:11 +02003791 wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
3792 sizeof(*prot_sentry), 64);
3793 }
3794
3795 *seg += wqe_size;
3796 *size += wqe_size / 16;
3797 if (unlikely((*seg == qp->sq.qend)))
3798 *seg = mlx5_get_send_wqe(qp, 0);
3799
3800 bsf = *seg;
3801 ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
3802 if (ret)
3803 return -EINVAL;
3804
3805 *seg += sizeof(*bsf);
3806 *size += sizeof(*bsf) / 16;
3807 if (unlikely((*seg == qp->sq.qend)))
3808 *seg = mlx5_get_send_wqe(qp, 0);
3809
3810 return 0;
3811}
3812
3813static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003814 struct ib_sig_handover_wr *wr, u32 size,
Sagi Grimberge6631812014-02-23 14:19:11 +02003815 u32 length, u32 pdn)
3816{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003817 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003818 u32 sig_key = sig_mr->rkey;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003819 u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02003820
3821 memset(seg, 0, sizeof(*seg));
3822
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003823 seg->flags = get_umr_flags(wr->access_flags) |
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003824 MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003825 seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003826 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
Sagi Grimberge6631812014-02-23 14:19:11 +02003827 MLX5_MKEY_BSF_EN | pdn);
3828 seg->len = cpu_to_be64(length);
Artemy Kovalyov31616252017-01-02 11:37:42 +02003829 seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02003830 seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
3831}
3832
3833static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003834 u32 size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003835{
3836 memset(umr, 0, sizeof(*umr));
3837
3838 umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003839 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02003840 umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
3841 umr->mkey_mask = sig_mkey_mask();
3842}
3843
3844
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003845static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
Sagi Grimberge6631812014-02-23 14:19:11 +02003846 void **seg, int *size)
3847{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003848 struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
3849 struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003850 u32 pdn = get_pd(qp)->pdn;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003851 u32 xlt_size;
Sagi Grimberge6631812014-02-23 14:19:11 +02003852 int region_len, ret;
3853
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003854 if (unlikely(wr->wr.num_sge != 1) ||
3855 unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003856 unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
3857 unlikely(!sig_mr->sig->sig_status_checked))
Sagi Grimberge6631812014-02-23 14:19:11 +02003858 return -EINVAL;
3859
3860 /* length of the protected region, data + protection */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003861 region_len = wr->wr.sg_list->length;
3862 if (wr->prot &&
3863 (wr->prot->lkey != wr->wr.sg_list->lkey ||
3864 wr->prot->addr != wr->wr.sg_list->addr ||
3865 wr->prot->length != wr->wr.sg_list->length))
3866 region_len += wr->prot->length;
Sagi Grimberge6631812014-02-23 14:19:11 +02003867
3868 /**
3869 * KLM octoword size - if protection was provided
3870 * then we use strided block format (3 octowords),
3871 * else we use single KLM (1 octoword)
3872 **/
Artemy Kovalyov31616252017-01-02 11:37:42 +02003873 xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
Sagi Grimberge6631812014-02-23 14:19:11 +02003874
Artemy Kovalyov31616252017-01-02 11:37:42 +02003875 set_sig_umr_segment(*seg, xlt_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003876 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3877 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3878 if (unlikely((*seg == qp->sq.qend)))
3879 *seg = mlx5_get_send_wqe(qp, 0);
3880
Artemy Kovalyov31616252017-01-02 11:37:42 +02003881 set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
Sagi Grimberge6631812014-02-23 14:19:11 +02003882 *seg += sizeof(struct mlx5_mkey_seg);
3883 *size += sizeof(struct mlx5_mkey_seg) / 16;
3884 if (unlikely((*seg == qp->sq.qend)))
3885 *seg = mlx5_get_send_wqe(qp, 0);
3886
3887 ret = set_sig_data_segment(wr, qp, seg, size);
3888 if (ret)
3889 return ret;
3890
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003891 sig_mr->sig->sig_status_checked = false;
Sagi Grimberge6631812014-02-23 14:19:11 +02003892 return 0;
3893}
3894
3895static int set_psv_wr(struct ib_sig_domain *domain,
3896 u32 psv_idx, void **seg, int *size)
3897{
3898 struct mlx5_seg_set_psv *psv_seg = *seg;
3899
3900 memset(psv_seg, 0, sizeof(*psv_seg));
3901 psv_seg->psv_num = cpu_to_be32(psv_idx);
3902 switch (domain->sig_type) {
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003903 case IB_SIG_TYPE_NONE:
3904 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003905 case IB_SIG_TYPE_T10_DIF:
3906 psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
3907 domain->sig.dif.app_tag);
3908 psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberge6631812014-02-23 14:19:11 +02003909 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003910 default:
Leon Romanovsky12bbf1e2017-01-18 14:10:31 +02003911 pr_err("Bad signature type (%d) is given.\n",
3912 domain->sig_type);
3913 return -EINVAL;
Sagi Grimberge6631812014-02-23 14:19:11 +02003914 }
3915
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003916 *seg += sizeof(*psv_seg);
3917 *size += sizeof(*psv_seg) / 16;
3918
Sagi Grimberge6631812014-02-23 14:19:11 +02003919 return 0;
3920}
3921
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003922static int set_reg_wr(struct mlx5_ib_qp *qp,
3923 struct ib_reg_wr *wr,
3924 void **seg, int *size)
3925{
3926 struct mlx5_ib_mr *mr = to_mmr(wr->mr);
3927 struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
3928
3929 if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
3930 mlx5_ib_warn(to_mdev(qp->ibqp.device),
3931 "Invalid IB_SEND_INLINE send flag\n");
3932 return -EINVAL;
3933 }
3934
3935 set_reg_umr_seg(*seg, mr);
3936 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3937 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3938 if (unlikely((*seg == qp->sq.qend)))
3939 *seg = mlx5_get_send_wqe(qp, 0);
3940
3941 set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
3942 *seg += sizeof(struct mlx5_mkey_seg);
3943 *size += sizeof(struct mlx5_mkey_seg) / 16;
3944 if (unlikely((*seg == qp->sq.qend)))
3945 *seg = mlx5_get_send_wqe(qp, 0);
3946
3947 set_reg_data_seg(*seg, mr, pd);
3948 *seg += sizeof(struct mlx5_wqe_data_seg);
3949 *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
3950
3951 return 0;
3952}
3953
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003954static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
Eli Cohene126ba92013-07-07 17:25:49 +03003955{
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003956 set_linv_umr_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003957 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3958 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3959 if (unlikely((*seg == qp->sq.qend)))
3960 *seg = mlx5_get_send_wqe(qp, 0);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003961 set_linv_mkey_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003962 *seg += sizeof(struct mlx5_mkey_seg);
3963 *size += sizeof(struct mlx5_mkey_seg) / 16;
3964 if (unlikely((*seg == qp->sq.qend)))
3965 *seg = mlx5_get_send_wqe(qp, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003966}
3967
3968static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
3969{
3970 __be32 *p = NULL;
3971 int tidx = idx;
3972 int i, j;
3973
3974 pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
3975 for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
3976 if ((i & 0xf) == 0) {
3977 void *buf = mlx5_get_send_wqe(qp, tidx);
3978 tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
3979 p = buf;
3980 j = 0;
3981 }
3982 pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
3983 be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
3984 be32_to_cpu(p[j + 3]));
3985 }
3986}
3987
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003988static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
3989 struct mlx5_wqe_ctrl_seg **ctrl,
Eli Cohen6a4f1392014-12-02 12:26:18 +02003990 struct ib_send_wr *wr, unsigned *idx,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003991 int *size, int nreq)
3992{
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003993 if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
3994 return -ENOMEM;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003995
3996 *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
3997 *seg = mlx5_get_send_wqe(qp, *idx);
3998 *ctrl = *seg;
3999 *(uint32_t *)(*seg + 8) = 0;
4000 (*ctrl)->imm = send_ieth(wr);
4001 (*ctrl)->fm_ce_se = qp->sq_signal_bits |
4002 (wr->send_flags & IB_SEND_SIGNALED ?
4003 MLX5_WQE_CTRL_CQ_UPDATE : 0) |
4004 (wr->send_flags & IB_SEND_SOLICITED ?
4005 MLX5_WQE_CTRL_SOLICITED : 0);
4006
4007 *seg += sizeof(**ctrl);
4008 *size = sizeof(**ctrl) / 16;
4009
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03004010 return 0;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004011}
4012
4013static void finish_wqe(struct mlx5_ib_qp *qp,
4014 struct mlx5_wqe_ctrl_seg *ctrl,
4015 u8 size, unsigned idx, u64 wr_id,
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004016 int nreq, u8 fence, u32 mlx5_opcode)
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004017{
4018 u8 opmod = 0;
4019
4020 ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
4021 mlx5_opcode | ((u32)opmod << 24));
majd@mellanox.com19098df2016-01-14 19:13:03 +02004022 ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004023 ctrl->fm_ce_se |= fence;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004024 if (unlikely(qp->wq_sig))
4025 ctrl->signature = wq_sig(ctrl);
4026
4027 qp->sq.wrid[idx] = wr_id;
4028 qp->sq.w_list[idx].opcode = mlx5_opcode;
4029 qp->sq.wqe_head[idx] = qp->sq.head + nreq;
4030 qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
4031 qp->sq.w_list[idx].next = qp->sq.cur_post;
4032}
4033
4034
Eli Cohene126ba92013-07-07 17:25:49 +03004035int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
4036 struct ib_send_wr **bad_wr)
4037{
4038 struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
4039 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004040 struct mlx5_core_dev *mdev = dev->mdev;
Haggai Erand16e91d2016-02-29 15:45:05 +02004041 struct mlx5_ib_qp *qp;
Sagi Grimberge6631812014-02-23 14:19:11 +02004042 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004043 struct mlx5_wqe_data_seg *dpseg;
4044 struct mlx5_wqe_xrc_seg *xrc;
Haggai Erand16e91d2016-02-29 15:45:05 +02004045 struct mlx5_bf *bf;
Eli Cohene126ba92013-07-07 17:25:49 +03004046 int uninitialized_var(size);
Haggai Erand16e91d2016-02-29 15:45:05 +02004047 void *qend;
Eli Cohene126ba92013-07-07 17:25:49 +03004048 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03004049 unsigned idx;
4050 int err = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03004051 int num_sge;
4052 void *seg;
4053 int nreq;
4054 int i;
4055 u8 next_fence = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03004056 u8 fence;
4057
Haggai Erand16e91d2016-02-29 15:45:05 +02004058 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4059 return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
4060
4061 qp = to_mqp(ibqp);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004062 bf = &qp->bf;
Haggai Erand16e91d2016-02-29 15:45:05 +02004063 qend = qp->sq.qend;
4064
Eli Cohene126ba92013-07-07 17:25:49 +03004065 spin_lock_irqsave(&qp->sq.lock, flags);
4066
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004067 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4068 err = -EIO;
4069 *bad_wr = wr;
4070 nreq = 0;
4071 goto out;
4072 }
4073
Eli Cohene126ba92013-07-07 17:25:49 +03004074 for (nreq = 0; wr; nreq++, wr = wr->next) {
Fabian Fredericka8f731e2014-08-12 19:20:08 -04004075 if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
Eli Cohene126ba92013-07-07 17:25:49 +03004076 mlx5_ib_warn(dev, "\n");
4077 err = -EINVAL;
4078 *bad_wr = wr;
4079 goto out;
4080 }
4081
Eli Cohene126ba92013-07-07 17:25:49 +03004082 num_sge = wr->num_sge;
4083 if (unlikely(num_sge > qp->sq.max_gs)) {
4084 mlx5_ib_warn(dev, "\n");
Chuck Lever24be4092016-08-28 10:58:34 +03004085 err = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03004086 *bad_wr = wr;
4087 goto out;
4088 }
4089
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004090 err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
4091 if (err) {
4092 mlx5_ib_warn(dev, "\n");
4093 err = -ENOMEM;
4094 *bad_wr = wr;
4095 goto out;
4096 }
Eli Cohene126ba92013-07-07 17:25:49 +03004097
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004098 if (wr->opcode == IB_WR_LOCAL_INV ||
4099 wr->opcode == IB_WR_REG_MR) {
4100 fence = dev->umr_fence;
4101 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
4102 } else if (wr->send_flags & IB_SEND_FENCE) {
4103 if (qp->next_fence)
4104 fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
4105 else
4106 fence = MLX5_FENCE_MODE_FENCE;
4107 } else {
4108 fence = qp->next_fence;
4109 }
4110
Eli Cohene126ba92013-07-07 17:25:49 +03004111 switch (ibqp->qp_type) {
4112 case IB_QPT_XRC_INI:
4113 xrc = seg;
Eli Cohene126ba92013-07-07 17:25:49 +03004114 seg += sizeof(*xrc);
4115 size += sizeof(*xrc) / 16;
4116 /* fall through */
4117 case IB_QPT_RC:
4118 switch (wr->opcode) {
4119 case IB_WR_RDMA_READ:
4120 case IB_WR_RDMA_WRITE:
4121 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004122 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4123 rdma_wr(wr)->rkey);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004124 seg += sizeof(struct mlx5_wqe_raddr_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004125 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4126 break;
4127
4128 case IB_WR_ATOMIC_CMP_AND_SWP:
4129 case IB_WR_ATOMIC_FETCH_AND_ADD:
Eli Cohene126ba92013-07-07 17:25:49 +03004130 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Eli Cohen81bea282013-09-11 16:35:30 +03004131 mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
4132 err = -ENOSYS;
4133 *bad_wr = wr;
4134 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004135
4136 case IB_WR_LOCAL_INV:
Eli Cohene126ba92013-07-07 17:25:49 +03004137 qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
4138 ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004139 set_linv_wr(qp, &seg, &size);
Eli Cohene126ba92013-07-07 17:25:49 +03004140 num_sge = 0;
4141 break;
4142
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004143 case IB_WR_REG_MR:
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004144 qp->sq.wr_data[idx] = IB_WR_REG_MR;
4145 ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
4146 err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
4147 if (err) {
4148 *bad_wr = wr;
4149 goto out;
4150 }
4151 num_sge = 0;
4152 break;
4153
Sagi Grimberge6631812014-02-23 14:19:11 +02004154 case IB_WR_REG_SIG_MR:
4155 qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004156 mr = to_mmr(sig_handover_wr(wr)->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02004157
4158 ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
4159 err = set_sig_umr_wr(wr, qp, &seg, &size);
4160 if (err) {
4161 mlx5_ib_warn(dev, "\n");
4162 *bad_wr = wr;
4163 goto out;
4164 }
4165
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004166 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4167 fence, MLX5_OPCODE_UMR);
Sagi Grimberge6631812014-02-23 14:19:11 +02004168 /*
4169 * SET_PSV WQEs are not signaled and solicited
4170 * on error
4171 */
4172 wr->send_flags &= ~IB_SEND_SIGNALED;
4173 wr->send_flags |= IB_SEND_SOLICITED;
4174 err = begin_wqe(qp, &seg, &ctrl, wr,
4175 &idx, &size, nreq);
4176 if (err) {
4177 mlx5_ib_warn(dev, "\n");
4178 err = -ENOMEM;
4179 *bad_wr = wr;
4180 goto out;
4181 }
4182
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004183 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
Sagi Grimberge6631812014-02-23 14:19:11 +02004184 mr->sig->psv_memory.psv_idx, &seg,
4185 &size);
4186 if (err) {
4187 mlx5_ib_warn(dev, "\n");
4188 *bad_wr = wr;
4189 goto out;
4190 }
4191
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004192 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4193 fence, MLX5_OPCODE_SET_PSV);
Sagi Grimberge6631812014-02-23 14:19:11 +02004194 err = begin_wqe(qp, &seg, &ctrl, wr,
4195 &idx, &size, nreq);
4196 if (err) {
4197 mlx5_ib_warn(dev, "\n");
4198 err = -ENOMEM;
4199 *bad_wr = wr;
4200 goto out;
4201 }
4202
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004203 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
Sagi Grimberge6631812014-02-23 14:19:11 +02004204 mr->sig->psv_wire.psv_idx, &seg,
4205 &size);
4206 if (err) {
4207 mlx5_ib_warn(dev, "\n");
4208 *bad_wr = wr;
4209 goto out;
4210 }
4211
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004212 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4213 fence, MLX5_OPCODE_SET_PSV);
4214 qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
Sagi Grimberge6631812014-02-23 14:19:11 +02004215 num_sge = 0;
4216 goto skip_psv;
4217
Eli Cohene126ba92013-07-07 17:25:49 +03004218 default:
4219 break;
4220 }
4221 break;
4222
4223 case IB_QPT_UC:
4224 switch (wr->opcode) {
4225 case IB_WR_RDMA_WRITE:
4226 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004227 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4228 rdma_wr(wr)->rkey);
Eli Cohene126ba92013-07-07 17:25:49 +03004229 seg += sizeof(struct mlx5_wqe_raddr_seg);
4230 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4231 break;
4232
4233 default:
4234 break;
4235 }
4236 break;
4237
Eli Cohene126ba92013-07-07 17:25:49 +03004238 case IB_QPT_SMI:
Maor Gottlieb1e0e50b2017-01-18 14:10:34 +02004239 if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
4240 mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
4241 err = -EPERM;
4242 *bad_wr = wr;
4243 goto out;
4244 }
Bart Van Asschef6b1ee32017-10-11 10:49:07 -07004245 /* fall through */
Haggai Erand16e91d2016-02-29 15:45:05 +02004246 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03004247 set_datagram_seg(seg, wr);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004248 seg += sizeof(struct mlx5_wqe_datagram_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004249 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
4250 if (unlikely((seg == qend)))
4251 seg = mlx5_get_send_wqe(qp, 0);
4252 break;
Erez Shitritf0313962016-02-21 16:27:17 +02004253 case IB_QPT_UD:
4254 set_datagram_seg(seg, wr);
4255 seg += sizeof(struct mlx5_wqe_datagram_seg);
4256 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
Eli Cohene126ba92013-07-07 17:25:49 +03004257
Erez Shitritf0313962016-02-21 16:27:17 +02004258 if (unlikely((seg == qend)))
4259 seg = mlx5_get_send_wqe(qp, 0);
4260
4261 /* handle qp that supports ud offload */
4262 if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
4263 struct mlx5_wqe_eth_pad *pad;
4264
4265 pad = seg;
4266 memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
4267 seg += sizeof(struct mlx5_wqe_eth_pad);
4268 size += sizeof(struct mlx5_wqe_eth_pad) / 16;
4269
4270 seg = set_eth_seg(seg, wr, qend, qp, &size);
4271
4272 if (unlikely((seg == qend)))
4273 seg = mlx5_get_send_wqe(qp, 0);
4274 }
4275 break;
Eli Cohene126ba92013-07-07 17:25:49 +03004276 case MLX5_IB_QPT_REG_UMR:
4277 if (wr->opcode != MLX5_IB_WR_UMR) {
4278 err = -EINVAL;
4279 mlx5_ib_warn(dev, "bad opcode\n");
4280 goto out;
4281 }
4282 qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004283 ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
Maor Gottlieb578e7262016-10-27 16:36:37 +03004284 set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
Eli Cohene126ba92013-07-07 17:25:49 +03004285 seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4286 size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4287 if (unlikely((seg == qend)))
4288 seg = mlx5_get_send_wqe(qp, 0);
4289 set_reg_mkey_segment(seg, wr);
4290 seg += sizeof(struct mlx5_mkey_seg);
4291 size += sizeof(struct mlx5_mkey_seg) / 16;
4292 if (unlikely((seg == qend)))
4293 seg = mlx5_get_send_wqe(qp, 0);
4294 break;
4295
4296 default:
4297 break;
4298 }
4299
4300 if (wr->send_flags & IB_SEND_INLINE && num_sge) {
4301 int uninitialized_var(sz);
4302
4303 err = set_data_inl_seg(qp, wr, seg, &sz);
4304 if (unlikely(err)) {
4305 mlx5_ib_warn(dev, "\n");
4306 *bad_wr = wr;
4307 goto out;
4308 }
Eli Cohene126ba92013-07-07 17:25:49 +03004309 size += sz;
4310 } else {
4311 dpseg = seg;
4312 for (i = 0; i < num_sge; i++) {
4313 if (unlikely(dpseg == qend)) {
4314 seg = mlx5_get_send_wqe(qp, 0);
4315 dpseg = seg;
4316 }
4317 if (likely(wr->sg_list[i].length)) {
4318 set_data_ptr_seg(dpseg, wr->sg_list + i);
4319 size += sizeof(struct mlx5_wqe_data_seg) / 16;
4320 dpseg++;
4321 }
4322 }
4323 }
4324
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004325 qp->next_fence = next_fence;
4326 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004327 mlx5_ib_opcode[wr->opcode]);
Sagi Grimberge6631812014-02-23 14:19:11 +02004328skip_psv:
Eli Cohene126ba92013-07-07 17:25:49 +03004329 if (0)
4330 dump_wqe(qp, idx, size);
4331 }
4332
4333out:
4334 if (likely(nreq)) {
4335 qp->sq.head += nreq;
4336
4337 /* Make sure that descriptors are written before
4338 * updating doorbell record and ringing the doorbell
4339 */
4340 wmb();
4341
4342 qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
4343
Eli Cohenada388f2014-01-14 17:45:16 +02004344 /* Make sure doorbell record is visible to the HCA before
4345 * we hit doorbell */
4346 wmb();
4347
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004348 /* currently we support only regular doorbells */
4349 mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
4350 /* Make sure doorbells don't leak out of SQ spinlock
4351 * and reach the HCA out of order.
4352 */
4353 mmiowb();
Eli Cohene126ba92013-07-07 17:25:49 +03004354 bf->offset ^= bf->buf_size;
Eli Cohene126ba92013-07-07 17:25:49 +03004355 }
4356
4357 spin_unlock_irqrestore(&qp->sq.lock, flags);
4358
4359 return err;
4360}
4361
4362static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
4363{
4364 sig->signature = calc_sig(sig, size);
4365}
4366
4367int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
4368 struct ib_recv_wr **bad_wr)
4369{
4370 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4371 struct mlx5_wqe_data_seg *scat;
4372 struct mlx5_rwqe_sig *sig;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004373 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4374 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004375 unsigned long flags;
4376 int err = 0;
4377 int nreq;
4378 int ind;
4379 int i;
4380
Haggai Erand16e91d2016-02-29 15:45:05 +02004381 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4382 return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
4383
Eli Cohene126ba92013-07-07 17:25:49 +03004384 spin_lock_irqsave(&qp->rq.lock, flags);
4385
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004386 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4387 err = -EIO;
4388 *bad_wr = wr;
4389 nreq = 0;
4390 goto out;
4391 }
4392
Eli Cohene126ba92013-07-07 17:25:49 +03004393 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
4394
4395 for (nreq = 0; wr; nreq++, wr = wr->next) {
4396 if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
4397 err = -ENOMEM;
4398 *bad_wr = wr;
4399 goto out;
4400 }
4401
4402 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
4403 err = -EINVAL;
4404 *bad_wr = wr;
4405 goto out;
4406 }
4407
4408 scat = get_recv_wqe(qp, ind);
4409 if (qp->wq_sig)
4410 scat++;
4411
4412 for (i = 0; i < wr->num_sge; i++)
4413 set_data_ptr_seg(scat + i, wr->sg_list + i);
4414
4415 if (i < qp->rq.max_gs) {
4416 scat[i].byte_count = 0;
4417 scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
4418 scat[i].addr = 0;
4419 }
4420
4421 if (qp->wq_sig) {
4422 sig = (struct mlx5_rwqe_sig *)scat;
4423 set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
4424 }
4425
4426 qp->rq.wrid[ind] = wr->wr_id;
4427
4428 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
4429 }
4430
4431out:
4432 if (likely(nreq)) {
4433 qp->rq.head += nreq;
4434
4435 /* Make sure that descriptors are written before
4436 * doorbell record.
4437 */
4438 wmb();
4439
4440 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
4441 }
4442
4443 spin_unlock_irqrestore(&qp->rq.lock, flags);
4444
4445 return err;
4446}
4447
4448static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
4449{
4450 switch (mlx5_state) {
4451 case MLX5_QP_STATE_RST: return IB_QPS_RESET;
4452 case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
4453 case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
4454 case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
4455 case MLX5_QP_STATE_SQ_DRAINING:
4456 case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
4457 case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
4458 case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
4459 default: return -1;
4460 }
4461}
4462
4463static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
4464{
4465 switch (mlx5_mig_state) {
4466 case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
4467 case MLX5_QP_PM_REARM: return IB_MIG_REARM;
4468 case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
4469 default: return -1;
4470 }
4471}
4472
4473static int to_ib_qp_access_flags(int mlx5_flags)
4474{
4475 int ib_flags = 0;
4476
4477 if (mlx5_flags & MLX5_QP_BIT_RRE)
4478 ib_flags |= IB_ACCESS_REMOTE_READ;
4479 if (mlx5_flags & MLX5_QP_BIT_RWE)
4480 ib_flags |= IB_ACCESS_REMOTE_WRITE;
4481 if (mlx5_flags & MLX5_QP_BIT_RAE)
4482 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
4483
4484 return ib_flags;
4485}
4486
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004487static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004488 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004489 struct mlx5_qp_path *path)
Eli Cohene126ba92013-07-07 17:25:49 +03004490{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004491 struct mlx5_core_dev *dev = ibdev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004492
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004493 memset(ah_attr, 0, sizeof(*ah_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03004494
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004495 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004496 rdma_ah_set_port_num(ah_attr, path->port);
4497 if (rdma_ah_get_port_num(ah_attr) == 0 ||
4498 rdma_ah_get_port_num(ah_attr) > MLX5_CAP_GEN(dev, num_ports))
Eli Cohene126ba92013-07-07 17:25:49 +03004499 return;
4500
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004501 rdma_ah_set_port_num(ah_attr, path->port);
4502 rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
Eli Cohene126ba92013-07-07 17:25:49 +03004503
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004504 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
4505 rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
4506 rdma_ah_set_static_rate(ah_attr,
4507 path->static_rate ? path->static_rate - 5 : 0);
4508 if (path->grh_mlid & (1 << 7)) {
4509 u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
4510
4511 rdma_ah_set_grh(ah_attr, NULL,
4512 tc_fl & 0xfffff,
4513 path->mgid_index,
4514 path->hop_limit,
4515 (tc_fl >> 20) & 0xff);
4516 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Eli Cohene126ba92013-07-07 17:25:49 +03004517 }
4518}
4519
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004520static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
4521 struct mlx5_ib_sq *sq,
4522 u8 *sq_state)
Eli Cohene126ba92013-07-07 17:25:49 +03004523{
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004524 void *out;
4525 void *sqc;
4526 int inlen;
4527 int err;
4528
4529 inlen = MLX5_ST_SZ_BYTES(query_sq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004530 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004531 if (!out)
4532 return -ENOMEM;
4533
4534 err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
4535 if (err)
4536 goto out;
4537
4538 sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
4539 *sq_state = MLX5_GET(sqc, sqc, state);
4540 sq->state = *sq_state;
4541
4542out:
4543 kvfree(out);
4544 return err;
4545}
4546
4547static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
4548 struct mlx5_ib_rq *rq,
4549 u8 *rq_state)
4550{
4551 void *out;
4552 void *rqc;
4553 int inlen;
4554 int err;
4555
4556 inlen = MLX5_ST_SZ_BYTES(query_rq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004557 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004558 if (!out)
4559 return -ENOMEM;
4560
4561 err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
4562 if (err)
4563 goto out;
4564
4565 rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
4566 *rq_state = MLX5_GET(rqc, rqc, state);
4567 rq->state = *rq_state;
4568
4569out:
4570 kvfree(out);
4571 return err;
4572}
4573
4574static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
4575 struct mlx5_ib_qp *qp, u8 *qp_state)
4576{
4577 static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
4578 [MLX5_RQC_STATE_RST] = {
4579 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4580 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4581 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
4582 [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
4583 },
4584 [MLX5_RQC_STATE_RDY] = {
4585 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4586 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4587 [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
4588 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
4589 },
4590 [MLX5_RQC_STATE_ERR] = {
4591 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4592 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4593 [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
4594 [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
4595 },
4596 [MLX5_RQ_STATE_NA] = {
4597 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4598 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4599 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
4600 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
4601 },
4602 };
4603
4604 *qp_state = sqrq_trans[rq_state][sq_state];
4605
4606 if (*qp_state == MLX5_QP_STATE_BAD) {
4607 WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
4608 qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
4609 qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
4610 return -EINVAL;
4611 }
4612
4613 if (*qp_state == MLX5_QP_STATE)
4614 *qp_state = qp->state;
4615
4616 return 0;
4617}
4618
4619static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
4620 struct mlx5_ib_qp *qp,
4621 u8 *raw_packet_qp_state)
4622{
4623 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
4624 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
4625 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
4626 int err;
4627 u8 sq_state = MLX5_SQ_STATE_NA;
4628 u8 rq_state = MLX5_RQ_STATE_NA;
4629
4630 if (qp->sq.wqe_cnt) {
4631 err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
4632 if (err)
4633 return err;
4634 }
4635
4636 if (qp->rq.wqe_cnt) {
4637 err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
4638 if (err)
4639 return err;
4640 }
4641
4642 return sqrq_state_to_qp_state(sq_state, rq_state, qp,
4643 raw_packet_qp_state);
4644}
4645
4646static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
4647 struct ib_qp_attr *qp_attr)
4648{
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004649 int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
Eli Cohene126ba92013-07-07 17:25:49 +03004650 struct mlx5_qp_context *context;
4651 int mlx5_state;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004652 u32 *outb;
Eli Cohene126ba92013-07-07 17:25:49 +03004653 int err = 0;
4654
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004655 outb = kzalloc(outlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004656 if (!outb)
4657 return -ENOMEM;
4658
majd@mellanox.com19098df2016-01-14 19:13:03 +02004659 err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004660 outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03004661 if (err)
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004662 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004663
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004664 /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
4665 context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
4666
Eli Cohene126ba92013-07-07 17:25:49 +03004667 mlx5_state = be32_to_cpu(context->flags) >> 28;
4668
4669 qp->state = to_ib_qp_state(mlx5_state);
Eli Cohene126ba92013-07-07 17:25:49 +03004670 qp_attr->path_mtu = context->mtu_msgmax >> 5;
4671 qp_attr->path_mig_state =
4672 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
4673 qp_attr->qkey = be32_to_cpu(context->qkey);
4674 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
4675 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
4676 qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
4677 qp_attr->qp_access_flags =
4678 to_ib_qp_access_flags(be32_to_cpu(context->params2));
4679
4680 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004681 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
4682 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004683 qp_attr->alt_pkey_index =
4684 be16_to_cpu(context->alt_path.pkey_index);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004685 qp_attr->alt_port_num =
4686 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03004687 }
4688
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004689 qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004690 qp_attr->port_num = context->pri_path.port;
4691
4692 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4693 qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
4694
4695 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
4696
4697 qp_attr->max_dest_rd_atomic =
4698 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
4699 qp_attr->min_rnr_timer =
4700 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
4701 qp_attr->timeout = context->pri_path.ackto_lt >> 3;
4702 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
4703 qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
4704 qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004705
4706out:
4707 kfree(outb);
4708 return err;
4709}
4710
4711int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4712 int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
4713{
4714 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4715 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4716 int err = 0;
4717 u8 raw_packet_qp_state;
4718
Yishai Hadas28d61372016-05-23 15:20:56 +03004719 if (ibqp->rwq_ind_tbl)
4720 return -ENOSYS;
4721
Haggai Erand16e91d2016-02-29 15:45:05 +02004722 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4723 return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
4724 qp_init_attr);
4725
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004726 /* Not all of output fields are applicable, make sure to zero them */
4727 memset(qp_init_attr, 0, sizeof(*qp_init_attr));
4728 memset(qp_attr, 0, sizeof(*qp_attr));
4729
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004730 mutex_lock(&qp->mutex);
4731
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004732 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
4733 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004734 err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
4735 if (err)
4736 goto out;
4737 qp->state = raw_packet_qp_state;
4738 qp_attr->port_num = 1;
4739 } else {
4740 err = query_qp_attr(dev, qp, qp_attr);
4741 if (err)
4742 goto out;
4743 }
4744
4745 qp_attr->qp_state = qp->state;
Eli Cohene126ba92013-07-07 17:25:49 +03004746 qp_attr->cur_qp_state = qp_attr->qp_state;
4747 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
4748 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
4749
4750 if (!ibqp->uobject) {
Noa Osherovich0540d812016-06-04 15:15:32 +03004751 qp_attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +03004752 qp_attr->cap.max_send_sge = qp->sq.max_gs;
Noa Osherovich0540d812016-06-04 15:15:32 +03004753 qp_init_attr->qp_context = ibqp->qp_context;
Eli Cohene126ba92013-07-07 17:25:49 +03004754 } else {
4755 qp_attr->cap.max_send_wr = 0;
4756 qp_attr->cap.max_send_sge = 0;
4757 }
4758
Noa Osherovich0540d812016-06-04 15:15:32 +03004759 qp_init_attr->qp_type = ibqp->qp_type;
4760 qp_init_attr->recv_cq = ibqp->recv_cq;
4761 qp_init_attr->send_cq = ibqp->send_cq;
4762 qp_init_attr->srq = ibqp->srq;
4763 qp_attr->cap.max_inline_data = qp->max_inline_data;
Eli Cohene126ba92013-07-07 17:25:49 +03004764
4765 qp_init_attr->cap = qp_attr->cap;
4766
4767 qp_init_attr->create_flags = 0;
4768 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
4769 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
4770
Leon Romanovsky051f2632015-12-20 12:16:11 +02004771 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
4772 qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
4773 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
4774 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
4775 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
4776 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
Haggai Eranb11a4f92016-02-29 15:45:03 +02004777 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
4778 qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
Leon Romanovsky051f2632015-12-20 12:16:11 +02004779
Eli Cohene126ba92013-07-07 17:25:49 +03004780 qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
4781 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
4782
Eli Cohene126ba92013-07-07 17:25:49 +03004783out:
4784 mutex_unlock(&qp->mutex);
4785 return err;
4786}
4787
4788struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
4789 struct ib_ucontext *context,
4790 struct ib_udata *udata)
4791{
4792 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4793 struct mlx5_ib_xrcd *xrcd;
4794 int err;
4795
Saeed Mahameed938fe832015-05-28 22:28:41 +03004796 if (!MLX5_CAP_GEN(dev->mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +03004797 return ERR_PTR(-ENOSYS);
4798
4799 xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
4800 if (!xrcd)
4801 return ERR_PTR(-ENOMEM);
4802
Jack Morgenstein9603b612014-07-28 23:30:22 +03004803 err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004804 if (err) {
4805 kfree(xrcd);
4806 return ERR_PTR(-ENOMEM);
4807 }
4808
4809 return &xrcd->ibxrcd;
4810}
4811
4812int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
4813{
4814 struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
4815 u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
4816 int err;
4817
Jack Morgenstein9603b612014-07-28 23:30:22 +03004818 err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004819 if (err) {
4820 mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
4821 return err;
4822 }
4823
4824 kfree(xrcd);
4825
4826 return 0;
4827}
Yishai Hadas79b20a62016-05-23 15:20:50 +03004828
Yishai Hadas350d0e42016-08-28 14:58:18 +03004829static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
4830{
4831 struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
4832 struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
4833 struct ib_event event;
4834
4835 if (rwq->ibwq.event_handler) {
4836 event.device = rwq->ibwq.device;
4837 event.element.wq = &rwq->ibwq;
4838 switch (type) {
4839 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
4840 event.event = IB_EVENT_WQ_FATAL;
4841 break;
4842 default:
4843 mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
4844 return;
4845 }
4846
4847 rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
4848 }
4849}
4850
Maor Gottlieb03404e82017-05-30 10:29:13 +03004851static int set_delay_drop(struct mlx5_ib_dev *dev)
4852{
4853 int err = 0;
4854
4855 mutex_lock(&dev->delay_drop.lock);
4856 if (dev->delay_drop.activate)
4857 goto out;
4858
4859 err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
4860 if (err)
4861 goto out;
4862
4863 dev->delay_drop.activate = true;
4864out:
4865 mutex_unlock(&dev->delay_drop.lock);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004866
4867 if (!err)
4868 atomic_inc(&dev->delay_drop.rqs_cnt);
Maor Gottlieb03404e82017-05-30 10:29:13 +03004869 return err;
4870}
4871
Yishai Hadas79b20a62016-05-23 15:20:50 +03004872static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
4873 struct ib_wq_init_attr *init_attr)
4874{
4875 struct mlx5_ib_dev *dev;
Noa Osherovich4be6da12017-01-18 15:40:04 +02004876 int has_net_offloads;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004877 __be64 *rq_pas0;
4878 void *in;
4879 void *rqc;
4880 void *wq;
4881 int inlen;
4882 int err;
4883
4884 dev = to_mdev(pd->device);
4885
4886 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004887 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004888 if (!in)
4889 return -ENOMEM;
4890
4891 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
4892 MLX5_SET(rqc, rqc, mem_rq_type,
4893 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
4894 MLX5_SET(rqc, rqc, user_index, rwq->user_index);
4895 MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
4896 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
4897 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
4898 wq = MLX5_ADDR_OF(rqc, rqc, wq);
Noa Osherovichccc87082017-10-17 18:01:13 +03004899 MLX5_SET(wq, wq, wq_type,
4900 rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
4901 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
Noa Osherovichb1383aa2017-10-29 13:59:45 +02004902 if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
4903 if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
4904 mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
4905 err = -EOPNOTSUPP;
4906 goto out;
4907 } else {
4908 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
4909 }
4910 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03004911 MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
Noa Osherovichccc87082017-10-17 18:01:13 +03004912 if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
4913 MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
4914 MLX5_SET(wq, wq, log_wqe_stride_size,
4915 rwq->single_stride_log_num_of_bytes -
4916 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
4917 MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
4918 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
4919 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03004920 MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
4921 MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
4922 MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
4923 MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
4924 MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
4925 MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
Noa Osherovich4be6da12017-01-18 15:40:04 +02004926 has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004927 if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
Noa Osherovich4be6da12017-01-18 15:40:04 +02004928 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004929 mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
4930 err = -EOPNOTSUPP;
4931 goto out;
4932 }
4933 } else {
4934 MLX5_SET(rqc, rqc, vsd, 1);
4935 }
Noa Osherovich4be6da12017-01-18 15:40:04 +02004936 if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
4937 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
4938 mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
4939 err = -EOPNOTSUPP;
4940 goto out;
4941 }
4942 MLX5_SET(rqc, rqc, scatter_fcs, 1);
4943 }
Maor Gottlieb03404e82017-05-30 10:29:13 +03004944 if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
4945 if (!(dev->ib_dev.attrs.raw_packet_caps &
4946 IB_RAW_PACKET_CAP_DELAY_DROP)) {
4947 mlx5_ib_dbg(dev, "Delay drop is not supported\n");
4948 err = -EOPNOTSUPP;
4949 goto out;
4950 }
4951 MLX5_SET(rqc, rqc, delay_drop_en, 1);
4952 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03004953 rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
4954 mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
Yishai Hadas350d0e42016-08-28 14:58:18 +03004955 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
Maor Gottlieb03404e82017-05-30 10:29:13 +03004956 if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
4957 err = set_delay_drop(dev);
4958 if (err) {
4959 mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
4960 err);
4961 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
4962 } else {
4963 rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
4964 }
4965 }
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004966out:
Yishai Hadas79b20a62016-05-23 15:20:50 +03004967 kvfree(in);
4968 return err;
4969}
4970
4971static int set_user_rq_size(struct mlx5_ib_dev *dev,
4972 struct ib_wq_init_attr *wq_init_attr,
4973 struct mlx5_ib_create_wq *ucmd,
4974 struct mlx5_ib_rwq *rwq)
4975{
4976 /* Sanity check RQ size before proceeding */
4977 if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
4978 return -EINVAL;
4979
4980 if (!ucmd->rq_wqe_count)
4981 return -EINVAL;
4982
4983 rwq->wqe_count = ucmd->rq_wqe_count;
4984 rwq->wqe_shift = ucmd->rq_wqe_shift;
4985 rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
4986 rwq->log_rq_stride = rwq->wqe_shift;
4987 rwq->log_rq_size = ilog2(rwq->wqe_count);
4988 return 0;
4989}
4990
4991static int prepare_user_rq(struct ib_pd *pd,
4992 struct ib_wq_init_attr *init_attr,
4993 struct ib_udata *udata,
4994 struct mlx5_ib_rwq *rwq)
4995{
4996 struct mlx5_ib_dev *dev = to_mdev(pd->device);
4997 struct mlx5_ib_create_wq ucmd = {};
4998 int err;
4999 size_t required_cmd_sz;
5000
Noa Osherovichccc87082017-10-17 18:01:13 +03005001 required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
5002 + sizeof(ucmd.single_stride_log_num_of_bytes);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005003 if (udata->inlen < required_cmd_sz) {
5004 mlx5_ib_dbg(dev, "invalid inlen\n");
5005 return -EINVAL;
5006 }
5007
5008 if (udata->inlen > sizeof(ucmd) &&
5009 !ib_is_udata_cleared(udata, sizeof(ucmd),
5010 udata->inlen - sizeof(ucmd))) {
5011 mlx5_ib_dbg(dev, "inlen is not supported\n");
5012 return -EOPNOTSUPP;
5013 }
5014
5015 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
5016 mlx5_ib_dbg(dev, "copy failed\n");
5017 return -EFAULT;
5018 }
5019
Noa Osherovichccc87082017-10-17 18:01:13 +03005020 if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
Yishai Hadas79b20a62016-05-23 15:20:50 +03005021 mlx5_ib_dbg(dev, "invalid comp mask\n");
5022 return -EOPNOTSUPP;
Noa Osherovichccc87082017-10-17 18:01:13 +03005023 } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
5024 if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
5025 mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
5026 return -EOPNOTSUPP;
5027 }
5028 if ((ucmd.single_stride_log_num_of_bytes <
5029 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
5030 (ucmd.single_stride_log_num_of_bytes >
5031 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
5032 mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
5033 ucmd.single_stride_log_num_of_bytes,
5034 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
5035 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
5036 return -EINVAL;
5037 }
5038 if ((ucmd.single_wqe_log_num_of_strides >
5039 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
5040 (ucmd.single_wqe_log_num_of_strides <
5041 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
5042 mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
5043 ucmd.single_wqe_log_num_of_strides,
5044 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
5045 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
5046 return -EINVAL;
5047 }
5048 rwq->single_stride_log_num_of_bytes =
5049 ucmd.single_stride_log_num_of_bytes;
5050 rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
5051 rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
5052 rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005053 }
5054
5055 err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
5056 if (err) {
5057 mlx5_ib_dbg(dev, "err %d\n", err);
5058 return err;
5059 }
5060
5061 err = create_user_rq(dev, pd, rwq, &ucmd);
5062 if (err) {
5063 mlx5_ib_dbg(dev, "err %d\n", err);
5064 if (err)
5065 return err;
5066 }
5067
5068 rwq->user_index = ucmd.user_index;
5069 return 0;
5070}
5071
5072struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
5073 struct ib_wq_init_attr *init_attr,
5074 struct ib_udata *udata)
5075{
5076 struct mlx5_ib_dev *dev;
5077 struct mlx5_ib_rwq *rwq;
5078 struct mlx5_ib_create_wq_resp resp = {};
5079 size_t min_resp_len;
5080 int err;
5081
5082 if (!udata)
5083 return ERR_PTR(-ENOSYS);
5084
5085 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
5086 if (udata->outlen && udata->outlen < min_resp_len)
5087 return ERR_PTR(-EINVAL);
5088
5089 dev = to_mdev(pd->device);
5090 switch (init_attr->wq_type) {
5091 case IB_WQT_RQ:
5092 rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
5093 if (!rwq)
5094 return ERR_PTR(-ENOMEM);
5095 err = prepare_user_rq(pd, init_attr, udata, rwq);
5096 if (err)
5097 goto err;
5098 err = create_rq(rwq, pd, init_attr);
5099 if (err)
5100 goto err_user_rq;
5101 break;
5102 default:
5103 mlx5_ib_dbg(dev, "unsupported wq type %d\n",
5104 init_attr->wq_type);
5105 return ERR_PTR(-EINVAL);
5106 }
5107
Yishai Hadas350d0e42016-08-28 14:58:18 +03005108 rwq->ibwq.wq_num = rwq->core_qp.qpn;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005109 rwq->ibwq.state = IB_WQS_RESET;
5110 if (udata->outlen) {
5111 resp.response_length = offsetof(typeof(resp), response_length) +
5112 sizeof(resp.response_length);
5113 err = ib_copy_to_udata(udata, &resp, resp.response_length);
5114 if (err)
5115 goto err_copy;
5116 }
5117
Yishai Hadas350d0e42016-08-28 14:58:18 +03005118 rwq->core_qp.event = mlx5_ib_wq_event;
5119 rwq->ibwq.event_handler = init_attr->event_handler;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005120 return &rwq->ibwq;
5121
5122err_copy:
Yishai Hadas350d0e42016-08-28 14:58:18 +03005123 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005124err_user_rq:
Maor Gottliebfe248c32017-05-30 10:29:14 +03005125 destroy_user_rq(dev, pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005126err:
5127 kfree(rwq);
5128 return ERR_PTR(err);
5129}
5130
5131int mlx5_ib_destroy_wq(struct ib_wq *wq)
5132{
5133 struct mlx5_ib_dev *dev = to_mdev(wq->device);
5134 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
5135
Yishai Hadas350d0e42016-08-28 14:58:18 +03005136 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Maor Gottliebfe248c32017-05-30 10:29:14 +03005137 destroy_user_rq(dev, wq->pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005138 kfree(rwq);
5139
5140 return 0;
5141}
5142
Yishai Hadasc5f90922016-05-23 15:20:53 +03005143struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
5144 struct ib_rwq_ind_table_init_attr *init_attr,
5145 struct ib_udata *udata)
5146{
5147 struct mlx5_ib_dev *dev = to_mdev(device);
5148 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
5149 int sz = 1 << init_attr->log_ind_tbl_size;
5150 struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
5151 size_t min_resp_len;
5152 int inlen;
5153 int err;
5154 int i;
5155 u32 *in;
5156 void *rqtc;
5157
5158 if (udata->inlen > 0 &&
5159 !ib_is_udata_cleared(udata, 0,
5160 udata->inlen))
5161 return ERR_PTR(-EOPNOTSUPP);
5162
Maor Gottliebefd7f402016-10-27 16:36:40 +03005163 if (init_attr->log_ind_tbl_size >
5164 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
5165 mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
5166 init_attr->log_ind_tbl_size,
5167 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
5168 return ERR_PTR(-EINVAL);
5169 }
5170
Yishai Hadasc5f90922016-05-23 15:20:53 +03005171 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
5172 if (udata->outlen && udata->outlen < min_resp_len)
5173 return ERR_PTR(-EINVAL);
5174
5175 rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
5176 if (!rwq_ind_tbl)
5177 return ERR_PTR(-ENOMEM);
5178
5179 inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005180 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadasc5f90922016-05-23 15:20:53 +03005181 if (!in) {
5182 err = -ENOMEM;
5183 goto err;
5184 }
5185
5186 rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
5187
5188 MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
5189 MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
5190
5191 for (i = 0; i < sz; i++)
5192 MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
5193
5194 err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
5195 kvfree(in);
5196
5197 if (err)
5198 goto err;
5199
5200 rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
5201 if (udata->outlen) {
5202 resp.response_length = offsetof(typeof(resp), response_length) +
5203 sizeof(resp.response_length);
5204 err = ib_copy_to_udata(udata, &resp, resp.response_length);
5205 if (err)
5206 goto err_copy;
5207 }
5208
5209 return &rwq_ind_tbl->ib_rwq_ind_tbl;
5210
5211err_copy:
5212 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
5213err:
5214 kfree(rwq_ind_tbl);
5215 return ERR_PTR(err);
5216}
5217
5218int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
5219{
5220 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
5221 struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
5222
5223 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
5224
5225 kfree(rwq_ind_tbl);
5226 return 0;
5227}
5228
Yishai Hadas79b20a62016-05-23 15:20:50 +03005229int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
5230 u32 wq_attr_mask, struct ib_udata *udata)
5231{
5232 struct mlx5_ib_dev *dev = to_mdev(wq->device);
5233 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
5234 struct mlx5_ib_modify_wq ucmd = {};
5235 size_t required_cmd_sz;
5236 int curr_wq_state;
5237 int wq_state;
5238 int inlen;
5239 int err;
5240 void *rqc;
5241 void *in;
5242
5243 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
5244 if (udata->inlen < required_cmd_sz)
5245 return -EINVAL;
5246
5247 if (udata->inlen > sizeof(ucmd) &&
5248 !ib_is_udata_cleared(udata, sizeof(ucmd),
5249 udata->inlen - sizeof(ucmd)))
5250 return -EOPNOTSUPP;
5251
5252 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
5253 return -EFAULT;
5254
5255 if (ucmd.comp_mask || ucmd.reserved)
5256 return -EOPNOTSUPP;
5257
5258 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005259 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005260 if (!in)
5261 return -ENOMEM;
5262
5263 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
5264
5265 curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
5266 wq_attr->curr_wq_state : wq->state;
5267 wq_state = (wq_attr_mask & IB_WQ_STATE) ?
5268 wq_attr->wq_state : curr_wq_state;
5269 if (curr_wq_state == IB_WQS_ERR)
5270 curr_wq_state = MLX5_RQC_STATE_ERR;
5271 if (wq_state == IB_WQS_ERR)
5272 wq_state = MLX5_RQC_STATE_ERR;
5273 MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
5274 MLX5_SET(rqc, rqc, state, wq_state);
5275
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005276 if (wq_attr_mask & IB_WQ_FLAGS) {
5277 if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
5278 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
5279 MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
5280 mlx5_ib_dbg(dev, "VLAN offloads are not "
5281 "supported\n");
5282 err = -EOPNOTSUPP;
5283 goto out;
5284 }
5285 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5286 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
5287 MLX5_SET(rqc, rqc, vsd,
5288 (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
5289 }
Noa Osherovichb1383aa2017-10-29 13:59:45 +02005290
5291 if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
5292 mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
5293 err = -EOPNOTSUPP;
5294 goto out;
5295 }
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005296 }
5297
Majd Dibbiny23a69642017-01-18 15:25:10 +02005298 if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
5299 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
5300 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5301 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Parav Pandite1f24a72017-04-16 07:29:29 +03005302 MLX5_SET(rqc, rqc, counter_set_id,
5303 dev->port->cnts.set_id);
Majd Dibbiny23a69642017-01-18 15:25:10 +02005304 } else
5305 pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
5306 dev->ib_dev.name);
5307 }
5308
Yishai Hadas350d0e42016-08-28 14:58:18 +03005309 err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005310 if (!err)
5311 rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
5312
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005313out:
5314 kvfree(in);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005315 return err;
5316}