blob: cf7e35903eae95c1e4390bc8a2289c1183c3a53a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "radeon_reg.h"
33#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000034#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100035#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020036#include "rs100d.h"
37#include "rv200d.h"
38#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040039#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100040
Ben Hutchings70967ab2009-08-29 14:53:51 +010041#include <linux/firmware.h>
42#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040043#include <linux/module.h>
Ben Hutchings70967ab2009-08-29 14:53:51 +010044
Dave Airlie551ebd82009-09-01 15:25:57 +100045#include "r100_reg_safe.h"
46#include "rn50_reg_safe.h"
47
Ben Hutchings70967ab2009-08-29 14:53:51 +010048/* Firmware Names */
49#define FIRMWARE_R100 "radeon/R100_cp.bin"
50#define FIRMWARE_R200 "radeon/R200_cp.bin"
51#define FIRMWARE_R300 "radeon/R300_cp.bin"
52#define FIRMWARE_R420 "radeon/R420_cp.bin"
53#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
54#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
55#define FIRMWARE_R520 "radeon/R520_cp.bin"
56
57MODULE_FIRMWARE(FIRMWARE_R100);
58MODULE_FIRMWARE(FIRMWARE_R200);
59MODULE_FIRMWARE(FIRMWARE_R300);
60MODULE_FIRMWARE(FIRMWARE_R420);
61MODULE_FIRMWARE(FIRMWARE_RS690);
62MODULE_FIRMWARE(FIRMWARE_RS600);
63MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064
Dave Airlie551ebd82009-09-01 15:25:57 +100065#include "r100_track.h"
66
Alex Deucher48ef7792012-07-17 14:02:41 -040067/* This files gather functions specifics to:
68 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
69 * and others in some cases.
70 */
71
72/**
73 * r100_wait_for_vblank - vblank wait asic callback.
74 *
75 * @rdev: radeon_device pointer
76 * @crtc: crtc to wait for vblank on
77 *
78 * Wait for vblank on the requested crtc (r1xx-r4xx).
79 */
Alex Deucher3ae19b72012-02-23 17:53:37 -050080void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
81{
Alex Deucher3ae19b72012-02-23 17:53:37 -050082 int i;
83
Alex Deucher94f768f2012-08-15 16:58:30 -040084 if (crtc >= rdev->num_crtc)
85 return;
86
87 if (crtc == 0) {
Alex Deucher3ae19b72012-02-23 17:53:37 -050088 if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
89 for (i = 0; i < rdev->usec_timeout; i++) {
90 if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
91 break;
92 udelay(1);
93 }
94 for (i = 0; i < rdev->usec_timeout; i++) {
95 if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
96 break;
97 udelay(1);
98 }
99 }
100 } else {
101 if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
102 for (i = 0; i < rdev->usec_timeout; i++) {
103 if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
104 break;
105 udelay(1);
106 }
107 for (i = 0; i < rdev->usec_timeout; i++) {
108 if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
109 break;
110 udelay(1);
111 }
112 }
113 }
114}
115
Alex Deucher48ef7792012-07-17 14:02:41 -0400116/**
117 * r100_pre_page_flip - pre-pageflip callback.
118 *
119 * @rdev: radeon_device pointer
120 * @crtc: crtc to prepare for pageflip on
121 *
122 * Pre-pageflip callback (r1xx-r4xx).
123 * Enables the pageflip irq (vblank irq).
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500125void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
126{
Alex Deucher6f34be52010-11-21 10:59:01 -0500127 /* enable the pflip int */
128 radeon_irq_kms_pflip_irq_get(rdev, crtc);
129}
130
Alex Deucher48ef7792012-07-17 14:02:41 -0400131/**
132 * r100_post_page_flip - pos-pageflip callback.
133 *
134 * @rdev: radeon_device pointer
135 * @crtc: crtc to cleanup pageflip on
136 *
137 * Post-pageflip callback (r1xx-r4xx).
138 * Disables the pageflip irq (vblank irq).
139 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500140void r100_post_page_flip(struct radeon_device *rdev, int crtc)
141{
142 /* disable the pflip int */
143 radeon_irq_kms_pflip_irq_put(rdev, crtc);
144}
145
Alex Deucher48ef7792012-07-17 14:02:41 -0400146/**
147 * r100_page_flip - pageflip callback.
148 *
149 * @rdev: radeon_device pointer
150 * @crtc_id: crtc to cleanup pageflip on
151 * @crtc_base: new address of the crtc (GPU MC address)
152 *
153 * Does the actual pageflip (r1xx-r4xx).
154 * During vblank we take the crtc lock and wait for the update_pending
155 * bit to go high, when it does, we release the lock, and allow the
156 * double buffered update to take place.
157 * Returns the current update pending status.
158 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500159u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
160{
161 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
162 u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
Alex Deucherf6496472011-11-28 14:49:26 -0500163 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500164
165 /* Lock the graphics update lock */
166 /* update the scanout addresses */
167 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
168
Alex Deucheracb32502010-11-23 00:41:00 -0500169 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500170 for (i = 0; i < rdev->usec_timeout; i++) {
171 if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
172 break;
173 udelay(1);
174 }
Alex Deucheracb32502010-11-23 00:41:00 -0500175 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500176
177 /* Unlock the lock, so double-buffering can take place inside vblank */
178 tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
179 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
180
181 /* Return current update_pending status: */
182 return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
183}
184
Alex Deucher48ef7792012-07-17 14:02:41 -0400185/**
186 * r100_pm_get_dynpm_state - look up dynpm power state callback.
187 *
188 * @rdev: radeon_device pointer
189 *
190 * Look up the optimal power state based on the
191 * current state of the GPU (r1xx-r5xx).
192 * Used for dynpm only.
193 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400194void r100_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400195{
196 int i;
Alex Deucherce8f5372010-05-07 15:10:16 -0400197 rdev->pm.dynpm_can_upclock = true;
198 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400199
Alex Deucherce8f5372010-05-07 15:10:16 -0400200 switch (rdev->pm.dynpm_planned_action) {
201 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400202 rdev->pm.requested_power_state_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400203 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400204 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400205 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400206 if (rdev->pm.current_power_state_index == 0) {
207 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400208 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400209 } else {
210 if (rdev->pm.active_crtc_count > 1) {
211 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400212 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400213 continue;
214 else if (i >= rdev->pm.current_power_state_index) {
215 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
216 break;
217 } else {
218 rdev->pm.requested_power_state_index = i;
219 break;
220 }
221 }
222 } else
223 rdev->pm.requested_power_state_index =
224 rdev->pm.current_power_state_index - 1;
225 }
Alex Deucherd7311172010-05-03 01:13:14 -0400226 /* don't use the power state if crtcs are active and no display flag is set */
227 if ((rdev->pm.active_crtc_count > 0) &&
228 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
229 RADEON_PM_MODE_NO_DISPLAY)) {
230 rdev->pm.requested_power_state_index++;
231 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400232 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400233 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400234 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
235 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400236 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 } else {
238 if (rdev->pm.active_crtc_count > 1) {
239 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400240 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 continue;
242 else if (i <= rdev->pm.current_power_state_index) {
243 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
244 break;
245 } else {
246 rdev->pm.requested_power_state_index = i;
247 break;
248 }
249 }
250 } else
251 rdev->pm.requested_power_state_index =
252 rdev->pm.current_power_state_index + 1;
253 }
254 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400255 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400256 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400257 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400258 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400259 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 default:
261 DRM_ERROR("Requested mode for not defined action\n");
262 return;
263 }
264 /* only one clock mode per power state */
265 rdev->pm.requested_clock_mode_index = 0;
266
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000267 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400268 rdev->pm.power_state[rdev->pm.requested_power_state_index].
269 clock_info[rdev->pm.requested_clock_mode_index].sclk,
270 rdev->pm.power_state[rdev->pm.requested_power_state_index].
271 clock_info[rdev->pm.requested_clock_mode_index].mclk,
272 rdev->pm.power_state[rdev->pm.requested_power_state_index].
273 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400274}
275
Alex Deucher48ef7792012-07-17 14:02:41 -0400276/**
277 * r100_pm_init_profile - Initialize power profiles callback.
278 *
279 * @rdev: radeon_device pointer
280 *
281 * Initialize the power states used in profile mode
282 * (r1xx-r3xx).
283 * Used for profile mode only.
284 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400285void r100_pm_init_profile(struct radeon_device *rdev)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400286{
Alex Deucherce8f5372010-05-07 15:10:16 -0400287 /* default */
288 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
289 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
290 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
291 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
292 /* low sh */
293 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
294 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
295 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
296 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400297 /* mid sh */
298 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
300 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
301 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400302 /* high sh */
303 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
305 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
306 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
307 /* low mh */
308 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
310 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
311 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400312 /* mid mh */
313 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
315 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
316 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400317 /* high mh */
318 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
320 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
321 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherbae6b5622010-04-22 13:38:05 -0400322}
323
Alex Deucher48ef7792012-07-17 14:02:41 -0400324/**
325 * r100_pm_misc - set additional pm hw parameters callback.
326 *
327 * @rdev: radeon_device pointer
328 *
329 * Set non-clock parameters associated with a power state
330 * (voltage, pcie lanes, etc.) (r1xx-r4xx).
331 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400332void r100_pm_misc(struct radeon_device *rdev)
333{
Alex Deucher49e02b72010-04-23 17:57:27 -0400334 int requested_index = rdev->pm.requested_power_state_index;
335 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
336 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
337 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
338
339 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
340 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
341 tmp = RREG32(voltage->gpio.reg);
342 if (voltage->active_high)
343 tmp |= voltage->gpio.mask;
344 else
345 tmp &= ~(voltage->gpio.mask);
346 WREG32(voltage->gpio.reg, tmp);
347 if (voltage->delay)
348 udelay(voltage->delay);
349 } else {
350 tmp = RREG32(voltage->gpio.reg);
351 if (voltage->active_high)
352 tmp &= ~voltage->gpio.mask;
353 else
354 tmp |= voltage->gpio.mask;
355 WREG32(voltage->gpio.reg, tmp);
356 if (voltage->delay)
357 udelay(voltage->delay);
358 }
359 }
360
361 sclk_cntl = RREG32_PLL(SCLK_CNTL);
362 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
363 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
364 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
365 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
366 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
367 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
368 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
369 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
370 else
371 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
372 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
373 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
374 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
375 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
376 } else
377 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
378
379 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
380 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
381 if (voltage->delay) {
382 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
383 switch (voltage->delay) {
384 case 33:
385 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
386 break;
387 case 66:
388 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
389 break;
390 case 99:
391 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
392 break;
393 case 132:
394 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
395 break;
396 }
397 } else
398 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
399 } else
400 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
401
402 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
403 sclk_cntl &= ~FORCE_HDP;
404 else
405 sclk_cntl |= FORCE_HDP;
406
407 WREG32_PLL(SCLK_CNTL, sclk_cntl);
408 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
409 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
410
411 /* set pcie lanes */
412 if ((rdev->flags & RADEON_IS_PCIE) &&
413 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500414 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400415 (ps->pcie_lanes !=
416 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
417 radeon_set_pcie_lanes(rdev,
418 ps->pcie_lanes);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000419 DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400420 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400421}
422
Alex Deucher48ef7792012-07-17 14:02:41 -0400423/**
424 * r100_pm_prepare - pre-power state change callback.
425 *
426 * @rdev: radeon_device pointer
427 *
428 * Prepare for a power state change (r1xx-r4xx).
429 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400430void r100_pm_prepare(struct radeon_device *rdev)
431{
432 struct drm_device *ddev = rdev->ddev;
433 struct drm_crtc *crtc;
434 struct radeon_crtc *radeon_crtc;
435 u32 tmp;
436
437 /* disable any active CRTCs */
438 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
439 radeon_crtc = to_radeon_crtc(crtc);
440 if (radeon_crtc->enabled) {
441 if (radeon_crtc->crtc_id) {
442 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
443 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
444 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
445 } else {
446 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
447 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
448 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
449 }
450 }
451 }
452}
453
Alex Deucher48ef7792012-07-17 14:02:41 -0400454/**
455 * r100_pm_finish - post-power state change callback.
456 *
457 * @rdev: radeon_device pointer
458 *
459 * Clean up after a power state change (r1xx-r4xx).
460 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400461void r100_pm_finish(struct radeon_device *rdev)
462{
463 struct drm_device *ddev = rdev->ddev;
464 struct drm_crtc *crtc;
465 struct radeon_crtc *radeon_crtc;
466 u32 tmp;
467
468 /* enable any active CRTCs */
469 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
470 radeon_crtc = to_radeon_crtc(crtc);
471 if (radeon_crtc->enabled) {
472 if (radeon_crtc->crtc_id) {
473 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
474 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
475 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
476 } else {
477 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
478 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
479 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
480 }
481 }
482 }
483}
484
Alex Deucher48ef7792012-07-17 14:02:41 -0400485/**
486 * r100_gui_idle - gui idle callback.
487 *
488 * @rdev: radeon_device pointer
489 *
490 * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
491 * Returns true if idle, false if not.
492 */
Alex Deucherdef9ba92010-04-22 12:39:58 -0400493bool r100_gui_idle(struct radeon_device *rdev)
494{
495 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
496 return false;
497 else
498 return true;
499}
500
Alex Deucher05a05c52009-12-04 14:53:41 -0500501/* hpd for digital panel detect/disconnect */
Alex Deucher48ef7792012-07-17 14:02:41 -0400502/**
503 * r100_hpd_sense - hpd sense callback.
504 *
505 * @rdev: radeon_device pointer
506 * @hpd: hpd (hotplug detect) pin
507 *
508 * Checks if a digital monitor is connected (r1xx-r4xx).
509 * Returns true if connected, false if not connected.
510 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500511bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
512{
513 bool connected = false;
514
515 switch (hpd) {
516 case RADEON_HPD_1:
517 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
518 connected = true;
519 break;
520 case RADEON_HPD_2:
521 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
522 connected = true;
523 break;
524 default:
525 break;
526 }
527 return connected;
528}
529
Alex Deucher48ef7792012-07-17 14:02:41 -0400530/**
531 * r100_hpd_set_polarity - hpd set polarity callback.
532 *
533 * @rdev: radeon_device pointer
534 * @hpd: hpd (hotplug detect) pin
535 *
536 * Set the polarity of the hpd pin (r1xx-r4xx).
537 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500538void r100_hpd_set_polarity(struct radeon_device *rdev,
539 enum radeon_hpd_id hpd)
540{
541 u32 tmp;
542 bool connected = r100_hpd_sense(rdev, hpd);
543
544 switch (hpd) {
545 case RADEON_HPD_1:
546 tmp = RREG32(RADEON_FP_GEN_CNTL);
547 if (connected)
548 tmp &= ~RADEON_FP_DETECT_INT_POL;
549 else
550 tmp |= RADEON_FP_DETECT_INT_POL;
551 WREG32(RADEON_FP_GEN_CNTL, tmp);
552 break;
553 case RADEON_HPD_2:
554 tmp = RREG32(RADEON_FP2_GEN_CNTL);
555 if (connected)
556 tmp &= ~RADEON_FP2_DETECT_INT_POL;
557 else
558 tmp |= RADEON_FP2_DETECT_INT_POL;
559 WREG32(RADEON_FP2_GEN_CNTL, tmp);
560 break;
561 default:
562 break;
563 }
564}
565
Alex Deucher48ef7792012-07-17 14:02:41 -0400566/**
567 * r100_hpd_init - hpd setup callback.
568 *
569 * @rdev: radeon_device pointer
570 *
571 * Setup the hpd pins used by the card (r1xx-r4xx).
572 * Set the polarity, and enable the hpd interrupts.
573 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500574void r100_hpd_init(struct radeon_device *rdev)
575{
576 struct drm_device *dev = rdev->ddev;
577 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200578 unsigned enable = 0;
Alex Deucher05a05c52009-12-04 14:53:41 -0500579
580 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
581 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Christian Koenigfb982572012-05-17 01:33:30 +0200582 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400583 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher05a05c52009-12-04 14:53:41 -0500584 }
Christian Koenigfb982572012-05-17 01:33:30 +0200585 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deucher05a05c52009-12-04 14:53:41 -0500586}
587
Alex Deucher48ef7792012-07-17 14:02:41 -0400588/**
589 * r100_hpd_fini - hpd tear down callback.
590 *
591 * @rdev: radeon_device pointer
592 *
593 * Tear down the hpd pins used by the card (r1xx-r4xx).
594 * Disable the hpd interrupts.
595 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500596void r100_hpd_fini(struct radeon_device *rdev)
597{
598 struct drm_device *dev = rdev->ddev;
599 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200600 unsigned disable = 0;
Alex Deucher05a05c52009-12-04 14:53:41 -0500601
602 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
603 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Christian Koenigfb982572012-05-17 01:33:30 +0200604 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher05a05c52009-12-04 14:53:41 -0500605 }
Christian Koenigfb982572012-05-17 01:33:30 +0200606 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deucher05a05c52009-12-04 14:53:41 -0500607}
608
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200609/*
610 * PCI GART
611 */
612void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
613{
614 /* TODO: can we do somethings here ? */
615 /* It seems hw only cache one entry so we should discard this
616 * entry otherwise if first GPU GART read hit this entry it
617 * could end up in wrong address. */
618}
619
Jerome Glisse4aac0472009-09-14 18:29:49 +0200620int r100_pci_gart_init(struct radeon_device *rdev)
621{
622 int r;
623
Jerome Glissec9a1be92011-11-03 11:16:49 -0400624 if (rdev->gart.ptr) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000625 WARN(1, "R100 PCI GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200626 return 0;
627 }
628 /* Initialize common gart structure */
629 r = radeon_gart_init(rdev);
630 if (r)
631 return r;
632 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500633 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
634 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200635 return radeon_gart_table_ram_alloc(rdev);
636}
637
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638int r100_pci_gart_enable(struct radeon_device *rdev)
639{
640 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200641
Dave Airlie82568562010-02-05 16:00:07 +1000642 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643 /* discard memory request outside of configured range */
644 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
645 WREG32(RADEON_AIC_CNTL, tmp);
646 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000647 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
648 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649 /* set PCI GART page-table base address */
650 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
651 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
652 WREG32(RADEON_AIC_CNTL, tmp);
653 r100_pci_gart_tlb_flush(rdev);
Michel Dänzer43caf452012-05-02 10:29:56 +0200654 DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000655 (unsigned)(rdev->mc.gtt_size >> 20),
656 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657 rdev->gart.ready = true;
658 return 0;
659}
660
661void r100_pci_gart_disable(struct radeon_device *rdev)
662{
663 uint32_t tmp;
664
665 /* discard memory request outside of configured range */
666 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
667 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
668 WREG32(RADEON_AIC_LO_ADDR, 0);
669 WREG32(RADEON_AIC_HI_ADDR, 0);
670}
671
672int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
673{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400674 u32 *gtt = rdev->gart.ptr;
675
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200676 if (i < 0 || i > rdev->gart.num_gpu_pages) {
677 return -EINVAL;
678 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400679 gtt[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200680 return 0;
681}
682
Jerome Glisse4aac0472009-09-14 18:29:49 +0200683void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200684{
Jerome Glissef9274562010-03-17 14:44:29 +0000685 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200686 r100_pci_gart_disable(rdev);
687 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200688}
689
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200690int r100_irq_set(struct radeon_device *rdev)
691{
692 uint32_t tmp = 0;
693
Jerome Glisse003e69f2010-01-07 15:39:14 +0100694 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000695 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100696 WREG32(R_000040_GEN_INT_CNTL, 0);
697 return -EINVAL;
698 }
Christian Koenig736fc372012-05-17 19:52:00 +0200699 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200700 tmp |= RADEON_SW_INT_ENABLE;
701 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500702 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200703 atomic_read(&rdev->irq.pflip[0])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200704 tmp |= RADEON_CRTC_VBLANK_MASK;
705 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500706 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200707 atomic_read(&rdev->irq.pflip[1])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200708 tmp |= RADEON_CRTC2_VBLANK_MASK;
709 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500710 if (rdev->irq.hpd[0]) {
711 tmp |= RADEON_FP_DETECT_MASK;
712 }
713 if (rdev->irq.hpd[1]) {
714 tmp |= RADEON_FP2_DETECT_MASK;
715 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200716 WREG32(RADEON_GEN_INT_CNTL, tmp);
717 return 0;
718}
719
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200720void r100_irq_disable(struct radeon_device *rdev)
721{
722 u32 tmp;
723
724 WREG32(R_000040_GEN_INT_CNTL, 0);
725 /* Wait and acknowledge irq */
726 mdelay(1);
727 tmp = RREG32(R_000044_GEN_INT_STATUS);
728 WREG32(R_000044_GEN_INT_STATUS, tmp);
729}
730
Andi Kleencbdd4502011-10-13 16:08:46 -0700731static uint32_t r100_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200732{
733 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500734 uint32_t irq_mask = RADEON_SW_INT_TEST |
735 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
736 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200737
738 if (irqs) {
739 WREG32(RADEON_GEN_INT_STATUS, irqs);
740 }
741 return irqs & irq_mask;
742}
743
744int r100_irq_process(struct radeon_device *rdev)
745{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400746 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500747 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200748
749 status = r100_irq_ack(rdev);
750 if (!status) {
751 return IRQ_NONE;
752 }
Jerome Glissea513c182009-09-09 22:23:07 +0200753 if (rdev->shutdown) {
754 return IRQ_NONE;
755 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200756 while (status) {
757 /* SW interrupt */
758 if (status & RADEON_SW_INT_TEST) {
Alex Deucher74652802011-08-25 13:39:48 -0400759 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200760 }
761 /* Vertical blank interrupts */
762 if (status & RADEON_CRTC_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500763 if (rdev->irq.crtc_vblank_int[0]) {
764 drm_handle_vblank(rdev->ddev, 0);
765 rdev->pm.vblank_sync = true;
766 wake_up(&rdev->irq.vblank_queue);
767 }
Christian Koenig736fc372012-05-17 19:52:00 +0200768 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500769 radeon_crtc_handle_flip(rdev, 0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200770 }
771 if (status & RADEON_CRTC2_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500772 if (rdev->irq.crtc_vblank_int[1]) {
773 drm_handle_vblank(rdev->ddev, 1);
774 rdev->pm.vblank_sync = true;
775 wake_up(&rdev->irq.vblank_queue);
776 }
Christian Koenig736fc372012-05-17 19:52:00 +0200777 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500778 radeon_crtc_handle_flip(rdev, 1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200779 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500780 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500781 queue_hotplug = true;
782 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500783 }
784 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500785 queue_hotplug = true;
786 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500787 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200788 status = r100_irq_ack(rdev);
789 }
Alex Deucherd4877cf2009-12-04 16:56:37 -0500790 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100791 schedule_work(&rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400792 if (rdev->msi_enabled) {
793 switch (rdev->family) {
794 case CHIP_RS400:
795 case CHIP_RS480:
796 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
797 WREG32(RADEON_AIC_CNTL, msi_rearm);
798 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
799 break;
800 default:
Alex Deucherb7f5b7d2012-02-13 16:36:34 -0500801 WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400802 break;
803 }
804 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200805 return IRQ_HANDLED;
806}
807
808u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
809{
810 if (crtc == 0)
811 return RREG32(RADEON_CRTC_CRNT_FRAME);
812 else
813 return RREG32(RADEON_CRTC2_CRNT_FRAME);
814}
815
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200816/* Who ever call radeon_fence_emit should call ring_lock and ask
817 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818void r100_fence_ring_emit(struct radeon_device *rdev,
819 struct radeon_fence *fence)
820{
Christian Könige32eb502011-10-23 12:56:27 +0200821 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +0200822
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200823 /* We have to make sure that caches are flushed before
824 * CPU might read something from VRAM. */
Christian Könige32eb502011-10-23 12:56:27 +0200825 radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
826 radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
827 radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
828 radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200829 /* Wait until IDLE & CLEAN */
Christian Könige32eb502011-10-23 12:56:27 +0200830 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
831 radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
832 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
833 radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
Jerome Glissecafe6602010-01-07 12:39:21 +0100834 RADEON_HDP_READ_BUFFER_INVALIDATE);
Christian Könige32eb502011-10-23 12:56:27 +0200835 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
836 radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +0200838 radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
839 radeon_ring_write(ring, fence->seq);
840 radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
841 radeon_ring_write(ring, RADEON_SW_INT_FIRE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842}
843
Christian König15d33322011-09-15 19:02:22 +0200844void r100_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200845 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +0200846 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +0200847 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +0200848{
849 /* Unused on older asics, since we don't have semaphores or multiple rings */
850 BUG();
851}
852
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853int r100_copy_blit(struct radeon_device *rdev,
854 uint64_t src_offset,
855 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400856 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +0200857 struct radeon_fence **fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200858{
Christian Könige32eb502011-10-23 12:56:27 +0200859 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200860 uint32_t cur_pages;
Alex Deucher003cefe2011-09-16 12:04:08 -0400861 uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862 uint32_t pitch;
863 uint32_t stride_pixels;
864 unsigned ndw;
865 int num_loops;
866 int r = 0;
867
868 /* radeon limited to 16k stride */
869 stride_bytes &= 0x3fff;
870 /* radeon pitch is /64 */
871 pitch = stride_bytes / 64;
872 stride_pixels = stride_bytes / 4;
Alex Deucher003cefe2011-09-16 12:04:08 -0400873 num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874
875 /* Ask for enough room for blit + flush + fence */
876 ndw = 64 + (10 * num_loops);
Christian Könige32eb502011-10-23 12:56:27 +0200877 r = radeon_ring_lock(rdev, ring, ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878 if (r) {
879 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
880 return -EINVAL;
881 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400882 while (num_gpu_pages > 0) {
883 cur_pages = num_gpu_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884 if (cur_pages > 8191) {
885 cur_pages = 8191;
886 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400887 num_gpu_pages -= cur_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200888
889 /* pages are in Y direction - height
890 page width in X direction - width */
Christian Könige32eb502011-10-23 12:56:27 +0200891 radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
892 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
894 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
895 RADEON_GMC_SRC_CLIPPING |
896 RADEON_GMC_DST_CLIPPING |
897 RADEON_GMC_BRUSH_NONE |
898 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
899 RADEON_GMC_SRC_DATATYPE_COLOR |
900 RADEON_ROP3_S |
901 RADEON_DP_SRC_SOURCE_MEMORY |
902 RADEON_GMC_CLR_CMP_CNTL_DIS |
903 RADEON_GMC_WR_MSK_DIS);
Christian Könige32eb502011-10-23 12:56:27 +0200904 radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
905 radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
906 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
907 radeon_ring_write(ring, 0);
908 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
909 radeon_ring_write(ring, num_gpu_pages);
910 radeon_ring_write(ring, num_gpu_pages);
911 radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912 }
Christian Könige32eb502011-10-23 12:56:27 +0200913 radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
914 radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
915 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
916 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200917 RADEON_WAIT_2D_IDLECLEAN |
918 RADEON_WAIT_HOST_IDLECLEAN |
919 RADEON_WAIT_DMA_GUI_IDLE);
920 if (fence) {
Christian König876dc9f2012-05-08 14:24:01 +0200921 r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 }
Christian Könige32eb502011-10-23 12:56:27 +0200923 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200924 return r;
925}
926
Jerome Glisse45600232009-09-09 22:23:45 +0200927static int r100_cp_wait_for_idle(struct radeon_device *rdev)
928{
929 unsigned i;
930 u32 tmp;
931
932 for (i = 0; i < rdev->usec_timeout; i++) {
933 tmp = RREG32(R_000E40_RBBM_STATUS);
934 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
935 return 0;
936 }
937 udelay(1);
938 }
939 return -1;
940}
941
Alex Deucherf7128122012-02-23 17:53:45 -0500942void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200943{
944 int r;
945
Christian Könige32eb502011-10-23 12:56:27 +0200946 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200947 if (r) {
948 return;
949 }
Christian Könige32eb502011-10-23 12:56:27 +0200950 radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
951 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200952 RADEON_ISYNC_ANY2D_IDLE3D |
953 RADEON_ISYNC_ANY3D_IDLE2D |
954 RADEON_ISYNC_WAIT_IDLEGUI |
955 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Christian Könige32eb502011-10-23 12:56:27 +0200956 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957}
958
Ben Hutchings70967ab2009-08-29 14:53:51 +0100959
960/* Load the microcode for the CP */
961static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200962{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100963 struct platform_device *pdev;
964 const char *fw_name = NULL;
965 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200966
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000967 DRM_DEBUG_KMS("\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100968
969 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
970 err = IS_ERR(pdev);
971 if (err) {
972 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
973 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200975 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
976 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
977 (rdev->family == CHIP_RS200)) {
978 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100979 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200980 } else if ((rdev->family == CHIP_R200) ||
981 (rdev->family == CHIP_RV250) ||
982 (rdev->family == CHIP_RV280) ||
983 (rdev->family == CHIP_RS300)) {
984 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100985 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200986 } else if ((rdev->family == CHIP_R300) ||
987 (rdev->family == CHIP_R350) ||
988 (rdev->family == CHIP_RV350) ||
989 (rdev->family == CHIP_RV380) ||
990 (rdev->family == CHIP_RS400) ||
991 (rdev->family == CHIP_RS480)) {
992 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100993 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994 } else if ((rdev->family == CHIP_R420) ||
995 (rdev->family == CHIP_R423) ||
996 (rdev->family == CHIP_RV410)) {
997 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100998 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200999 } else if ((rdev->family == CHIP_RS690) ||
1000 (rdev->family == CHIP_RS740)) {
1001 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001002 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003 } else if (rdev->family == CHIP_RS600) {
1004 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001005 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001006 } else if ((rdev->family == CHIP_RV515) ||
1007 (rdev->family == CHIP_R520) ||
1008 (rdev->family == CHIP_RV530) ||
1009 (rdev->family == CHIP_R580) ||
1010 (rdev->family == CHIP_RV560) ||
1011 (rdev->family == CHIP_RV570)) {
1012 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001013 fw_name = FIRMWARE_R520;
1014 }
1015
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001016 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001017 platform_device_unregister(pdev);
1018 if (err) {
1019 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
1020 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001021 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001022 printk(KERN_ERR
1023 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001024 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001025 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001026 release_firmware(rdev->me_fw);
1027 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +01001028 }
1029 return err;
1030}
Jerome Glissed4550902009-10-01 10:12:06 +02001031
Ben Hutchings70967ab2009-08-29 14:53:51 +01001032static void r100_cp_load_microcode(struct radeon_device *rdev)
1033{
1034 const __be32 *fw_data;
1035 int i, size;
1036
1037 if (r100_gui_wait_for_idle(rdev)) {
1038 printk(KERN_WARNING "Failed to wait GUI idle while "
1039 "programming pipes. Bad things might happen.\n");
1040 }
1041
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001042 if (rdev->me_fw) {
1043 size = rdev->me_fw->size / 4;
1044 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +01001045 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
1046 for (i = 0; i < size; i += 2) {
1047 WREG32(RADEON_CP_ME_RAM_DATAH,
1048 be32_to_cpup(&fw_data[i]));
1049 WREG32(RADEON_CP_ME_RAM_DATAL,
1050 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001051 }
1052 }
1053}
1054
1055int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1056{
Christian Könige32eb502011-10-23 12:56:27 +02001057 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001058 unsigned rb_bufsz;
1059 unsigned rb_blksz;
1060 unsigned max_fetch;
1061 unsigned pre_write_timer;
1062 unsigned pre_write_limit;
1063 unsigned indirect2_start;
1064 unsigned indirect1_start;
1065 uint32_t tmp;
1066 int r;
1067
1068 if (r100_debugfs_cp_init(rdev)) {
1069 DRM_ERROR("Failed to register debugfs file for CP !\n");
1070 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001071 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001072 r = r100_cp_init_microcode(rdev);
1073 if (r) {
1074 DRM_ERROR("Failed to load firmware!\n");
1075 return r;
1076 }
1077 }
1078
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001079 /* Align ring size */
1080 rb_bufsz = drm_order(ring_size / 8);
1081 ring_size = (1 << (rb_bufsz + 1)) * 4;
1082 r100_cp_load_microcode(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001083 r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05001084 RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
1085 0, 0x7fffff, RADEON_CP_PACKET2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001086 if (r) {
1087 return r;
1088 }
1089 /* Each time the cp read 1024 bytes (16 dword/quadword) update
1090 * the rptr copy in system ram */
1091 rb_blksz = 9;
1092 /* cp will read 128bytes at a time (4 dwords) */
1093 max_fetch = 1;
Christian Könige32eb502011-10-23 12:56:27 +02001094 ring->align_mask = 16 - 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001095 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1096 pre_write_timer = 64;
1097 /* Force CP_RB_WPTR write if written more than one time before the
1098 * delay expire
1099 */
1100 pre_write_limit = 0;
1101 /* Setup the cp cache like this (cache size is 96 dwords) :
1102 * RING 0 to 15
1103 * INDIRECT1 16 to 79
1104 * INDIRECT2 80 to 95
1105 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1106 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1107 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1108 * Idea being that most of the gpu cmd will be through indirect1 buffer
1109 * so it gets the bigger cache.
1110 */
1111 indirect2_start = 80;
1112 indirect1_start = 16;
1113 /* cp setup */
1114 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001115 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
Alex Deucher724c80e2010-08-27 18:25:25 -04001117 REG_SET(RADEON_MAX_FETCH, max_fetch));
Alex Deucherd6f28932009-11-02 16:01:27 -05001118#ifdef __BIG_ENDIAN
1119 tmp |= RADEON_BUF_SWAP_32BIT;
1120#endif
Alex Deucher724c80e2010-08-27 18:25:25 -04001121 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001122
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001123 /* Set ring address */
Christian Könige32eb502011-10-23 12:56:27 +02001124 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1125 WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126 /* Force read & write ptr to 0 */
Alex Deucher724c80e2010-08-27 18:25:25 -04001127 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128 WREG32(RADEON_CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001129 ring->wptr = 0;
1130 WREG32(RADEON_CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001131
1132 /* set the wb address whether it's enabled or not */
1133 WREG32(R_00070C_CP_RB_RPTR_ADDR,
1134 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1135 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1136
1137 if (rdev->wb.enabled)
1138 WREG32(R_000770_SCRATCH_UMSK, 0xff);
1139 else {
1140 tmp |= RADEON_RB_NO_UPDATE;
1141 WREG32(R_000770_SCRATCH_UMSK, 0);
1142 }
1143
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144 WREG32(RADEON_CP_RB_CNTL, tmp);
1145 udelay(10);
Christian Könige32eb502011-10-23 12:56:27 +02001146 ring->rptr = RREG32(RADEON_CP_RB_RPTR);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147 /* Set cp mode to bus mastering & enable cp*/
1148 WREG32(RADEON_CP_CSQ_MODE,
1149 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1150 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
Alex Deucherd75ee3b2011-01-24 23:24:59 -05001151 WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1152 WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001153 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
Dave Airlie20998102012-04-03 11:53:05 +01001154
1155 /* at this point everything should be setup correctly to enable master */
1156 pci_set_master(rdev->pdev);
1157
Alex Deucherf7128122012-02-23 17:53:45 -05001158 radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1159 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001160 if (r) {
1161 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1162 return r;
1163 }
Christian Könige32eb502011-10-23 12:56:27 +02001164 ring->ready = true;
Dave Airlie53595332011-03-14 09:47:24 +10001165 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Alex Deucherc7eff972012-07-17 14:02:32 -04001166
Simon Kitching16c58082012-09-20 12:59:16 -04001167 if (!ring->rptr_save_reg /* not resuming from suspend */
1168 && radeon_ring_supports_scratch_reg(rdev, ring)) {
Alex Deucherc7eff972012-07-17 14:02:32 -04001169 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
1170 if (r) {
1171 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
1172 ring->rptr_save_reg = 0;
1173 }
1174 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001175 return 0;
1176}
1177
1178void r100_cp_fini(struct radeon_device *rdev)
1179{
Jerome Glisse45600232009-09-09 22:23:45 +02001180 if (r100_cp_wait_for_idle(rdev)) {
1181 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1182 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001183 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001184 r100_cp_disable(rdev);
Alex Deucherc7eff972012-07-17 14:02:32 -04001185 radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
Christian Könige32eb502011-10-23 12:56:27 +02001186 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 DRM_INFO("radeon: cp finalized\n");
1188}
1189
1190void r100_cp_disable(struct radeon_device *rdev)
1191{
1192 /* Disable ring */
Dave Airlie53595332011-03-14 09:47:24 +10001193 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Christian Könige32eb502011-10-23 12:56:27 +02001194 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001195 WREG32(RADEON_CP_CSQ_MODE, 0);
1196 WREG32(RADEON_CP_CSQ_CNTL, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001197 WREG32(R_000770_SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001198 if (r100_gui_wait_for_idle(rdev)) {
1199 printk(KERN_WARNING "Failed to wait GUI idle while "
1200 "programming pipes. Bad things might happen.\n");
1201 }
1202}
1203
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001204/*
1205 * CS functions
1206 */
Alex Deucher0242f742012-06-28 17:50:34 -04001207int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
1208 struct radeon_cs_packet *pkt,
1209 unsigned idx,
1210 unsigned reg)
1211{
1212 int r;
1213 u32 tile_flags = 0;
1214 u32 tmp;
1215 struct radeon_cs_reloc *reloc;
1216 u32 value;
1217
1218 r = r100_cs_packet_next_reloc(p, &reloc);
1219 if (r) {
1220 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1221 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001222 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001223 return r;
1224 }
1225
1226 value = radeon_get_ib_value(p, idx);
1227 tmp = value & 0x003fffff;
1228 tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
1229
1230 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1231 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1232 tile_flags |= RADEON_DST_TILE_MACRO;
1233 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
1234 if (reg == RADEON_SRC_PITCH_OFFSET) {
1235 DRM_ERROR("Cannot src blit from microtiled surface\n");
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001236 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001237 return -EINVAL;
1238 }
1239 tile_flags |= RADEON_DST_TILE_MICRO;
1240 }
1241
1242 tmp |= tile_flags;
1243 p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
1244 } else
1245 p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
1246 return 0;
1247}
1248
1249int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
1250 struct radeon_cs_packet *pkt,
1251 int idx)
1252{
1253 unsigned c, i;
1254 struct radeon_cs_reloc *reloc;
1255 struct r100_cs_track *track;
1256 int r = 0;
1257 volatile uint32_t *ib;
1258 u32 idx_value;
1259
1260 ib = p->ib.ptr;
1261 track = (struct r100_cs_track *)p->track;
1262 c = radeon_get_ib_value(p, idx++) & 0x1F;
1263 if (c > 16) {
1264 DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
1265 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001266 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001267 return -EINVAL;
1268 }
1269 track->num_arrays = c;
1270 for (i = 0; i < (c - 1); i+=2, idx+=3) {
1271 r = r100_cs_packet_next_reloc(p, &reloc);
1272 if (r) {
1273 DRM_ERROR("No reloc for packet3 %d\n",
1274 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001275 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001276 return r;
1277 }
1278 idx_value = radeon_get_ib_value(p, idx);
1279 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
1280
1281 track->arrays[i + 0].esize = idx_value >> 8;
1282 track->arrays[i + 0].robj = reloc->robj;
1283 track->arrays[i + 0].esize &= 0x7F;
1284 r = r100_cs_packet_next_reloc(p, &reloc);
1285 if (r) {
1286 DRM_ERROR("No reloc for packet3 %d\n",
1287 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001288 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001289 return r;
1290 }
1291 ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
1292 track->arrays[i + 1].robj = reloc->robj;
1293 track->arrays[i + 1].esize = idx_value >> 24;
1294 track->arrays[i + 1].esize &= 0x7F;
1295 }
1296 if (c & 1) {
1297 r = r100_cs_packet_next_reloc(p, &reloc);
1298 if (r) {
1299 DRM_ERROR("No reloc for packet3 %d\n",
1300 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001301 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001302 return r;
1303 }
1304 idx_value = radeon_get_ib_value(p, idx);
1305 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
1306 track->arrays[i + 0].robj = reloc->robj;
1307 track->arrays[i + 0].esize = idx_value >> 8;
1308 track->arrays[i + 0].esize &= 0x7F;
1309 }
1310 return r;
1311}
1312
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001313int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1314 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001315 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001316 radeon_packet0_check_t check)
1317{
1318 unsigned reg;
1319 unsigned i, j, m;
1320 unsigned idx;
1321 int r;
1322
1323 idx = pkt->idx + 1;
1324 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001325 /* Check that register fall into register range
1326 * determined by the number of entry (n) in the
1327 * safe register bitmap.
1328 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001329 if (pkt->one_reg_wr) {
1330 if ((reg >> 7) > n) {
1331 return -EINVAL;
1332 }
1333 } else {
1334 if (((reg + (pkt->count << 2)) >> 7) > n) {
1335 return -EINVAL;
1336 }
1337 }
1338 for (i = 0; i <= pkt->count; i++, idx++) {
1339 j = (reg >> 7);
1340 m = 1 << ((reg >> 2) & 31);
1341 if (auth[j] & m) {
1342 r = check(p, pkt, idx, reg);
1343 if (r) {
1344 return r;
1345 }
1346 }
1347 if (pkt->one_reg_wr) {
1348 if (!(auth[j] & m)) {
1349 break;
1350 }
1351 } else {
1352 reg += 4;
1353 }
1354 }
1355 return 0;
1356}
1357
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001358/**
Dave Airlie531369e2009-06-29 11:21:25 +10001359 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1360 * @parser: parser structure holding parsing context.
1361 *
1362 * Userspace sends a special sequence for VLINE waits.
1363 * PACKET0 - VLINE_START_END + value
1364 * PACKET0 - WAIT_UNTIL +_value
1365 * RELOC (P3) - crtc_id in reloc.
1366 *
1367 * This function parses this and relocates the VLINE START END
1368 * and WAIT UNTIL packets to the correct crtc.
1369 * It also detects a switched off crtc and nulls out the
1370 * wait in that case.
1371 */
1372int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1373{
Dave Airlie531369e2009-06-29 11:21:25 +10001374 struct drm_mode_object *obj;
1375 struct drm_crtc *crtc;
1376 struct radeon_crtc *radeon_crtc;
1377 struct radeon_cs_packet p3reloc, waitreloc;
1378 int crtc_id;
1379 int r;
1380 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001381 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001382
Jerome Glissef2e39222012-05-09 15:35:02 +02001383 ib = p->ib.ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001384
1385 /* parse the wait until */
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001386 r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
Dave Airlie531369e2009-06-29 11:21:25 +10001387 if (r)
1388 return r;
1389
1390 /* check its a wait until and only 1 count */
1391 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1392 waitreloc.count != 0) {
1393 DRM_ERROR("vline wait had illegal wait until segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001394 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001395 }
1396
Dave Airlie513bcb42009-09-23 16:56:27 +10001397 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001398 DRM_ERROR("vline wait had illegal wait until\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001399 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001400 }
1401
1402 /* jump over the NOP */
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001403 r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001404 if (r)
1405 return r;
1406
1407 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001408 p->idx += waitreloc.count + 2;
1409 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001410
Dave Airlie513bcb42009-09-23 16:56:27 +10001411 header = radeon_get_ib_value(p, h_idx);
1412 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Dave Airlied4ac6a02009-10-08 11:32:49 +10001413 reg = CP_PACKET0_GET_REG(header);
Dave Airlie531369e2009-06-29 11:21:25 +10001414 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1415 if (!obj) {
1416 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +01001417 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001418 }
1419 crtc = obj_to_crtc(obj);
1420 radeon_crtc = to_radeon_crtc(crtc);
1421 crtc_id = radeon_crtc->crtc_id;
1422
1423 if (!crtc->enabled) {
1424 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001425 ib[h_idx + 2] = PACKET2(0);
1426 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001427 } else if (crtc_id == 1) {
1428 switch (reg) {
1429 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001430 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001431 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1432 break;
1433 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001434 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001435 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1436 break;
1437 default:
1438 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001439 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001440 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001441 ib[h_idx] = header;
1442 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001443 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001444
1445 return 0;
Dave Airlie531369e2009-06-29 11:21:25 +10001446}
1447
1448/**
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001449 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1450 * @parser: parser structure holding parsing context.
1451 * @data: pointer to relocation data
1452 * @offset_start: starting offset
1453 * @offset_mask: offset mask (to align start offset on)
1454 * @reloc: reloc informations
1455 *
1456 * Check next packet is relocation packet3, do bo validation and compute
1457 * GPU offset using the provided start.
1458 **/
1459int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1460 struct radeon_cs_reloc **cs_reloc)
1461{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001462 struct radeon_cs_chunk *relocs_chunk;
1463 struct radeon_cs_packet p3reloc;
1464 unsigned idx;
1465 int r;
1466
1467 if (p->chunk_relocs_idx == -1) {
1468 DRM_ERROR("No relocation chunk !\n");
1469 return -EINVAL;
1470 }
1471 *cs_reloc = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001472 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001473 r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001474 if (r) {
1475 return r;
1476 }
1477 p->idx += p3reloc.count + 2;
1478 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1479 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1480 p3reloc.idx);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001481 radeon_cs_dump_packet(p, &p3reloc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001482 return -EINVAL;
1483 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001484 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001485 if (idx >= relocs_chunk->length_dw) {
1486 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1487 idx, relocs_chunk->length_dw);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001488 radeon_cs_dump_packet(p, &p3reloc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001489 return -EINVAL;
1490 }
1491 /* FIXME: we assume reloc size is 4 dwords */
1492 *cs_reloc = p->relocs_ptr[(idx / 4)];
1493 return 0;
1494}
1495
Dave Airlie551ebd82009-09-01 15:25:57 +10001496static int r100_get_vtx_size(uint32_t vtx_fmt)
1497{
1498 int vtx_size;
1499 vtx_size = 2;
1500 /* ordered according to bits in spec */
1501 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1502 vtx_size++;
1503 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1504 vtx_size += 3;
1505 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1506 vtx_size++;
1507 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1508 vtx_size++;
1509 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1510 vtx_size += 3;
1511 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1512 vtx_size++;
1513 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1514 vtx_size++;
1515 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1516 vtx_size += 2;
1517 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1518 vtx_size += 2;
1519 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1520 vtx_size++;
1521 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1522 vtx_size += 2;
1523 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1524 vtx_size++;
1525 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1526 vtx_size += 2;
1527 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1528 vtx_size++;
1529 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1530 vtx_size++;
1531 /* blend weight */
1532 if (vtx_fmt & (0x7 << 15))
1533 vtx_size += (vtx_fmt >> 15) & 0x7;
1534 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1535 vtx_size += 3;
1536 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1537 vtx_size += 2;
1538 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1539 vtx_size++;
1540 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1541 vtx_size++;
1542 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1543 vtx_size++;
1544 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1545 vtx_size++;
1546 return vtx_size;
1547}
1548
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001549static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001550 struct radeon_cs_packet *pkt,
1551 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001552{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001553 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001554 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001555 volatile uint32_t *ib;
1556 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001557 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001558 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001559 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001560 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001561
Jerome Glissef2e39222012-05-09 15:35:02 +02001562 ib = p->ib.ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001563 track = (struct r100_cs_track *)p->track;
1564
Dave Airlie513bcb42009-09-23 16:56:27 +10001565 idx_value = radeon_get_ib_value(p, idx);
1566
Dave Airlie551ebd82009-09-01 15:25:57 +10001567 switch (reg) {
1568 case RADEON_CRTC_GUI_TRIG_VLINE:
1569 r = r100_cs_packet_parse_vline(p);
1570 if (r) {
1571 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1572 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001573 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001574 return r;
1575 }
1576 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001577 /* FIXME: only allow PACKET3 blit? easier to check for out of
1578 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001579 case RADEON_DST_PITCH_OFFSET:
1580 case RADEON_SRC_PITCH_OFFSET:
1581 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1582 if (r)
1583 return r;
1584 break;
1585 case RADEON_RB3D_DEPTHOFFSET:
1586 r = r100_cs_packet_next_reloc(p, &reloc);
1587 if (r) {
1588 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1589 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001590 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001591 return r;
1592 }
1593 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001594 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001595 track->zb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001596 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001597 break;
1598 case RADEON_RB3D_COLOROFFSET:
1599 r = r100_cs_packet_next_reloc(p, &reloc);
1600 if (r) {
1601 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1602 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001603 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001604 return r;
1605 }
1606 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001607 track->cb[0].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001608 track->cb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001609 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001610 break;
1611 case RADEON_PP_TXOFFSET_0:
1612 case RADEON_PP_TXOFFSET_1:
1613 case RADEON_PP_TXOFFSET_2:
1614 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1615 r = r100_cs_packet_next_reloc(p, &reloc);
1616 if (r) {
1617 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1618 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001619 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001620 return r;
1621 }
Alex Deucherf2746f82012-02-02 10:11:12 -05001622 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1623 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1624 tile_flags |= RADEON_TXO_MACRO_TILE;
1625 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1626 tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1627
1628 tmp = idx_value & ~(0x7 << 2);
1629 tmp |= tile_flags;
1630 ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1631 } else
1632 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001633 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001634 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001635 break;
1636 case RADEON_PP_CUBIC_OFFSET_T0_0:
1637 case RADEON_PP_CUBIC_OFFSET_T0_1:
1638 case RADEON_PP_CUBIC_OFFSET_T0_2:
1639 case RADEON_PP_CUBIC_OFFSET_T0_3:
1640 case RADEON_PP_CUBIC_OFFSET_T0_4:
1641 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1642 r = r100_cs_packet_next_reloc(p, &reloc);
1643 if (r) {
1644 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1645 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001646 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001647 return r;
1648 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001649 track->textures[0].cube_info[i].offset = idx_value;
1650 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001651 track->textures[0].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001652 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001653 break;
1654 case RADEON_PP_CUBIC_OFFSET_T1_0:
1655 case RADEON_PP_CUBIC_OFFSET_T1_1:
1656 case RADEON_PP_CUBIC_OFFSET_T1_2:
1657 case RADEON_PP_CUBIC_OFFSET_T1_3:
1658 case RADEON_PP_CUBIC_OFFSET_T1_4:
1659 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1660 r = r100_cs_packet_next_reloc(p, &reloc);
1661 if (r) {
1662 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1663 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001664 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001665 return r;
1666 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001667 track->textures[1].cube_info[i].offset = idx_value;
1668 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001669 track->textures[1].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001670 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001671 break;
1672 case RADEON_PP_CUBIC_OFFSET_T2_0:
1673 case RADEON_PP_CUBIC_OFFSET_T2_1:
1674 case RADEON_PP_CUBIC_OFFSET_T2_2:
1675 case RADEON_PP_CUBIC_OFFSET_T2_3:
1676 case RADEON_PP_CUBIC_OFFSET_T2_4:
1677 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1678 r = r100_cs_packet_next_reloc(p, &reloc);
1679 if (r) {
1680 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1681 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001682 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001683 return r;
1684 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001685 track->textures[2].cube_info[i].offset = idx_value;
1686 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001687 track->textures[2].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001688 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001689 break;
1690 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001691 track->maxy = ((idx_value >> 16) & 0x7FF);
Marek Olšák40b4a752011-02-12 19:21:35 +01001692 track->cb_dirty = true;
1693 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001694 break;
1695 case RADEON_RB3D_COLORPITCH:
1696 r = r100_cs_packet_next_reloc(p, &reloc);
1697 if (r) {
1698 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1699 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001700 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001701 return r;
1702 }
Alex Deucherc9068eb2012-02-02 10:11:11 -05001703 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1704 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1705 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1706 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1707 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001708
Alex Deucherc9068eb2012-02-02 10:11:11 -05001709 tmp = idx_value & ~(0x7 << 16);
1710 tmp |= tile_flags;
1711 ib[idx] = tmp;
1712 } else
1713 ib[idx] = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001714
Dave Airlie513bcb42009-09-23 16:56:27 +10001715 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001716 track->cb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001717 break;
1718 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001719 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001720 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001721 break;
1722 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001723 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001724 case 7:
1725 case 8:
1726 case 9:
1727 case 11:
1728 case 12:
1729 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001730 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001731 case 3:
1732 case 4:
1733 case 15:
1734 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001735 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001736 case 6:
1737 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001738 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001739 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001740 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001741 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001742 return -EINVAL;
1743 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001744 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Marek Olšák40b4a752011-02-12 19:21:35 +01001745 track->cb_dirty = true;
1746 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001747 break;
1748 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001749 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001750 case 0:
1751 track->zb.cpp = 2;
1752 break;
1753 case 2:
1754 case 3:
1755 case 4:
1756 case 5:
1757 case 9:
1758 case 11:
1759 track->zb.cpp = 4;
1760 break;
1761 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001762 break;
1763 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001764 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001765 break;
1766 case RADEON_RB3D_ZPASS_ADDR:
1767 r = r100_cs_packet_next_reloc(p, &reloc);
1768 if (r) {
1769 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1770 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001771 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001772 return r;
1773 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001774 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001775 break;
1776 case RADEON_PP_CNTL:
1777 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001778 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001779 for (i = 0; i < track->num_texture; i++)
1780 track->textures[i].enabled = !!(temp & (1 << i));
Marek Olšák40b4a752011-02-12 19:21:35 +01001781 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001782 }
1783 break;
1784 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001785 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001786 break;
1787 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001788 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001789 break;
1790 case RADEON_PP_TEX_SIZE_0:
1791 case RADEON_PP_TEX_SIZE_1:
1792 case RADEON_PP_TEX_SIZE_2:
1793 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001794 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1795 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +01001796 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001797 break;
1798 case RADEON_PP_TEX_PITCH_0:
1799 case RADEON_PP_TEX_PITCH_1:
1800 case RADEON_PP_TEX_PITCH_2:
1801 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001802 track->textures[i].pitch = idx_value + 32;
Marek Olšák40b4a752011-02-12 19:21:35 +01001803 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001804 break;
1805 case RADEON_PP_TXFILTER_0:
1806 case RADEON_PP_TXFILTER_1:
1807 case RADEON_PP_TXFILTER_2:
1808 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001809 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001810 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001811 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001812 if (tmp == 2 || tmp == 6)
1813 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001814 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001815 if (tmp == 2 || tmp == 6)
1816 track->textures[i].roundup_h = false;
Marek Olšák40b4a752011-02-12 19:21:35 +01001817 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001818 break;
1819 case RADEON_PP_TXFORMAT_0:
1820 case RADEON_PP_TXFORMAT_1:
1821 case RADEON_PP_TXFORMAT_2:
1822 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001823 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001824 track->textures[i].use_pitch = 1;
1825 } else {
1826 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001827 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1828 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001829 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001830 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001831 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001832 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001833 case RADEON_TXFORMAT_I8:
1834 case RADEON_TXFORMAT_RGB332:
1835 case RADEON_TXFORMAT_Y8:
1836 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001837 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001838 break;
1839 case RADEON_TXFORMAT_AI88:
1840 case RADEON_TXFORMAT_ARGB1555:
1841 case RADEON_TXFORMAT_RGB565:
1842 case RADEON_TXFORMAT_ARGB4444:
1843 case RADEON_TXFORMAT_VYUY422:
1844 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001845 case RADEON_TXFORMAT_SHADOW16:
1846 case RADEON_TXFORMAT_LDUDV655:
1847 case RADEON_TXFORMAT_DUDV88:
1848 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001849 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001850 break;
1851 case RADEON_TXFORMAT_ARGB8888:
1852 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001853 case RADEON_TXFORMAT_SHADOW32:
1854 case RADEON_TXFORMAT_LDUDUV8888:
1855 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001856 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001857 break;
Dave Airlied785d782009-12-07 13:16:06 +10001858 case RADEON_TXFORMAT_DXT1:
1859 track->textures[i].cpp = 1;
1860 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1861 break;
1862 case RADEON_TXFORMAT_DXT23:
1863 case RADEON_TXFORMAT_DXT45:
1864 track->textures[i].cpp = 1;
1865 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1866 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001867 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001868 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1869 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Marek Olšák40b4a752011-02-12 19:21:35 +01001870 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001871 break;
1872 case RADEON_PP_CUBIC_FACES_0:
1873 case RADEON_PP_CUBIC_FACES_1:
1874 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001875 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001876 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1877 for (face = 0; face < 4; face++) {
1878 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1879 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1880 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001881 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001882 break;
1883 default:
1884 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1885 reg, idx);
1886 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001887 }
1888 return 0;
1889}
1890
Jerome Glisse068a1172009-06-17 13:28:30 +02001891int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1892 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001893 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001894{
Jerome Glisse068a1172009-06-17 13:28:30 +02001895 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001896 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001897 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001898 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001899 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001900 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1901 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001902 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001903 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001904 return -EINVAL;
1905 }
1906 return 0;
1907}
1908
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001909static int r100_packet3_check(struct radeon_cs_parser *p,
1910 struct radeon_cs_packet *pkt)
1911{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001912 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001913 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001914 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001915 volatile uint32_t *ib;
1916 int r;
1917
Jerome Glissef2e39222012-05-09 15:35:02 +02001918 ib = p->ib.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001919 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001920 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001921 switch (pkt->opcode) {
1922 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001923 r = r100_packet3_load_vbpntr(p, pkt, idx);
1924 if (r)
1925 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001926 break;
1927 case PACKET3_INDX_BUFFER:
1928 r = r100_cs_packet_next_reloc(p, &reloc);
1929 if (r) {
1930 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001931 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001932 return r;
1933 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001934 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001935 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1936 if (r) {
1937 return r;
1938 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001939 break;
1940 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001941 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1942 r = r100_cs_packet_next_reloc(p, &reloc);
1943 if (r) {
1944 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001945 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001946 return r;
1947 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001948 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001949 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001950 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001951
1952 track->arrays[0].robj = reloc->robj;
1953 track->arrays[0].esize = track->vtx_size;
1954
Dave Airlie513bcb42009-09-23 16:56:27 +10001955 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001956
Dave Airlie513bcb42009-09-23 16:56:27 +10001957 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001958 track->immd_dwords = pkt->count - 1;
1959 r = r100_cs_track_check(p->rdev, track);
1960 if (r)
1961 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001962 break;
1963 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001964 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001965 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1966 return -EINVAL;
1967 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001968 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001969 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001970 track->immd_dwords = pkt->count - 1;
1971 r = r100_cs_track_check(p->rdev, track);
1972 if (r)
1973 return r;
1974 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001975 /* triggers drawing using in-packet vertex data */
1976 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001977 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001978 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1979 return -EINVAL;
1980 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001981 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001982 track->immd_dwords = pkt->count;
1983 r = r100_cs_track_check(p->rdev, track);
1984 if (r)
1985 return r;
1986 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001987 /* triggers drawing using in-packet vertex data */
1988 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001989 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001990 r = r100_cs_track_check(p->rdev, track);
1991 if (r)
1992 return r;
1993 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001994 /* triggers drawing of vertex buffers setup elsewhere */
1995 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001996 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001997 r = r100_cs_track_check(p->rdev, track);
1998 if (r)
1999 return r;
2000 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002001 /* triggers drawing using indices to vertex buffer */
2002 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10002003 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10002004 r = r100_cs_track_check(p->rdev, track);
2005 if (r)
2006 return r;
2007 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002008 /* triggers drawing of vertex buffers setup elsewhere */
2009 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10002010 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10002011 r = r100_cs_track_check(p->rdev, track);
2012 if (r)
2013 return r;
2014 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002015 /* triggers drawing using indices to vertex buffer */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002016 case PACKET3_3D_CLEAR_HIZ:
2017 case PACKET3_3D_CLEAR_ZMASK:
2018 if (p->rdev->hyperz_filp != p->filp)
2019 return -EINVAL;
2020 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002021 case PACKET3_NOP:
2022 break;
2023 default:
2024 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2025 return -EINVAL;
2026 }
2027 return 0;
2028}
2029
2030int r100_cs_parse(struct radeon_cs_parser *p)
2031{
2032 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002033 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002034 int r;
2035
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002036 track = kzalloc(sizeof(*track), GFP_KERNEL);
Dan Carpenterce067912012-05-15 11:56:59 +03002037 if (!track)
2038 return -ENOMEM;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002039 r100_cs_track_clear(p->rdev, track);
2040 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002041 do {
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002042 r = radeon_cs_packet_parse(p, &pkt, p->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002043 if (r) {
2044 return r;
2045 }
2046 p->idx += pkt.count + 2;
2047 switch (pkt.type) {
Ilija Hadzic66b35432013-01-02 18:27:39 -05002048 case PACKET_TYPE0:
2049 if (p->rdev->family >= CHIP_R200)
2050 r = r100_cs_parse_packet0(p, &pkt,
2051 p->rdev->config.r100.reg_safe_bm,
2052 p->rdev->config.r100.reg_safe_bm_size,
2053 &r200_packet0_check);
2054 else
2055 r = r100_cs_parse_packet0(p, &pkt,
2056 p->rdev->config.r100.reg_safe_bm,
2057 p->rdev->config.r100.reg_safe_bm_size,
2058 &r100_packet0_check);
2059 break;
2060 case PACKET_TYPE2:
2061 break;
2062 case PACKET_TYPE3:
2063 r = r100_packet3_check(p, &pkt);
2064 break;
2065 default:
2066 DRM_ERROR("Unknown packet type %d !\n",
2067 pkt.type);
2068 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002069 }
Ilija Hadzic66b35432013-01-02 18:27:39 -05002070 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002071 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002072 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2073 return 0;
2074}
2075
Alex Deucher0242f742012-06-28 17:50:34 -04002076static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
2077{
2078 DRM_ERROR("pitch %d\n", t->pitch);
2079 DRM_ERROR("use_pitch %d\n", t->use_pitch);
2080 DRM_ERROR("width %d\n", t->width);
2081 DRM_ERROR("width_11 %d\n", t->width_11);
2082 DRM_ERROR("height %d\n", t->height);
2083 DRM_ERROR("height_11 %d\n", t->height_11);
2084 DRM_ERROR("num levels %d\n", t->num_levels);
2085 DRM_ERROR("depth %d\n", t->txdepth);
2086 DRM_ERROR("bpp %d\n", t->cpp);
2087 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
2088 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
2089 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
2090 DRM_ERROR("compress format %d\n", t->compress_format);
2091}
2092
2093static int r100_track_compress_size(int compress_format, int w, int h)
2094{
2095 int block_width, block_height, block_bytes;
2096 int wblocks, hblocks;
2097 int min_wblocks;
2098 int sz;
2099
2100 block_width = 4;
2101 block_height = 4;
2102
2103 switch (compress_format) {
2104 case R100_TRACK_COMP_DXT1:
2105 block_bytes = 8;
2106 min_wblocks = 4;
2107 break;
2108 default:
2109 case R100_TRACK_COMP_DXT35:
2110 block_bytes = 16;
2111 min_wblocks = 2;
2112 break;
2113 }
2114
2115 hblocks = (h + block_height - 1) / block_height;
2116 wblocks = (w + block_width - 1) / block_width;
2117 if (wblocks < min_wblocks)
2118 wblocks = min_wblocks;
2119 sz = wblocks * hblocks * block_bytes;
2120 return sz;
2121}
2122
2123static int r100_cs_track_cube(struct radeon_device *rdev,
2124 struct r100_cs_track *track, unsigned idx)
2125{
2126 unsigned face, w, h;
2127 struct radeon_bo *cube_robj;
2128 unsigned long size;
2129 unsigned compress_format = track->textures[idx].compress_format;
2130
2131 for (face = 0; face < 5; face++) {
2132 cube_robj = track->textures[idx].cube_info[face].robj;
2133 w = track->textures[idx].cube_info[face].width;
2134 h = track->textures[idx].cube_info[face].height;
2135
2136 if (compress_format) {
2137 size = r100_track_compress_size(compress_format, w, h);
2138 } else
2139 size = w * h;
2140 size *= track->textures[idx].cpp;
2141
2142 size += track->textures[idx].cube_info[face].offset;
2143
2144 if (size > radeon_bo_size(cube_robj)) {
2145 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
2146 size, radeon_bo_size(cube_robj));
2147 r100_cs_track_texture_print(&track->textures[idx]);
2148 return -1;
2149 }
2150 }
2151 return 0;
2152}
2153
2154static int r100_cs_track_texture_check(struct radeon_device *rdev,
2155 struct r100_cs_track *track)
2156{
2157 struct radeon_bo *robj;
2158 unsigned long size;
2159 unsigned u, i, w, h, d;
2160 int ret;
2161
2162 for (u = 0; u < track->num_texture; u++) {
2163 if (!track->textures[u].enabled)
2164 continue;
2165 if (track->textures[u].lookup_disable)
2166 continue;
2167 robj = track->textures[u].robj;
2168 if (robj == NULL) {
2169 DRM_ERROR("No texture bound to unit %u\n", u);
2170 return -EINVAL;
2171 }
2172 size = 0;
2173 for (i = 0; i <= track->textures[u].num_levels; i++) {
2174 if (track->textures[u].use_pitch) {
2175 if (rdev->family < CHIP_R300)
2176 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
2177 else
2178 w = track->textures[u].pitch / (1 << i);
2179 } else {
2180 w = track->textures[u].width;
2181 if (rdev->family >= CHIP_RV515)
2182 w |= track->textures[u].width_11;
2183 w = w / (1 << i);
2184 if (track->textures[u].roundup_w)
2185 w = roundup_pow_of_two(w);
2186 }
2187 h = track->textures[u].height;
2188 if (rdev->family >= CHIP_RV515)
2189 h |= track->textures[u].height_11;
2190 h = h / (1 << i);
2191 if (track->textures[u].roundup_h)
2192 h = roundup_pow_of_two(h);
2193 if (track->textures[u].tex_coord_type == 1) {
2194 d = (1 << track->textures[u].txdepth) / (1 << i);
2195 if (!d)
2196 d = 1;
2197 } else {
2198 d = 1;
2199 }
2200 if (track->textures[u].compress_format) {
2201
2202 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
2203 /* compressed textures are block based */
2204 } else
2205 size += w * h * d;
2206 }
2207 size *= track->textures[u].cpp;
2208
2209 switch (track->textures[u].tex_coord_type) {
2210 case 0:
2211 case 1:
2212 break;
2213 case 2:
2214 if (track->separate_cube) {
2215 ret = r100_cs_track_cube(rdev, track, u);
2216 if (ret)
2217 return ret;
2218 } else
2219 size *= 6;
2220 break;
2221 default:
2222 DRM_ERROR("Invalid texture coordinate type %u for unit "
2223 "%u\n", track->textures[u].tex_coord_type, u);
2224 return -EINVAL;
2225 }
2226 if (size > radeon_bo_size(robj)) {
2227 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
2228 "%lu\n", u, size, radeon_bo_size(robj));
2229 r100_cs_track_texture_print(&track->textures[u]);
2230 return -EINVAL;
2231 }
2232 }
2233 return 0;
2234}
2235
2236int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
2237{
2238 unsigned i;
2239 unsigned long size;
2240 unsigned prim_walk;
2241 unsigned nverts;
2242 unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
2243
2244 if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
2245 !track->blend_read_enable)
2246 num_cb = 0;
2247
2248 for (i = 0; i < num_cb; i++) {
2249 if (track->cb[i].robj == NULL) {
2250 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
2251 return -EINVAL;
2252 }
2253 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
2254 size += track->cb[i].offset;
2255 if (size > radeon_bo_size(track->cb[i].robj)) {
2256 DRM_ERROR("[drm] Buffer too small for color buffer %d "
2257 "(need %lu have %lu) !\n", i, size,
2258 radeon_bo_size(track->cb[i].robj));
2259 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
2260 i, track->cb[i].pitch, track->cb[i].cpp,
2261 track->cb[i].offset, track->maxy);
2262 return -EINVAL;
2263 }
2264 }
2265 track->cb_dirty = false;
2266
2267 if (track->zb_dirty && track->z_enabled) {
2268 if (track->zb.robj == NULL) {
2269 DRM_ERROR("[drm] No buffer for z buffer !\n");
2270 return -EINVAL;
2271 }
2272 size = track->zb.pitch * track->zb.cpp * track->maxy;
2273 size += track->zb.offset;
2274 if (size > radeon_bo_size(track->zb.robj)) {
2275 DRM_ERROR("[drm] Buffer too small for z buffer "
2276 "(need %lu have %lu) !\n", size,
2277 radeon_bo_size(track->zb.robj));
2278 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
2279 track->zb.pitch, track->zb.cpp,
2280 track->zb.offset, track->maxy);
2281 return -EINVAL;
2282 }
2283 }
2284 track->zb_dirty = false;
2285
2286 if (track->aa_dirty && track->aaresolve) {
2287 if (track->aa.robj == NULL) {
2288 DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
2289 return -EINVAL;
2290 }
2291 /* I believe the format comes from colorbuffer0. */
2292 size = track->aa.pitch * track->cb[0].cpp * track->maxy;
2293 size += track->aa.offset;
2294 if (size > radeon_bo_size(track->aa.robj)) {
2295 DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
2296 "(need %lu have %lu) !\n", i, size,
2297 radeon_bo_size(track->aa.robj));
2298 DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
2299 i, track->aa.pitch, track->cb[0].cpp,
2300 track->aa.offset, track->maxy);
2301 return -EINVAL;
2302 }
2303 }
2304 track->aa_dirty = false;
2305
2306 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
2307 if (track->vap_vf_cntl & (1 << 14)) {
2308 nverts = track->vap_alt_nverts;
2309 } else {
2310 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
2311 }
2312 switch (prim_walk) {
2313 case 1:
2314 for (i = 0; i < track->num_arrays; i++) {
2315 size = track->arrays[i].esize * track->max_indx * 4;
2316 if (track->arrays[i].robj == NULL) {
2317 DRM_ERROR("(PW %u) Vertex array %u no buffer "
2318 "bound\n", prim_walk, i);
2319 return -EINVAL;
2320 }
2321 if (size > radeon_bo_size(track->arrays[i].robj)) {
2322 dev_err(rdev->dev, "(PW %u) Vertex array %u "
2323 "need %lu dwords have %lu dwords\n",
2324 prim_walk, i, size >> 2,
2325 radeon_bo_size(track->arrays[i].robj)
2326 >> 2);
2327 DRM_ERROR("Max indices %u\n", track->max_indx);
2328 return -EINVAL;
2329 }
2330 }
2331 break;
2332 case 2:
2333 for (i = 0; i < track->num_arrays; i++) {
2334 size = track->arrays[i].esize * (nverts - 1) * 4;
2335 if (track->arrays[i].robj == NULL) {
2336 DRM_ERROR("(PW %u) Vertex array %u no buffer "
2337 "bound\n", prim_walk, i);
2338 return -EINVAL;
2339 }
2340 if (size > radeon_bo_size(track->arrays[i].robj)) {
2341 dev_err(rdev->dev, "(PW %u) Vertex array %u "
2342 "need %lu dwords have %lu dwords\n",
2343 prim_walk, i, size >> 2,
2344 radeon_bo_size(track->arrays[i].robj)
2345 >> 2);
2346 return -EINVAL;
2347 }
2348 }
2349 break;
2350 case 3:
2351 size = track->vtx_size * nverts;
2352 if (size != track->immd_dwords) {
2353 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
2354 track->immd_dwords, size);
2355 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
2356 nverts, track->vtx_size);
2357 return -EINVAL;
2358 }
2359 break;
2360 default:
2361 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
2362 prim_walk);
2363 return -EINVAL;
2364 }
2365
2366 if (track->tex_dirty) {
2367 track->tex_dirty = false;
2368 return r100_cs_track_texture_check(rdev, track);
2369 }
2370 return 0;
2371}
2372
2373void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
2374{
2375 unsigned i, face;
2376
2377 track->cb_dirty = true;
2378 track->zb_dirty = true;
2379 track->tex_dirty = true;
2380 track->aa_dirty = true;
2381
2382 if (rdev->family < CHIP_R300) {
2383 track->num_cb = 1;
2384 if (rdev->family <= CHIP_RS200)
2385 track->num_texture = 3;
2386 else
2387 track->num_texture = 6;
2388 track->maxy = 2048;
2389 track->separate_cube = 1;
2390 } else {
2391 track->num_cb = 4;
2392 track->num_texture = 16;
2393 track->maxy = 4096;
2394 track->separate_cube = 0;
2395 track->aaresolve = false;
2396 track->aa.robj = NULL;
2397 }
2398
2399 for (i = 0; i < track->num_cb; i++) {
2400 track->cb[i].robj = NULL;
2401 track->cb[i].pitch = 8192;
2402 track->cb[i].cpp = 16;
2403 track->cb[i].offset = 0;
2404 }
2405 track->z_enabled = true;
2406 track->zb.robj = NULL;
2407 track->zb.pitch = 8192;
2408 track->zb.cpp = 4;
2409 track->zb.offset = 0;
2410 track->vtx_size = 0x7F;
2411 track->immd_dwords = 0xFFFFFFFFUL;
2412 track->num_arrays = 11;
2413 track->max_indx = 0x00FFFFFFUL;
2414 for (i = 0; i < track->num_arrays; i++) {
2415 track->arrays[i].robj = NULL;
2416 track->arrays[i].esize = 0x7F;
2417 }
2418 for (i = 0; i < track->num_texture; i++) {
2419 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
2420 track->textures[i].pitch = 16536;
2421 track->textures[i].width = 16536;
2422 track->textures[i].height = 16536;
2423 track->textures[i].width_11 = 1 << 11;
2424 track->textures[i].height_11 = 1 << 11;
2425 track->textures[i].num_levels = 12;
2426 if (rdev->family <= CHIP_RS200) {
2427 track->textures[i].tex_coord_type = 0;
2428 track->textures[i].txdepth = 0;
2429 } else {
2430 track->textures[i].txdepth = 16;
2431 track->textures[i].tex_coord_type = 1;
2432 }
2433 track->textures[i].cpp = 64;
2434 track->textures[i].robj = NULL;
2435 /* CS IB emission code makes sure texture unit are disabled */
2436 track->textures[i].enabled = false;
2437 track->textures[i].lookup_disable = false;
2438 track->textures[i].roundup_w = true;
2439 track->textures[i].roundup_h = true;
2440 if (track->separate_cube)
2441 for (face = 0; face < 5; face++) {
2442 track->textures[i].cube_info[face].robj = NULL;
2443 track->textures[i].cube_info[face].width = 16536;
2444 track->textures[i].cube_info[face].height = 16536;
2445 track->textures[i].cube_info[face].offset = 0;
2446 }
2447 }
2448}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002449
2450/*
2451 * Global GPU functions
2452 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002453static void r100_errata(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002454{
2455 rdev->pll_errata = 0;
2456
2457 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2458 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2459 }
2460
2461 if (rdev->family == CHIP_RV100 ||
2462 rdev->family == CHIP_RS100 ||
2463 rdev->family == CHIP_RS200) {
2464 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2465 }
2466}
2467
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002468static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002469{
2470 unsigned i;
2471 uint32_t tmp;
2472
2473 for (i = 0; i < rdev->usec_timeout; i++) {
2474 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2475 if (tmp >= n) {
2476 return 0;
2477 }
2478 DRM_UDELAY(1);
2479 }
2480 return -1;
2481}
2482
2483int r100_gui_wait_for_idle(struct radeon_device *rdev)
2484{
2485 unsigned i;
2486 uint32_t tmp;
2487
2488 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2489 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2490 " Bad things might happen.\n");
2491 }
2492 for (i = 0; i < rdev->usec_timeout; i++) {
2493 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05002494 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002495 return 0;
2496 }
2497 DRM_UDELAY(1);
2498 }
2499 return -1;
2500}
2501
2502int r100_mc_wait_for_idle(struct radeon_device *rdev)
2503{
2504 unsigned i;
2505 uint32_t tmp;
2506
2507 for (i = 0; i < rdev->usec_timeout; i++) {
2508 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05002509 tmp = RREG32(RADEON_MC_STATUS);
2510 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002511 return 0;
2512 }
2513 DRM_UDELAY(1);
2514 }
2515 return -1;
2516}
2517
Christian Könige32eb502011-10-23 12:56:27 +02002518bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002519{
Jerome Glisse225758d2010-03-09 14:45:10 +00002520 u32 rbbm_status;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002521
Jerome Glisse225758d2010-03-09 14:45:10 +00002522 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2523 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
Christian König069211e2012-05-02 15:11:20 +02002524 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002525 return false;
2526 }
2527 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02002528 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02002529 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002530}
2531
Alex Deucher74da01d2012-06-28 17:50:35 -04002532/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
2533void r100_enable_bm(struct radeon_device *rdev)
2534{
2535 uint32_t tmp;
2536 /* Enable bus mastering */
2537 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
2538 WREG32(RADEON_BUS_CNTL, tmp);
2539}
2540
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002541void r100_bm_disable(struct radeon_device *rdev)
2542{
2543 u32 tmp;
2544
2545 /* disable bus mastering */
2546 tmp = RREG32(R_000030_BUS_CNTL);
2547 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002548 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002549 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2550 mdelay(1);
2551 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2552 tmp = RREG32(RADEON_BUS_CNTL);
2553 mdelay(1);
Michel Dänzer642ce522012-01-12 16:04:11 +01002554 pci_clear_master(rdev->pdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002555 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002556}
2557
Jerome Glissea2d07b72010-03-09 14:45:11 +00002558int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002559{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002560 struct r100_mc_save save;
2561 u32 status, tmp;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002562 int ret = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002563
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002564 status = RREG32(R_000E40_RBBM_STATUS);
2565 if (!G_000E40_GUI_ACTIVE(status)) {
2566 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002567 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002568 r100_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002569 status = RREG32(R_000E40_RBBM_STATUS);
2570 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2571 /* stop CP */
2572 WREG32(RADEON_CP_CSQ_CNTL, 0);
2573 tmp = RREG32(RADEON_CP_RB_CNTL);
2574 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2575 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2576 WREG32(RADEON_CP_RB_WPTR, 0);
2577 WREG32(RADEON_CP_RB_CNTL, tmp);
2578 /* save PCI state */
2579 pci_save_state(rdev->pdev);
2580 /* disable bus mastering */
2581 r100_bm_disable(rdev);
2582 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2583 S_0000F0_SOFT_RESET_RE(1) |
2584 S_0000F0_SOFT_RESET_PP(1) |
2585 S_0000F0_SOFT_RESET_RB(1));
2586 RREG32(R_0000F0_RBBM_SOFT_RESET);
2587 mdelay(500);
2588 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2589 mdelay(1);
2590 status = RREG32(R_000E40_RBBM_STATUS);
2591 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002592 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002593 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2594 RREG32(R_0000F0_RBBM_SOFT_RESET);
2595 mdelay(500);
2596 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2597 mdelay(1);
2598 status = RREG32(R_000E40_RBBM_STATUS);
2599 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2600 /* restore PCI & busmastering */
2601 pci_restore_state(rdev->pdev);
2602 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002603 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002604 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2605 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2606 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002607 ret = -1;
2608 } else
2609 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002610 r100_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002611 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002612}
2613
Alex Deucher92cde002009-12-04 10:55:12 -05002614void r100_set_common_regs(struct radeon_device *rdev)
2615{
Alex Deucher2739d492010-02-05 03:34:16 -05002616 struct drm_device *dev = rdev->ddev;
2617 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002618 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002619
Alex Deucher92cde002009-12-04 10:55:12 -05002620 /* set these so they don't interfere with anything */
2621 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2622 WREG32(RADEON_SUBPIC_CNTL, 0);
2623 WREG32(RADEON_VIPH_CONTROL, 0);
2624 WREG32(RADEON_I2C_CNTL_1, 0);
2625 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2626 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2627 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002628
2629 /* always set up dac2 on rn50 and some rv100 as lots
2630 * of servers seem to wire it up to a VGA port but
2631 * don't report it in the bios connector
2632 * table.
2633 */
2634 switch (dev->pdev->device) {
2635 /* RN50 */
2636 case 0x515e:
2637 case 0x5969:
2638 force_dac2 = true;
2639 break;
2640 /* RV100*/
2641 case 0x5159:
2642 case 0x515a:
2643 /* DELL triple head servers */
2644 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2645 ((dev->pdev->subsystem_device == 0x016c) ||
2646 (dev->pdev->subsystem_device == 0x016d) ||
2647 (dev->pdev->subsystem_device == 0x016e) ||
2648 (dev->pdev->subsystem_device == 0x016f) ||
2649 (dev->pdev->subsystem_device == 0x0170) ||
2650 (dev->pdev->subsystem_device == 0x017d) ||
2651 (dev->pdev->subsystem_device == 0x017e) ||
2652 (dev->pdev->subsystem_device == 0x0183) ||
2653 (dev->pdev->subsystem_device == 0x018a) ||
2654 (dev->pdev->subsystem_device == 0x019a)))
2655 force_dac2 = true;
2656 break;
2657 }
2658
2659 if (force_dac2) {
2660 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2661 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2662 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2663
2664 /* For CRT on DAC2, don't turn it on if BIOS didn't
2665 enable it, even it's detected.
2666 */
2667
2668 /* force it to crtc0 */
2669 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2670 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2671 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2672
2673 /* set up the TV DAC */
2674 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2675 RADEON_TV_DAC_STD_MASK |
2676 RADEON_TV_DAC_RDACPD |
2677 RADEON_TV_DAC_GDACPD |
2678 RADEON_TV_DAC_BDACPD |
2679 RADEON_TV_DAC_BGADJ_MASK |
2680 RADEON_TV_DAC_DACADJ_MASK);
2681 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2682 RADEON_TV_DAC_NHOLD |
2683 RADEON_TV_DAC_STD_PS2 |
2684 (0x58 << 16));
2685
2686 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2687 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2688 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2689 }
Dave Airlied6680462010-03-31 13:41:35 +10002690
2691 /* switch PM block to ACPI mode */
2692 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2693 tmp &= ~RADEON_PM_MODE_SEL;
2694 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2695
Alex Deucher92cde002009-12-04 10:55:12 -05002696}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002697
2698/*
2699 * VRAM info
2700 */
2701static void r100_vram_get_type(struct radeon_device *rdev)
2702{
2703 uint32_t tmp;
2704
2705 rdev->mc.vram_is_ddr = false;
2706 if (rdev->flags & RADEON_IS_IGP)
2707 rdev->mc.vram_is_ddr = true;
2708 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2709 rdev->mc.vram_is_ddr = true;
2710 if ((rdev->family == CHIP_RV100) ||
2711 (rdev->family == CHIP_RS100) ||
2712 (rdev->family == CHIP_RS200)) {
2713 tmp = RREG32(RADEON_MEM_CNTL);
2714 if (tmp & RV100_HALF_MODE) {
2715 rdev->mc.vram_width = 32;
2716 } else {
2717 rdev->mc.vram_width = 64;
2718 }
2719 if (rdev->flags & RADEON_SINGLE_CRTC) {
2720 rdev->mc.vram_width /= 4;
2721 rdev->mc.vram_is_ddr = true;
2722 }
2723 } else if (rdev->family <= CHIP_RV280) {
2724 tmp = RREG32(RADEON_MEM_CNTL);
2725 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2726 rdev->mc.vram_width = 128;
2727 } else {
2728 rdev->mc.vram_width = 64;
2729 }
2730 } else {
2731 /* newer IGPs */
2732 rdev->mc.vram_width = 128;
2733 }
2734}
2735
Dave Airlie2a0f8912009-07-11 04:44:47 +10002736static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002737{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002738 u32 aper_size;
2739 u8 byte;
2740
2741 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2742
2743 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2744 * that is has the 2nd generation multifunction PCI interface
2745 */
2746 if (rdev->family == CHIP_RV280 ||
2747 rdev->family >= CHIP_RV350) {
2748 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2749 ~RADEON_HDP_APER_CNTL);
2750 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2751 return aper_size * 2;
2752 }
2753
2754 /* Older cards have all sorts of funny issues to deal with. First
2755 * check if it's a multifunction card by reading the PCI config
2756 * header type... Limit those to one aperture size
2757 */
2758 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2759 if (byte & 0x80) {
2760 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2761 DRM_INFO("Limiting VRAM to one aperture\n");
2762 return aper_size;
2763 }
2764
2765 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2766 * have set it up. We don't write this as it's broken on some ASICs but
2767 * we expect the BIOS to have done the right thing (might be too optimistic...)
2768 */
2769 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2770 return aper_size * 2;
2771 return aper_size;
2772}
2773
2774void r100_vram_init_sizes(struct radeon_device *rdev)
2775{
2776 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002777
Jerome Glissed594e462010-02-17 21:54:29 +00002778 /* work out accessible VRAM */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002779 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2780 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002781 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2782 /* FIXME we don't use the second aperture yet when we could use it */
2783 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2784 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002785 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002786 if (rdev->flags & RADEON_IS_IGP) {
2787 uint32_t tom;
2788 /* read NB_TOM to get the amount of ram stolen for the GPU */
2789 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002790 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002791 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2792 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002793 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002794 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002795 /* Some production boards of m6 will report 0
2796 * if it's 8 MB
2797 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002798 if (rdev->mc.real_vram_size == 0) {
2799 rdev->mc.real_vram_size = 8192 * 1024;
2800 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002801 }
Jerome Glissed594e462010-02-17 21:54:29 +00002802 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2803 * Novell bug 204882 + along with lots of ubuntu ones
2804 */
Alex Deucherb7d8cce2010-10-25 19:44:00 -04002805 if (rdev->mc.aper_size > config_aper_size)
2806 config_aper_size = rdev->mc.aper_size;
2807
Dave Airlie7a50f012009-07-21 20:39:30 +10002808 if (config_aper_size > rdev->mc.real_vram_size)
2809 rdev->mc.mc_vram_size = config_aper_size;
2810 else
2811 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002812 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002813}
2814
Dave Airlie28d52042009-09-21 14:33:58 +10002815void r100_vga_set_state(struct radeon_device *rdev, bool state)
2816{
2817 uint32_t temp;
2818
2819 temp = RREG32(RADEON_CONFIG_CNTL);
2820 if (state == false) {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002821 temp &= ~RADEON_CFG_VGA_RAM_EN;
2822 temp |= RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002823 } else {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002824 temp &= ~RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002825 }
2826 WREG32(RADEON_CONFIG_CNTL, temp);
2827}
2828
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002829static void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002830{
Jerome Glissed594e462010-02-17 21:54:29 +00002831 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002832
Jerome Glissed594e462010-02-17 21:54:29 +00002833 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002834 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002835 base = rdev->mc.aper_base;
2836 if (rdev->flags & RADEON_IS_IGP)
2837 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2838 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04002839 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00002840 if (!(rdev->flags & RADEON_IS_AGP))
2841 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002842 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002843}
2844
2845
2846/*
2847 * Indirect registers accessor
2848 */
2849void r100_pll_errata_after_index(struct radeon_device *rdev)
2850{
Alex Deucher4ce91982010-06-30 12:13:55 -04002851 if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2852 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2853 (void)RREG32(RADEON_CRTC_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002854 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002855}
2856
2857static void r100_pll_errata_after_data(struct radeon_device *rdev)
2858{
2859 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2860 * or the chip could hang on a subsequent access
2861 */
2862 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
Arnd Bergmann4de833c2012-04-05 12:58:22 -06002863 mdelay(5);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002864 }
2865
2866 /* This function is required to workaround a hardware bug in some (all?)
2867 * revisions of the R300. This workaround should be called after every
2868 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2869 * may not be correct.
2870 */
2871 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2872 uint32_t save, tmp;
2873
2874 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2875 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2876 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2877 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2878 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2879 }
2880}
2881
2882uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2883{
2884 uint32_t data;
2885
2886 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2887 r100_pll_errata_after_index(rdev);
2888 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2889 r100_pll_errata_after_data(rdev);
2890 return data;
2891}
2892
2893void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2894{
2895 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2896 r100_pll_errata_after_index(rdev);
2897 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2898 r100_pll_errata_after_data(rdev);
2899}
2900
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002901static void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002902{
Dave Airlie551ebd82009-09-01 15:25:57 +10002903 if (ASIC_IS_RN50(rdev)) {
2904 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2905 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2906 } else if (rdev->family < CHIP_R200) {
2907 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2908 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2909 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002910 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002911 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002912}
2913
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002914/*
2915 * Debugfs info
2916 */
2917#if defined(CONFIG_DEBUG_FS)
2918static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2919{
2920 struct drm_info_node *node = (struct drm_info_node *) m->private;
2921 struct drm_device *dev = node->minor->dev;
2922 struct radeon_device *rdev = dev->dev_private;
2923 uint32_t reg, value;
2924 unsigned i;
2925
2926 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2927 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2928 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2929 for (i = 0; i < 64; i++) {
2930 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2931 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2932 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2933 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2934 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2935 }
2936 return 0;
2937}
2938
2939static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2940{
2941 struct drm_info_node *node = (struct drm_info_node *) m->private;
2942 struct drm_device *dev = node->minor->dev;
2943 struct radeon_device *rdev = dev->dev_private;
Christian Könige32eb502011-10-23 12:56:27 +02002944 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002945 uint32_t rdp, wdp;
2946 unsigned count, i, j;
2947
Christian Könige32eb502011-10-23 12:56:27 +02002948 radeon_ring_free_size(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002949 rdp = RREG32(RADEON_CP_RB_RPTR);
2950 wdp = RREG32(RADEON_CP_RB_WPTR);
Christian Könige32eb502011-10-23 12:56:27 +02002951 count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002952 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2953 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2954 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
Christian Könige32eb502011-10-23 12:56:27 +02002955 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002956 seq_printf(m, "%u dwords in ring\n", count);
2957 for (j = 0; j <= count; j++) {
Christian Könige32eb502011-10-23 12:56:27 +02002958 i = (rdp + j) & ring->ptr_mask;
2959 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002960 }
2961 return 0;
2962}
2963
2964
2965static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2966{
2967 struct drm_info_node *node = (struct drm_info_node *) m->private;
2968 struct drm_device *dev = node->minor->dev;
2969 struct radeon_device *rdev = dev->dev_private;
2970 uint32_t csq_stat, csq2_stat, tmp;
2971 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2972 unsigned i;
2973
2974 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2975 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2976 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2977 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2978 r_rptr = (csq_stat >> 0) & 0x3ff;
2979 r_wptr = (csq_stat >> 10) & 0x3ff;
2980 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2981 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2982 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2983 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2984 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2985 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2986 seq_printf(m, "Ring rptr %u\n", r_rptr);
2987 seq_printf(m, "Ring wptr %u\n", r_wptr);
2988 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2989 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2990 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2991 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2992 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2993 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2994 seq_printf(m, "Ring fifo:\n");
2995 for (i = 0; i < 256; i++) {
2996 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2997 tmp = RREG32(RADEON_CP_CSQ_DATA);
2998 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2999 }
3000 seq_printf(m, "Indirect1 fifo:\n");
3001 for (i = 256; i <= 512; i++) {
3002 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3003 tmp = RREG32(RADEON_CP_CSQ_DATA);
3004 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
3005 }
3006 seq_printf(m, "Indirect2 fifo:\n");
3007 for (i = 640; i < ib1_wptr; i++) {
3008 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3009 tmp = RREG32(RADEON_CP_CSQ_DATA);
3010 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3011 }
3012 return 0;
3013}
3014
3015static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3016{
3017 struct drm_info_node *node = (struct drm_info_node *) m->private;
3018 struct drm_device *dev = node->minor->dev;
3019 struct radeon_device *rdev = dev->dev_private;
3020 uint32_t tmp;
3021
3022 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3023 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3024 tmp = RREG32(RADEON_MC_FB_LOCATION);
3025 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3026 tmp = RREG32(RADEON_BUS_CNTL);
3027 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3028 tmp = RREG32(RADEON_MC_AGP_LOCATION);
3029 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3030 tmp = RREG32(RADEON_AGP_BASE);
3031 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3032 tmp = RREG32(RADEON_HOST_PATH_CNTL);
3033 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3034 tmp = RREG32(0x01D0);
3035 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3036 tmp = RREG32(RADEON_AIC_LO_ADDR);
3037 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3038 tmp = RREG32(RADEON_AIC_HI_ADDR);
3039 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3040 tmp = RREG32(0x01E4);
3041 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3042 return 0;
3043}
3044
3045static struct drm_info_list r100_debugfs_rbbm_list[] = {
3046 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3047};
3048
3049static struct drm_info_list r100_debugfs_cp_list[] = {
3050 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3051 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3052};
3053
3054static struct drm_info_list r100_debugfs_mc_info_list[] = {
3055 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3056};
3057#endif
3058
3059int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3060{
3061#if defined(CONFIG_DEBUG_FS)
3062 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3063#else
3064 return 0;
3065#endif
3066}
3067
3068int r100_debugfs_cp_init(struct radeon_device *rdev)
3069{
3070#if defined(CONFIG_DEBUG_FS)
3071 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3072#else
3073 return 0;
3074#endif
3075}
3076
3077int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3078{
3079#if defined(CONFIG_DEBUG_FS)
3080 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3081#else
3082 return 0;
3083#endif
3084}
Dave Airliee024e112009-06-24 09:48:08 +10003085
3086int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3087 uint32_t tiling_flags, uint32_t pitch,
3088 uint32_t offset, uint32_t obj_size)
3089{
3090 int surf_index = reg * 16;
3091 int flags = 0;
3092
Dave Airliee024e112009-06-24 09:48:08 +10003093 if (rdev->family <= CHIP_RS200) {
3094 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3095 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3096 flags |= RADEON_SURF_TILE_COLOR_BOTH;
3097 if (tiling_flags & RADEON_TILING_MACRO)
3098 flags |= RADEON_SURF_TILE_COLOR_MACRO;
3099 } else if (rdev->family <= CHIP_RV280) {
3100 if (tiling_flags & (RADEON_TILING_MACRO))
3101 flags |= R200_SURF_TILE_COLOR_MACRO;
3102 if (tiling_flags & RADEON_TILING_MICRO)
3103 flags |= R200_SURF_TILE_COLOR_MICRO;
3104 } else {
3105 if (tiling_flags & RADEON_TILING_MACRO)
3106 flags |= R300_SURF_TILE_MACRO;
3107 if (tiling_flags & RADEON_TILING_MICRO)
3108 flags |= R300_SURF_TILE_MICRO;
3109 }
3110
Michel Dänzerc88f9f02009-09-15 17:09:30 +02003111 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3112 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3113 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3114 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3115
Dave Airlief5c5f042010-06-11 14:40:16 +10003116 /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
3117 if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
3118 if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
3119 if (ASIC_IS_RN50(rdev))
3120 pitch /= 16;
3121 }
3122
3123 /* r100/r200 divide by 16 */
3124 if (rdev->family < CHIP_R300)
3125 flags |= pitch / 16;
3126 else
3127 flags |= pitch / 8;
3128
3129
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003130 DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
Dave Airliee024e112009-06-24 09:48:08 +10003131 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3132 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3133 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3134 return 0;
3135}
3136
3137void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3138{
3139 int surf_index = reg * 16;
3140 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3141}
Jerome Glissec93bb852009-07-13 21:04:08 +02003142
3143void r100_bandwidth_update(struct radeon_device *rdev)
3144{
3145 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3146 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3147 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3148 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3149 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003150 dfixed_init(1),
3151 dfixed_init(2),
3152 dfixed_init(3),
3153 dfixed_init(0),
3154 dfixed_init_half(1),
3155 dfixed_init_half(2),
3156 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02003157 };
3158 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003159 dfixed_init(0),
3160 dfixed_init(1),
3161 dfixed_init(2),
3162 dfixed_init(3),
3163 dfixed_init(0),
3164 dfixed_init_half(1),
3165 dfixed_init_half(2),
3166 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02003167 };
3168 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003169 dfixed_init(0),
3170 dfixed_init(1),
3171 dfixed_init(2),
3172 dfixed_init(3),
3173 dfixed_init(4),
3174 dfixed_init(5),
3175 dfixed_init(6),
3176 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02003177 };
3178 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003179 dfixed_init(1),
3180 dfixed_init_half(1),
3181 dfixed_init(2),
3182 dfixed_init_half(2),
3183 dfixed_init(3),
3184 dfixed_init_half(3),
3185 dfixed_init(4),
3186 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02003187 };
3188 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003189 dfixed_init(4),
3190 dfixed_init(5),
3191 dfixed_init(6),
3192 dfixed_init(7),
3193 dfixed_init(8),
3194 dfixed_init(9),
3195 dfixed_init(10),
3196 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02003197 };
3198 fixed20_12 min_mem_eff;
3199 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3200 fixed20_12 cur_latency_mclk, cur_latency_sclk;
3201 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3202 disp_drain_rate2, read_return_rate;
3203 fixed20_12 time_disp1_drop_priority;
3204 int c;
3205 int cur_size = 16; /* in octawords */
3206 int critical_point = 0, critical_point2;
3207/* uint32_t read_return_rate, time_disp1_drop_priority; */
3208 int stop_req, max_stop_req;
3209 struct drm_display_mode *mode1 = NULL;
3210 struct drm_display_mode *mode2 = NULL;
3211 uint32_t pixel_bytes1 = 0;
3212 uint32_t pixel_bytes2 = 0;
3213
Alex Deucherf46c0122010-03-31 00:33:27 -04003214 radeon_update_display_priority(rdev);
3215
Jerome Glissec93bb852009-07-13 21:04:08 +02003216 if (rdev->mode_info.crtcs[0]->base.enabled) {
3217 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
3218 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
3219 }
Dave Airliedfee5612009-10-02 09:19:09 +10003220 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3221 if (rdev->mode_info.crtcs[1]->base.enabled) {
3222 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
3223 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
3224 }
Jerome Glissec93bb852009-07-13 21:04:08 +02003225 }
3226
Ben Skeggs68adac52010-04-28 11:46:42 +10003227 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003228 /* get modes */
3229 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3230 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3231 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3232 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3233 /* check crtc enables */
3234 if (mode2)
3235 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3236 if (mode1)
3237 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3238 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3239 }
3240
3241 /*
3242 * determine is there is enough bw for current mode
3243 */
Alex Deucherf47299c2010-03-16 20:54:38 -04003244 sclk_ff = rdev->pm.sclk;
3245 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02003246
3247 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10003248 temp_ff.full = dfixed_const(temp);
3249 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003250
3251 pix_clk.full = 0;
3252 pix_clk2.full = 0;
3253 peak_disp_bw.full = 0;
3254 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003255 temp_ff.full = dfixed_const(1000);
3256 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
3257 pix_clk.full = dfixed_div(pix_clk, temp_ff);
3258 temp_ff.full = dfixed_const(pixel_bytes1);
3259 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003260 }
3261 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003262 temp_ff.full = dfixed_const(1000);
3263 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
3264 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
3265 temp_ff.full = dfixed_const(pixel_bytes2);
3266 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003267 }
3268
Ben Skeggs68adac52010-04-28 11:46:42 +10003269 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003270 if (peak_disp_bw.full >= mem_bw.full) {
3271 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3272 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3273 }
3274
3275 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
3276 temp = RREG32(RADEON_MEM_TIMING_CNTL);
3277 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3278 mem_trcd = ((temp >> 2) & 0x3) + 1;
3279 mem_trp = ((temp & 0x3)) + 1;
3280 mem_tras = ((temp & 0x70) >> 4) + 1;
3281 } else if (rdev->family == CHIP_R300 ||
3282 rdev->family == CHIP_R350) { /* r300, r350 */
3283 mem_trcd = (temp & 0x7) + 1;
3284 mem_trp = ((temp >> 8) & 0x7) + 1;
3285 mem_tras = ((temp >> 11) & 0xf) + 4;
3286 } else if (rdev->family == CHIP_RV350 ||
3287 rdev->family <= CHIP_RV380) {
3288 /* rv3x0 */
3289 mem_trcd = (temp & 0x7) + 3;
3290 mem_trp = ((temp >> 8) & 0x7) + 3;
3291 mem_tras = ((temp >> 11) & 0xf) + 6;
3292 } else if (rdev->family == CHIP_R420 ||
3293 rdev->family == CHIP_R423 ||
3294 rdev->family == CHIP_RV410) {
3295 /* r4xx */
3296 mem_trcd = (temp & 0xf) + 3;
3297 if (mem_trcd > 15)
3298 mem_trcd = 15;
3299 mem_trp = ((temp >> 8) & 0xf) + 3;
3300 if (mem_trp > 15)
3301 mem_trp = 15;
3302 mem_tras = ((temp >> 12) & 0x1f) + 6;
3303 if (mem_tras > 31)
3304 mem_tras = 31;
3305 } else { /* RV200, R200 */
3306 mem_trcd = (temp & 0x7) + 1;
3307 mem_trp = ((temp >> 8) & 0x7) + 1;
3308 mem_tras = ((temp >> 12) & 0xf) + 4;
3309 }
3310 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10003311 trcd_ff.full = dfixed_const(mem_trcd);
3312 trp_ff.full = dfixed_const(mem_trp);
3313 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02003314
3315 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3316 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3317 data = (temp & (7 << 20)) >> 20;
3318 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3319 if (rdev->family == CHIP_RS480) /* don't think rs400 */
3320 tcas_ff = memtcas_rs480_ff[data];
3321 else
3322 tcas_ff = memtcas_ff[data];
3323 } else
3324 tcas_ff = memtcas2_ff[data];
3325
3326 if (rdev->family == CHIP_RS400 ||
3327 rdev->family == CHIP_RS480) {
3328 /* extra cas latency stored in bits 23-25 0-4 clocks */
3329 data = (temp >> 23) & 0x7;
3330 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10003331 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02003332 }
3333
3334 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3335 /* on the R300, Tcas is included in Trbs.
3336 */
3337 temp = RREG32(RADEON_MEM_CNTL);
3338 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3339 if (data == 1) {
3340 if (R300_MEM_USE_CD_CH_ONLY & temp) {
3341 temp = RREG32(R300_MC_IND_INDEX);
3342 temp &= ~R300_MC_IND_ADDR_MASK;
3343 temp |= R300_MC_READ_CNTL_CD_mcind;
3344 WREG32(R300_MC_IND_INDEX, temp);
3345 temp = RREG32(R300_MC_IND_DATA);
3346 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3347 } else {
3348 temp = RREG32(R300_MC_READ_CNTL_AB);
3349 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3350 }
3351 } else {
3352 temp = RREG32(R300_MC_READ_CNTL_AB);
3353 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3354 }
3355 if (rdev->family == CHIP_RV410 ||
3356 rdev->family == CHIP_R420 ||
3357 rdev->family == CHIP_R423)
3358 trbs_ff = memtrbs_r4xx[data];
3359 else
3360 trbs_ff = memtrbs[data];
3361 tcas_ff.full += trbs_ff.full;
3362 }
3363
3364 sclk_eff_ff.full = sclk_ff.full;
3365
3366 if (rdev->flags & RADEON_IS_AGP) {
3367 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10003368 agpmode_ff.full = dfixed_const(radeon_agpmode);
3369 temp_ff.full = dfixed_const_666(16);
3370 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003371 }
3372 /* TODO PCIE lanes may affect this - agpmode == 16?? */
3373
3374 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003375 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02003376 } else {
3377 if ((rdev->family == CHIP_RV100) ||
3378 rdev->flags & RADEON_IS_IGP) {
3379 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10003380 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003381 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003382 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02003383 } else {
3384 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10003385 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02003386 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003387 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003388 }
3389 }
3390
Ben Skeggs68adac52010-04-28 11:46:42 +10003391 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003392
3393 if (rdev->mc.vram_is_ddr) {
3394 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003395 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003396 c = 3;
3397 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003398 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02003399 c = 1;
3400 }
3401 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003402 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003403 c = 3;
3404 }
3405
Ben Skeggs68adac52010-04-28 11:46:42 +10003406 temp_ff.full = dfixed_const(2);
3407 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
3408 temp_ff.full = dfixed_const(c);
3409 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
3410 temp_ff.full = dfixed_const(4);
3411 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
3412 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003413 mc_latency_mclk.full += k1.full;
3414
Ben Skeggs68adac52010-04-28 11:46:42 +10003415 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
3416 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003417
3418 /*
3419 HW cursor time assuming worst case of full size colour cursor.
3420 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003421 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02003422 temp_ff.full += trcd_ff.full;
3423 if (temp_ff.full < tras_ff.full)
3424 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003425 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003426
Ben Skeggs68adac52010-04-28 11:46:42 +10003427 temp_ff.full = dfixed_const(cur_size);
3428 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003429 /*
3430 Find the total latency for the display data.
3431 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003432 disp_latency_overhead.full = dfixed_const(8);
3433 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003434 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3435 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3436
3437 if (mc_latency_mclk.full > mc_latency_sclk.full)
3438 disp_latency.full = mc_latency_mclk.full;
3439 else
3440 disp_latency.full = mc_latency_sclk.full;
3441
3442 /* setup Max GRPH_STOP_REQ default value */
3443 if (ASIC_IS_RV100(rdev))
3444 max_stop_req = 0x5c;
3445 else
3446 max_stop_req = 0x7c;
3447
3448 if (mode1) {
3449 /* CRTC1
3450 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3451 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3452 */
3453 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3454
3455 if (stop_req > max_stop_req)
3456 stop_req = max_stop_req;
3457
3458 /*
3459 Find the drain rate of the display buffer.
3460 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003461 temp_ff.full = dfixed_const((16/pixel_bytes1));
3462 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003463
3464 /*
3465 Find the critical point of the display buffer.
3466 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003467 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3468 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003469
Ben Skeggs68adac52010-04-28 11:46:42 +10003470 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003471
3472 if (rdev->disp_priority == 2) {
3473 critical_point = 0;
3474 }
3475
3476 /*
3477 The critical point should never be above max_stop_req-4. Setting
3478 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3479 */
3480 if (max_stop_req - critical_point < 4)
3481 critical_point = 0;
3482
3483 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3484 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3485 critical_point = 0x10;
3486 }
3487
3488 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3489 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3490 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3491 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3492 if ((rdev->family == CHIP_R350) &&
3493 (stop_req > 0x15)) {
3494 stop_req -= 0x10;
3495 }
3496 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3497 temp |= RADEON_GRPH_BUFFER_SIZE;
3498 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3499 RADEON_GRPH_CRITICAL_AT_SOF |
3500 RADEON_GRPH_STOP_CNTL);
3501 /*
3502 Write the result into the register.
3503 */
3504 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3505 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3506
3507#if 0
3508 if ((rdev->family == CHIP_RS400) ||
3509 (rdev->family == CHIP_RS480)) {
3510 /* attempt to program RS400 disp regs correctly ??? */
3511 temp = RREG32(RS400_DISP1_REG_CNTL);
3512 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3513 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3514 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3515 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3516 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3517 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3518 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3519 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3520 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3521 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3522 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3523 }
3524#endif
3525
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003526 DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003527 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3528 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3529 }
3530
3531 if (mode2) {
3532 u32 grph2_cntl;
3533 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3534
3535 if (stop_req > max_stop_req)
3536 stop_req = max_stop_req;
3537
3538 /*
3539 Find the drain rate of the display buffer.
3540 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003541 temp_ff.full = dfixed_const((16/pixel_bytes2));
3542 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003543
3544 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3545 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3546 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3547 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3548 if ((rdev->family == CHIP_R350) &&
3549 (stop_req > 0x15)) {
3550 stop_req -= 0x10;
3551 }
3552 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3553 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3554 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3555 RADEON_GRPH_CRITICAL_AT_SOF |
3556 RADEON_GRPH_STOP_CNTL);
3557
3558 if ((rdev->family == CHIP_RS100) ||
3559 (rdev->family == CHIP_RS200))
3560 critical_point2 = 0;
3561 else {
3562 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003563 temp_ff.full = dfixed_const(temp);
3564 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003565 if (sclk_ff.full < temp_ff.full)
3566 temp_ff.full = sclk_ff.full;
3567
3568 read_return_rate.full = temp_ff.full;
3569
3570 if (mode1) {
3571 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003572 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003573 } else {
3574 time_disp1_drop_priority.full = 0;
3575 }
3576 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003577 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3578 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003579
Ben Skeggs68adac52010-04-28 11:46:42 +10003580 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003581
3582 if (rdev->disp_priority == 2) {
3583 critical_point2 = 0;
3584 }
3585
3586 if (max_stop_req - critical_point2 < 4)
3587 critical_point2 = 0;
3588
3589 }
3590
3591 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3592 /* some R300 cards have problem with this set to 0 */
3593 critical_point2 = 0x10;
3594 }
3595
3596 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3597 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3598
3599 if ((rdev->family == CHIP_RS400) ||
3600 (rdev->family == CHIP_RS480)) {
3601#if 0
3602 /* attempt to program RS400 disp2 regs correctly ??? */
3603 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3604 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3605 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3606 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3607 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3608 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3609 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3610 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3611 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3612 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3613 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3614 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3615#endif
3616 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3617 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3618 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3619 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3620 }
3621
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003622 DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003623 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3624 }
3625}
Dave Airlie551ebd82009-09-01 15:25:57 +10003626
Christian Könige32eb502011-10-23 12:56:27 +02003627int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003628{
3629 uint32_t scratch;
3630 uint32_t tmp = 0;
3631 unsigned i;
3632 int r;
3633
3634 r = radeon_scratch_get(rdev, &scratch);
3635 if (r) {
3636 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3637 return r;
3638 }
3639 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02003640 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003641 if (r) {
3642 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3643 radeon_scratch_free(rdev, scratch);
3644 return r;
3645 }
Christian Könige32eb502011-10-23 12:56:27 +02003646 radeon_ring_write(ring, PACKET0(scratch, 0));
3647 radeon_ring_write(ring, 0xDEADBEEF);
3648 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003649 for (i = 0; i < rdev->usec_timeout; i++) {
3650 tmp = RREG32(scratch);
3651 if (tmp == 0xDEADBEEF) {
3652 break;
3653 }
3654 DRM_UDELAY(1);
3655 }
3656 if (i < rdev->usec_timeout) {
3657 DRM_INFO("ring test succeeded in %d usecs\n", i);
3658 } else {
Alex Deucher369d7ec2011-01-17 18:08:58 +00003659 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003660 scratch, tmp);
3661 r = -EINVAL;
3662 }
3663 radeon_scratch_free(rdev, scratch);
3664 return r;
3665}
3666
3667void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3668{
Christian Könige32eb502011-10-23 12:56:27 +02003669 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003670
Alex Deucherc7eff972012-07-17 14:02:32 -04003671 if (ring->rptr_save_reg) {
3672 u32 next_rptr = ring->wptr + 2 + 3;
3673 radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
3674 radeon_ring_write(ring, next_rptr);
3675 }
3676
Christian Könige32eb502011-10-23 12:56:27 +02003677 radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3678 radeon_ring_write(ring, ib->gpu_addr);
3679 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003680}
3681
Alex Deucherf7128122012-02-23 17:53:45 -05003682int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003683{
Jerome Glissef2e39222012-05-09 15:35:02 +02003684 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003685 uint32_t scratch;
3686 uint32_t tmp = 0;
3687 unsigned i;
3688 int r;
3689
3690 r = radeon_scratch_get(rdev, &scratch);
3691 if (r) {
3692 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3693 return r;
3694 }
3695 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003696 r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003697 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003698 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3699 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003700 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003701 ib.ptr[0] = PACKET0(scratch, 0);
3702 ib.ptr[1] = 0xDEADBEEF;
3703 ib.ptr[2] = PACKET2(0);
3704 ib.ptr[3] = PACKET2(0);
3705 ib.ptr[4] = PACKET2(0);
3706 ib.ptr[5] = PACKET2(0);
3707 ib.ptr[6] = PACKET2(0);
3708 ib.ptr[7] = PACKET2(0);
3709 ib.length_dw = 8;
Christian König4ef72562012-07-13 13:06:00 +02003710 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003711 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003712 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3713 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003714 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003715 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003716 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003717 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3718 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003719 }
3720 for (i = 0; i < rdev->usec_timeout; i++) {
3721 tmp = RREG32(scratch);
3722 if (tmp == 0xDEADBEEF) {
3723 break;
3724 }
3725 DRM_UDELAY(1);
3726 }
3727 if (i < rdev->usec_timeout) {
3728 DRM_INFO("ib test succeeded in %u usecs\n", i);
3729 } else {
Paul Bolle62f288c2011-02-19 22:34:00 +01003730 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003731 scratch, tmp);
3732 r = -EINVAL;
3733 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003734free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003735 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003736free_scratch:
3737 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003738 return r;
3739}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003740
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003741void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3742{
3743 /* Shutdown CP we shouldn't need to do that but better be safe than
3744 * sorry
3745 */
Christian Könige32eb502011-10-23 12:56:27 +02003746 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003747 WREG32(R_000740_CP_CSQ_CNTL, 0);
3748
3749 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003750 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003751 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3752 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3753 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3754 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3755 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3756 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3757 }
3758
3759 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003760 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003761 /* Disable cursor, overlay, crtc */
3762 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3763 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3764 S_000054_CRTC_DISPLAY_DIS(1));
3765 WREG32(R_000050_CRTC_GEN_CNTL,
3766 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3767 S_000050_CRTC_DISP_REQ_EN_B(1));
3768 WREG32(R_000420_OV0_SCALE_CNTL,
3769 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3770 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3771 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3772 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3773 S_000360_CUR2_LOCK(1));
3774 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3775 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3776 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3777 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3778 WREG32(R_000360_CUR2_OFFSET,
3779 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3780 }
3781}
3782
3783void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3784{
3785 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003786 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003787 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003788 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003789 }
3790 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003791 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003792 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3793 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3794 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3795 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3796 }
3797}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003798
3799void r100_vga_render_disable(struct radeon_device *rdev)
3800{
Jerome Glissed4550902009-10-01 10:12:06 +02003801 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003802
Jerome Glissed4550902009-10-01 10:12:06 +02003803 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003804 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3805}
Jerome Glissed4550902009-10-01 10:12:06 +02003806
3807static void r100_debugfs(struct radeon_device *rdev)
3808{
3809 int r;
3810
3811 r = r100_debugfs_mc_info_init(rdev);
3812 if (r)
3813 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3814}
3815
3816static void r100_mc_program(struct radeon_device *rdev)
3817{
3818 struct r100_mc_save save;
3819
3820 /* Stops all mc clients */
3821 r100_mc_stop(rdev, &save);
3822 if (rdev->flags & RADEON_IS_AGP) {
3823 WREG32(R_00014C_MC_AGP_LOCATION,
3824 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3825 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3826 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3827 if (rdev->family > CHIP_RV200)
3828 WREG32(R_00015C_AGP_BASE_2,
3829 upper_32_bits(rdev->mc.agp_base) & 0xff);
3830 } else {
3831 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3832 WREG32(R_000170_AGP_BASE, 0);
3833 if (rdev->family > CHIP_RV200)
3834 WREG32(R_00015C_AGP_BASE_2, 0);
3835 }
3836 /* Wait for mc idle */
3837 if (r100_mc_wait_for_idle(rdev))
3838 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3839 /* Program MC, should be a 32bits limited address space */
3840 WREG32(R_000148_MC_FB_LOCATION,
3841 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3842 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3843 r100_mc_resume(rdev, &save);
3844}
3845
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003846static void r100_clock_startup(struct radeon_device *rdev)
Jerome Glissed4550902009-10-01 10:12:06 +02003847{
3848 u32 tmp;
3849
3850 if (radeon_dynclks != -1 && radeon_dynclks)
3851 radeon_legacy_set_clock_gating(rdev, 1);
3852 /* We need to force on some of the block */
3853 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3854 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3855 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3856 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3857 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3858}
3859
3860static int r100_startup(struct radeon_device *rdev)
3861{
3862 int r;
3863
Alex Deucher92cde002009-12-04 10:55:12 -05003864 /* set common regs */
3865 r100_set_common_regs(rdev);
3866 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003867 r100_mc_program(rdev);
3868 /* Resume clock */
3869 r100_clock_startup(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003870 /* Initialize GART (initialize after TTM so we can allocate
3871 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003872 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003873 if (rdev->flags & RADEON_IS_PCI) {
3874 r = r100_pci_gart_enable(rdev);
3875 if (r)
3876 return r;
3877 }
Alex Deucher724c80e2010-08-27 18:25:25 -04003878
3879 /* allocate wb buffer */
3880 r = radeon_wb_init(rdev);
3881 if (r)
3882 return r;
3883
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003884 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3885 if (r) {
3886 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3887 return r;
3888 }
3889
Jerome Glissed4550902009-10-01 10:12:06 +02003890 /* Enable IRQ */
Jerome Glissed4550902009-10-01 10:12:06 +02003891 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003892 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003893 /* 1M ring buffer */
3894 r = r100_cp_init(rdev, 1024 * 1024);
3895 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003896 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed4550902009-10-01 10:12:06 +02003897 return r;
3898 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003899
Christian König2898c342012-07-05 11:55:34 +02003900 r = radeon_ib_pool_init(rdev);
3901 if (r) {
3902 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003903 return r;
Christian König2898c342012-07-05 11:55:34 +02003904 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003905
Jerome Glissed4550902009-10-01 10:12:06 +02003906 return 0;
3907}
3908
3909int r100_resume(struct radeon_device *rdev)
3910{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003911 int r;
3912
Jerome Glissed4550902009-10-01 10:12:06 +02003913 /* Make sur GART are not working */
3914 if (rdev->flags & RADEON_IS_PCI)
3915 r100_pci_gart_disable(rdev);
3916 /* Resume clock before doing reset */
3917 r100_clock_startup(rdev);
3918 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003919 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003920 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3921 RREG32(R_000E40_RBBM_STATUS),
3922 RREG32(R_0007C0_CP_STAT));
3923 }
3924 /* post */
3925 radeon_combios_asic_init(rdev->ddev);
3926 /* Resume clock after posting */
3927 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003928 /* Initialize surface registers */
3929 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003930
3931 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003932 r = r100_startup(rdev);
3933 if (r) {
3934 rdev->accel_working = false;
3935 }
3936 return r;
Jerome Glissed4550902009-10-01 10:12:06 +02003937}
3938
3939int r100_suspend(struct radeon_device *rdev)
3940{
3941 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003942 radeon_wb_disable(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003943 r100_irq_disable(rdev);
3944 if (rdev->flags & RADEON_IS_PCI)
3945 r100_pci_gart_disable(rdev);
3946 return 0;
3947}
3948
3949void r100_fini(struct radeon_device *rdev)
3950{
Jerome Glissed4550902009-10-01 10:12:06 +02003951 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003952 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003953 radeon_ib_pool_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003954 radeon_gem_fini(rdev);
3955 if (rdev->flags & RADEON_IS_PCI)
3956 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003957 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003958 radeon_irq_kms_fini(rdev);
3959 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003960 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003961 radeon_atombios_fini(rdev);
3962 kfree(rdev->bios);
3963 rdev->bios = NULL;
3964}
3965
Dave Airlie4c712e62010-07-15 12:13:50 +10003966/*
3967 * Due to how kexec works, it can leave the hw fully initialised when it
3968 * boots the new kernel. However doing our init sequence with the CP and
3969 * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
3970 * do some quick sanity checks and restore sane values to avoid this
3971 * problem.
3972 */
3973void r100_restore_sanity(struct radeon_device *rdev)
3974{
3975 u32 tmp;
3976
3977 tmp = RREG32(RADEON_CP_CSQ_CNTL);
3978 if (tmp) {
3979 WREG32(RADEON_CP_CSQ_CNTL, 0);
3980 }
3981 tmp = RREG32(RADEON_CP_RB_CNTL);
3982 if (tmp) {
3983 WREG32(RADEON_CP_RB_CNTL, 0);
3984 }
3985 tmp = RREG32(RADEON_SCRATCH_UMSK);
3986 if (tmp) {
3987 WREG32(RADEON_SCRATCH_UMSK, 0);
3988 }
3989}
3990
Jerome Glissed4550902009-10-01 10:12:06 +02003991int r100_init(struct radeon_device *rdev)
3992{
3993 int r;
3994
Jerome Glissed4550902009-10-01 10:12:06 +02003995 /* Register debugfs file specific to this group of asics */
3996 r100_debugfs(rdev);
3997 /* Disable VGA */
3998 r100_vga_render_disable(rdev);
3999 /* Initialize scratch registers */
4000 radeon_scratch_init(rdev);
4001 /* Initialize surface registers */
4002 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10004003 /* sanity check some register to avoid hangs like after kexec */
4004 r100_restore_sanity(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004005 /* TODO: disable VGA need to use VGA request */
4006 /* BIOS*/
4007 if (!radeon_get_bios(rdev)) {
4008 if (ASIC_IS_AVIVO(rdev))
4009 return -EINVAL;
4010 }
4011 if (rdev->is_atom_bios) {
4012 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4013 return -EINVAL;
4014 } else {
4015 r = radeon_combios_init(rdev);
4016 if (r)
4017 return r;
4018 }
4019 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00004020 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02004021 dev_warn(rdev->dev,
4022 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4023 RREG32(R_000E40_RBBM_STATUS),
4024 RREG32(R_0007C0_CP_STAT));
4025 }
4026 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10004027 if (radeon_boot_test_post_card(rdev) == false)
4028 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02004029 /* Set asic errata */
4030 r100_errata(rdev);
4031 /* Initialize clocks */
4032 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00004033 /* initialize AGP */
4034 if (rdev->flags & RADEON_IS_AGP) {
4035 r = radeon_agp_init(rdev);
4036 if (r) {
4037 radeon_agp_disable(rdev);
4038 }
4039 }
4040 /* initialize VRAM */
4041 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004042 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00004043 r = radeon_fence_driver_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004044 if (r)
4045 return r;
4046 r = radeon_irq_kms_init(rdev);
4047 if (r)
4048 return r;
4049 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01004050 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004051 if (r)
4052 return r;
4053 if (rdev->flags & RADEON_IS_PCI) {
4054 r = r100_pci_gart_init(rdev);
4055 if (r)
4056 return r;
4057 }
4058 r100_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05004059
Jerome Glissed4550902009-10-01 10:12:06 +02004060 rdev->accel_working = true;
4061 r = r100_startup(rdev);
4062 if (r) {
4063 /* Somethings want wront with the accel init stop accel */
4064 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02004065 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004066 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02004067 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01004068 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004069 if (rdev->flags & RADEON_IS_PCI)
4070 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004071 rdev->accel_working = false;
4072 }
4073 return 0;
4074}
Andi Kleen6fcbef72011-10-13 16:08:42 -07004075
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01004076uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
4077 bool always_indirect)
Andi Kleen6fcbef72011-10-13 16:08:42 -07004078{
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01004079 if (reg < rdev->rmmio_size && !always_indirect)
Andi Kleen6fcbef72011-10-13 16:08:42 -07004080 return readl(((void __iomem *)rdev->rmmio) + reg);
4081 else {
Daniel Vetter2c385152012-12-02 14:06:15 +01004082 unsigned long flags;
4083 uint32_t ret;
4084
4085 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
Andi Kleen6fcbef72011-10-13 16:08:42 -07004086 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
Daniel Vetter2c385152012-12-02 14:06:15 +01004087 ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4088 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
4089
4090 return ret;
Andi Kleen6fcbef72011-10-13 16:08:42 -07004091 }
4092}
4093
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01004094void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
4095 bool always_indirect)
Andi Kleen6fcbef72011-10-13 16:08:42 -07004096{
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01004097 if (reg < rdev->rmmio_size && !always_indirect)
Andi Kleen6fcbef72011-10-13 16:08:42 -07004098 writel(v, ((void __iomem *)rdev->rmmio) + reg);
4099 else {
Daniel Vetter2c385152012-12-02 14:06:15 +01004100 unsigned long flags;
4101
4102 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
Andi Kleen6fcbef72011-10-13 16:08:42 -07004103 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4104 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
Daniel Vetter2c385152012-12-02 14:06:15 +01004105 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
Andi Kleen6fcbef72011-10-13 16:08:42 -07004106 }
4107}
4108
4109u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
4110{
4111 if (reg < rdev->rio_mem_size)
4112 return ioread32(rdev->rio_mem + reg);
4113 else {
4114 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4115 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
4116 }
4117}
4118
4119void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
4120{
4121 if (reg < rdev->rio_mem_size)
4122 iowrite32(v, rdev->rio_mem + reg);
4123 else {
4124 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4125 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
4126 }
4127}