blob: afb75845c161a366f2e71441373c71ea89a926ef [file] [log] [blame]
Alex Deucher9d670062013-04-12 13:59:22 -04001/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24
25#include "drmP.h"
26#include "radeon.h"
27#include "rs780d.h"
28#include "r600_dpm.h"
29#include "rs780_dpm.h"
30#include "atom.h"
Alex Deucher444bddc2013-07-02 13:05:23 -040031#include <linux/seq_file.h>
Alex Deucher9d670062013-04-12 13:59:22 -040032
33static struct igp_ps *rs780_get_ps(struct radeon_ps *rps)
34{
35 struct igp_ps *ps = rps->ps_priv;
36
37 return ps;
38}
39
40static struct igp_power_info *rs780_get_pi(struct radeon_device *rdev)
41{
42 struct igp_power_info *pi = rdev->pm.dpm.priv;
43
44 return pi;
45}
46
47static void rs780_get_pm_mode_parameters(struct radeon_device *rdev)
48{
49 struct igp_power_info *pi = rs780_get_pi(rdev);
50 struct radeon_mode_info *minfo = &rdev->mode_info;
51 struct drm_crtc *crtc;
52 struct radeon_crtc *radeon_crtc;
53 int i;
54
55 /* defaults */
56 pi->crtc_id = 0;
57 pi->refresh_rate = 60;
58
59 for (i = 0; i < rdev->num_crtc; i++) {
60 crtc = (struct drm_crtc *)minfo->crtcs[i];
61 if (crtc && crtc->enabled) {
62 radeon_crtc = to_radeon_crtc(crtc);
63 pi->crtc_id = radeon_crtc->crtc_id;
64 if (crtc->mode.htotal && crtc->mode.vtotal)
Alex Deucherc3eaa0882013-09-13 09:23:48 -040065 pi->refresh_rate = drm_mode_vrefresh(&crtc->mode);
Alex Deucher9d670062013-04-12 13:59:22 -040066 break;
67 }
68 }
69}
70
71static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable);
72
Alex Deucherf5d73a82013-01-16 09:20:28 -050073static int rs780_initialize_dpm_power_state(struct radeon_device *rdev,
74 struct radeon_ps *boot_ps)
Alex Deucher9d670062013-04-12 13:59:22 -040075{
76 struct atom_clock_dividers dividers;
Alex Deucherf5d73a82013-01-16 09:20:28 -050077 struct igp_ps *default_state = rs780_get_ps(boot_ps);
Alex Deucher9d670062013-04-12 13:59:22 -040078 int i, ret;
79
80 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
81 default_state->sclk_low, false, &dividers);
82 if (ret)
83 return ret;
84
85 r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div);
86 r600_engine_clock_entry_set_feedback_divider(rdev, 0, dividers.fb_div);
87 r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div);
88
89 if (dividers.enable_post_div)
90 r600_engine_clock_entry_enable_post_divider(rdev, 0, true);
91 else
92 r600_engine_clock_entry_enable_post_divider(rdev, 0, false);
93
94 r600_engine_clock_entry_set_step_time(rdev, 0, R600_SST_DFLT);
95 r600_engine_clock_entry_enable_pulse_skipping(rdev, 0, false);
96
97 r600_engine_clock_entry_enable(rdev, 0, true);
98 for (i = 1; i < R600_PM_NUMBER_OF_SCLKS; i++)
99 r600_engine_clock_entry_enable(rdev, i, false);
100
101 r600_enable_mclk_control(rdev, false);
102 r600_voltage_control_enable_pins(rdev, 0);
103
104 return 0;
105}
106
Alex Deucherf5d73a82013-01-16 09:20:28 -0500107static int rs780_initialize_dpm_parameters(struct radeon_device *rdev,
108 struct radeon_ps *boot_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400109{
110 int ret = 0;
111 int i;
112
113 r600_set_bsp(rdev, R600_BSU_DFLT, R600_BSP_DFLT);
114
115 r600_set_at(rdev, 0, 0, 0, 0);
116
117 r600_set_git(rdev, R600_GICST_DFLT);
118
119 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
120 r600_set_tc(rdev, i, 0, 0);
121
122 r600_select_td(rdev, R600_TD_DFLT);
123 r600_set_vrc(rdev, 0);
124
125 r600_set_tpu(rdev, R600_TPU_DFLT);
126 r600_set_tpc(rdev, R600_TPC_DFLT);
127
128 r600_set_sstu(rdev, R600_SSTU_DFLT);
129 r600_set_sst(rdev, R600_SST_DFLT);
130
131 r600_set_fctu(rdev, R600_FCTU_DFLT);
132 r600_set_fct(rdev, R600_FCT_DFLT);
133
134 r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
135 r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
136 r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
137 r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
138 r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
139
140 r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
141 r600_vid_rt_set_vrt(rdev, R600_VOLTAGERESPONSETIME_DFLT);
142 r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
143
Alex Deucherf5d73a82013-01-16 09:20:28 -0500144 ret = rs780_initialize_dpm_power_state(rdev, boot_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400145
146 r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
147 r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
148 r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 0);
149
150 r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
151 r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
152 r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
153
154 r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
155 r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
156 r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
157
158 r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, R600_DISPLAY_WATERMARK_HIGH);
159 r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, R600_DISPLAY_WATERMARK_HIGH);
160 r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, R600_DISPLAY_WATERMARK_HIGH);
161
162 r600_power_level_enable(rdev, R600_POWER_LEVEL_CTXSW, false);
163 r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
164 r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
165 r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
166
167 r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_LOW);
168
169 r600_set_vrc(rdev, RS780_CGFTV_DFLT);
170
171 return ret;
172}
173
174static void rs780_start_dpm(struct radeon_device *rdev)
175{
176 r600_enable_sclk_control(rdev, false);
177 r600_enable_mclk_control(rdev, false);
178
179 r600_dynamicpm_enable(rdev, true);
180
181 radeon_wait_for_vblank(rdev, 0);
182 radeon_wait_for_vblank(rdev, 1);
183
184 r600_enable_spll_bypass(rdev, true);
185 r600_wait_for_spll_change(rdev);
186 r600_enable_spll_bypass(rdev, false);
187 r600_wait_for_spll_change(rdev);
188
189 r600_enable_spll_bypass(rdev, true);
190 r600_wait_for_spll_change(rdev);
191 r600_enable_spll_bypass(rdev, false);
192 r600_wait_for_spll_change(rdev);
193
194 r600_enable_sclk_control(rdev, true);
195}
196
197
198static void rs780_preset_ranges_slow_clk_fbdiv_en(struct radeon_device *rdev)
199{
200 WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1, RANGE_SLOW_CLK_FEEDBACK_DIV_EN,
201 ~RANGE_SLOW_CLK_FEEDBACK_DIV_EN);
202
203 WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1,
204 RANGE0_SLOW_CLK_FEEDBACK_DIV(RS780_SLOWCLKFEEDBACKDIV_DFLT),
205 ~RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK);
206}
207
208static void rs780_preset_starting_fbdiv(struct radeon_device *rdev)
209{
210 u32 fbdiv = (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
211
212 WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fbdiv),
213 ~STARTING_FEEDBACK_DIV_MASK);
214
215 WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fbdiv),
216 ~FORCED_FEEDBACK_DIV_MASK);
217
218 WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
219}
220
221static void rs780_voltage_scaling_init(struct radeon_device *rdev)
222{
223 struct igp_power_info *pi = rs780_get_pi(rdev);
224 struct drm_device *dev = rdev->ddev;
225 u32 fv_throt_pwm_fb_div_range[3];
226 u32 fv_throt_pwm_range[4];
227
228 if (dev->pdev->device == 0x9614) {
229 fv_throt_pwm_fb_div_range[0] = RS780D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
230 fv_throt_pwm_fb_div_range[1] = RS780D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
231 fv_throt_pwm_fb_div_range[2] = RS780D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
232 } else if ((dev->pdev->device == 0x9714) ||
233 (dev->pdev->device == 0x9715)) {
234 fv_throt_pwm_fb_div_range[0] = RS880D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
235 fv_throt_pwm_fb_div_range[1] = RS880D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
236 fv_throt_pwm_fb_div_range[2] = RS880D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
237 } else {
238 fv_throt_pwm_fb_div_range[0] = RS780_FVTHROTPWMFBDIVRANGEREG0_DFLT;
239 fv_throt_pwm_fb_div_range[1] = RS780_FVTHROTPWMFBDIVRANGEREG1_DFLT;
240 fv_throt_pwm_fb_div_range[2] = RS780_FVTHROTPWMFBDIVRANGEREG2_DFLT;
241 }
242
243 if (pi->pwm_voltage_control) {
244 fv_throt_pwm_range[0] = pi->min_voltage;
245 fv_throt_pwm_range[1] = pi->min_voltage;
246 fv_throt_pwm_range[2] = pi->max_voltage;
247 fv_throt_pwm_range[3] = pi->max_voltage;
248 } else {
249 fv_throt_pwm_range[0] = pi->invert_pwm_required ?
250 RS780_FVTHROTPWMRANGE3_GPIO_DFLT : RS780_FVTHROTPWMRANGE0_GPIO_DFLT;
251 fv_throt_pwm_range[1] = pi->invert_pwm_required ?
252 RS780_FVTHROTPWMRANGE2_GPIO_DFLT : RS780_FVTHROTPWMRANGE1_GPIO_DFLT;
253 fv_throt_pwm_range[2] = pi->invert_pwm_required ?
254 RS780_FVTHROTPWMRANGE1_GPIO_DFLT : RS780_FVTHROTPWMRANGE2_GPIO_DFLT;
255 fv_throt_pwm_range[3] = pi->invert_pwm_required ?
256 RS780_FVTHROTPWMRANGE0_GPIO_DFLT : RS780_FVTHROTPWMRANGE3_GPIO_DFLT;
257 }
258
259 WREG32_P(FVTHROT_PWM_CTRL_REG0,
260 STARTING_PWM_HIGHTIME(pi->max_voltage),
261 ~STARTING_PWM_HIGHTIME_MASK);
262
263 WREG32_P(FVTHROT_PWM_CTRL_REG0,
264 NUMBER_OF_CYCLES_IN_PERIOD(pi->num_of_cycles_in_period),
265 ~NUMBER_OF_CYCLES_IN_PERIOD_MASK);
266
267 WREG32_P(FVTHROT_PWM_CTRL_REG0, FORCE_STARTING_PWM_HIGHTIME,
268 ~FORCE_STARTING_PWM_HIGHTIME);
269
270 if (pi->invert_pwm_required)
271 WREG32_P(FVTHROT_PWM_CTRL_REG0, INVERT_PWM_WAVEFORM, ~INVERT_PWM_WAVEFORM);
272 else
273 WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~INVERT_PWM_WAVEFORM);
274
275 rs780_voltage_scaling_enable(rdev, true);
276
277 WREG32(FVTHROT_PWM_CTRL_REG1,
278 (MIN_PWM_HIGHTIME(pi->min_voltage) |
279 MAX_PWM_HIGHTIME(pi->max_voltage)));
280
281 WREG32(FVTHROT_PWM_US_REG0, RS780_FVTHROTPWMUSREG0_DFLT);
282 WREG32(FVTHROT_PWM_US_REG1, RS780_FVTHROTPWMUSREG1_DFLT);
283 WREG32(FVTHROT_PWM_DS_REG0, RS780_FVTHROTPWMDSREG0_DFLT);
284 WREG32(FVTHROT_PWM_DS_REG1, RS780_FVTHROTPWMDSREG1_DFLT);
285
286 WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
287 RANGE0_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[0]),
288 ~RANGE0_PWM_FEEDBACK_DIV_MASK);
289
290 WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG2,
291 (RANGE1_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[1]) |
292 RANGE2_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[2])));
293
294 WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG3,
295 (RANGE0_PWM(fv_throt_pwm_range[1]) |
296 RANGE1_PWM(fv_throt_pwm_range[2])));
297 WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG4,
298 (RANGE2_PWM(fv_throt_pwm_range[1]) |
299 RANGE3_PWM(fv_throt_pwm_range[2])));
300}
301
302static void rs780_clk_scaling_enable(struct radeon_device *rdev, bool enable)
303{
304 if (enable)
305 WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT | ENABLE_FV_UPDATE,
306 ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
307 else
308 WREG32_P(FVTHROT_CNTRL_REG, 0,
309 ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
310}
311
312static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable)
313{
314 if (enable)
315 WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT_IO, ~ENABLE_FV_THROT_IO);
316 else
317 WREG32_P(FVTHROT_CNTRL_REG, 0, ~ENABLE_FV_THROT_IO);
318}
319
320static void rs780_set_engine_clock_wfc(struct radeon_device *rdev)
321{
322 WREG32(FVTHROT_UTC0, RS780_FVTHROTUTC0_DFLT);
323 WREG32(FVTHROT_UTC1, RS780_FVTHROTUTC1_DFLT);
324 WREG32(FVTHROT_UTC2, RS780_FVTHROTUTC2_DFLT);
325 WREG32(FVTHROT_UTC3, RS780_FVTHROTUTC3_DFLT);
326 WREG32(FVTHROT_UTC4, RS780_FVTHROTUTC4_DFLT);
327
328 WREG32(FVTHROT_DTC0, RS780_FVTHROTDTC0_DFLT);
329 WREG32(FVTHROT_DTC1, RS780_FVTHROTDTC1_DFLT);
330 WREG32(FVTHROT_DTC2, RS780_FVTHROTDTC2_DFLT);
331 WREG32(FVTHROT_DTC3, RS780_FVTHROTDTC3_DFLT);
332 WREG32(FVTHROT_DTC4, RS780_FVTHROTDTC4_DFLT);
333}
334
335static void rs780_set_engine_clock_sc(struct radeon_device *rdev)
336{
337 WREG32_P(FVTHROT_FBDIV_REG2,
338 FB_DIV_TIMER_VAL(RS780_FBDIVTIMERVAL_DFLT),
339 ~FB_DIV_TIMER_VAL_MASK);
340
341 WREG32_P(FVTHROT_CNTRL_REG,
342 REFRESH_RATE_DIVISOR(0) | MINIMUM_CIP(0xf),
343 ~(REFRESH_RATE_DIVISOR_MASK | MINIMUM_CIP_MASK));
344}
345
346static void rs780_set_engine_clock_tdc(struct radeon_device *rdev)
347{
348 WREG32_P(FVTHROT_CNTRL_REG, 0, ~(FORCE_TREND_SEL | TREND_SEL_MODE));
349}
350
351static void rs780_set_engine_clock_ssc(struct radeon_device *rdev)
352{
353 WREG32(FVTHROT_FB_US_REG0, RS780_FVTHROTFBUSREG0_DFLT);
354 WREG32(FVTHROT_FB_US_REG1, RS780_FVTHROTFBUSREG1_DFLT);
355 WREG32(FVTHROT_FB_DS_REG0, RS780_FVTHROTFBDSREG0_DFLT);
356 WREG32(FVTHROT_FB_DS_REG1, RS780_FVTHROTFBDSREG1_DFLT);
357
358 WREG32_P(FVTHROT_FBDIV_REG1, MAX_FEEDBACK_STEP(1), ~MAX_FEEDBACK_STEP_MASK);
359}
360
361static void rs780_program_at(struct radeon_device *rdev)
362{
363 struct igp_power_info *pi = rs780_get_pi(rdev);
364
365 WREG32(FVTHROT_TARGET_REG, 30000000 / pi->refresh_rate);
366 WREG32(FVTHROT_CB1, 1000000 * 5 / pi->refresh_rate);
367 WREG32(FVTHROT_CB2, 1000000 * 10 / pi->refresh_rate);
368 WREG32(FVTHROT_CB3, 1000000 * 30 / pi->refresh_rate);
369 WREG32(FVTHROT_CB4, 1000000 * 50 / pi->refresh_rate);
370}
371
372static void rs780_disable_vbios_powersaving(struct radeon_device *rdev)
373{
374 WREG32_P(CG_INTGFX_MISC, 0, ~0xFFF00000);
375}
376
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400377static void rs780_force_voltage(struct radeon_device *rdev, u16 voltage)
Alex Deucher9d670062013-04-12 13:59:22 -0400378{
Alex Deucher9d670062013-04-12 13:59:22 -0400379 struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
380
381 if ((current_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
382 (current_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
383 return;
384
385 WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
386
387 udelay(1);
388
389 WREG32_P(FVTHROT_PWM_CTRL_REG0,
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400390 STARTING_PWM_HIGHTIME(voltage),
Alex Deucher9d670062013-04-12 13:59:22 -0400391 ~STARTING_PWM_HIGHTIME_MASK);
392
393 WREG32_P(FVTHROT_PWM_CTRL_REG0,
394 FORCE_STARTING_PWM_HIGHTIME, ~FORCE_STARTING_PWM_HIGHTIME);
395
396 WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1, 0,
397 ~RANGE_PWM_FEEDBACK_DIV_EN);
398
399 udelay(1);
400
401 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
402}
403
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400404static void rs780_force_fbdiv(struct radeon_device *rdev, u32 fb_div)
405{
406 struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
407
408 if (current_state->sclk_low == current_state->sclk_high)
409 return;
410
411 WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
412
413 WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fb_div),
414 ~FORCED_FEEDBACK_DIV_MASK);
415 WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fb_div),
416 ~STARTING_FEEDBACK_DIV_MASK);
417 WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
418
419 udelay(100);
420
421 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
422}
423
Alex Deucherf5d73a82013-01-16 09:20:28 -0500424static int rs780_set_engine_clock_scaling(struct radeon_device *rdev,
425 struct radeon_ps *new_ps,
426 struct radeon_ps *old_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400427{
428 struct atom_clock_dividers min_dividers, max_dividers, current_max_dividers;
Alex Deucherf5d73a82013-01-16 09:20:28 -0500429 struct igp_ps *new_state = rs780_get_ps(new_ps);
430 struct igp_ps *old_state = rs780_get_ps(old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400431 int ret;
432
433 if ((new_state->sclk_high == old_state->sclk_high) &&
434 (new_state->sclk_low == old_state->sclk_low))
435 return 0;
436
437 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
438 new_state->sclk_low, false, &min_dividers);
439 if (ret)
440 return ret;
441
442 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
443 new_state->sclk_high, false, &max_dividers);
444 if (ret)
445 return ret;
446
447 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
448 old_state->sclk_high, false, &current_max_dividers);
449 if (ret)
450 return ret;
451
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400452 rs780_force_fbdiv(rdev, max_dividers.fb_div);
Alex Deucher9d670062013-04-12 13:59:22 -0400453
454 if (max_dividers.fb_div > min_dividers.fb_div) {
455 WREG32_P(FVTHROT_FBDIV_REG0,
456 MIN_FEEDBACK_DIV(min_dividers.fb_div) |
457 MAX_FEEDBACK_DIV(max_dividers.fb_div),
458 ~(MIN_FEEDBACK_DIV_MASK | MAX_FEEDBACK_DIV_MASK));
459
460 WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
461 }
462
463 return 0;
464}
465
Alex Deucherf5d73a82013-01-16 09:20:28 -0500466static void rs780_set_engine_clock_spc(struct radeon_device *rdev,
467 struct radeon_ps *new_ps,
468 struct radeon_ps *old_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400469{
Alex Deucherf5d73a82013-01-16 09:20:28 -0500470 struct igp_ps *new_state = rs780_get_ps(new_ps);
471 struct igp_ps *old_state = rs780_get_ps(old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400472 struct igp_power_info *pi = rs780_get_pi(rdev);
473
474 if ((new_state->sclk_high == old_state->sclk_high) &&
475 (new_state->sclk_low == old_state->sclk_low))
476 return;
477
478 if (pi->crtc_id == 0)
479 WREG32_P(CG_INTGFX_MISC, 0, ~FVTHROT_VBLANK_SEL);
480 else
481 WREG32_P(CG_INTGFX_MISC, FVTHROT_VBLANK_SEL, ~FVTHROT_VBLANK_SEL);
482
483}
484
Alex Deucherf5d73a82013-01-16 09:20:28 -0500485static void rs780_activate_engine_clk_scaling(struct radeon_device *rdev,
486 struct radeon_ps *new_ps,
487 struct radeon_ps *old_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400488{
Alex Deucherf5d73a82013-01-16 09:20:28 -0500489 struct igp_ps *new_state = rs780_get_ps(new_ps);
490 struct igp_ps *old_state = rs780_get_ps(old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400491
492 if ((new_state->sclk_high == old_state->sclk_high) &&
493 (new_state->sclk_low == old_state->sclk_low))
494 return;
495
496 rs780_clk_scaling_enable(rdev, true);
497}
498
499static u32 rs780_get_voltage_for_vddc_level(struct radeon_device *rdev,
500 enum rs780_vddc_level vddc)
501{
502 struct igp_power_info *pi = rs780_get_pi(rdev);
503
504 if (vddc == RS780_VDDC_LEVEL_HIGH)
505 return pi->max_voltage;
506 else if (vddc == RS780_VDDC_LEVEL_LOW)
507 return pi->min_voltage;
508 else
509 return pi->max_voltage;
510}
511
Alex Deucherf5d73a82013-01-16 09:20:28 -0500512static void rs780_enable_voltage_scaling(struct radeon_device *rdev,
513 struct radeon_ps *new_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400514{
Alex Deucherf5d73a82013-01-16 09:20:28 -0500515 struct igp_ps *new_state = rs780_get_ps(new_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400516 struct igp_power_info *pi = rs780_get_pi(rdev);
517 enum rs780_vddc_level vddc_high, vddc_low;
518
519 udelay(100);
520
521 if ((new_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
522 (new_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
523 return;
524
525 vddc_high = rs780_get_voltage_for_vddc_level(rdev,
526 new_state->max_voltage);
527 vddc_low = rs780_get_voltage_for_vddc_level(rdev,
528 new_state->min_voltage);
529
530 WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
531
532 udelay(1);
533 if (vddc_high > vddc_low) {
534 WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
535 RANGE_PWM_FEEDBACK_DIV_EN, ~RANGE_PWM_FEEDBACK_DIV_EN);
536
537 WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~FORCE_STARTING_PWM_HIGHTIME);
538 } else if (vddc_high == vddc_low) {
539 if (pi->max_voltage != vddc_high) {
540 WREG32_P(FVTHROT_PWM_CTRL_REG0,
541 STARTING_PWM_HIGHTIME(vddc_high),
542 ~STARTING_PWM_HIGHTIME_MASK);
543
544 WREG32_P(FVTHROT_PWM_CTRL_REG0,
545 FORCE_STARTING_PWM_HIGHTIME,
546 ~FORCE_STARTING_PWM_HIGHTIME);
547 }
548 }
549
550 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
551}
552
Alex Deucher915203c2013-05-14 17:55:03 -0400553static void rs780_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
554 struct radeon_ps *new_ps,
555 struct radeon_ps *old_ps)
556{
557 struct igp_ps *new_state = rs780_get_ps(new_ps);
558 struct igp_ps *current_state = rs780_get_ps(old_ps);
559
560 if ((new_ps->vclk == old_ps->vclk) &&
561 (new_ps->dclk == old_ps->dclk))
562 return;
563
564 if (new_state->sclk_high >= current_state->sclk_high)
565 return;
566
567 radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
568}
569
570static void rs780_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
571 struct radeon_ps *new_ps,
572 struct radeon_ps *old_ps)
573{
574 struct igp_ps *new_state = rs780_get_ps(new_ps);
575 struct igp_ps *current_state = rs780_get_ps(old_ps);
576
577 if ((new_ps->vclk == old_ps->vclk) &&
578 (new_ps->dclk == old_ps->dclk))
579 return;
580
581 if (new_state->sclk_high < current_state->sclk_high)
582 return;
583
584 radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
585}
586
Alex Deucher9d670062013-04-12 13:59:22 -0400587int rs780_dpm_enable(struct radeon_device *rdev)
588{
589 struct igp_power_info *pi = rs780_get_pi(rdev);
Alex Deucherf5d73a82013-01-16 09:20:28 -0500590 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
Alex Deuchera1722302013-03-26 19:23:19 -0400591 int ret;
Alex Deucher9d670062013-04-12 13:59:22 -0400592
593 rs780_get_pm_mode_parameters(rdev);
594 rs780_disable_vbios_powersaving(rdev);
595
596 if (r600_dynamicpm_enabled(rdev))
597 return -EINVAL;
Alex Deuchera1722302013-03-26 19:23:19 -0400598 ret = rs780_initialize_dpm_parameters(rdev, boot_ps);
599 if (ret)
600 return ret;
Alex Deucher9d670062013-04-12 13:59:22 -0400601 rs780_start_dpm(rdev);
602
603 rs780_preset_ranges_slow_clk_fbdiv_en(rdev);
604 rs780_preset_starting_fbdiv(rdev);
605 if (pi->voltage_control)
606 rs780_voltage_scaling_init(rdev);
607 rs780_clk_scaling_enable(rdev, true);
608 rs780_set_engine_clock_sc(rdev);
609 rs780_set_engine_clock_wfc(rdev);
610 rs780_program_at(rdev);
611 rs780_set_engine_clock_tdc(rdev);
612 rs780_set_engine_clock_ssc(rdev);
613
614 if (pi->gfx_clock_gating)
615 r600_gfx_clockgating_enable(rdev, true);
616
Alex Deucher4a6369e2013-04-12 14:04:10 -0400617 if (rdev->irq.installed && (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
Alex Deuchera1722302013-03-26 19:23:19 -0400618 ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
619 if (ret)
620 return ret;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400621 rdev->irq.dpm_thermal = true;
622 radeon_irq_set(rdev);
623 }
624
Alex Deucher9d670062013-04-12 13:59:22 -0400625 return 0;
626}
627
628void rs780_dpm_disable(struct radeon_device *rdev)
629{
630 struct igp_power_info *pi = rs780_get_pi(rdev);
631
632 r600_dynamicpm_enable(rdev, false);
633
634 rs780_clk_scaling_enable(rdev, false);
635 rs780_voltage_scaling_enable(rdev, false);
636
637 if (pi->gfx_clock_gating)
638 r600_gfx_clockgating_enable(rdev, false);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400639
640 if (rdev->irq.installed &&
641 (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
642 rdev->irq.dpm_thermal = false;
643 radeon_irq_set(rdev);
644 }
Alex Deucher9d670062013-04-12 13:59:22 -0400645}
646
647int rs780_dpm_set_power_state(struct radeon_device *rdev)
648{
649 struct igp_power_info *pi = rs780_get_pi(rdev);
Alex Deucherf5d73a82013-01-16 09:20:28 -0500650 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
651 struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
Alex Deuchera1722302013-03-26 19:23:19 -0400652 int ret;
Alex Deucher9d670062013-04-12 13:59:22 -0400653
654 rs780_get_pm_mode_parameters(rdev);
655
Alex Deucher915203c2013-05-14 17:55:03 -0400656 rs780_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
657
Alex Deucher9d670062013-04-12 13:59:22 -0400658 if (pi->voltage_control) {
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400659 rs780_force_voltage(rdev, pi->max_voltage);
Alex Deucher9d670062013-04-12 13:59:22 -0400660 mdelay(5);
661 }
662
Alex Deuchera1722302013-03-26 19:23:19 -0400663 ret = rs780_set_engine_clock_scaling(rdev, new_ps, old_ps);
664 if (ret)
665 return ret;
Alex Deucherf5d73a82013-01-16 09:20:28 -0500666 rs780_set_engine_clock_spc(rdev, new_ps, old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400667
Alex Deucherf5d73a82013-01-16 09:20:28 -0500668 rs780_activate_engine_clk_scaling(rdev, new_ps, old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400669
670 if (pi->voltage_control)
Alex Deucherf5d73a82013-01-16 09:20:28 -0500671 rs780_enable_voltage_scaling(rdev, new_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400672
Alex Deucher915203c2013-05-14 17:55:03 -0400673 rs780_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
674
Alex Deucher9d670062013-04-12 13:59:22 -0400675 return 0;
676}
677
678void rs780_dpm_setup_asic(struct radeon_device *rdev)
679{
680
681}
682
683void rs780_dpm_display_configuration_changed(struct radeon_device *rdev)
684{
685 rs780_get_pm_mode_parameters(rdev);
686 rs780_program_at(rdev);
687}
688
689union igp_info {
690 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
691 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
692};
693
694union power_info {
695 struct _ATOM_POWERPLAY_INFO info;
696 struct _ATOM_POWERPLAY_INFO_V2 info_2;
697 struct _ATOM_POWERPLAY_INFO_V3 info_3;
698 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
699 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
700 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
701};
702
703union pplib_clock_info {
704 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
705 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
706 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
707 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
708};
709
710union pplib_power_state {
711 struct _ATOM_PPLIB_STATE v1;
712 struct _ATOM_PPLIB_STATE_V2 v2;
713};
714
715static void rs780_parse_pplib_non_clock_info(struct radeon_device *rdev,
716 struct radeon_ps *rps,
717 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
718 u8 table_rev)
719{
720 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
721 rps->class = le16_to_cpu(non_clock_info->usClassification);
722 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
723
724 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
725 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
726 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
Alex Deucher9d670062013-04-12 13:59:22 -0400727 } else {
728 rps->vclk = 0;
729 rps->dclk = 0;
730 }
731
Alex Deucher84f3d9f2013-09-10 09:40:37 -0400732 if (r600_is_uvd_state(rps->class, rps->class2)) {
733 if ((rps->vclk == 0) || (rps->dclk == 0)) {
734 rps->vclk = RS780_DEFAULT_VCLK_FREQ;
735 rps->dclk = RS780_DEFAULT_DCLK_FREQ;
736 }
737 }
738
Alex Deucher9d670062013-04-12 13:59:22 -0400739 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
740 rdev->pm.dpm.boot_ps = rps;
741 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
742 rdev->pm.dpm.uvd_ps = rps;
743}
744
745static void rs780_parse_pplib_clock_info(struct radeon_device *rdev,
746 struct radeon_ps *rps,
747 union pplib_clock_info *clock_info)
748{
749 struct igp_ps *ps = rs780_get_ps(rps);
750 u32 sclk;
751
752 sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
753 sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
754 ps->sclk_low = sclk;
755 sclk = le16_to_cpu(clock_info->rs780.usHighEngineClockLow);
756 sclk |= clock_info->rs780.ucHighEngineClockHigh << 16;
757 ps->sclk_high = sclk;
758 switch (le16_to_cpu(clock_info->rs780.usVDDC)) {
759 case ATOM_PPLIB_RS780_VOLTAGE_NONE:
760 default:
761 ps->min_voltage = RS780_VDDC_LEVEL_UNKNOWN;
762 ps->max_voltage = RS780_VDDC_LEVEL_UNKNOWN;
763 break;
764 case ATOM_PPLIB_RS780_VOLTAGE_LOW:
765 ps->min_voltage = RS780_VDDC_LEVEL_LOW;
766 ps->max_voltage = RS780_VDDC_LEVEL_LOW;
767 break;
768 case ATOM_PPLIB_RS780_VOLTAGE_HIGH:
769 ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
770 ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
771 break;
772 case ATOM_PPLIB_RS780_VOLTAGE_VARIABLE:
773 ps->min_voltage = RS780_VDDC_LEVEL_LOW;
774 ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
775 break;
776 }
777 ps->flags = le32_to_cpu(clock_info->rs780.ulFlags);
778
779 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
780 ps->sclk_low = rdev->clock.default_sclk;
781 ps->sclk_high = rdev->clock.default_sclk;
782 ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
783 ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
784 }
785}
786
787static int rs780_parse_power_table(struct radeon_device *rdev)
788{
789 struct radeon_mode_info *mode_info = &rdev->mode_info;
790 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
791 union pplib_power_state *power_state;
792 int i;
793 union pplib_clock_info *clock_info;
794 union power_info *power_info;
795 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
796 u16 data_offset;
797 u8 frev, crev;
798 struct igp_ps *ps;
799
800 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
801 &frev, &crev, &data_offset))
802 return -EINVAL;
803 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
804
805 rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
806 power_info->pplib.ucNumStates, GFP_KERNEL);
807 if (!rdev->pm.dpm.ps)
808 return -ENOMEM;
809 rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
810 rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
811 rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
812
813 for (i = 0; i < power_info->pplib.ucNumStates; i++) {
814 power_state = (union pplib_power_state *)
815 (mode_info->atom_context->bios + data_offset +
816 le16_to_cpu(power_info->pplib.usStateArrayOffset) +
817 i * power_info->pplib.ucStateEntrySize);
818 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
819 (mode_info->atom_context->bios + data_offset +
820 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
821 (power_state->v1.ucNonClockStateIndex *
822 power_info->pplib.ucNonClockSize));
823 if (power_info->pplib.ucStateEntrySize - 1) {
824 clock_info = (union pplib_clock_info *)
825 (mode_info->atom_context->bios + data_offset +
826 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
827 (power_state->v1.ucClockStateIndices[0] *
828 power_info->pplib.ucClockInfoSize));
829 ps = kzalloc(sizeof(struct igp_ps), GFP_KERNEL);
830 if (ps == NULL) {
831 kfree(rdev->pm.dpm.ps);
832 return -ENOMEM;
833 }
834 rdev->pm.dpm.ps[i].ps_priv = ps;
835 rs780_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
836 non_clock_info,
837 power_info->pplib.ucNonClockSize);
838 rs780_parse_pplib_clock_info(rdev,
839 &rdev->pm.dpm.ps[i],
840 clock_info);
841 }
842 }
843 rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
844 return 0;
845}
846
847int rs780_dpm_init(struct radeon_device *rdev)
848{
849 struct igp_power_info *pi;
850 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
851 union igp_info *info;
852 u16 data_offset;
853 u8 frev, crev;
854 int ret;
855
856 pi = kzalloc(sizeof(struct igp_power_info), GFP_KERNEL);
857 if (pi == NULL)
858 return -ENOMEM;
859 rdev->pm.dpm.priv = pi;
860
861 ret = rs780_parse_power_table(rdev);
862 if (ret)
863 return ret;
864
865 pi->voltage_control = false;
866 pi->gfx_clock_gating = true;
867
868 if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
869 &frev, &crev, &data_offset)) {
870 info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
871
872 /* Get various system informations from bios */
873 switch (crev) {
874 case 1:
875 pi->num_of_cycles_in_period =
876 info->info.ucNumberOfCyclesInPeriod;
877 pi->num_of_cycles_in_period |=
878 info->info.ucNumberOfCyclesInPeriodHi << 8;
879 pi->invert_pwm_required =
880 (pi->num_of_cycles_in_period & 0x8000) ? true : false;
881 pi->boot_voltage = info->info.ucStartingPWM_HighTime;
882 pi->max_voltage = info->info.ucMaxNBVoltage;
883 pi->max_voltage |= info->info.ucMaxNBVoltageHigh << 8;
884 pi->min_voltage = info->info.ucMinNBVoltage;
885 pi->min_voltage |= info->info.ucMinNBVoltageHigh << 8;
886 pi->inter_voltage_low =
887 le16_to_cpu(info->info.usInterNBVoltageLow);
888 pi->inter_voltage_high =
889 le16_to_cpu(info->info.usInterNBVoltageHigh);
890 pi->voltage_control = true;
891 pi->bootup_uma_clk = info->info.usK8MemoryClock * 100;
892 break;
893 case 2:
894 pi->num_of_cycles_in_period =
895 le16_to_cpu(info->info_2.usNumberOfCyclesInPeriod);
896 pi->invert_pwm_required =
897 (pi->num_of_cycles_in_period & 0x8000) ? true : false;
898 pi->boot_voltage =
899 le16_to_cpu(info->info_2.usBootUpNBVoltage);
900 pi->max_voltage =
901 le16_to_cpu(info->info_2.usMaxNBVoltage);
902 pi->min_voltage =
903 le16_to_cpu(info->info_2.usMinNBVoltage);
904 pi->system_config =
905 le32_to_cpu(info->info_2.ulSystemConfig);
906 pi->pwm_voltage_control =
907 (pi->system_config & 0x4) ? true : false;
908 pi->voltage_control = true;
909 pi->bootup_uma_clk = le32_to_cpu(info->info_2.ulBootUpUMAClock);
910 break;
911 default:
912 DRM_ERROR("No integrated system info for your GPU\n");
913 return -EINVAL;
914 }
915 if (pi->min_voltage > pi->max_voltage)
916 pi->voltage_control = false;
917 if (pi->pwm_voltage_control) {
918 if ((pi->num_of_cycles_in_period == 0) ||
919 (pi->max_voltage == 0) ||
920 (pi->min_voltage == 0))
921 pi->voltage_control = false;
922 } else {
923 if ((pi->num_of_cycles_in_period == 0) ||
924 (pi->max_voltage == 0))
925 pi->voltage_control = false;
926 }
927
928 return 0;
929 }
930 radeon_dpm_fini(rdev);
931 return -EINVAL;
932}
933
934void rs780_dpm_print_power_state(struct radeon_device *rdev,
935 struct radeon_ps *rps)
936{
937 struct igp_ps *ps = rs780_get_ps(rps);
938
939 r600_dpm_print_class_info(rps->class, rps->class2);
940 r600_dpm_print_cap_info(rps->caps);
941 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
942 printk("\t\tpower level 0 sclk: %u vddc_index: %d\n",
943 ps->sclk_low, ps->min_voltage);
944 printk("\t\tpower level 1 sclk: %u vddc_index: %d\n",
945 ps->sclk_high, ps->max_voltage);
946 r600_dpm_print_ps_status(rdev, rps);
947}
948
949void rs780_dpm_fini(struct radeon_device *rdev)
950{
951 int i;
952
953 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
954 kfree(rdev->pm.dpm.ps[i].ps_priv);
955 }
956 kfree(rdev->pm.dpm.ps);
957 kfree(rdev->pm.dpm.priv);
958}
959
960u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low)
961{
962 struct igp_ps *requested_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
963
964 if (low)
965 return requested_state->sclk_low;
966 else
967 return requested_state->sclk_high;
968}
969
970u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low)
971{
972 struct igp_power_info *pi = rs780_get_pi(rdev);
973
974 return pi->bootup_uma_clk;
975}
Alex Deucher444bddc2013-07-02 13:05:23 -0400976
977void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
978 struct seq_file *m)
979{
980 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
981 struct igp_ps *ps = rs780_get_ps(rps);
982 u32 current_fb_div = RREG32(FVTHROT_STATUS_REG0) & CURRENT_FEEDBACK_DIV_MASK;
983 u32 func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
984 u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1;
985 u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 +
986 ((func_cntl & SPLL_SW_LOLEN_MASK) >> SPLL_SW_LOLEN_SHIFT) + 1;
987 u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) /
988 (post_div * ref_div);
989
990 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
991
992 /* guess based on the current sclk */
993 if (sclk < (ps->sclk_low + 500))
994 seq_printf(m, "power level 0 sclk: %u vddc_index: %d\n",
995 ps->sclk_low, ps->min_voltage);
996 else
997 seq_printf(m, "power level 1 sclk: %u vddc_index: %d\n",
998 ps->sclk_high, ps->max_voltage);
999}
Anthoine Bourgeois63580c32013-09-03 13:52:19 -04001000
1001int rs780_dpm_force_performance_level(struct radeon_device *rdev,
1002 enum radeon_dpm_forced_level level)
1003{
1004 struct igp_power_info *pi = rs780_get_pi(rdev);
1005 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
1006 struct igp_ps *ps = rs780_get_ps(rps);
1007 struct atom_clock_dividers dividers;
1008 int ret;
1009
1010 rs780_clk_scaling_enable(rdev, false);
1011 rs780_voltage_scaling_enable(rdev, false);
1012
1013 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
1014 if (pi->voltage_control)
1015 rs780_force_voltage(rdev, pi->max_voltage);
1016
1017 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
1018 ps->sclk_high, false, &dividers);
1019 if (ret)
1020 return ret;
1021
1022 rs780_force_fbdiv(rdev, dividers.fb_div);
1023 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
1024 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
1025 ps->sclk_low, false, &dividers);
1026 if (ret)
1027 return ret;
1028
1029 rs780_force_fbdiv(rdev, dividers.fb_div);
1030
1031 if (pi->voltage_control)
1032 rs780_force_voltage(rdev, pi->min_voltage);
1033 } else {
1034 if (pi->voltage_control)
1035 rs780_force_voltage(rdev, pi->max_voltage);
1036
1037 WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
1038 rs780_clk_scaling_enable(rdev, true);
1039
1040 if (pi->voltage_control) {
1041 rs780_voltage_scaling_enable(rdev, true);
1042 rs780_enable_voltage_scaling(rdev, rps);
1043 }
1044 }
1045
1046 rdev->pm.dpm.forced_level = level;
1047
1048 return 0;
1049}